blob: edaf27841ca7a63f9e00e99ebab2ee86135b8da5 [file] [log] [blame]
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +00001//===-- R600ControlFlowFinalizer.cpp - Finalize Control Flow Inst----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// This pass compute turns all control flow pseudo instructions into native one
12/// computing their address on the fly ; it also sets STACK_SIZE info.
13//===----------------------------------------------------------------------===//
14
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +000015#include "llvm/Support/Debug.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000016#include "AMDGPU.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000017#include "AMDGPUSubtarget.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000018#include "R600Defines.h"
19#include "R600InstrInfo.h"
20#include "R600MachineFunctionInfo.h"
21#include "R600RegisterInfo.h"
22#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000025#include "llvm/Support/raw_ostream.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000026
Benjamin Kramerd78bb462013-05-23 17:10:37 +000027using namespace llvm;
28
Chandler Carruth84e68b22014-04-22 02:41:26 +000029#define DEBUG_TYPE "r600cf"
30
Benjamin Kramerd78bb462013-05-23 17:10:37 +000031namespace {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000032
Tom Stellarda40f9712014-01-22 21:55:43 +000033struct CFStack {
34
35 enum StackItem {
36 ENTRY = 0,
37 SUB_ENTRY = 1,
38 FIRST_NON_WQM_PUSH = 2,
39 FIRST_NON_WQM_PUSH_W_FULL_ENTRY = 3
40 };
41
42 const AMDGPUSubtarget &ST;
43 std::vector<StackItem> BranchStack;
44 std::vector<StackItem> LoopStack;
45 unsigned MaxStackSize;
46 unsigned CurrentEntries;
47 unsigned CurrentSubEntries;
48
49 CFStack(const AMDGPUSubtarget &st, unsigned ShaderType) : ST(st),
50 // We need to reserve a stack entry for CALL_FS in vertex shaders.
51 MaxStackSize(ShaderType == ShaderType::VERTEX ? 1 : 0),
52 CurrentEntries(0), CurrentSubEntries(0) { }
53
54 unsigned getLoopDepth();
55 bool branchStackContains(CFStack::StackItem);
56 bool requiresWorkAroundForInst(unsigned Opcode);
57 unsigned getSubEntrySize(CFStack::StackItem Item);
58 void updateMaxStackSize();
59 void pushBranch(unsigned Opcode, bool isWQM = false);
60 void pushLoop();
61 void popBranch();
62 void popLoop();
63};
64
65unsigned CFStack::getLoopDepth() {
66 return LoopStack.size();
67}
68
69bool CFStack::branchStackContains(CFStack::StackItem Item) {
70 for (std::vector<CFStack::StackItem>::const_iterator I = BranchStack.begin(),
71 E = BranchStack.end(); I != E; ++I) {
72 if (*I == Item)
73 return true;
74 }
75 return false;
76}
77
Tom Stellard348273d2014-01-23 16:18:02 +000078bool CFStack::requiresWorkAroundForInst(unsigned Opcode) {
79 if (Opcode == AMDGPU::CF_ALU_PUSH_BEFORE && ST.hasCaymanISA() &&
80 getLoopDepth() > 1)
81 return true;
82
83 if (!ST.hasCFAluBug())
84 return false;
85
86 switch(Opcode) {
87 default: return false;
88 case AMDGPU::CF_ALU_PUSH_BEFORE:
89 case AMDGPU::CF_ALU_ELSE_AFTER:
90 case AMDGPU::CF_ALU_BREAK:
91 case AMDGPU::CF_ALU_CONTINUE:
92 if (CurrentSubEntries == 0)
93 return false;
94 if (ST.getWavefrontSize() == 64) {
95 // We are being conservative here. We only require this work-around if
96 // CurrentSubEntries > 3 &&
97 // (CurrentSubEntries % 4 == 3 || CurrentSubEntries % 4 == 0)
98 //
99 // We have to be conservative, because we don't know for certain that
100 // our stack allocation algorithm for Evergreen/NI is correct. Applying this
101 // work-around when CurrentSubEntries > 3 allows us to over-allocate stack
102 // resources without any problems.
103 return CurrentSubEntries > 3;
104 } else {
105 assert(ST.getWavefrontSize() == 32);
106 // We are being conservative here. We only require the work-around if
107 // CurrentSubEntries > 7 &&
108 // (CurrentSubEntries % 8 == 7 || CurrentSubEntries % 8 == 0)
109 // See the comment on the wavefront size == 64 case for why we are
110 // being conservative.
111 return CurrentSubEntries > 7;
112 }
113 }
114}
115
Tom Stellarda40f9712014-01-22 21:55:43 +0000116unsigned CFStack::getSubEntrySize(CFStack::StackItem Item) {
117 switch(Item) {
118 default:
119 return 0;
120 case CFStack::FIRST_NON_WQM_PUSH:
121 assert(!ST.hasCaymanISA());
122 if (ST.getGeneration() <= AMDGPUSubtarget::R700) {
123 // +1 For the push operation.
124 // +2 Extra space required.
125 return 3;
126 } else {
127 // Some documentation says that this is not necessary on Evergreen,
128 // but experimentation has show that we need to allocate 1 extra
129 // sub-entry for the first non-WQM push.
130 // +1 For the push operation.
131 // +1 Extra space required.
132 return 2;
133 }
134 case CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY:
135 assert(ST.getGeneration() >= AMDGPUSubtarget::EVERGREEN);
136 // +1 For the push operation.
137 // +1 Extra space required.
138 return 2;
139 case CFStack::SUB_ENTRY:
140 return 1;
141 }
142}
143
144void CFStack::updateMaxStackSize() {
145 unsigned CurrentStackSize = CurrentEntries +
146 (RoundUpToAlignment(CurrentSubEntries, 4) / 4);
147 MaxStackSize = std::max(CurrentStackSize, MaxStackSize);
148}
149
150void CFStack::pushBranch(unsigned Opcode, bool isWQM) {
151 CFStack::StackItem Item = CFStack::ENTRY;
152 switch(Opcode) {
153 case AMDGPU::CF_PUSH_EG:
154 case AMDGPU::CF_ALU_PUSH_BEFORE:
155 if (!isWQM) {
156 if (!ST.hasCaymanISA() && !branchStackContains(CFStack::FIRST_NON_WQM_PUSH))
157 Item = CFStack::FIRST_NON_WQM_PUSH; // May not be required on Evergreen/NI
158 // See comment in
159 // CFStack::getSubEntrySize()
160 else if (CurrentEntries > 0 &&
161 ST.getGeneration() > AMDGPUSubtarget::EVERGREEN &&
162 !ST.hasCaymanISA() &&
163 !branchStackContains(CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY))
164 Item = CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY;
165 else
166 Item = CFStack::SUB_ENTRY;
167 } else
168 Item = CFStack::ENTRY;
169 break;
170 }
171 BranchStack.push_back(Item);
172 if (Item == CFStack::ENTRY)
173 CurrentEntries++;
174 else
175 CurrentSubEntries += getSubEntrySize(Item);
176 updateMaxStackSize();
177}
178
179void CFStack::pushLoop() {
180 LoopStack.push_back(CFStack::ENTRY);
181 CurrentEntries++;
182 updateMaxStackSize();
183}
184
185void CFStack::popBranch() {
186 CFStack::StackItem Top = BranchStack.back();
187 if (Top == CFStack::ENTRY)
188 CurrentEntries--;
189 else
190 CurrentSubEntries-= getSubEntrySize(Top);
191 BranchStack.pop_back();
192}
193
194void CFStack::popLoop() {
195 CurrentEntries--;
196 LoopStack.pop_back();
197}
198
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000199class R600ControlFlowFinalizer : public MachineFunctionPass {
200
201private:
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000202 typedef std::pair<MachineInstr *, std::vector<MachineInstr *> > ClauseFile;
203
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000204 enum ControlFlowInstruction {
205 CF_TC,
Vincent Lejeunec2991642013-04-30 00:13:39 +0000206 CF_VC,
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000207 CF_CALL_FS,
208 CF_WHILE_LOOP,
209 CF_END_LOOP,
210 CF_LOOP_BREAK,
211 CF_LOOP_CONTINUE,
212 CF_JUMP,
213 CF_ELSE,
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000214 CF_POP,
215 CF_END
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000216 };
NAKAMURA Takumi3b0853b2013-04-11 04:16:22 +0000217
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000218 static char ID;
219 const R600InstrInfo *TII;
Bill Wendling37e9adb2013-06-07 20:28:55 +0000220 const R600RegisterInfo *TRI;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000221 unsigned MaxFetchInst;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000222 const AMDGPUSubtarget &ST;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000223
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000224 bool IsTrivialInst(MachineInstr *MI) const {
225 switch (MI->getOpcode()) {
226 case AMDGPU::KILL:
227 case AMDGPU::RETURN:
228 return true;
229 default:
230 return false;
231 }
232 }
233
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000234 const MCInstrDesc &getHWInstrDesc(ControlFlowInstruction CFI) const {
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000235 unsigned Opcode = 0;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000236 bool isEg = (ST.getGeneration() >= AMDGPUSubtarget::EVERGREEN);
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000237 switch (CFI) {
238 case CF_TC:
239 Opcode = isEg ? AMDGPU::CF_TC_EG : AMDGPU::CF_TC_R600;
240 break;
Vincent Lejeunec2991642013-04-30 00:13:39 +0000241 case CF_VC:
242 Opcode = isEg ? AMDGPU::CF_VC_EG : AMDGPU::CF_VC_R600;
243 break;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000244 case CF_CALL_FS:
245 Opcode = isEg ? AMDGPU::CF_CALL_FS_EG : AMDGPU::CF_CALL_FS_R600;
246 break;
247 case CF_WHILE_LOOP:
248 Opcode = isEg ? AMDGPU::WHILE_LOOP_EG : AMDGPU::WHILE_LOOP_R600;
249 break;
250 case CF_END_LOOP:
251 Opcode = isEg ? AMDGPU::END_LOOP_EG : AMDGPU::END_LOOP_R600;
252 break;
253 case CF_LOOP_BREAK:
254 Opcode = isEg ? AMDGPU::LOOP_BREAK_EG : AMDGPU::LOOP_BREAK_R600;
255 break;
256 case CF_LOOP_CONTINUE:
257 Opcode = isEg ? AMDGPU::CF_CONTINUE_EG : AMDGPU::CF_CONTINUE_R600;
258 break;
259 case CF_JUMP:
260 Opcode = isEg ? AMDGPU::CF_JUMP_EG : AMDGPU::CF_JUMP_R600;
261 break;
262 case CF_ELSE:
263 Opcode = isEg ? AMDGPU::CF_ELSE_EG : AMDGPU::CF_ELSE_R600;
264 break;
265 case CF_POP:
266 Opcode = isEg ? AMDGPU::POP_EG : AMDGPU::POP_R600;
267 break;
268 case CF_END:
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000269 if (ST.hasCaymanISA()) {
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000270 Opcode = AMDGPU::CF_END_CM;
271 break;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000272 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000273 Opcode = isEg ? AMDGPU::CF_END_EG : AMDGPU::CF_END_R600;
274 break;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000275 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000276 assert (Opcode && "No opcode selected");
277 return TII->get(Opcode);
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000278 }
279
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000280 bool isCompatibleWithClause(const MachineInstr *MI,
Vincent Lejeune4d143322013-06-07 23:30:26 +0000281 std::set<unsigned> &DstRegs) const {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000282 unsigned DstMI, SrcMI;
283 for (MachineInstr::const_mop_iterator I = MI->operands_begin(),
284 E = MI->operands_end(); I != E; ++I) {
285 const MachineOperand &MO = *I;
286 if (!MO.isReg())
287 continue;
Tom Stellard1b086cb2013-05-23 18:26:42 +0000288 if (MO.isDef()) {
289 unsigned Reg = MO.getReg();
290 if (AMDGPU::R600_Reg128RegClass.contains(Reg))
291 DstMI = Reg;
292 else
Bill Wendling37e9adb2013-06-07 20:28:55 +0000293 DstMI = TRI->getMatchingSuperReg(Reg,
294 TRI->getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Tom Stellard1b086cb2013-05-23 18:26:42 +0000295 &AMDGPU::R600_Reg128RegClass);
296 }
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000297 if (MO.isUse()) {
298 unsigned Reg = MO.getReg();
299 if (AMDGPU::R600_Reg128RegClass.contains(Reg))
300 SrcMI = Reg;
301 else
Bill Wendling37e9adb2013-06-07 20:28:55 +0000302 SrcMI = TRI->getMatchingSuperReg(Reg,
303 TRI->getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000304 &AMDGPU::R600_Reg128RegClass);
305 }
306 }
Vincent Lejeune4d143322013-06-07 23:30:26 +0000307 if ((DstRegs.find(SrcMI) == DstRegs.end())) {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000308 DstRegs.insert(DstMI);
309 return true;
310 } else
311 return false;
312 }
313
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000314 ClauseFile
315 MakeFetchClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
316 const {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000317 MachineBasicBlock::iterator ClauseHead = I;
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000318 std::vector<MachineInstr *> ClauseContent;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000319 unsigned AluInstCount = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +0000320 bool IsTex = TII->usesTextureCache(ClauseHead);
Vincent Lejeune4d143322013-06-07 23:30:26 +0000321 std::set<unsigned> DstRegs;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000322 for (MachineBasicBlock::iterator E = MBB.end(); I != E; ++I) {
323 if (IsTrivialInst(I))
324 continue;
Vincent Lejeunef9f4e1e2013-05-17 16:49:55 +0000325 if (AluInstCount >= MaxFetchInst)
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000326 break;
Vincent Lejeunec2991642013-04-30 00:13:39 +0000327 if ((IsTex && !TII->usesTextureCache(I)) ||
328 (!IsTex && !TII->usesVertexCache(I)))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000329 break;
Vincent Lejeune4d143322013-06-07 23:30:26 +0000330 if (!isCompatibleWithClause(I, DstRegs))
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000331 break;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000332 AluInstCount ++;
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000333 ClauseContent.push_back(I);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000334 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000335 MachineInstr *MIb = BuildMI(MBB, ClauseHead, MBB.findDebugLoc(ClauseHead),
Vincent Lejeunec2991642013-04-30 00:13:39 +0000336 getHWInstrDesc(IsTex?CF_TC:CF_VC))
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000337 .addImm(0) // ADDR
338 .addImm(AluInstCount - 1); // COUNT
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000339 return ClauseFile(MIb, std::move(ClauseContent));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000340 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000341
Vincent Lejeuneddd43382013-05-02 21:53:03 +0000342 void getLiteral(MachineInstr *MI, std::vector<int64_t> &Lits) const {
Craig Topper0afd0ab2013-07-15 06:39:13 +0000343 static const unsigned LiteralRegs[] = {
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000344 AMDGPU::ALU_LITERAL_X,
345 AMDGPU::ALU_LITERAL_Y,
346 AMDGPU::ALU_LITERAL_Z,
347 AMDGPU::ALU_LITERAL_W
348 };
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000349 const SmallVector<std::pair<MachineOperand *, int64_t>, 3 > Srcs =
350 TII->getSrcs(MI);
351 for (unsigned i = 0, e = Srcs.size(); i < e; ++i) {
352 if (Srcs[i].first->getReg() != AMDGPU::ALU_LITERAL_X)
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000353 continue;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000354 int64_t Imm = Srcs[i].second;
Vincent Lejeuneddd43382013-05-02 21:53:03 +0000355 std::vector<int64_t>::iterator It =
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000356 std::find(Lits.begin(), Lits.end(), Imm);
357 if (It != Lits.end()) {
358 unsigned Index = It - Lits.begin();
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000359 Srcs[i].first->setReg(LiteralRegs[Index]);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000360 } else {
361 assert(Lits.size() < 4 && "Too many literals in Instruction Group");
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000362 Srcs[i].first->setReg(LiteralRegs[Lits.size()]);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000363 Lits.push_back(Imm);
364 }
365 }
366 }
367
368 MachineBasicBlock::iterator insertLiterals(
369 MachineBasicBlock::iterator InsertPos,
370 const std::vector<unsigned> &Literals) const {
371 MachineBasicBlock *MBB = InsertPos->getParent();
372 for (unsigned i = 0, e = Literals.size(); i < e; i+=2) {
373 unsigned LiteralPair0 = Literals[i];
374 unsigned LiteralPair1 = (i + 1 < e)?Literals[i + 1]:0;
375 InsertPos = BuildMI(MBB, InsertPos->getDebugLoc(),
376 TII->get(AMDGPU::LITERALS))
377 .addImm(LiteralPair0)
378 .addImm(LiteralPair1);
379 }
380 return InsertPos;
381 }
382
383 ClauseFile
384 MakeALUClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
385 const {
386 MachineBasicBlock::iterator ClauseHead = I;
387 std::vector<MachineInstr *> ClauseContent;
388 I++;
389 for (MachineBasicBlock::instr_iterator E = MBB.instr_end(); I != E;) {
390 if (IsTrivialInst(I)) {
391 ++I;
392 continue;
393 }
394 if (!I->isBundle() && !TII->isALUInstr(I->getOpcode()))
395 break;
Vincent Lejeuneddd43382013-05-02 21:53:03 +0000396 std::vector<int64_t> Literals;
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000397 if (I->isBundle()) {
398 MachineInstr *DeleteMI = I;
399 MachineBasicBlock::instr_iterator BI = I.getInstrIterator();
400 while (++BI != E && BI->isBundledWithPred()) {
401 BI->unbundleFromPred();
402 for (unsigned i = 0, e = BI->getNumOperands(); i != e; ++i) {
403 MachineOperand &MO = BI->getOperand(i);
404 if (MO.isReg() && MO.isInternalRead())
405 MO.setIsInternalRead(false);
406 }
407 getLiteral(BI, Literals);
408 ClauseContent.push_back(BI);
409 }
410 I = BI;
411 DeleteMI->eraseFromParent();
412 } else {
413 getLiteral(I, Literals);
414 ClauseContent.push_back(I);
415 I++;
416 }
417 for (unsigned i = 0, e = Literals.size(); i < e; i+=2) {
418 unsigned literal0 = Literals[i];
419 unsigned literal2 = (i + 1 < e)?Literals[i + 1]:0;
420 MachineInstr *MILit = BuildMI(MBB, I, I->getDebugLoc(),
421 TII->get(AMDGPU::LITERALS))
422 .addImm(literal0)
423 .addImm(literal2);
424 ClauseContent.push_back(MILit);
425 }
426 }
Vincent Lejeunece499742013-07-09 15:03:33 +0000427 assert(ClauseContent.size() < 128 && "ALU clause is too big");
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000428 ClauseHead->getOperand(7).setImm(ClauseContent.size() - 1);
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000429 return ClauseFile(ClauseHead, std::move(ClauseContent));
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000430 }
431
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000432 void
433 EmitFetchClause(MachineBasicBlock::iterator InsertPos, ClauseFile &Clause,
434 unsigned &CfCount) {
435 CounterPropagateAddr(Clause.first, CfCount);
436 MachineBasicBlock *BB = Clause.first->getParent();
437 BuildMI(BB, InsertPos->getDebugLoc(), TII->get(AMDGPU::FETCH_CLAUSE))
438 .addImm(CfCount);
439 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
440 BB->splice(InsertPos, BB, Clause.second[i]);
441 }
442 CfCount += 2 * Clause.second.size();
443 }
444
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000445 void
446 EmitALUClause(MachineBasicBlock::iterator InsertPos, ClauseFile &Clause,
447 unsigned &CfCount) {
Vincent Lejeunece499742013-07-09 15:03:33 +0000448 Clause.first->getOperand(0).setImm(0);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000449 CounterPropagateAddr(Clause.first, CfCount);
450 MachineBasicBlock *BB = Clause.first->getParent();
451 BuildMI(BB, InsertPos->getDebugLoc(), TII->get(AMDGPU::ALU_CLAUSE))
452 .addImm(CfCount);
453 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
454 BB->splice(InsertPos, BB, Clause.second[i]);
455 }
456 CfCount += Clause.second.size();
457 }
458
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000459 void CounterPropagateAddr(MachineInstr *MI, unsigned Addr) const {
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000460 MI->getOperand(0).setImm(Addr + MI->getOperand(0).getImm());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000461 }
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000462 void CounterPropagateAddr(const std::set<MachineInstr *> &MIs,
463 unsigned Addr) const {
464 for (MachineInstr *MI : MIs) {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000465 CounterPropagateAddr(MI, Addr);
466 }
467 }
468
469public:
470 R600ControlFlowFinalizer(TargetMachine &tm) : MachineFunctionPass(ID),
Craig Topper062a2ba2014-04-25 05:30:21 +0000471 TII (nullptr), TRI(nullptr),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000472 ST(tm.getSubtarget<AMDGPUSubtarget>()) {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000473 const AMDGPUSubtarget &ST = tm.getSubtarget<AMDGPUSubtarget>();
Vincent Lejeunef9f4e1e2013-05-17 16:49:55 +0000474 MaxFetchInst = ST.getTexVTXClauseSize();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000475 }
476
Craig Topper5656db42014-04-29 07:57:24 +0000477 bool runOnMachineFunction(MachineFunction &MF) override {
Eric Christopherfc6de422014-08-05 02:39:49 +0000478 TII = static_cast<const R600InstrInfo *>(MF.getSubtarget().getInstrInfo());
Eric Christopherd9134482014-08-04 21:25:23 +0000479 TRI = static_cast<const R600RegisterInfo *>(
Eric Christopherfc6de422014-08-05 02:39:49 +0000480 MF.getSubtarget().getRegisterInfo());
Tom Stellarda40f9712014-01-22 21:55:43 +0000481 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
Bill Wendling37e9adb2013-06-07 20:28:55 +0000482
Matt Arsenault762af962014-07-13 03:06:39 +0000483 CFStack CFStack(ST, MFI->getShaderType());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000484 for (MachineFunction::iterator MB = MF.begin(), ME = MF.end(); MB != ME;
485 ++MB) {
486 MachineBasicBlock &MBB = *MB;
487 unsigned CfCount = 0;
488 std::vector<std::pair<unsigned, std::set<MachineInstr *> > > LoopStack;
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000489 std::vector<MachineInstr * > IfThenElseStack;
Matt Arsenault762af962014-07-13 03:06:39 +0000490 if (MFI->getShaderType() == ShaderType::VERTEX) {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000491 BuildMI(MBB, MBB.begin(), MBB.findDebugLoc(MBB.begin()),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000492 getHWInstrDesc(CF_CALL_FS));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000493 CfCount++;
494 }
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000495 std::vector<ClauseFile> FetchClauses, AluClauses;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000496 std::vector<MachineInstr *> LastAlu(1);
497 std::vector<MachineInstr *> ToPopAfter;
498
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000499 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
500 I != E;) {
Vincent Lejeunec2991642013-04-30 00:13:39 +0000501 if (TII->usesTextureCache(I) || TII->usesVertexCache(I)) {
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000502 DEBUG(dbgs() << CfCount << ":"; I->dump(););
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000503 FetchClauses.push_back(MakeFetchClause(MBB, I));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000504 CfCount++;
Craig Topper062a2ba2014-04-25 05:30:21 +0000505 LastAlu.back() = nullptr;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000506 continue;
507 }
508
509 MachineBasicBlock::iterator MI = I;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000510 if (MI->getOpcode() != AMDGPU::ENDIF)
Craig Topper062a2ba2014-04-25 05:30:21 +0000511 LastAlu.back() = nullptr;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000512 if (MI->getOpcode() == AMDGPU::CF_ALU)
513 LastAlu.back() = MI;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000514 I++;
Tom Stellard348273d2014-01-23 16:18:02 +0000515 bool RequiresWorkAround =
516 CFStack.requiresWorkAroundForInst(MI->getOpcode());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000517 switch (MI->getOpcode()) {
518 case AMDGPU::CF_ALU_PUSH_BEFORE:
Tom Stellard348273d2014-01-23 16:18:02 +0000519 if (RequiresWorkAround) {
520 DEBUG(dbgs() << "Applying bug work-around for ALU_PUSH_BEFORE\n");
Tom Stellardafbb6972014-01-22 21:55:41 +0000521 BuildMI(MBB, MI, MBB.findDebugLoc(MI), TII->get(AMDGPU::CF_PUSH_EG))
Vincent Lejeune4b8d9e32013-12-02 17:29:37 +0000522 .addImm(CfCount + 1)
523 .addImm(1);
524 MI->setDesc(TII->get(AMDGPU::CF_ALU));
525 CfCount++;
Tom Stellarda40f9712014-01-22 21:55:43 +0000526 CFStack.pushBranch(AMDGPU::CF_PUSH_EG);
527 } else
528 CFStack.pushBranch(AMDGPU::CF_ALU_PUSH_BEFORE);
529
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000530 case AMDGPU::CF_ALU:
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000531 I = MI;
532 AluClauses.push_back(MakeALUClause(MBB, I));
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000533 DEBUG(dbgs() << CfCount << ":"; MI->dump(););
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000534 CfCount++;
535 break;
536 case AMDGPU::WHILELOOP: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000537 CFStack.pushLoop();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000538 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000539 getHWInstrDesc(CF_WHILE_LOOP))
Vincent Lejeune04d9aa42013-04-10 13:29:20 +0000540 .addImm(1);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000541 std::pair<unsigned, std::set<MachineInstr *> > Pair(CfCount,
542 std::set<MachineInstr *>());
543 Pair.second.insert(MIb);
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000544 LoopStack.push_back(std::move(Pair));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000545 MI->eraseFromParent();
546 CfCount++;
547 break;
548 }
549 case AMDGPU::ENDLOOP: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000550 CFStack.popLoop();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000551 std::pair<unsigned, std::set<MachineInstr *> > Pair =
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000552 std::move(LoopStack.back());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000553 LoopStack.pop_back();
554 CounterPropagateAddr(Pair.second, CfCount);
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000555 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END_LOOP))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000556 .addImm(Pair.first + 1);
557 MI->eraseFromParent();
558 CfCount++;
559 break;
560 }
561 case AMDGPU::IF_PREDICATE_SET: {
Craig Topper062a2ba2014-04-25 05:30:21 +0000562 LastAlu.push_back(nullptr);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000563 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000564 getHWInstrDesc(CF_JUMP))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000565 .addImm(0)
566 .addImm(0);
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000567 IfThenElseStack.push_back(MIb);
568 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000569 MI->eraseFromParent();
570 CfCount++;
571 break;
572 }
573 case AMDGPU::ELSE: {
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000574 MachineInstr * JumpInst = IfThenElseStack.back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000575 IfThenElseStack.pop_back();
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000576 CounterPropagateAddr(JumpInst, CfCount);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000577 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000578 getHWInstrDesc(CF_ELSE))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000579 .addImm(0)
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000580 .addImm(0);
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000581 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
582 IfThenElseStack.push_back(MIb);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000583 MI->eraseFromParent();
584 CfCount++;
585 break;
586 }
587 case AMDGPU::ENDIF: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000588 CFStack.popBranch();
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000589 if (LastAlu.back()) {
590 ToPopAfter.push_back(LastAlu.back());
591 } else {
592 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
593 getHWInstrDesc(CF_POP))
594 .addImm(CfCount + 1)
595 .addImm(1);
596 (void)MIb;
597 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
598 CfCount++;
599 }
600
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000601 MachineInstr *IfOrElseInst = IfThenElseStack.back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000602 IfThenElseStack.pop_back();
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000603 CounterPropagateAddr(IfOrElseInst, CfCount);
604 IfOrElseInst->getOperand(1).setImm(1);
605 LastAlu.pop_back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000606 MI->eraseFromParent();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000607 break;
608 }
Vincent Lejeune0c5ed2b2013-07-31 19:31:14 +0000609 case AMDGPU::BREAK: {
610 CfCount ++;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000611 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000612 getHWInstrDesc(CF_LOOP_BREAK))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000613 .addImm(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000614 LoopStack.back().second.insert(MIb);
615 MI->eraseFromParent();
616 break;
617 }
618 case AMDGPU::CONTINUE: {
619 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000620 getHWInstrDesc(CF_LOOP_CONTINUE))
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000621 .addImm(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000622 LoopStack.back().second.insert(MIb);
623 MI->eraseFromParent();
624 CfCount++;
625 break;
626 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000627 case AMDGPU::RETURN: {
628 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END));
629 CfCount++;
630 MI->eraseFromParent();
631 if (CfCount % 2) {
632 BuildMI(MBB, I, MBB.findDebugLoc(MI), TII->get(AMDGPU::PAD));
633 CfCount++;
634 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000635 for (unsigned i = 0, e = FetchClauses.size(); i < e; i++)
636 EmitFetchClause(I, FetchClauses[i], CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000637 for (unsigned i = 0, e = AluClauses.size(); i < e; i++)
638 EmitALUClause(I, AluClauses[i], CfCount);
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000639 }
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000640 default:
Tom Stellard676c16d2013-08-16 01:11:51 +0000641 if (TII->isExport(MI->getOpcode())) {
642 DEBUG(dbgs() << CfCount << ":"; MI->dump(););
643 CfCount++;
644 }
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000645 break;
646 }
647 }
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000648 for (unsigned i = 0, e = ToPopAfter.size(); i < e; ++i) {
649 MachineInstr *Alu = ToPopAfter[i];
650 BuildMI(MBB, Alu, MBB.findDebugLoc((MachineBasicBlock::iterator)Alu),
651 TII->get(AMDGPU::CF_ALU_POP_AFTER))
652 .addImm(Alu->getOperand(0).getImm())
653 .addImm(Alu->getOperand(1).getImm())
654 .addImm(Alu->getOperand(2).getImm())
655 .addImm(Alu->getOperand(3).getImm())
656 .addImm(Alu->getOperand(4).getImm())
657 .addImm(Alu->getOperand(5).getImm())
658 .addImm(Alu->getOperand(6).getImm())
659 .addImm(Alu->getOperand(7).getImm())
660 .addImm(Alu->getOperand(8).getImm());
661 Alu->eraseFromParent();
662 }
Tom Stellarda40f9712014-01-22 21:55:43 +0000663 MFI->StackSize = CFStack.MaxStackSize;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000664 }
665
666 return false;
667 }
668
Craig Topper5656db42014-04-29 07:57:24 +0000669 const char *getPassName() const override {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000670 return "R600 Control Flow Finalizer Pass";
671 }
672};
673
674char R600ControlFlowFinalizer::ID = 0;
675
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000676} // end anonymous namespace
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000677
678
679llvm::FunctionPass *llvm::createR600ControlFlowFinalizer(TargetMachine &TM) {
680 return new R600ControlFlowFinalizer(TM);
681}