blob: 519dfb679b26adb4db4a44056a53cbf366ba3667 [file] [log] [blame]
Alex Bradburyb2e54722016-11-01 17:27:54 +00001//===-- RISCVTargetMachine.cpp - Define TargetMachine for RISCV -----------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Bradburyb2e54722016-11-01 17:27:54 +00006//
7//===----------------------------------------------------------------------===//
8//
9// Implements the info about RISCV target spec.
10//
11//===----------------------------------------------------------------------===//
12
Alex Bradbury89718422017-10-19 21:37:38 +000013#include "RISCV.h"
Alex Bradburyb2e54722016-11-01 17:27:54 +000014#include "RISCVTargetMachine.h"
Mandeep Singh Grang98bc25a2018-03-24 18:37:19 +000015#include "RISCVTargetObjectFile.h"
Alex Bradburyb2e54722016-11-01 17:27:54 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000017#include "llvm/CodeGen/Passes.h"
Alex Bradburyb2e54722016-11-01 17:27:54 +000018#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
19#include "llvm/CodeGen/TargetPassConfig.h"
20#include "llvm/IR/LegacyPassManager.h"
Alex Bradburyb2e54722016-11-01 17:27:54 +000021#include "llvm/Support/FormattedStream.h"
22#include "llvm/Support/TargetRegistry.h"
23#include "llvm/Target/TargetOptions.h"
24using namespace llvm;
25
26extern "C" void LLVMInitializeRISCVTarget() {
27 RegisterTargetMachine<RISCVTargetMachine> X(getTheRISCV32Target());
28 RegisterTargetMachine<RISCVTargetMachine> Y(getTheRISCV64Target());
Alex Bradbury21aea512018-09-19 10:54:22 +000029 auto PR = PassRegistry::getPassRegistry();
30 initializeRISCVExpandPseudoPass(*PR);
Alex Bradburyb2e54722016-11-01 17:27:54 +000031}
32
Alex Bradbury6aae2162019-02-19 14:42:00 +000033static StringRef computeDataLayout(const Triple &TT) {
Alex Bradburyb2e54722016-11-01 17:27:54 +000034 if (TT.isArch64Bit()) {
Mandeep Singh Grang47fbc592017-11-16 20:30:49 +000035 return "e-m:e-p:64:64-i64:64-i128:128-n64-S128";
Alex Bradburyb2e54722016-11-01 17:27:54 +000036 } else {
37 assert(TT.isArch32Bit() && "only RV32 and RV64 are currently supported");
Alex Bradburye4f731b2017-02-14 05:20:20 +000038 return "e-m:e-p:32:32-i64:64-n32-S128";
Alex Bradburyb2e54722016-11-01 17:27:54 +000039 }
40}
41
42static Reloc::Model getEffectiveRelocModel(const Triple &TT,
43 Optional<Reloc::Model> RM) {
44 if (!RM.hasValue())
45 return Reloc::Static;
46 return *RM;
47}
48
49RISCVTargetMachine::RISCVTargetMachine(const Target &T, const Triple &TT,
50 StringRef CPU, StringRef FS,
51 const TargetOptions &Options,
52 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +000053 Optional<CodeModel::Model> CM,
54 CodeGenOpt::Level OL, bool JIT)
Matthias Braunbb8507e2017-10-12 22:57:28 +000055 : LLVMTargetMachine(T, computeDataLayout(TT), TT, CPU, FS, Options,
56 getEffectiveRelocModel(TT, RM),
David Greenca29c272018-12-07 12:10:23 +000057 getEffectiveCodeModel(CM, CodeModel::Small), OL),
Mandeep Singh Grang98bc25a2018-03-24 18:37:19 +000058 TLOF(make_unique<RISCVELFTargetObjectFile>()),
Alex Bradburyfea49572019-03-09 09:28:06 +000059 Subtarget(TT, CPU, FS, Options.MCOptions.getABIName(), *this) {
Alex Bradburye4f731b2017-02-14 05:20:20 +000060 initAsmInfo();
61}
Alex Bradburyb2e54722016-11-01 17:27:54 +000062
Alex Bradbury89718422017-10-19 21:37:38 +000063namespace {
64class RISCVPassConfig : public TargetPassConfig {
65public:
66 RISCVPassConfig(RISCVTargetMachine &TM, PassManagerBase &PM)
67 : TargetPassConfig(TM, PM) {}
68
69 RISCVTargetMachine &getRISCVTargetMachine() const {
70 return getTM<RISCVTargetMachine>();
71 }
72
Alex Bradburydc790dd2018-06-13 11:58:46 +000073 void addIRPasses() override;
Alex Bradbury89718422017-10-19 21:37:38 +000074 bool addInstSelector() override;
Alex Bradbury315cd3a2018-01-10 21:05:07 +000075 void addPreEmitPass() override;
Alex Bradbury21aea512018-09-19 10:54:22 +000076 void addPreEmitPass2() override;
Sameer AbuAsal9b65ffb2018-06-27 20:51:42 +000077 void addPreRegAlloc() override;
Alex Bradbury89718422017-10-19 21:37:38 +000078};
79}
80
Alex Bradburyb2e54722016-11-01 17:27:54 +000081TargetPassConfig *RISCVTargetMachine::createPassConfig(PassManagerBase &PM) {
Alex Bradbury89718422017-10-19 21:37:38 +000082 return new RISCVPassConfig(*this, PM);
83}
84
Alex Bradburydc790dd2018-06-13 11:58:46 +000085void RISCVPassConfig::addIRPasses() {
86 addPass(createAtomicExpandPass());
87 TargetPassConfig::addIRPasses();
88}
89
Alex Bradbury89718422017-10-19 21:37:38 +000090bool RISCVPassConfig::addInstSelector() {
91 addPass(createRISCVISelDag(getRISCVTargetMachine()));
92
93 return false;
Alex Bradburyb2e54722016-11-01 17:27:54 +000094}
Alex Bradbury315cd3a2018-01-10 21:05:07 +000095
96void RISCVPassConfig::addPreEmitPass() { addPass(&BranchRelaxationPassID); }
Sameer AbuAsal9b65ffb2018-06-27 20:51:42 +000097
Alex Bradbury21aea512018-09-19 10:54:22 +000098void RISCVPassConfig::addPreEmitPass2() {
99 // Schedule the expansion of AMOs at the last possible moment, avoiding the
100 // possibility for other passes to break the requirements for forward
101 // progress in the LR/SC block.
102 addPass(createRISCVExpandPseudoPass());
103}
104
Sameer AbuAsal9b65ffb2018-06-27 20:51:42 +0000105void RISCVPassConfig::addPreRegAlloc() {
106 addPass(createRISCVMergeBaseOffsetOptPass());
107}