Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1 | //===-- AMDGPUMCTargetDesc.cpp - AMDGPU Target Descriptions ---------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief This file provides AMDGPU specific target descriptions. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "AMDGPUMCTargetDesc.h" |
| 16 | #include "AMDGPUMCAsmInfo.h" |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 17 | #include "AMDGPUTargetStreamer.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 18 | #include "InstPrinter/AMDGPUInstPrinter.h" |
| 19 | #include "SIDefines.h" |
| 20 | #include "llvm/MC/MCCodeGenInfo.h" |
| 21 | #include "llvm/MC/MCContext.h" |
| 22 | #include "llvm/MC/MCInstrInfo.h" |
| 23 | #include "llvm/MC/MCRegisterInfo.h" |
| 24 | #include "llvm/MC/MCStreamer.h" |
| 25 | #include "llvm/MC/MCSubtargetInfo.h" |
| 26 | #include "llvm/MC/MachineLocation.h" |
| 27 | #include "llvm/Support/ErrorHandling.h" |
| 28 | #include "llvm/Support/TargetRegistry.h" |
| 29 | |
| 30 | using namespace llvm; |
| 31 | |
| 32 | #define GET_INSTRINFO_MC_DESC |
| 33 | #include "AMDGPUGenInstrInfo.inc" |
| 34 | |
| 35 | #define GET_SUBTARGETINFO_MC_DESC |
| 36 | #include "AMDGPUGenSubtargetInfo.inc" |
| 37 | |
| 38 | #define GET_REGINFO_MC_DESC |
| 39 | #include "AMDGPUGenRegisterInfo.inc" |
| 40 | |
| 41 | static MCInstrInfo *createAMDGPUMCInstrInfo() { |
| 42 | MCInstrInfo *X = new MCInstrInfo(); |
| 43 | InitAMDGPUMCInstrInfo(X); |
| 44 | return X; |
| 45 | } |
| 46 | |
Daniel Sanders | f423f56 | 2015-07-06 16:56:07 +0000 | [diff] [blame^] | 47 | static MCRegisterInfo *createAMDGPUMCRegisterInfo(const Triple &TT) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 48 | MCRegisterInfo *X = new MCRegisterInfo(); |
| 49 | InitAMDGPUMCRegisterInfo(X, 0); |
| 50 | return X; |
| 51 | } |
| 52 | |
| 53 | static MCSubtargetInfo * |
| 54 | createAMDGPUMCSubtargetInfo(const Triple &TT, StringRef CPU, StringRef FS) { |
| 55 | MCSubtargetInfo * X = new MCSubtargetInfo(); |
| 56 | InitAMDGPUMCSubtargetInfo(X, TT, CPU, FS); |
| 57 | return X; |
| 58 | } |
| 59 | |
Daniel Sanders | f423f56 | 2015-07-06 16:56:07 +0000 | [diff] [blame^] | 60 | static MCCodeGenInfo *createAMDGPUMCCodeGenInfo(const Triple &TT, |
| 61 | Reloc::Model RM, |
| 62 | CodeModel::Model CM, |
| 63 | CodeGenOpt::Level OL) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 64 | MCCodeGenInfo *X = new MCCodeGenInfo(); |
| 65 | X->initMCCodeGenInfo(RM, CM, OL); |
| 66 | return X; |
| 67 | } |
| 68 | |
| 69 | static MCInstPrinter *createAMDGPUMCInstPrinter(const Triple &T, |
| 70 | unsigned SyntaxVariant, |
| 71 | const MCAsmInfo &MAI, |
| 72 | const MCInstrInfo &MII, |
| 73 | const MCRegisterInfo &MRI) { |
| 74 | return new AMDGPUInstPrinter(MAI, MII, MRI); |
| 75 | } |
| 76 | |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 77 | static MCTargetStreamer *createAMDGPUAsmTargetStreamer(MCStreamer &S, |
| 78 | formatted_raw_ostream &OS, |
| 79 | MCInstPrinter *InstPrint, |
| 80 | bool isVerboseAsm) { |
| 81 | return new AMDGPUTargetAsmStreamer(S, OS); |
| 82 | } |
| 83 | |
| 84 | static MCTargetStreamer * createAMDGPUObjectTargetStreamer( |
| 85 | MCStreamer &S, |
| 86 | const MCSubtargetInfo &STI) { |
| 87 | return new AMDGPUTargetELFStreamer(S); |
| 88 | } |
| 89 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 90 | extern "C" void LLVMInitializeAMDGPUTargetMC() { |
| 91 | for (Target *T : {&TheAMDGPUTarget, &TheGCNTarget}) { |
| 92 | RegisterMCAsmInfo<AMDGPUMCAsmInfo> X(*T); |
| 93 | |
| 94 | TargetRegistry::RegisterMCCodeGenInfo(*T, createAMDGPUMCCodeGenInfo); |
| 95 | TargetRegistry::RegisterMCInstrInfo(*T, createAMDGPUMCInstrInfo); |
| 96 | TargetRegistry::RegisterMCRegInfo(*T, createAMDGPUMCRegisterInfo); |
| 97 | TargetRegistry::RegisterMCSubtargetInfo(*T, createAMDGPUMCSubtargetInfo); |
| 98 | TargetRegistry::RegisterMCInstPrinter(*T, createAMDGPUMCInstPrinter); |
| 99 | TargetRegistry::RegisterMCAsmBackend(*T, createAMDGPUAsmBackend); |
| 100 | } |
| 101 | |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 102 | // R600 specific registration |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 103 | TargetRegistry::RegisterMCCodeEmitter(TheAMDGPUTarget, |
| 104 | createR600MCCodeEmitter); |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 105 | |
| 106 | // GCN specific registration |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 107 | TargetRegistry::RegisterMCCodeEmitter(TheGCNTarget, createSIMCCodeEmitter); |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 108 | |
| 109 | TargetRegistry::RegisterAsmTargetStreamer(TheGCNTarget, |
| 110 | createAMDGPUAsmTargetStreamer); |
| 111 | TargetRegistry::RegisterObjectTargetStreamer(TheGCNTarget, |
| 112 | createAMDGPUObjectTargetStreamer); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 113 | } |