blob: 2b948ca60028a73d9ce22967fa8a4275dd519c20 [file] [log] [blame]
Chris Lattner9ec375c2010-11-15 04:16:32 +00001//===-- PPCMCCodeEmitter.cpp - Convert PPC code to machine code -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PPCMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng61d4a202011-07-25 19:53:23 +000014#include "MCTargetDesc/PPCFixupKinds.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000015#include "PPCInstrInfo.h"
16#include "llvm/ADT/SmallVector.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/ADT/Statistic.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000018#include "llvm/ADT/Triple.h"
Eric Christopher0169e422015-03-10 22:03:14 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner9ec375c2010-11-15 04:16:32 +000020#include "llvm/MC/MCCodeEmitter.h"
Hal Finkelfeea6532013-03-26 20:08:20 +000021#include "llvm/MC/MCContext.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000022#include "llvm/MC/MCFixup.h"
Chris Lattner9ec375c2010-11-15 04:16:32 +000023#include "llvm/MC/MCInst.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000024#include "llvm/MC/MCInstrDesc.h"
Adhemerval Zanellaf2aceda2012-10-25 12:27:42 +000025#include "llvm/MC/MCInstrInfo.h"
Pete Cooper3de83e42015-05-15 21:58:42 +000026#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/MC/MCSubtargetInfo.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000028#include "llvm/Support/Endian.h"
Benjamin Kramer50e2a292015-06-04 15:03:02 +000029#include "llvm/Support/EndianStream.h"
Chris Lattner9ec375c2010-11-15 04:16:32 +000030#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000031#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/Support/raw_ostream.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000033#include <cassert>
34#include <cstdint>
35
Chris Lattner9ec375c2010-11-15 04:16:32 +000036using namespace llvm;
37
Chandler Carruth84e68b22014-04-22 02:41:26 +000038#define DEBUG_TYPE "mccodeemitter"
39
Chris Lattner9ec375c2010-11-15 04:16:32 +000040STATISTIC(MCNumEmitted, "Number of MC instructions emitted");
41
42namespace {
Craig Toppera60c0f12012-09-15 17:09:36 +000043
Eugene Zelenko8187c192017-01-13 00:58:58 +000044class PPCMCCodeEmitter : public MCCodeEmitter {
Hal Finkela7bbaf62014-02-02 06:12:27 +000045 const MCInstrInfo &MCII;
Hal Finkelfeea6532013-03-26 20:08:20 +000046 const MCContext &CTX;
Ulrich Weigandcae3a172014-03-24 18:16:09 +000047 bool IsLittleEndian;
Adhemerval Zanellaf2aceda2012-10-25 12:27:42 +000048
Chris Lattner9ec375c2010-11-15 04:16:32 +000049public:
Eric Christopher0169e422015-03-10 22:03:14 +000050 PPCMCCodeEmitter(const MCInstrInfo &mcii, MCContext &ctx)
51 : MCII(mcii), CTX(ctx),
52 IsLittleEndian(ctx.getAsmInfo()->isLittleEndian()) {}
Eugene Zelenko8187c192017-01-13 00:58:58 +000053 PPCMCCodeEmitter(const PPCMCCodeEmitter &) = delete;
54 void operator=(const PPCMCCodeEmitter &) = delete;
55 ~PPCMCCodeEmitter() override = default;
Chris Lattnerd6a07cc2010-11-15 05:19:25 +000056
Chris Lattner0e3461e2010-11-15 06:09:35 +000057 unsigned getDirectBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000058 SmallVectorImpl<MCFixup> &Fixups,
59 const MCSubtargetInfo &STI) const;
Chris Lattner0e3461e2010-11-15 06:09:35 +000060 unsigned getCondBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000061 SmallVectorImpl<MCFixup> &Fixups,
62 const MCSubtargetInfo &STI) const;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +000063 unsigned getAbsDirectBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000064 SmallVectorImpl<MCFixup> &Fixups,
65 const MCSubtargetInfo &STI) const;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +000066 unsigned getAbsCondBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000067 SmallVectorImpl<MCFixup> &Fixups,
68 const MCSubtargetInfo &STI) const;
Ulrich Weigandfd3ad692013-06-26 13:49:15 +000069 unsigned getImm16Encoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000070 SmallVectorImpl<MCFixup> &Fixups,
71 const MCSubtargetInfo &STI) const;
Chris Lattnerefacb9e2010-11-15 08:22:03 +000072 unsigned getMemRIEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000073 SmallVectorImpl<MCFixup> &Fixups,
74 const MCSubtargetInfo &STI) const;
Chris Lattner8f4444d2010-11-15 08:02:41 +000075 unsigned getMemRIXEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000076 SmallVectorImpl<MCFixup> &Fixups,
77 const MCSubtargetInfo &STI) const;
Kit Bartonba532dc2016-03-08 03:49:13 +000078 unsigned getMemRIX16Encoding(const MCInst &MI, unsigned OpNo,
79 SmallVectorImpl<MCFixup> &Fixups,
80 const MCSubtargetInfo &STI) const;
Joerg Sonnenberger0013b922014-08-08 16:43:49 +000081 unsigned getSPE8DisEncoding(const MCInst &MI, unsigned OpNo,
82 SmallVectorImpl<MCFixup> &Fixups,
83 const MCSubtargetInfo &STI) const;
84 unsigned getSPE4DisEncoding(const MCInst &MI, unsigned OpNo,
85 SmallVectorImpl<MCFixup> &Fixups,
86 const MCSubtargetInfo &STI) const;
87 unsigned getSPE2DisEncoding(const MCInst &MI, unsigned OpNo,
88 SmallVectorImpl<MCFixup> &Fixups,
89 const MCSubtargetInfo &STI) const;
Bill Schmidtca4a0c92012-12-04 16:18:08 +000090 unsigned getTLSRegEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000091 SmallVectorImpl<MCFixup> &Fixups,
92 const MCSubtargetInfo &STI) const;
Ulrich Weigand5143bab2013-07-02 21:31:04 +000093 unsigned getTLSCallEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000094 SmallVectorImpl<MCFixup> &Fixups,
95 const MCSubtargetInfo &STI) const;
Chris Lattnerd6a07cc2010-11-15 05:19:25 +000096 unsigned get_crbitm_encoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000097 SmallVectorImpl<MCFixup> &Fixups,
98 const MCSubtargetInfo &STI) const;
Chris Lattnerd6a07cc2010-11-15 05:19:25 +000099
Chris Lattner9ec375c2010-11-15 04:16:32 +0000100 /// getMachineOpValue - Return binary encoding of operand. If the machine
101 /// operand requires relocation, record the relocation and return zero.
102 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000103 SmallVectorImpl<MCFixup> &Fixups,
104 const MCSubtargetInfo &STI) const;
Chris Lattner9ec375c2010-11-15 04:16:32 +0000105
106 // getBinaryCodeForInstr - TableGen'erated function for getting the
107 // binary encoding for an instruction.
Owen Andersond845d9d2012-01-24 18:37:29 +0000108 uint64_t getBinaryCodeForInstr(const MCInst &MI,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000109 SmallVectorImpl<MCFixup> &Fixups,
110 const MCSubtargetInfo &STI) const;
Eugene Zelenko8187c192017-01-13 00:58:58 +0000111
Jim Grosbach91df21f2015-05-15 19:13:16 +0000112 void encodeInstruction(const MCInst &MI, raw_ostream &OS,
David Woodhouse9784cef2014-01-28 23:13:07 +0000113 SmallVectorImpl<MCFixup> &Fixups,
Craig Topper0d3fa922014-04-29 07:57:37 +0000114 const MCSubtargetInfo &STI) const override {
Daniel Sanders72db2a32016-11-19 13:05:44 +0000115 verifyInstructionPredicates(MI,
116 computeAvailableFeatures(STI.getFeatureBits()));
117
Bill Schmidtc763c222013-09-16 17:25:12 +0000118 unsigned Opcode = MI.getOpcode();
Hal Finkela7bbaf62014-02-02 06:12:27 +0000119 const MCInstrDesc &Desc = MCII.get(Opcode);
Bill Schmidtc763c222013-09-16 17:25:12 +0000120
David Woodhouse3fa98a62014-01-28 23:13:18 +0000121 uint64_t Bits = getBinaryCodeForInstr(MI, Fixups, STI);
Adhemerval Zanella1be10dc2012-10-25 14:29:13 +0000122
Ulrich Weigandcae3a172014-03-24 18:16:09 +0000123 // Output the constant in big/little endian byte order.
Hal Finkela7bbaf62014-02-02 06:12:27 +0000124 unsigned Size = Desc.getSize();
Peter Collingbournee3f65292018-05-18 19:46:24 +0000125 support::endianness E = IsLittleEndian ? support::little : support::big;
Ulrich Weigand7c3f0dc2014-06-18 15:37:07 +0000126 switch (Size) {
Marcin Koscielnicki7b329572016-04-28 21:24:37 +0000127 case 0:
128 break;
Ulrich Weigand7c3f0dc2014-06-18 15:37:07 +0000129 case 4:
Peter Collingbournee3f65292018-05-18 19:46:24 +0000130 support::endian::write<uint32_t>(OS, Bits, E);
Ulrich Weigand7c3f0dc2014-06-18 15:37:07 +0000131 break;
132 case 8:
133 // If we emit a pair of instructions, the first one is
134 // always in the top 32 bits, even on little-endian.
Peter Collingbournee3f65292018-05-18 19:46:24 +0000135 support::endian::write<uint32_t>(OS, Bits >> 32, E);
136 support::endian::write<uint32_t>(OS, Bits, E);
Ulrich Weigand7c3f0dc2014-06-18 15:37:07 +0000137 break;
138 default:
Eugene Zelenko8187c192017-01-13 00:58:58 +0000139 llvm_unreachable("Invalid instruction size");
Chris Lattner9ec375c2010-11-15 04:16:32 +0000140 }
141
142 ++MCNumEmitted; // Keep track of the # of mi's emitted.
143 }
Daniel Sanders72db2a32016-11-19 13:05:44 +0000144
145private:
146 uint64_t computeAvailableFeatures(const FeatureBitset &FB) const;
147 void verifyInstructionPredicates(const MCInst &MI,
148 uint64_t AvailableFeatures) const;
Chris Lattner9ec375c2010-11-15 04:16:32 +0000149};
150
151} // end anonymous namespace
Eric Christopher0169e422015-03-10 22:03:14 +0000152
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000153MCCodeEmitter *llvm::createPPCMCCodeEmitter(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +0000154 const MCRegisterInfo &MRI,
Chris Lattner9ec375c2010-11-15 04:16:32 +0000155 MCContext &Ctx) {
Eric Christopher0169e422015-03-10 22:03:14 +0000156 return new PPCMCCodeEmitter(MCII, Ctx);
Chris Lattner9ec375c2010-11-15 04:16:32 +0000157}
158
159unsigned PPCMCCodeEmitter::
Chris Lattner0e3461e2010-11-15 06:09:35 +0000160getDirectBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000161 SmallVectorImpl<MCFixup> &Fixups,
162 const MCSubtargetInfo &STI) const {
Chris Lattner79fa3712010-11-15 05:57:53 +0000163 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000164 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Chris Lattner79fa3712010-11-15 05:57:53 +0000165
166 // Add a fixup for the branch target.
Jim Grosbach63661f82015-05-15 19:13:05 +0000167 Fixups.push_back(MCFixup::create(0, MO.getExpr(),
Chris Lattner79fa3712010-11-15 05:57:53 +0000168 (MCFixupKind)PPC::fixup_ppc_br24));
169 return 0;
170}
171
Chris Lattner0e3461e2010-11-15 06:09:35 +0000172unsigned PPCMCCodeEmitter::getCondBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000173 SmallVectorImpl<MCFixup> &Fixups,
174 const MCSubtargetInfo &STI) const {
Chris Lattner0e3461e2010-11-15 06:09:35 +0000175 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000176 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Chris Lattner0e3461e2010-11-15 06:09:35 +0000177
Chris Lattner85e37682010-11-15 06:12:22 +0000178 // Add a fixup for the branch target.
Jim Grosbach63661f82015-05-15 19:13:05 +0000179 Fixups.push_back(MCFixup::create(0, MO.getExpr(),
Chris Lattner85e37682010-11-15 06:12:22 +0000180 (MCFixupKind)PPC::fixup_ppc_brcond14));
Chris Lattner0e3461e2010-11-15 06:09:35 +0000181 return 0;
182}
183
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000184unsigned PPCMCCodeEmitter::
185getAbsDirectBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000186 SmallVectorImpl<MCFixup> &Fixups,
187 const MCSubtargetInfo &STI) const {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000188 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000189 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000190
191 // Add a fixup for the branch target.
Jim Grosbach63661f82015-05-15 19:13:05 +0000192 Fixups.push_back(MCFixup::create(0, MO.getExpr(),
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000193 (MCFixupKind)PPC::fixup_ppc_br24abs));
194 return 0;
195}
196
197unsigned PPCMCCodeEmitter::
198getAbsCondBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000199 SmallVectorImpl<MCFixup> &Fixups,
200 const MCSubtargetInfo &STI) const {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000201 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000202 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000203
204 // Add a fixup for the branch target.
Jim Grosbach63661f82015-05-15 19:13:05 +0000205 Fixups.push_back(MCFixup::create(0, MO.getExpr(),
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000206 (MCFixupKind)PPC::fixup_ppc_brcond14abs));
207 return 0;
208}
209
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000210unsigned PPCMCCodeEmitter::getImm16Encoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000211 SmallVectorImpl<MCFixup> &Fixups,
212 const MCSubtargetInfo &STI) const {
Chris Lattner65661122010-11-15 06:33:39 +0000213 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000214 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Chris Lattner65661122010-11-15 06:33:39 +0000215
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000216 // Add a fixup for the immediate field.
Jim Grosbach63661f82015-05-15 19:13:05 +0000217 Fixups.push_back(MCFixup::create(IsLittleEndian? 0 : 2, MO.getExpr(),
Ulrich Weigand6e23ac62013-05-17 12:37:21 +0000218 (MCFixupKind)PPC::fixup_ppc_half16));
Chris Lattner65661122010-11-15 06:33:39 +0000219 return 0;
220}
221
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000222unsigned PPCMCCodeEmitter::getMemRIEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000223 SmallVectorImpl<MCFixup> &Fixups,
224 const MCSubtargetInfo &STI) const {
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000225 // Encode (imm, reg) as a memri, which has the low 16-bits as the
226 // displacement and the next 5 bits as the register #.
227 assert(MI.getOperand(OpNo+1).isReg());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000228 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 16;
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000229
230 const MCOperand &MO = MI.getOperand(OpNo);
231 if (MO.isImm())
David Woodhouse3fa98a62014-01-28 23:13:18 +0000232 return (getMachineOpValue(MI, MO, Fixups, STI) & 0xFFFF) | RegBits;
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000233
234 // Add a fixup for the displacement field.
Jim Grosbach63661f82015-05-15 19:13:05 +0000235 Fixups.push_back(MCFixup::create(IsLittleEndian? 0 : 2, MO.getExpr(),
Ulrich Weigand6e23ac62013-05-17 12:37:21 +0000236 (MCFixupKind)PPC::fixup_ppc_half16));
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000237 return RegBits;
238}
239
Chris Lattner8f4444d2010-11-15 08:02:41 +0000240unsigned PPCMCCodeEmitter::getMemRIXEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000241 SmallVectorImpl<MCFixup> &Fixups,
242 const MCSubtargetInfo &STI) const {
Chris Lattner8f4444d2010-11-15 08:02:41 +0000243 // Encode (imm, reg) as a memrix, which has the low 14-bits as the
244 // displacement and the next 5 bits as the register #.
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000245 assert(MI.getOperand(OpNo+1).isReg());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000246 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 14;
Chris Lattner8f4444d2010-11-15 08:02:41 +0000247
Chris Lattner65661122010-11-15 06:33:39 +0000248 const MCOperand &MO = MI.getOperand(OpNo);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000249 if (MO.isImm())
David Woodhouse3fa98a62014-01-28 23:13:18 +0000250 return ((getMachineOpValue(MI, MO, Fixups, STI) >> 2) & 0x3FFF) | RegBits;
Chris Lattner65661122010-11-15 06:33:39 +0000251
Ulrich Weigand3e186012013-03-26 10:56:47 +0000252 // Add a fixup for the displacement field.
Jim Grosbach63661f82015-05-15 19:13:05 +0000253 Fixups.push_back(MCFixup::create(IsLittleEndian? 0 : 2, MO.getExpr(),
Ulrich Weigand6e23ac62013-05-17 12:37:21 +0000254 (MCFixupKind)PPC::fixup_ppc_half16ds));
Chris Lattner8f4444d2010-11-15 08:02:41 +0000255 return RegBits;
Chris Lattner65661122010-11-15 06:33:39 +0000256}
257
Kit Bartonba532dc2016-03-08 03:49:13 +0000258unsigned PPCMCCodeEmitter::getMemRIX16Encoding(const MCInst &MI, unsigned OpNo,
259 SmallVectorImpl<MCFixup> &Fixups,
260 const MCSubtargetInfo &STI) const {
261 // Encode (imm, reg) as a memrix16, which has the low 12-bits as the
262 // displacement and the next 5 bits as the register #.
263 assert(MI.getOperand(OpNo+1).isReg());
264 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 12;
265
266 const MCOperand &MO = MI.getOperand(OpNo);
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +0000267 assert(MO.isImm() && !(MO.getImm() % 16) &&
268 "Expecting an immediate that is a multiple of 16");
Kit Bartonba532dc2016-03-08 03:49:13 +0000269
270 return ((getMachineOpValue(MI, MO, Fixups, STI) >> 4) & 0xFFF) | RegBits;
271}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000272
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000273unsigned PPCMCCodeEmitter::getSPE8DisEncoding(const MCInst &MI, unsigned OpNo,
274 SmallVectorImpl<MCFixup> &Fixups,
275 const MCSubtargetInfo &STI)
276 const {
277 // Encode (imm, reg) as a spe8dis, which has the low 5-bits of (imm / 8)
278 // as the displacement and the next 5 bits as the register #.
279 assert(MI.getOperand(OpNo+1).isReg());
280 uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5;
281
282 const MCOperand &MO = MI.getOperand(OpNo);
283 assert(MO.isImm());
284 uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 3;
285 return reverseBits(Imm | RegBits) >> 22;
286}
287
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000288unsigned PPCMCCodeEmitter::getSPE4DisEncoding(const MCInst &MI, unsigned OpNo,
289 SmallVectorImpl<MCFixup> &Fixups,
290 const MCSubtargetInfo &STI)
291 const {
292 // Encode (imm, reg) as a spe4dis, which has the low 5-bits of (imm / 4)
293 // as the displacement and the next 5 bits as the register #.
294 assert(MI.getOperand(OpNo+1).isReg());
295 uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5;
296
297 const MCOperand &MO = MI.getOperand(OpNo);
298 assert(MO.isImm());
299 uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 2;
300 return reverseBits(Imm | RegBits) >> 22;
301}
302
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000303unsigned PPCMCCodeEmitter::getSPE2DisEncoding(const MCInst &MI, unsigned OpNo,
304 SmallVectorImpl<MCFixup> &Fixups,
305 const MCSubtargetInfo &STI)
306 const {
307 // Encode (imm, reg) as a spe2dis, which has the low 5-bits of (imm / 2)
308 // as the displacement and the next 5 bits as the register #.
309 assert(MI.getOperand(OpNo+1).isReg());
310 uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5;
311
312 const MCOperand &MO = MI.getOperand(OpNo);
313 assert(MO.isImm());
314 uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 1;
315 return reverseBits(Imm | RegBits) >> 22;
316}
317
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000318unsigned PPCMCCodeEmitter::getTLSRegEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000319 SmallVectorImpl<MCFixup> &Fixups,
320 const MCSubtargetInfo &STI) const {
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000321 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000322 if (MO.isReg()) return getMachineOpValue(MI, MO, Fixups, STI);
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000323
324 // Add a fixup for the TLS register, which simply provides a relocation
325 // hint to the linker that this statement is part of a relocation sequence.
326 // Return the thread-pointer register's encoding.
Jim Grosbach63661f82015-05-15 19:13:05 +0000327 Fixups.push_back(MCFixup::create(0, MO.getExpr(),
Ulrich Weigand5b427592013-07-05 12:22:36 +0000328 (MCFixupKind)PPC::fixup_ppc_nofixup));
Daniel Sanders50f17232015-09-15 16:17:27 +0000329 const Triple &TT = STI.getTargetTriple();
330 bool isPPC64 = TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le;
Roman Divackybc1655b42013-12-22 10:45:37 +0000331 return CTX.getRegisterInfo()->getEncodingValue(isPPC64 ? PPC::X13 : PPC::R2);
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000332}
333
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000334unsigned PPCMCCodeEmitter::getTLSCallEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000335 SmallVectorImpl<MCFixup> &Fixups,
336 const MCSubtargetInfo &STI) const {
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000337 // For special TLS calls, we need two fixups; one for the branch target
338 // (__tls_get_addr), which we create via getDirectBrEncoding as usual,
339 // and one for the TLSGD or TLSLD symbol, which is emitted here.
340 const MCOperand &MO = MI.getOperand(OpNo+1);
Jim Grosbach63661f82015-05-15 19:13:05 +0000341 Fixups.push_back(MCFixup::create(0, MO.getExpr(),
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000342 (MCFixupKind)PPC::fixup_ppc_nofixup));
David Woodhouse3fa98a62014-01-28 23:13:18 +0000343 return getDirectBrEncoding(MI, OpNo, Fixups, STI);
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000344}
345
Chris Lattner79fa3712010-11-15 05:57:53 +0000346unsigned PPCMCCodeEmitter::
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000347get_crbitm_encoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000348 SmallVectorImpl<MCFixup> &Fixups,
349 const MCSubtargetInfo &STI) const {
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000350 const MCOperand &MO = MI.getOperand(OpNo);
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000351 assert((MI.getOpcode() == PPC::MTOCRF || MI.getOpcode() == PPC::MTOCRF8 ||
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000352 MI.getOpcode() == PPC::MFOCRF || MI.getOpcode() == PPC::MFOCRF8) &&
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000353 (MO.getReg() >= PPC::CR0 && MO.getReg() <= PPC::CR7));
Bill Wendlingbc07a892013-06-18 07:20:20 +0000354 return 0x80 >> CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000355}
356
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000357unsigned PPCMCCodeEmitter::
Chris Lattner9ec375c2010-11-15 04:16:32 +0000358getMachineOpValue(const MCInst &MI, const MCOperand &MO,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000359 SmallVectorImpl<MCFixup> &Fixups,
360 const MCSubtargetInfo &STI) const {
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000361 if (MO.isReg()) {
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000362 // MTOCRF/MFOCRF should go through get_crbitm_encoding for the CR operand.
Chris Lattner7b25d6f2010-11-16 00:57:32 +0000363 // The GPR operand should come through here though.
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000364 assert((MI.getOpcode() != PPC::MTOCRF && MI.getOpcode() != PPC::MTOCRF8 &&
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000365 MI.getOpcode() != PPC::MFOCRF && MI.getOpcode() != PPC::MFOCRF8) ||
Chris Lattner73716a62010-11-16 00:55:51 +0000366 MO.getReg() < PPC::CR0 || MO.getReg() > PPC::CR7);
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000367 unsigned Reg = MO.getReg();
368 unsigned Encode = CTX.getRegisterInfo()->getEncodingValue(Reg);
369
370 if ((MCII.get(MI.getOpcode()).TSFlags & PPCII::UseVSXReg))
371 if (PPCInstrInfo::isVRRegister(Reg))
372 Encode += 32;
373
374 return Encode;
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000375 }
Chris Lattnerc877d8f2010-11-15 04:51:55 +0000376
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000377 assert(MO.isImm() &&
378 "Relocation required in an instruction that we cannot encode!");
379 return MO.getImm();
Chris Lattner9ec375c2010-11-15 04:16:32 +0000380}
381
Daniel Sanders72db2a32016-11-19 13:05:44 +0000382#define ENABLE_INSTR_PREDICATE_VERIFIER
Chris Lattner9ec375c2010-11-15 04:16:32 +0000383#include "PPCGenMCCodeEmitter.inc"