blob: 46edd6d83f659c24b26c9af18ebb30c09a54f9e5 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
19#include "NVPTXSplitBBatBar.h"
20#include "llvm/ADT/OwningPtr.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
22#include "llvm/Analysis/Verifier.h"
23#include "llvm/Assembly/PrintModulePass.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000024#include "llvm/CodeGen/AsmPrinter.h"
25#include "llvm/CodeGen/MachineFunctionAnalysis.h"
26#include "llvm/CodeGen/MachineModuleInfo.h"
27#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/DataLayout.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000029#include "llvm/MC/MCAsmInfo.h"
30#include "llvm/MC/MCInstrInfo.h"
31#include "llvm/MC/MCStreamer.h"
32#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/PassManager.h"
34#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/FormattedStream.h"
37#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42#include "llvm/Target/TargetMachine.h"
43#include "llvm/Target/TargetOptions.h"
44#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetSubtargetInfo.h"
46#include "llvm/Transforms/Scalar.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000047
Justin Holewinskiae556d32012-05-04 20:18:50 +000048using namespace llvm;
49
Justin Holewinskib94bd052013-03-30 14:29:25 +000050namespace llvm {
51void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000052void initializeGenericToNVVMPass(PassRegistry&);
Justin Holewinskib94bd052013-03-30 14:29:25 +000053}
54
Justin Holewinskiae556d32012-05-04 20:18:50 +000055extern "C" void LLVMInitializeNVPTXTarget() {
56 // Register the target.
57 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
58 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
59
Justin Holewinskib94bd052013-03-30 14:29:25 +000060 // FIXME: This pass is really intended to be invoked during IR optimization,
61 // but it's very NVPTX-specific.
62 initializeNVVMReflectPass(*PassRegistry::getPassRegistry());
Justin Holewinski01f89f02013-05-20 12:13:32 +000063 initializeGenericToNVVMPass(*PassRegistry::getPassRegistry());
Justin Holewinskiae556d32012-05-04 20:18:50 +000064}
65
Justin Holewinski0497ab12013-03-30 14:29:21 +000066NVPTXTargetMachine::NVPTXTargetMachine(
67 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
68 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
69 CodeGenOpt::Level OL, bool is64bit)
70 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
71 Subtarget(TT, CPU, FS, is64bit), DL(Subtarget.getDataLayout()),
72 InstrInfo(*this), TLInfo(*this), TSInfo(*this),
73 FrameLowering(
Rafael Espindola227144c2013-05-13 01:16:13 +000074 *this, is64bit) /*FrameInfo(TargetFrameInfo::StackGrowsUp, 8, 0)*/ {
75 initAsmInfo();
76}
Justin Holewinskiae556d32012-05-04 20:18:50 +000077
78void NVPTXTargetMachine32::anchor() {}
79
Justin Holewinski0497ab12013-03-30 14:29:21 +000080NVPTXTargetMachine32::NVPTXTargetMachine32(
81 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
82 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
83 CodeGenOpt::Level OL)
84 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +000085
86void NVPTXTargetMachine64::anchor() {}
87
Justin Holewinski0497ab12013-03-30 14:29:21 +000088NVPTXTargetMachine64::NVPTXTargetMachine64(
89 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
90 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
91 CodeGenOpt::Level OL)
92 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +000093
Benjamin Kramerd78bb462013-05-23 17:10:37 +000094namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +000095class NVPTXPassConfig : public TargetPassConfig {
96public:
97 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +000098 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +000099
100 NVPTXTargetMachine &getNVPTXTargetMachine() const {
101 return getTM<NVPTXTargetMachine>();
102 }
103
Justin Holewinski01f89f02013-05-20 12:13:32 +0000104 virtual void addIRPasses();
Justin Holewinskiae556d32012-05-04 20:18:50 +0000105 virtual bool addInstSelector();
106 virtual bool addPreRegAlloc();
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000107 virtual bool addPostRegAlloc();
108
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000109 virtual FunctionPass *createTargetRegisterAllocator(bool) LLVM_OVERRIDE;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000110 virtual void addFastRegAlloc(FunctionPass *RegAllocPass);
111 virtual void addOptimizedRegAlloc(FunctionPass *RegAllocPass);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000112};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000113} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000114
115TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
116 NVPTXPassConfig *PassConfig = new NVPTXPassConfig(this, PM);
117 return PassConfig;
118}
119
Justin Holewinski01f89f02013-05-20 12:13:32 +0000120void NVPTXPassConfig::addIRPasses() {
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000121 // The following passes are known to not play well with virtual regs hanging
122 // around after register allocation (which in our case, is *all* registers).
123 // We explicitly disable them here. We do, however, need some functionality
124 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
125 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
126 disablePass(&PrologEpilogCodeInserterID);
127 disablePass(&MachineCopyPropagationID);
128 disablePass(&BranchFolderPassID);
Justin Holewinskieeb109a2013-11-11 12:58:14 +0000129 disablePass(&TailDuplicateID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000130
Justin Holewinski01f89f02013-05-20 12:13:32 +0000131 TargetPassConfig::addIRPasses();
132 addPass(createGenericToNVVMPass());
133}
134
Justin Holewinskiae556d32012-05-04 20:18:50 +0000135bool NVPTXPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000136 addPass(createLowerAggrCopies());
137 addPass(createSplitBBatBarPass());
138 addPass(createAllocaHoisting());
139 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinskiae556d32012-05-04 20:18:50 +0000140 return false;
141}
142
Justin Holewinski0497ab12013-03-30 14:29:21 +0000143bool NVPTXPassConfig::addPreRegAlloc() { return false; }
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000144bool NVPTXPassConfig::addPostRegAlloc() {
145 addPass(createNVPTXPrologEpilogPass());
146 return false;
147}
148
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000149FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
150 return 0; // No reg alloc
151}
152
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000153void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000154 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000155 addPass(&PHIEliminationID);
156 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000157}
158
159void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000160 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000161
162 addPass(&ProcessImplicitDefsID);
163 addPass(&LiveVariablesID);
164 addPass(&MachineLoopInfoID);
165 addPass(&PHIEliminationID);
166
167 addPass(&TwoAddressInstructionPassID);
168 addPass(&RegisterCoalescerID);
169
170 // PreRA instruction scheduling.
171 if (addPass(&MachineSchedulerID))
172 printAndVerify("After Machine Scheduling");
173
174
175 addPass(&StackSlotColoringID);
176
177 // FIXME: Needs physical registers
178 //addPass(&PostRAMachineLICMID);
179
180 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000181}