blob: 8800f22beb56737f3265f52414fa2a98b98536a6 [file] [log] [blame]
Chris Lattnera916db12006-09-04 04:16:09 +00001//===-- LLVMTargetMachine.cpp - Implement the LLVMTargetMachine class -----===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnera916db12006-09-04 04:16:09 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LLVMTargetMachine class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetMachine.h"
15#include "llvm/PassManager.h"
16#include "llvm/Pass.h"
Chris Lattnerbafc8372007-03-31 00:24:43 +000017#include "llvm/Assembly/PrintModulePass.h"
Daniel Dunbar9abdc6c2009-08-13 23:48:47 +000018#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattnera916db12006-09-04 04:16:09 +000019#include "llvm/CodeGen/Passes.h"
Gordon Henriksenbcef14d2008-08-17 12:56:54 +000020#include "llvm/CodeGen/GCStrategy.h"
Dan Gohman5ea74d52009-07-31 18:16:33 +000021#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattnera916db12006-09-04 04:16:09 +000022#include "llvm/Target/TargetOptions.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000023#include "llvm/MC/MCAsmInfo.h"
Daniel Dunbarf060b4d2009-07-15 23:48:37 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnera916db12006-09-04 04:16:09 +000025#include "llvm/Transforms/Scalar.h"
Chris Lattnerbafc8372007-03-31 00:24:43 +000026#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000027#include "llvm/Support/FormattedStream.h"
Chris Lattnera916db12006-09-04 04:16:09 +000028using namespace llvm;
29
Dan Gohmanb8e69f12008-09-25 01:14:49 +000030namespace llvm {
31 bool EnableFastISel;
32}
33
Eric Christopher9196f0c02009-11-04 19:57:50 +000034static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
35 cl::desc("Disable Post Regalloc"));
36static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
37 cl::desc("Disable branch folding"));
38static cl::opt<bool> DisableCodePlace("disable-code-place", cl::Hidden,
39 cl::desc("Disable code placement"));
40static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
41 cl::desc("Disable Stack Slot Coloring"));
42static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
43 cl::desc("Disable Machine LICM"));
44static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
45 cl::desc("Disable Machine Sinking"));
46static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
47 cl::desc("Disable Loop Strength Reduction Pass"));
48static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
49 cl::desc("Disable Codegen Prepare"));
Chris Lattner37228f62007-06-19 05:47:49 +000050static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
51 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
52static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
53 cl::desc("Print LLVM IR input to isel pass"));
Evan Cheng9d5df0a2007-07-20 21:56:13 +000054static cl::opt<bool> PrintEmittedAsm("print-emitted-asm", cl::Hidden,
55 cl::desc("Dump emitter generated instructions as assembly"));
Gordon Henriksen2d684b12008-01-07 01:33:09 +000056static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
57 cl::desc("Dump garbage collector data"));
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000058static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
59 cl::desc("Verify generated machine code"),
60 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=NULL));
Chris Lattner37228f62007-06-19 05:47:49 +000061
Dan Gohman3b88f102008-10-01 20:39:19 +000062// Enable or disable FastISel. Both options are needed, because
63// FastISel is enabled by default with -fast, and we wish to be
Dan Gohmanb4720902009-08-26 15:57:57 +000064// able to enable or disable fast-isel independently from -O0.
Dan Gohman60ad1732008-10-07 23:00:56 +000065static cl::opt<cl::boolOrDefault>
Dan Gohman3b88f102008-10-01 20:39:19 +000066EnableFastISelOption("fast-isel", cl::Hidden,
Dan Gohmanb4720902009-08-26 15:57:57 +000067 cl::desc("Enable the \"fast\" instruction selector"));
Dan Gohmanb8e69f12008-09-25 01:14:49 +000068
Dan Gohmanf4fe57a2009-11-20 02:03:44 +000069// Enable or disable an experimental optimization to split GEPs
70// and run a special GVN pass which does not examine loads, in
71// an effort to factor out redundancy implicit in complex GEPs.
72static cl::opt<bool> EnableSplitGEPGVN("split-gep-gvn", cl::Hidden,
73 cl::desc("Split GEPs and run no-load GVN"));
Chris Lattner9a6cf912009-08-12 07:22:17 +000074
75LLVMTargetMachine::LLVMTargetMachine(const Target &T,
76 const std::string &TargetTriple)
77 : TargetMachine(T) {
78 AsmInfo = T.createAsmInfo(TargetTriple);
79}
80
81
82
Bill Wendling523048e2007-02-08 01:36:53 +000083FileModel::Model
Dan Gohman24570832008-03-11 22:29:46 +000084LLVMTargetMachine::addPassesToEmitFile(PassManagerBase &PM,
David Greenea31f96c2009-07-14 20:18:05 +000085 formatted_raw_ostream &Out,
Bill Wendling523048e2007-02-08 01:36:53 +000086 CodeGenFileType FileType,
Bill Wendling026e5d72009-04-29 23:29:43 +000087 CodeGenOpt::Level OptLevel) {
Dan Gohmanacb05542008-09-25 00:37:07 +000088 // Add common CodeGen passes.
Bill Wendling084669a2009-04-29 00:15:41 +000089 if (addCommonCodeGenPasses(PM, OptLevel))
Bill Wendling523048e2007-02-08 01:36:53 +000090 return FileModel::Error;
91
Chris Lattnera916db12006-09-04 04:16:09 +000092 switch (FileType) {
Bill Wendling523048e2007-02-08 01:36:53 +000093 default:
94 break;
95 case TargetMachine::AssemblyFile:
Bill Wendling084669a2009-04-29 00:15:41 +000096 if (addAssemblyEmitter(PM, OptLevel, getAsmVerbosityDefault(), Out))
Bill Wendling523048e2007-02-08 01:36:53 +000097 return FileModel::Error;
98 return FileModel::AsmFile;
99 case TargetMachine::ObjectFile:
100 if (getMachOWriterInfo())
101 return FileModel::MachOFile;
102 else if (getELFWriterInfo())
103 return FileModel::ElfFile;
Chris Lattnera916db12006-09-04 04:16:09 +0000104 }
Bill Wendling523048e2007-02-08 01:36:53 +0000105
106 return FileModel::Error;
107}
Dan Gohmanacb05542008-09-25 00:37:07 +0000108
Daniel Dunbard97db682009-07-15 23:34:19 +0000109bool LLVMTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
110 CodeGenOpt::Level OptLevel,
111 bool Verbose,
112 formatted_raw_ostream &Out) {
Daniel Dunbar95f58462009-08-13 19:38:51 +0000113 FunctionPass *Printer =
Chris Lattner7b26fce2009-08-22 20:48:53 +0000114 getTarget().createAsmPrinter(Out, *this, getMCAsmInfo(), Verbose);
Daniel Dunbard97db682009-07-15 23:34:19 +0000115 if (!Printer)
Daniel Dunbar06941b32009-07-15 23:54:01 +0000116 return true;
117
Daniel Dunbard97db682009-07-15 23:34:19 +0000118 PM.add(Printer);
119 return false;
120}
121
Bill Wendling523048e2007-02-08 01:36:53 +0000122/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
123/// be split up (e.g., to add an object writer pass), this method can be used to
124/// finish up adding passes to emit the file, if necessary.
Dan Gohman24570832008-03-11 22:29:46 +0000125bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
Bill Wendling523048e2007-02-08 01:36:53 +0000126 MachineCodeEmitter *MCE,
Bill Wendling026e5d72009-04-29 23:29:43 +0000127 CodeGenOpt::Level OptLevel) {
Bill Wendling523048e2007-02-08 01:36:53 +0000128 if (MCE)
Daniel Dunbarc9013922009-07-15 22:33:19 +0000129 addSimpleCodeEmitter(PM, OptLevel, *MCE);
130 if (PrintEmittedAsm)
131 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Dan Gohmanacb05542008-09-25 00:37:07 +0000132
Gordon Henriksend930f912008-08-17 18:44:35 +0000133 PM.add(createGCInfoDeleter());
Bill Wendling523048e2007-02-08 01:36:53 +0000134
Chris Lattnera916db12006-09-04 04:16:09 +0000135 return false; // success!
136}
137
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000138/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
139/// be split up (e.g., to add an object writer pass), this method can be used to
140/// finish up adding passes to emit the file, if necessary.
141bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
142 JITCodeEmitter *JCE,
143 CodeGenOpt::Level OptLevel) {
144 if (JCE)
Daniel Dunbarc9013922009-07-15 22:33:19 +0000145 addSimpleCodeEmitter(PM, OptLevel, *JCE);
146 if (PrintEmittedAsm)
147 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000148
149 PM.add(createGCInfoDeleter());
150
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000151 return false; // success!
152}
153
Bruno Cardoso Lopes5661ea62009-07-06 05:09:34 +0000154/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
155/// be split up (e.g., to add an object writer pass), this method can be used to
156/// finish up adding passes to emit the file, if necessary.
157bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
158 ObjectCodeEmitter *OCE,
159 CodeGenOpt::Level OptLevel) {
160 if (OCE)
Daniel Dunbarc9013922009-07-15 22:33:19 +0000161 addSimpleCodeEmitter(PM, OptLevel, *OCE);
162 if (PrintEmittedAsm)
163 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopes5661ea62009-07-06 05:09:34 +0000164
165 PM.add(createGCInfoDeleter());
166
Bruno Cardoso Lopes5661ea62009-07-06 05:09:34 +0000167 return false; // success!
168}
169
Chris Lattnera916db12006-09-04 04:16:09 +0000170/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
171/// get machine code emitted. This uses a MachineCodeEmitter object to handle
172/// actually outputting the machine code and resolving things like the address
173/// of functions. This method should returns true if machine code emission is
174/// not supported.
175///
Dan Gohman24570832008-03-11 22:29:46 +0000176bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
Chris Lattnera916db12006-09-04 04:16:09 +0000177 MachineCodeEmitter &MCE,
Bill Wendling026e5d72009-04-29 23:29:43 +0000178 CodeGenOpt::Level OptLevel) {
Dan Gohmanacb05542008-09-25 00:37:07 +0000179 // Add common CodeGen passes.
Bill Wendling084669a2009-04-29 00:15:41 +0000180 if (addCommonCodeGenPasses(PM, OptLevel))
Dan Gohmanacb05542008-09-25 00:37:07 +0000181 return true;
182
Daniel Dunbarc9013922009-07-15 22:33:19 +0000183 addCodeEmitter(PM, OptLevel, MCE);
184 if (PrintEmittedAsm)
185 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Dan Gohmanacb05542008-09-25 00:37:07 +0000186
187 PM.add(createGCInfoDeleter());
188
Dan Gohmanacb05542008-09-25 00:37:07 +0000189 return false; // success!
190}
191
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000192/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
193/// get machine code emitted. This uses a MachineCodeEmitter object to handle
194/// actually outputting the machine code and resolving things like the address
195/// of functions. This method should returns true if machine code emission is
196/// not supported.
197///
198bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
199 JITCodeEmitter &JCE,
200 CodeGenOpt::Level OptLevel) {
201 // Add common CodeGen passes.
202 if (addCommonCodeGenPasses(PM, OptLevel))
203 return true;
204
Daniel Dunbarc9013922009-07-15 22:33:19 +0000205 addCodeEmitter(PM, OptLevel, JCE);
206 if (PrintEmittedAsm)
207 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000208
209 PM.add(createGCInfoDeleter());
210
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000211 return false; // success!
212}
213
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000214static void printAndVerify(PassManagerBase &PM,
Dan Gohman18dc1c52009-10-31 20:17:39 +0000215 const char *Banner,
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000216 bool allowDoubleDefs = false) {
217 if (PrintMachineCode)
Dan Gohman18dc1c52009-10-31 20:17:39 +0000218 PM.add(createMachineFunctionPrinterPass(errs(), Banner));
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000219
220 if (VerifyMachineCode)
221 PM.add(createMachineVerifierPass(allowDoubleDefs));
222}
223
Bill Wendling026e5d72009-04-29 23:29:43 +0000224/// addCommonCodeGenPasses - Add standard LLVM codegen passes used for both
225/// emitting to assembly files or machine code output.
Dan Gohmanacb05542008-09-25 00:37:07 +0000226///
Bill Wendling084669a2009-04-29 00:15:41 +0000227bool LLVMTargetMachine::addCommonCodeGenPasses(PassManagerBase &PM,
Bill Wendling026e5d72009-04-29 23:29:43 +0000228 CodeGenOpt::Level OptLevel) {
Chris Lattnera916db12006-09-04 04:16:09 +0000229 // Standard LLVM-Level Passes.
Dan Gohmanacb05542008-09-25 00:37:07 +0000230
Dan Gohmanf4fe57a2009-11-20 02:03:44 +0000231 // Optionally, tun split-GEPs and no-load GVN.
232 if (EnableSplitGEPGVN) {
233 PM.add(createGEPSplitterPass());
234 PM.add(createGVNPass(/*NoPRE=*/false, /*NoLoads=*/true));
235 }
236
Chris Lattnera916db12006-09-04 04:16:09 +0000237 // Run loop strength reduction before anything else.
Eric Christopher9196f0c02009-11-04 19:57:50 +0000238 if (OptLevel != CodeGenOpt::None && !DisableLSR) {
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +0000239 PM.add(createLoopStrengthReducePass(getTargetLowering()));
240 if (PrintLSR)
Daniel Dunbar81b5fa52008-10-22 03:25:22 +0000241 PM.add(createPrintFunctionPass("\n\n*** Code after LSR ***\n", &errs()));
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +0000242 }
Dan Gohmanacb05542008-09-25 00:37:07 +0000243
Duncan Sandsd6fb6502009-05-22 20:36:31 +0000244 // Turn exception handling constructs into something the code generators can
245 // handle.
Chris Lattner7b26fce2009-08-22 20:48:53 +0000246 switch (getMCAsmInfo()->getExceptionHandlingType())
Jim Grosbach693e36a2009-08-11 00:09:57 +0000247 {
Jim Grosbach693e36a2009-08-11 00:09:57 +0000248 case ExceptionHandling::SjLj:
Jim Grosbach486be662009-08-17 16:41:22 +0000249 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
Bill Wendling3505c942009-10-29 00:37:35 +0000250 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach486be662009-08-17 16:41:22 +0000251 PM.add(createSjLjEHPass(getTargetLowering()));
252 break;
Jim Grosbach693e36a2009-08-11 00:09:57 +0000253 case ExceptionHandling::Dwarf:
Bill Wendling3505c942009-10-29 00:37:35 +0000254 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach693e36a2009-08-11 00:09:57 +0000255 break;
256 case ExceptionHandling::None:
257 PM.add(createLowerInvokePass(getTargetLowering()));
258 break;
259 }
Duncan Sandsd6fb6502009-05-22 20:36:31 +0000260
261 PM.add(createGCLoweringPass());
Dan Gohmanacb05542008-09-25 00:37:07 +0000262
Chris Lattnera916db12006-09-04 04:16:09 +0000263 // Make sure that no unreachable blocks are instruction selected.
264 PM.add(createUnreachableBlockEliminationPass());
Bill Wendling523048e2007-02-08 01:36:53 +0000265
Eric Christopher9196f0c02009-11-04 19:57:50 +0000266 if (OptLevel != CodeGenOpt::None && !DisableCGP)
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +0000267 PM.add(createCodeGenPreparePass(getTargetLowering()));
268
Bill Wendlingccb67a3d2008-11-13 01:02:14 +0000269 PM.add(createStackProtectorPass(getTargetLowering()));
Bill Wendling05d84172008-11-04 02:10:20 +0000270
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +0000271 if (PrintISelInput)
Daniel Dunbar54d5b9e2008-10-21 23:33:38 +0000272 PM.add(createPrintFunctionPass("\n\n"
273 "*** Final LLVM Code input to ISel ***\n",
Daniel Dunbar81b5fa52008-10-22 03:25:22 +0000274 &errs()));
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +0000275
Dan Gohmanacb05542008-09-25 00:37:07 +0000276 // Standard Lower-Level Passes.
277
Dan Gohman5ea74d52009-07-31 18:16:33 +0000278 // Set up a MachineFunction for the rest of CodeGen to work on.
279 PM.add(new MachineFunctionAnalysis(*this, OptLevel));
280
Dan Gohman3b88f102008-10-01 20:39:19 +0000281 // Enable FastISel with -fast, but allow that to be overridden.
Dan Gohman60ad1732008-10-07 23:00:56 +0000282 if (EnableFastISelOption == cl::BOU_TRUE ||
Bill Wendling026e5d72009-04-29 23:29:43 +0000283 (OptLevel == CodeGenOpt::None && EnableFastISelOption != cl::BOU_FALSE))
Dan Gohman3b88f102008-10-01 20:39:19 +0000284 EnableFastISel = true;
285
Chris Lattnera916db12006-09-04 04:16:09 +0000286 // Ask the target for an isel.
Bill Wendling084669a2009-04-29 00:15:41 +0000287 if (addInstSelector(PM, OptLevel))
Chris Lattnera916db12006-09-04 04:16:09 +0000288 return true;
Bill Wendling523048e2007-02-08 01:36:53 +0000289
Chris Lattnera916db12006-09-04 04:16:09 +0000290 // Print the instruction selected machine code...
Dan Gohman18dc1c52009-10-31 20:17:39 +0000291 printAndVerify(PM, "After Instruction Selection",
292 /* allowDoubleDefs= */ true);
Bill Wendlingfb706bc2007-12-07 21:42:31 +0000293
Bill Wendling026e5d72009-04-29 23:29:43 +0000294 if (OptLevel != CodeGenOpt::None) {
Eric Christopher9196f0c02009-11-04 19:57:50 +0000295 if (!DisableMachineLICM)
296 PM.add(createMachineLICMPass());
297 if (!DisableMachineSink)
298 PM.add(createMachineSinkingPass());
Dan Gohman18dc1c52009-10-31 20:17:39 +0000299 printAndVerify(PM, "After MachineLICM and MachineSinking",
300 /* allowDoubleDefs= */ true);
Evan Chengf736bd92009-02-09 08:45:39 +0000301 }
Bill Wendlingfb706bc2007-12-07 21:42:31 +0000302
Anton Korobeynikov0516b6f2008-04-23 18:26:03 +0000303 // Run pre-ra passes.
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000304 if (addPreRegAlloc(PM, OptLevel))
Dan Gohman18dc1c52009-10-31 20:17:39 +0000305 printAndVerify(PM, "After PreRegAlloc passes",
306 /* allowDoubleDefs= */ true);
Anton Korobeynikov0516b6f2008-04-23 18:26:03 +0000307
Evan Cheng12a02222008-06-04 09:18:41 +0000308 // Perform register allocation.
Chris Lattnera916db12006-09-04 04:16:09 +0000309 PM.add(createRegisterAllocator());
Dan Gohman18dc1c52009-10-31 20:17:39 +0000310 printAndVerify(PM, "After Register Allocation");
Evan Cheng12a02222008-06-04 09:18:41 +0000311
312 // Perform stack slot coloring.
Eric Christopher9196f0c02009-11-04 19:57:50 +0000313 if (OptLevel != CodeGenOpt::None && !DisableSSC) {
Evan Chengea2b82b2009-08-05 07:26:17 +0000314 // FIXME: Re-enable coloring with register when it's capable of adding
315 // kill markers.
316 PM.add(createStackSlotColoringPass(false));
Dan Gohman18dc1c52009-10-31 20:17:39 +0000317 printAndVerify(PM, "After StackSlotColoring");
318 }
Dan Gohmanacb05542008-09-25 00:37:07 +0000319
Evan Cheng12a02222008-06-04 09:18:41 +0000320 // Run post-ra passes.
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000321 if (addPostRegAlloc(PM, OptLevel))
Dan Gohman18dc1c52009-10-31 20:17:39 +0000322 printAndVerify(PM, "After PostRegAlloc passes");
Dan Gohmanacb05542008-09-25 00:37:07 +0000323
Christopher Lamb14bbb152007-07-27 07:36:14 +0000324 PM.add(createLowerSubregsPass());
Dan Gohman18dc1c52009-10-31 20:17:39 +0000325 printAndVerify(PM, "After LowerSubregs");
Bill Wendling523048e2007-02-08 01:36:53 +0000326
Chris Lattnera916db12006-09-04 04:16:09 +0000327 // Insert prolog/epilog code. Eliminate abstract frame index references...
328 PM.add(createPrologEpilogCodeInserter());
Dan Gohman18dc1c52009-10-31 20:17:39 +0000329 printAndVerify(PM, "After PrologEpilogCodeInserter");
Dan Gohmanacb05542008-09-25 00:37:07 +0000330
Evan Chengf305ead2009-09-30 08:49:50 +0000331 // Run pre-sched2 passes.
332 if (addPreSched2(PM, OptLevel))
Dan Gohman18dc1c52009-10-31 20:17:39 +0000333 printAndVerify(PM, "After PreSched2 passes");
Evan Chengf305ead2009-09-30 08:49:50 +0000334
Dale Johannesen2182f062007-07-13 17:13:54 +0000335 // Second pass scheduler.
Eric Christopher9196f0c02009-11-04 19:57:50 +0000336 if (OptLevel != CodeGenOpt::None && !DisablePostRA) {
Evan Cheng007ceb42009-10-16 21:06:15 +0000337 PM.add(createPostRAScheduler(OptLevel));
Dan Gohman18dc1c52009-10-31 20:17:39 +0000338 printAndVerify(PM, "After PostRAScheduler");
Dan Gohman06613bc2008-11-20 19:54:21 +0000339 }
340
Dan Gohmanb0ef9142008-12-18 01:36:42 +0000341 // Branch folding must be run after regalloc and prolog/epilog insertion.
Eric Christopher9196f0c02009-11-04 19:57:50 +0000342 if (OptLevel != CodeGenOpt::None && !DisableBranchFold) {
Bob Wilson97b93122009-10-28 20:46:46 +0000343 PM.add(createBranchFoldingPass(getEnableTailMergeDefault()));
Dan Gohman18dc1c52009-10-31 20:17:39 +0000344 printAndVerify(PM, "After BranchFolding");
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000345 }
Dan Gohmanb0ef9142008-12-18 01:36:42 +0000346
Gordon Henriksen2d684b12008-01-07 01:33:09 +0000347 PM.add(createGCMachineCodeAnalysisPass());
Dan Gohmanacb05542008-09-25 00:37:07 +0000348
Gordon Henriksen2d684b12008-01-07 01:33:09 +0000349 if (PrintGCInfo)
Chris Lattner565449d2009-08-23 03:13:20 +0000350 PM.add(createGCInfoPrinter(errs()));
Bill Wendling523048e2007-02-08 01:36:53 +0000351
Dan Gohman18dc1c52009-10-31 20:17:39 +0000352 // Fold redundant debug labels.
353 PM.add(createDebugLabelFoldingPass());
354 printAndVerify(PM, "After DebugLabelFolding");
355
Eric Christopher9196f0c02009-11-04 19:57:50 +0000356 if (OptLevel != CodeGenOpt::None && !DisableCodePlace) {
Dan Gohman18dc1c52009-10-31 20:17:39 +0000357 PM.add(createCodePlacementOptPass());
358 printAndVerify(PM, "After CodePlacementOpt");
359 }
360
Evan Cheng66549b22009-11-05 01:16:59 +0000361 if (addPreEmitPass(PM, OptLevel))
362 printAndVerify(PM, "After PreEmit passes");
363
Dan Gohmanacb05542008-09-25 00:37:07 +0000364 return false;
Chris Lattnera916db12006-09-04 04:16:09 +0000365}