blob: db03e2ad8fdcbc5c169130a7e782fc515a3395d3 [file] [log] [blame]
Chris Lattner3a4d1b22005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukman10468d82005-04-21 22:55:34 +00002//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman10468d82005-04-21 22:55:34 +00007//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesen75fbe902012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Bill Wendling908bf812014-01-06 00:43:20 +000025#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/MC/MCExpr.h"
Nadav Rotem8b24a732011-06-01 12:51:46 +000028#include "llvm/Support/CommandLine.h"
Torok Edwin56d06592009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0b24d22006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Nick Lewycky0de20af2010-12-19 20:43:38 +000035#include <cctype>
Chris Lattner3a4d1b22005-01-07 07:44:53 +000036using namespace llvm;
37
Chris Lattner5e693ed2009-07-28 03:13:23 +000038/// NOTE: The constructor takes ownership of TLOF.
Dan Gohman57c732b2010-04-21 01:34:56 +000039TargetLowering::TargetLowering(const TargetMachine &tm,
40 const TargetLoweringObjectFile *tlof)
Benjamin Kramer56b31bd2013-01-11 20:05:37 +000041 : TargetLoweringBase(tm, tlof) {}
Chris Lattner6f809792005-01-16 07:28:11 +000042
Evan Cheng6af02632005-12-20 06:22:03 +000043const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
Craig Topperc0196b12014-04-14 00:51:57 +000044 return nullptr;
Evan Cheng6af02632005-12-20 06:22:03 +000045}
Evan Cheng9cdc16c2005-12-21 23:05:39 +000046
Tim Northoverf1450d82013-01-09 13:18:15 +000047/// Check whether a given call node is in tail position within its function. If
48/// so, it sets Chain to the input chain of the tail call.
49bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
50 SDValue &Chain) const {
51 const Function *F = DAG.getMachineFunction().getFunction();
52
53 // Conservatively require the attributes of the call to match those of
54 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling658d24d2013-01-18 21:53:16 +000055 AttributeSet CallerAttrs = F->getAttributes();
56 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northoverf1450d82013-01-09 13:18:15 +000057 .removeAttribute(Attribute::NoAlias).hasAttributes())
58 return false;
59
60 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling658d24d2013-01-18 21:53:16 +000061 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
62 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northoverf1450d82013-01-09 13:18:15 +000063 return false;
64
65 // Check if the only use is a function return node.
66 return isUsedByReturnOnly(Node, Chain);
67}
68
Andrew Trick74f4c742013-10-31 17:18:24 +000069/// \brief Set CallLoweringInfo attribute flags based on a call instruction
70/// and called function attributes.
71void TargetLowering::ArgListEntry::setAttributes(ImmutableCallSite *CS,
72 unsigned AttrIdx) {
73 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
74 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
75 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
76 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
77 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
78 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
Reid Klecknerf5b76512014-01-31 23:50:57 +000079 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
Andrew Trick74f4c742013-10-31 17:18:24 +000080 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
81 Alignment = CS->getParamAlignment(AttrIdx);
82}
Tim Northoverf1450d82013-01-09 13:18:15 +000083
84/// Generate a libcall taking the given operands as arguments and returning a
85/// result of type RetVT.
Michael Gottesman7a801722013-08-13 17:54:56 +000086std::pair<SDValue, SDValue>
87TargetLowering::makeLibCall(SelectionDAG &DAG,
88 RTLIB::Libcall LC, EVT RetVT,
89 const SDValue *Ops, unsigned NumOps,
90 bool isSigned, SDLoc dl,
91 bool doesNotReturn,
92 bool isReturnValueUsed) const {
Tim Northoverf1450d82013-01-09 13:18:15 +000093 TargetLowering::ArgListTy Args;
94 Args.reserve(NumOps);
95
96 TargetLowering::ArgListEntry Entry;
97 for (unsigned i = 0; i != NumOps; ++i) {
98 Entry.Node = Ops[i];
99 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
100 Entry.isSExt = isSigned;
101 Entry.isZExt = !isSigned;
102 Args.push_back(Entry);
103 }
104 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC), getPointerTy());
105
106 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000107 TargetLowering::CallLoweringInfo CLI(DAG);
108 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +0000109 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000110 .setNoReturn(doesNotReturn).setDiscardResult(!isReturnValueUsed)
111 .setSExtResult(isSigned).setZExtResult(!isSigned);
Michael Gottesman7a801722013-08-13 17:54:56 +0000112 return LowerCallTo(CLI);
Tim Northoverf1450d82013-01-09 13:18:15 +0000113}
114
115
116/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
117/// shared among BR_CC, SELECT_CC, and SETCC handlers.
118void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
119 SDValue &NewLHS, SDValue &NewRHS,
120 ISD::CondCode &CCCode,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000121 SDLoc dl) const {
Tim Northoverf1450d82013-01-09 13:18:15 +0000122 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
123 && "Unsupported setcc type!");
124
125 // Expand into one or more soft-fp libcall(s).
126 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
127 switch (CCCode) {
128 case ISD::SETEQ:
129 case ISD::SETOEQ:
130 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
131 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
132 break;
133 case ISD::SETNE:
134 case ISD::SETUNE:
135 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
136 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
137 break;
138 case ISD::SETGE:
139 case ISD::SETOGE:
140 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
141 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
142 break;
143 case ISD::SETLT:
144 case ISD::SETOLT:
145 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
146 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
147 break;
148 case ISD::SETLE:
149 case ISD::SETOLE:
150 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
151 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
152 break;
153 case ISD::SETGT:
154 case ISD::SETOGT:
155 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
156 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
157 break;
158 case ISD::SETUO:
159 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
160 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
161 break;
162 case ISD::SETO:
163 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
164 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
165 break;
166 default:
167 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
168 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
169 switch (CCCode) {
170 case ISD::SETONE:
171 // SETONE = SETOLT | SETOGT
172 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
173 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
174 // Fallthrough
175 case ISD::SETUGT:
176 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
177 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
178 break;
179 case ISD::SETUGE:
180 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
181 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
182 break;
183 case ISD::SETULT:
184 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
185 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
186 break;
187 case ISD::SETULE:
188 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
189 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
190 break;
191 case ISD::SETUEQ:
192 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
193 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
194 break;
195 default: llvm_unreachable("Do not know how to soften this setcc!");
196 }
197 }
198
199 // Use the target specific return value for comparions lib calls.
200 EVT RetVT = getCmpLibcallReturnType();
201 SDValue Ops[2] = { NewLHS, NewRHS };
Michael Gottesman7a801722013-08-13 17:54:56 +0000202 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/,
203 dl).first;
Tim Northoverf1450d82013-01-09 13:18:15 +0000204 NewRHS = DAG.getConstant(0, RetVT);
205 CCCode = getCmpLibcallCC(LC1);
206 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Matt Arsenault758659232013-05-18 00:21:46 +0000207 SDValue Tmp = DAG.getNode(ISD::SETCC, dl,
208 getSetCCResultType(*DAG.getContext(), RetVT),
Tim Northoverf1450d82013-01-09 13:18:15 +0000209 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Michael Gottesman7a801722013-08-13 17:54:56 +0000210 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/,
211 dl).first;
Matt Arsenault758659232013-05-18 00:21:46 +0000212 NewLHS = DAG.getNode(ISD::SETCC, dl,
213 getSetCCResultType(*DAG.getContext(), RetVT), NewLHS,
Tim Northoverf1450d82013-01-09 13:18:15 +0000214 NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
215 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
216 NewRHS = SDValue();
217 }
218}
219
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000220/// getJumpTableEncoding - Return the entry encoding for a jump table in the
221/// current function. The returned value is a member of the
222/// MachineJumpTableInfo::JTEntryKind enum.
223unsigned TargetLowering::getJumpTableEncoding() const {
224 // In non-pic modes, just use the address of a block.
225 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
226 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000227
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000228 // In PIC mode, if the target supports a GPRel32 directive, use it.
Craig Topperc0196b12014-04-14 00:51:57 +0000229 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != nullptr)
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000230 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000231
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000232 // Otherwise, use a label difference.
233 return MachineJumpTableInfo::EK_LabelDifference32;
234}
235
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000236SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
237 SelectionDAG &DAG) const {
Chris Lattner547c7612010-01-26 06:53:37 +0000238 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000239 unsigned JTEncoding = getJumpTableEncoding();
240
241 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
242 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow89021e42012-10-09 16:06:12 +0000243 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000244
Evan Cheng797d56f2007-11-09 01:32:10 +0000245 return Table;
246}
247
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000248/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
249/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
250/// MCExpr.
251const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000252TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
253 unsigned JTI,MCContext &Ctx) const{
Chris Lattner273735b2010-01-26 05:58:28 +0000254 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner8a785d72010-01-26 06:28:43 +0000255 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000256}
257
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000258bool
259TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
260 // Assume that everything is safe in static mode.
261 if (getTargetMachine().getRelocationModel() == Reloc::Static)
262 return true;
263
264 // In dynamic-no-pic mode, assume that known defined values are safe.
265 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
266 GA &&
267 !GA->getGlobal()->isDeclaration() &&
Duncan Sands12da8ce2009-03-07 15:45:40 +0000268 !GA->getGlobal()->isWeakForLinker())
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000269 return true;
270
271 // Otherwise assume nothing is safe.
272 return false;
273}
274
Chris Lattneree1dadb2006-02-04 02:13:02 +0000275//===----------------------------------------------------------------------===//
276// Optimization Methods
277//===----------------------------------------------------------------------===//
278
Wesley Peck527da1b2010-11-23 03:31:01 +0000279/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000280/// specified instruction is a constant integer. If so, check to see if there
281/// are any bits set in the constant that are not demanded. If so, shrink the
282/// constant and return true.
Wesley Peck527da1b2010-11-23 03:31:01 +0000283bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000284 const APInt &Demanded) {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000285 SDLoc dl(Op);
Bill Wendling6d271472009-03-04 00:18:06 +0000286
Chris Lattner118ddba2006-02-26 23:36:02 +0000287 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane58ab792009-01-29 01:59:02 +0000288 switch (Op.getOpcode()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000289 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000290 case ISD::XOR:
Bill Wendling6d271472009-03-04 00:18:06 +0000291 case ISD::AND:
292 case ISD::OR: {
293 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
294 if (!C) return false;
295
296 if (Op.getOpcode() == ISD::XOR &&
297 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
298 return false;
299
300 // if we can expand it to have all bits set, do it
301 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000302 EVT VT = Op.getValueType();
Bill Wendling6d271472009-03-04 00:18:06 +0000303 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
304 DAG.getConstant(Demanded &
Wesley Peck527da1b2010-11-23 03:31:01 +0000305 C->getAPIntValue(),
Bill Wendling6d271472009-03-04 00:18:06 +0000306 VT));
307 return CombineTo(Op, New);
308 }
309
Nate Begemandc7bba92006-02-03 22:24:05 +0000310 break;
311 }
Bill Wendling6d271472009-03-04 00:18:06 +0000312 }
313
Nate Begemandc7bba92006-02-03 22:24:05 +0000314 return false;
315}
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000316
Dan Gohmanad3e5492009-04-08 00:15:30 +0000317/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
318/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
319/// cast, but it could be generalized for targets with other types of
320/// implicit widening casts.
321bool
322TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
323 unsigned BitWidth,
324 const APInt &Demanded,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000325 SDLoc dl) {
Dan Gohmanad3e5492009-04-08 00:15:30 +0000326 assert(Op.getNumOperands() == 2 &&
327 "ShrinkDemandedOp only supports binary operators!");
328 assert(Op.getNode()->getNumValues() == 1 &&
329 "ShrinkDemandedOp only supports nodes with one result!");
330
Hao Liu40914502014-05-29 09:19:07 +0000331 // Early return, as this function cannot handle vector types.
332 if (Op.getValueType().isVector())
333 return false;
334
Dan Gohmanad3e5492009-04-08 00:15:30 +0000335 // Don't do this if the node has another user, which may require the
336 // full value.
337 if (!Op.getNode()->hasOneUse())
338 return false;
339
340 // Search for the smallest integer type with free casts to and from
341 // Op's type. For expedience, just check power-of-2 integer types.
342 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem33360d82012-12-19 07:39:08 +0000343 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
344 unsigned SmallVTBits = DemandedSize;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000345 if (!isPowerOf2_32(SmallVTBits))
346 SmallVTBits = NextPowerOf2(SmallVTBits);
347 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000348 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000349 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
350 TLI.isZExtFree(SmallVT, Op.getValueType())) {
351 // We found a type with free casts.
352 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
353 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
354 Op.getNode()->getOperand(0)),
355 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
356 Op.getNode()->getOperand(1)));
Nadav Rotem33360d82012-12-19 07:39:08 +0000357 bool NeedZext = DemandedSize > SmallVTBits;
358 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
359 dl, Op.getValueType(), X);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000360 return CombineTo(Op, Z);
361 }
362 }
363 return false;
364}
365
Nate Begeman8a77efe2006-02-16 21:11:51 +0000366/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier79044db2011-06-11 02:27:46 +0000367/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman8a77efe2006-02-16 21:11:51 +0000368/// use this information to simplify Op, create a new simplified DAG node and
369/// return true, returning the original and new nodes in Old and New. Otherwise,
370/// analyze the expression and return a mask of KnownOne and KnownZero bits for
371/// the expression (used to simplify the caller). The KnownZero/One bits may
372/// only be accurate for those bits in the DemandedMask.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000373bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000374 const APInt &DemandedMask,
375 APInt &KnownZero,
376 APInt &KnownOne,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000377 TargetLoweringOpt &TLO,
378 unsigned Depth) const {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000379 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman1d459e42009-12-11 21:31:27 +0000380 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000381 "Mask size mismatches value type size!");
382 APInt NewMask = DemandedMask;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000383 SDLoc dl(Op);
Chris Lattner0184f882007-05-17 18:19:23 +0000384
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000385 // Don't know anything.
386 KnownZero = KnownOne = APInt(BitWidth, 0);
387
Nate Begeman8a77efe2006-02-16 21:11:51 +0000388 // Other users may use these bits.
Wesley Peck527da1b2010-11-23 03:31:01 +0000389 if (!Op.getNode()->hasOneUse()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000390 if (Depth != 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000391 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman8a77efe2006-02-16 21:11:51 +0000392 // simplify things downstream.
Jay Foada0653a32014-05-14 21:14:37 +0000393 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman8a77efe2006-02-16 21:11:51 +0000394 return false;
395 }
396 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000397 // just set the NewMask to all bits.
398 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000399 } else if (DemandedMask == 0) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000400 // Not demanding any bits from Op.
401 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesen84935752009-02-06 23:05:02 +0000402 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000403 return false;
404 } else if (Depth == 6) { // Limit search depth.
405 return false;
406 }
407
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000408 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000409 switch (Op.getOpcode()) {
410 case ISD::Constant:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000411 // We know all of the bits for a constant!
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000412 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
413 KnownZero = ~KnownOne;
Chris Lattner118ddba2006-02-26 23:36:02 +0000414 return false; // Don't fall through, will infinitely loop.
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000415 case ISD::AND:
Chris Lattnera60751d2006-02-27 00:36:27 +0000416 // If the RHS is a constant, check to see if the LHS would be zero without
417 // using the bits from the RHS. Below, we use knowledge about the RHS to
418 // simplify the LHS, here we're using information from the LHS to simplify
419 // the RHS.
420 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000421 APInt LHSZero, LHSOne;
Dale Johannesend2b48112011-01-10 21:53:07 +0000422 // Do not increment Depth here; that can cause an infinite loop.
Jay Foada0653a32014-05-14 21:14:37 +0000423 TLO.DAG.computeKnownBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattnera60751d2006-02-27 00:36:27 +0000424 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000425 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000426 return TLO.CombineTo(Op, Op.getOperand(0));
427 // If any of the set bits in the RHS are known zero on the LHS, shrink
428 // the constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000429 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000430 return true;
431 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000432
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000433 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000434 KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000435 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000436 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000437 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000438 KnownZero2, KnownOne2, TLO, Depth+1))
439 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000440 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
441
Nate Begeman8a77efe2006-02-16 21:11:51 +0000442 // If all of the demanded bits are known one on one side, return the other.
443 // These bits cannot contribute to the result of the 'and'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000444 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000445 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000446 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000447 return TLO.CombineTo(Op, Op.getOperand(1));
448 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000449 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000450 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
451 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000452 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000453 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000454 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000455 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000456 return true;
457
Nate Begeman8a77efe2006-02-16 21:11:51 +0000458 // Output known-1 bits are only known if set in both the LHS & RHS.
459 KnownOne &= KnownOne2;
460 // Output known-0 are known to be clear if zero in either the LHS | RHS.
461 KnownZero |= KnownZero2;
462 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000463 case ISD::OR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000464 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000465 KnownOne, TLO, Depth+1))
466 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000467 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000468 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000469 KnownZero2, KnownOne2, TLO, Depth+1))
470 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000471 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
472
Nate Begeman8a77efe2006-02-16 21:11:51 +0000473 // If all of the demanded bits are known zero on one side, return the other.
474 // These bits cannot contribute to the result of the 'or'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000475 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000476 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000477 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000478 return TLO.CombineTo(Op, Op.getOperand(1));
479 // If all of the potentially set bits on one side are known to be set on
480 // the other side, just use the 'other' side.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000481 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000482 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000483 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000484 return TLO.CombineTo(Op, Op.getOperand(1));
485 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000486 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000487 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000488 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000489 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000490 return true;
491
Nate Begeman8a77efe2006-02-16 21:11:51 +0000492 // Output known-0 bits are only known if clear in both the LHS & RHS.
493 KnownZero &= KnownZero2;
494 // Output known-1 are known to be set if set in either the LHS | RHS.
495 KnownOne |= KnownOne2;
496 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000497 case ISD::XOR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000498 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000499 KnownOne, TLO, Depth+1))
500 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000501 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000502 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000503 KnownOne2, TLO, Depth+1))
504 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000505 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
506
Nate Begeman8a77efe2006-02-16 21:11:51 +0000507 // If all of the demanded bits are known zero on one side, return the other.
508 // These bits cannot contribute to the result of the 'xor'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000509 if ((KnownZero & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000510 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000511 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000512 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohmanad3e5492009-04-08 00:15:30 +0000513 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000514 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000515 return true;
516
Chris Lattner5d5916b2006-11-27 21:50:02 +0000517 // If all of the unknown bits are known to be zero on one side or the other
518 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000519 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000520 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesen400dc2e2009-02-06 21:50:26 +0000521 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner5d5916b2006-11-27 21:50:02 +0000522 Op.getOperand(0),
523 Op.getOperand(1)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000524
Nate Begeman8a77efe2006-02-16 21:11:51 +0000525 // Output known-0 bits are known if clear or set in both the LHS & RHS.
526 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
527 // Output known-1 are known to be set if set in only one of the LHS, RHS.
528 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peck527da1b2010-11-23 03:31:01 +0000529
Nate Begeman8a77efe2006-02-16 21:11:51 +0000530 // If all of the demanded bits on one side are known, and all of the set
531 // bits on that side are also known to be set on the other side, turn this
532 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000533 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jones828531f2012-04-17 22:23:10 +0000534 // NB: it is okay if more bits are known than are requested
Stephen Lincfe7f352013-07-08 00:37:03 +0000535 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jones828531f2012-04-17 22:23:10 +0000536 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Anderson53aa7a92009-08-10 22:56:29 +0000537 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000538 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000539 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000540 Op.getOperand(0), ANDC));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000541 }
542 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000543
Nate Begeman8a77efe2006-02-16 21:11:51 +0000544 // If the RHS is a constant, see if we can simplify it.
Torok Edwin613d7af2008-04-06 21:23:02 +0000545 // for XOR, we prefer to force bits to 1 if they will make a -1.
546 // if we can't force bits, try to shrink constant
547 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
548 APInt Expanded = C->getAPIntValue() | (~NewMask);
549 // if we can expand it to have all bits set, do it
550 if (Expanded.isAllOnesValue()) {
551 if (Expanded != C->getAPIntValue()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000552 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000553 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin613d7af2008-04-06 21:23:02 +0000554 TLO.DAG.getConstant(Expanded, VT));
555 return TLO.CombineTo(Op, New);
556 }
557 // if it already has all the bits set, nothing to change
558 // but don't shrink either!
559 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
560 return true;
561 }
562 }
563
Nate Begeman8a77efe2006-02-16 21:11:51 +0000564 KnownZero = KnownZeroOut;
565 KnownOne = KnownOneOut;
566 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000567 case ISD::SELECT:
Wesley Peck527da1b2010-11-23 03:31:01 +0000568 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000569 KnownOne, TLO, Depth+1))
570 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000571 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000572 KnownOne2, TLO, Depth+1))
573 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000574 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
575 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
576
Nate Begeman8a77efe2006-02-16 21:11:51 +0000577 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000578 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000579 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000580
Nate Begeman8a77efe2006-02-16 21:11:51 +0000581 // Only known if known in both the LHS and RHS.
582 KnownOne &= KnownOne2;
583 KnownZero &= KnownZero2;
584 break;
Chris Lattner118ddba2006-02-26 23:36:02 +0000585 case ISD::SELECT_CC:
Wesley Peck527da1b2010-11-23 03:31:01 +0000586 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000587 KnownOne, TLO, Depth+1))
588 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000589 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattner118ddba2006-02-26 23:36:02 +0000590 KnownOne2, TLO, Depth+1))
591 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000592 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
593 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
594
Chris Lattner118ddba2006-02-26 23:36:02 +0000595 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000596 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattner118ddba2006-02-26 23:36:02 +0000597 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000598
Chris Lattner118ddba2006-02-26 23:36:02 +0000599 // Only known if known in both the LHS and RHS.
600 KnownOne &= KnownOne2;
601 KnownZero &= KnownZero2;
602 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000603 case ISD::SHL:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000604 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000605 unsigned ShAmt = SA->getZExtValue();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000606 SDValue InOp = Op.getOperand(0);
Chris Lattner9a861a82007-04-17 21:14:16 +0000607
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000608 // If the shift count is an invalid immediate, don't do anything.
609 if (ShAmt >= BitWidth)
610 break;
611
Chris Lattner9a861a82007-04-17 21:14:16 +0000612 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
613 // single shift. We can do this if the bottom bits (which are shifted
614 // out) are never demanded.
615 if (InOp.getOpcode() == ISD::SRL &&
616 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000617 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000618 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000619 unsigned Opc = ISD::SHL;
620 int Diff = ShAmt-C1;
621 if (Diff < 0) {
622 Diff = -Diff;
623 Opc = ISD::SRL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000624 }
625
626 SDValue NewSA =
Chris Lattner397c4d92007-05-30 16:30:06 +0000627 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Anderson53aa7a92009-08-10 22:56:29 +0000628 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000629 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000630 InOp.getOperand(0), NewSA));
631 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000632 }
633
Dan Gohman08186842010-07-23 18:03:30 +0000634 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000635 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000636 return true;
Dan Gohman08186842010-07-23 18:03:30 +0000637
638 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
639 // are not demanded. This will likely allow the anyext to be folded away.
640 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
641 SDValue InnerOp = InOp.getNode()->getOperand(0);
642 EVT InnerVT = InnerOp.getValueType();
Eli Friedman053a7242011-12-09 01:16:26 +0000643 unsigned InnerBits = InnerVT.getSizeInBits();
644 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohman08186842010-07-23 18:03:30 +0000645 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Andersonb2c80da2011-02-25 21:41:48 +0000646 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohman55e24462010-07-23 21:08:12 +0000647 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
648 ShTy = InnerVT;
Dan Gohman08186842010-07-23 18:03:30 +0000649 SDValue NarrowShl =
650 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohman55e24462010-07-23 21:08:12 +0000651 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohman08186842010-07-23 18:03:30 +0000652 return
653 TLO.CombineTo(Op,
654 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
655 NarrowShl));
656 }
Richard Sandiford374a0e52013-10-16 10:26:19 +0000657 // Repeat the SHL optimization above in cases where an extension
658 // intervenes: (shl (anyext (shr x, c1)), c2) to
659 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
660 // aren't demanded (as above) and that the shifted upper c1 bits of
661 // x aren't demanded.
662 if (InOp.hasOneUse() &&
663 InnerOp.getOpcode() == ISD::SRL &&
664 InnerOp.hasOneUse() &&
665 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
666 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
667 ->getZExtValue();
668 if (InnerShAmt < ShAmt &&
669 InnerShAmt < InnerBits &&
670 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
671 NewMask.trunc(ShAmt) == 0) {
672 SDValue NewSA =
673 TLO.DAG.getConstant(ShAmt - InnerShAmt,
674 Op.getOperand(1).getValueType());
675 EVT VT = Op.getValueType();
676 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
677 InnerOp.getOperand(0));
678 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
679 NewExt, NewSA));
680 }
681 }
Dan Gohman08186842010-07-23 18:03:30 +0000682 }
683
Dan Gohmaneffb8942008-09-12 16:56:44 +0000684 KnownZero <<= SA->getZExtValue();
685 KnownOne <<= SA->getZExtValue();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000686 // low bits known zero.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000687 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000688 }
689 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000690 case ISD::SRL:
691 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000692 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000693 unsigned ShAmt = SA->getZExtValue();
Duncan Sands13237ac2008-06-06 12:08:01 +0000694 unsigned VTSize = VT.getSizeInBits();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000695 SDValue InOp = Op.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000696
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000697 // If the shift count is an invalid immediate, don't do anything.
698 if (ShAmt >= BitWidth)
699 break;
700
Chris Lattner9a861a82007-04-17 21:14:16 +0000701 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
702 // single shift. We can do this if the top bits (which are shifted out)
703 // are never demanded.
704 if (InOp.getOpcode() == ISD::SHL &&
705 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000706 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000707 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000708 unsigned Opc = ISD::SRL;
709 int Diff = ShAmt-C1;
710 if (Diff < 0) {
711 Diff = -Diff;
712 Opc = ISD::SHL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000713 }
714
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000715 SDValue NewSA =
Chris Lattner4aff52b2007-04-17 22:53:02 +0000716 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenf1163e92009-02-03 00:47:48 +0000717 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000718 InOp.getOperand(0), NewSA));
719 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000720 }
721
Nate Begeman8a77efe2006-02-16 21:11:51 +0000722 // Compute the new bits that are at the top now.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000723 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000724 KnownZero, KnownOne, TLO, Depth+1))
725 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000726 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000727 KnownZero = KnownZero.lshr(ShAmt);
728 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000729
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000730 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000731 KnownZero |= HighBits; // High bits known zero.
Nate Begeman8a77efe2006-02-16 21:11:51 +0000732 }
733 break;
734 case ISD::SRA:
Dan Gohmane58ab792009-01-29 01:59:02 +0000735 // If this is an arithmetic shift right and only the low-bit is set, we can
736 // always convert this into a logical shr, even if the shift amount is
737 // variable. The low bit of the shift cannot be an input sign bit unless
738 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman053a7242011-12-09 01:16:26 +0000739 if (NewMask == 1)
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000740 return TLO.CombineTo(Op,
741 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
742 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane58ab792009-01-29 01:59:02 +0000743
Nate Begeman8a77efe2006-02-16 21:11:51 +0000744 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000745 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000746 unsigned ShAmt = SA->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +0000747
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000748 // If the shift count is an invalid immediate, don't do anything.
749 if (ShAmt >= BitWidth)
750 break;
751
752 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner10c65372006-05-08 17:22:53 +0000753
754 // If any of the demanded bits are produced by the sign extension, we also
755 // demand the input sign bit.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000756 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
757 if (HighBits.intersects(NewMask))
Dan Gohman1d459e42009-12-11 21:31:27 +0000758 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000759
Chris Lattner10c65372006-05-08 17:22:53 +0000760 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000761 KnownZero, KnownOne, TLO, Depth+1))
762 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000763 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000764 KnownZero = KnownZero.lshr(ShAmt);
765 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000766
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000767 // Handle the sign bit, adjusted to where it is now in the mask.
768 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000769
Nate Begeman8a77efe2006-02-16 21:11:51 +0000770 // If the input sign bit is known to be zero, or if none of the top bits
771 // are demanded, turn this into an unsigned shift right.
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000772 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits)
Wesley Peck527da1b2010-11-23 03:31:01 +0000773 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000774 Op.getOperand(0),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000775 Op.getOperand(1)));
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000776
777 int Log2 = NewMask.exactLogBase2();
778 if (Log2 >= 0) {
779 // The bit must come from the sign.
780 SDValue NewSA =
781 TLO.DAG.getConstant(BitWidth - 1 - Log2,
782 Op.getOperand(1).getValueType());
783 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
784 Op.getOperand(0), NewSA));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000785 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000786
787 if (KnownOne.intersects(SignBit))
788 // New bits are known one.
789 KnownOne |= HighBits;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000790 }
791 break;
792 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotem57935242012-01-15 19:27:55 +0000793 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
794
795 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
796 // If we only care about the highest bit, don't bother shifting right.
Eli Friedman18a4c312012-01-31 01:08:03 +0000797 if (MsbMask == DemandedMask) {
Nadav Rotem57935242012-01-15 19:27:55 +0000798 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
799 SDValue InOp = Op.getOperand(0);
Eli Friedman18a4c312012-01-31 01:08:03 +0000800
801 // Compute the correct shift amount type, which must be getShiftAmountTy
802 // for scalar types after legalization.
803 EVT ShiftAmtTy = Op.getValueType();
804 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
805 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
806
807 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, ShiftAmtTy);
Nadav Rotem57935242012-01-15 19:27:55 +0000808 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
809 Op.getValueType(), InOp, ShiftAmt));
810 }
Nate Begeman8a77efe2006-02-16 21:11:51 +0000811
Wesley Peck527da1b2010-11-23 03:31:01 +0000812 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman8a77efe2006-02-16 21:11:51 +0000813 // present in the input.
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000814 APInt NewBits =
815 APInt::getHighBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000816 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000817
Chris Lattner118ddba2006-02-26 23:36:02 +0000818 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman460ad412010-08-02 04:42:25 +0000819 if ((NewBits & NewMask) == 0)
Chris Lattner118ddba2006-02-26 23:36:02 +0000820 return TLO.CombineTo(Op, Op.getOperand(0));
821
Jay Foad583abbc2010-12-07 08:25:19 +0000822 APInt InSignBit =
Nadav Rotem57935242012-01-15 19:27:55 +0000823 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000824 APInt InputDemandedBits =
825 APInt::getLowBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000826 ExVT.getScalarType().getSizeInBits()) &
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000827 NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000828
Chris Lattner118ddba2006-02-26 23:36:02 +0000829 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman8a77efe2006-02-16 21:11:51 +0000830 // bit is demanded.
Chris Lattner118ddba2006-02-26 23:36:02 +0000831 InputDemandedBits |= InSignBit;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000832
833 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
834 KnownZero, KnownOne, TLO, Depth+1))
835 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000836 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman8a77efe2006-02-16 21:11:51 +0000837
838 // If the sign bit of the input is known set or clear, then we know the
839 // top bits of the result.
Wesley Peck527da1b2010-11-23 03:31:01 +0000840
Chris Lattner118ddba2006-02-26 23:36:02 +0000841 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000842 if (KnownZero.intersects(InSignBit))
Wesley Peck527da1b2010-11-23 03:31:01 +0000843 return TLO.CombineTo(Op,
Nadav Rotem57935242012-01-15 19:27:55 +0000844 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peck527da1b2010-11-23 03:31:01 +0000845
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000846 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman8a77efe2006-02-16 21:11:51 +0000847 KnownOne |= NewBits;
848 KnownZero &= ~NewBits;
Chris Lattner118ddba2006-02-26 23:36:02 +0000849 } else { // Input sign bit unknown
Nate Begeman8a77efe2006-02-16 21:11:51 +0000850 KnownZero &= ~NewBits;
851 KnownOne &= ~NewBits;
852 }
853 break;
854 }
Matt Arsenault2adca602014-05-12 17:14:48 +0000855 case ISD::BUILD_PAIR: {
856 EVT HalfVT = Op.getOperand(0).getValueType();
857 unsigned HalfBitWidth = HalfVT.getScalarSizeInBits();
858
859 APInt MaskLo = NewMask.getLoBits(HalfBitWidth).trunc(HalfBitWidth);
860 APInt MaskHi = NewMask.getHiBits(HalfBitWidth).trunc(HalfBitWidth);
861
862 APInt KnownZeroLo, KnownOneLo;
863 APInt KnownZeroHi, KnownOneHi;
864
865 if (SimplifyDemandedBits(Op.getOperand(0), MaskLo, KnownZeroLo,
866 KnownOneLo, TLO, Depth + 1))
867 return true;
868
869 if (SimplifyDemandedBits(Op.getOperand(1), MaskHi, KnownZeroHi,
870 KnownOneHi, TLO, Depth + 1))
871 return true;
872
873 KnownZero = KnownZeroLo.zext(BitWidth) |
874 KnownZeroHi.zext(BitWidth).shl(HalfBitWidth);
875
876 KnownOne = KnownOneLo.zext(BitWidth) |
877 KnownOneHi.zext(BitWidth).shl(HalfBitWidth);
878 break;
879 }
Chris Lattner118ddba2006-02-26 23:36:02 +0000880 case ISD::ZERO_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000881 unsigned OperandBitWidth =
882 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000883 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000884
Chris Lattner118ddba2006-02-26 23:36:02 +0000885 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000886 APInt NewBits =
887 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
888 if (!NewBits.intersects(NewMask))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000889 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000890 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000891 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000892
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000893 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000894 KnownZero, KnownOne, TLO, Depth+1))
895 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000896 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000897 KnownZero = KnownZero.zext(BitWidth);
898 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000899 KnownZero |= NewBits;
900 break;
901 }
902 case ISD::SIGN_EXTEND: {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000903 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000904 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000905 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman44b4c072008-03-11 21:29:43 +0000906 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000907 APInt NewBits = ~InMask & NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000908
Chris Lattner118ddba2006-02-26 23:36:02 +0000909 // If none of the top bits are demanded, convert this into an any_extend.
910 if (NewBits == 0)
Dale Johannesenf1163e92009-02-03 00:47:48 +0000911 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
912 Op.getValueType(),
913 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000914
Chris Lattner118ddba2006-02-26 23:36:02 +0000915 // Since some of the sign extended bits are demanded, we know that the sign
916 // bit is demanded.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000917 APInt InDemandedBits = InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +0000918 InDemandedBits |= InSignBit;
Jay Foad583abbc2010-12-07 08:25:19 +0000919 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peck527da1b2010-11-23 03:31:01 +0000920
921 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000922 KnownOne, TLO, Depth+1))
923 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000924 KnownZero = KnownZero.zext(BitWidth);
925 KnownOne = KnownOne.zext(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000926
Chris Lattner118ddba2006-02-26 23:36:02 +0000927 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000928 if (KnownZero.intersects(InSignBit))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000929 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000930 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000931 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000932
Chris Lattner118ddba2006-02-26 23:36:02 +0000933 // If the sign bit is known one, the top bits match.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000934 if (KnownOne.intersects(InSignBit)) {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000935 KnownOne |= NewBits;
936 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000937 } else { // Otherwise, top bits aren't known.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000938 assert((KnownOne & NewBits) == 0);
939 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000940 }
941 break;
942 }
943 case ISD::ANY_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000944 unsigned OperandBitWidth =
945 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000946 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000947 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000948 KnownZero, KnownOne, TLO, Depth+1))
949 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000950 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000951 KnownZero = KnownZero.zext(BitWidth);
952 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000953 break;
954 }
Chris Lattner0f649322006-05-05 22:32:12 +0000955 case ISD::TRUNCATE: {
Chris Lattner86a14672006-05-06 00:11:52 +0000956 // Simplify the input, using demanded bit information, and compute the known
957 // zero/one bits live out.
Dan Gohmanc3c3c682010-03-01 17:59:21 +0000958 unsigned OperandBitWidth =
959 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000960 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000961 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattner0f649322006-05-05 22:32:12 +0000962 KnownZero, KnownOne, TLO, Depth+1))
963 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000964 KnownZero = KnownZero.trunc(BitWidth);
965 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000966
Chris Lattner86a14672006-05-06 00:11:52 +0000967 // If the input is only used by this truncate, see if we can shrink it based
968 // on the known demanded bits.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000969 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000970 SDValue In = Op.getOperand(0);
Chris Lattner86a14672006-05-06 00:11:52 +0000971 switch (In.getOpcode()) {
972 default: break;
973 case ISD::SRL:
974 // Shrink SRL by a constant if none of the high bits shifted in are
975 // demanded.
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000976 if (TLO.LegalTypes() &&
977 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
978 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
979 // undesirable.
980 break;
981 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
982 if (!ShAmt)
983 break;
Owen Anderson9c128342011-04-13 23:22:23 +0000984 SDValue Shift = In.getOperand(1);
985 if (TLO.LegalTypes()) {
986 uint64_t ShVal = ShAmt->getZExtValue();
987 Shift =
988 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
989 }
990
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000991 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
992 OperandBitWidth - BitWidth);
Jay Foad583abbc2010-12-07 08:25:19 +0000993 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000994
995 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
996 // None of the shifted in bits are needed. Add a truncate of the
997 // shift input, then shift it.
998 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000999 Op.getValueType(),
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001000 In.getOperand(0));
1001 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1002 Op.getValueType(),
Wesley Peck527da1b2010-11-23 03:31:01 +00001003 NewTrunc,
Owen Anderson9c128342011-04-13 23:22:23 +00001004 Shift));
Chris Lattner86a14672006-05-06 00:11:52 +00001005 }
1006 break;
1007 }
1008 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001009
1010 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattner0f649322006-05-05 22:32:12 +00001011 break;
1012 }
Chris Lattner118ddba2006-02-26 23:36:02 +00001013 case ISD::AssertZext: {
Owen Anderson40d756e2011-09-03 00:26:49 +00001014 // AssertZext demands all of the high bits, plus any of the low bits
1015 // demanded by its users.
1016 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1017 APInt InMask = APInt::getLowBitsSet(BitWidth,
1018 VT.getSizeInBits());
1019 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattner118ddba2006-02-26 23:36:02 +00001020 KnownZero, KnownOne, TLO, Depth+1))
1021 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +00001022 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmand83e3e72010-06-03 20:21:33 +00001023
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001024 KnownZero |= ~InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +00001025 break;
1026 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001027 case ISD::BITCAST:
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001028 // If this is an FP->Int bitcast and if the sign bit is the only
1029 // thing demanded, turn this into a FGETSIGN.
Eli Friedman2ec82492011-12-15 02:07:20 +00001030 if (!TLO.LegalOperations() &&
1031 !Op.getValueType().isVector() &&
Eli Friedman53218b62011-11-09 22:25:12 +00001032 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem504cf0c2011-06-12 14:56:55 +00001033 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1034 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001035 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1036 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1037 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1038 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattnerde272b12007-12-22 21:35:38 +00001039 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1040 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001041 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001042 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1043 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001044 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands13237ac2008-06-06 12:08:01 +00001045 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsfd5ecd02011-06-01 14:04:17 +00001046 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings4a4e5a22011-05-19 18:48:20 +00001047 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1048 Op.getValueType(),
Chris Lattnerde272b12007-12-22 21:35:38 +00001049 Sign, ShAmt));
1050 }
1051 }
Chris Lattnerde272b12007-12-22 21:35:38 +00001052 break;
Dan Gohmanad3e5492009-04-08 00:15:30 +00001053 case ISD::ADD:
1054 case ISD::MUL:
1055 case ISD::SUB: {
1056 // Add, Sub, and Mul don't demand any bits in positions beyond that
1057 // of the highest bit demanded of them.
1058 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1059 BitWidth - NewMask.countLeadingZeros());
1060 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1061 KnownOne2, TLO, Depth+1))
1062 return true;
1063 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1064 KnownOne2, TLO, Depth+1))
1065 return true;
1066 // See if the operation should be performed at a smaller bit width.
Dan Gohman600f62b2010-06-24 14:30:44 +00001067 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +00001068 return true;
1069 }
1070 // FALL THROUGH
Dan Gohman38dc08f2008-05-06 00:53:29 +00001071 default:
Jay Foada0653a32014-05-14 21:14:37 +00001072 // Just use computeKnownBits to compute output bits.
1073 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnerab816402006-02-27 01:00:42 +00001074 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00001075 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001076
Chris Lattner118ddba2006-02-26 23:36:02 +00001077 // If we know the value of all of the demanded bits, return this as a
1078 // constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001079 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattner118ddba2006-02-26 23:36:02 +00001080 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peck527da1b2010-11-23 03:31:01 +00001081
Nate Begeman8a77efe2006-02-16 21:11:51 +00001082 return false;
1083}
1084
Jay Foada0653a32014-05-14 21:14:37 +00001085/// computeKnownBitsForTargetNode - Determine which of the bits specified
Wesley Peck527da1b2010-11-23 03:31:01 +00001086/// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +00001087/// KnownZero/KnownOne bitsets.
Jay Foada0653a32014-05-14 21:14:37 +00001088void TargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
1089 APInt &KnownZero,
1090 APInt &KnownOne,
1091 const SelectionDAG &DAG,
1092 unsigned Depth) const {
Chris Lattner6c1321c2006-04-02 06:19:46 +00001093 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1094 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1095 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1096 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerf0b24d22006-01-30 04:09:27 +00001097 "Should use MaskedValueIsZero if you don't know whether Op"
1098 " is a target node!");
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001099 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng9cdc16c2005-12-21 23:05:39 +00001100}
Chris Lattner32fef532006-01-26 20:37:03 +00001101
Chris Lattner7206d742006-05-06 09:27:13 +00001102/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1103/// targets that want to expose additional information about sign bits to the
1104/// DAG Combiner.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001105unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +00001106 const SelectionDAG &,
Chris Lattner7206d742006-05-06 09:27:13 +00001107 unsigned Depth) const {
1108 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1109 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1110 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1111 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1112 "Should use ComputeNumSignBits if you don't know whether Op"
1113 " is a target node!");
1114 return 1;
1115}
1116
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001117/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
Jay Foada0653a32014-05-14 21:14:37 +00001118/// one bit set. This differs from computeKnownBits in that it doesn't need to
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001119/// determine which bit is set.
1120///
Dale Johannesencc5fc442009-02-11 19:19:41 +00001121static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001122 // A left-shift of a constant one will have exactly one bit set, because
1123 // shifting the bit off the end is undefined.
1124 if (Val.getOpcode() == ISD::SHL)
1125 if (ConstantSDNode *C =
1126 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1127 if (C->getAPIntValue() == 1)
1128 return true;
Dan Gohmane58ab792009-01-29 01:59:02 +00001129
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001130 // Similarly, a right-shift of a constant sign-bit will have exactly
1131 // one bit set.
1132 if (Val.getOpcode() == ISD::SRL)
1133 if (ConstantSDNode *C =
1134 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1135 if (C->getAPIntValue().isSignBit())
1136 return true;
1137
1138 // More could be done here, though the above checks are enough
1139 // to handle some common cases.
1140
Jay Foada0653a32014-05-14 21:14:37 +00001141 // Fall back to computeKnownBits to catch other known cases.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001142 EVT OpVT = Val.getValueType();
Dan Gohman4cec5432010-03-02 02:14:38 +00001143 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane58ab792009-01-29 01:59:02 +00001144 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001145 DAG.computeKnownBits(Val, KnownZero, KnownOne);
Dale Johannesencc5fc442009-02-11 19:19:41 +00001146 return (KnownZero.countPopulation() == BitWidth - 1) &&
1147 (KnownOne.countPopulation() == 1);
Dan Gohmane58ab792009-01-29 01:59:02 +00001148}
Chris Lattner7206d742006-05-06 09:27:13 +00001149
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001150bool TargetLowering::isConstTrueVal(const SDNode *N) const {
1151 if (!N)
1152 return false;
1153
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001154 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001155 if (!CN) {
1156 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1157 if (!BV)
1158 return false;
1159
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001160 BitVector UndefElements;
1161 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001162 // Only interested in constant splats, and we don't try to handle undef
1163 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001164 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001165 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001166 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001167
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001168 switch (getBooleanContents(N->getValueType(0))) {
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001169 case UndefinedBooleanContent:
1170 return CN->getAPIntValue()[0];
1171 case ZeroOrOneBooleanContent:
1172 return CN->isOne();
1173 case ZeroOrNegativeOneBooleanContent:
1174 return CN->isAllOnesValue();
1175 }
1176
1177 llvm_unreachable("Invalid boolean contents");
1178}
1179
1180bool TargetLowering::isConstFalseVal(const SDNode *N) const {
1181 if (!N)
1182 return false;
1183
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001184 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001185 if (!CN) {
1186 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1187 if (!BV)
1188 return false;
1189
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001190 BitVector UndefElements;
1191 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001192 // Only interested in constant splats, and we don't try to handle undef
1193 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001194 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001195 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001196 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001197
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001198 if (getBooleanContents(N->getValueType(0)) == UndefinedBooleanContent)
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001199 return !CN->getAPIntValue()[0];
1200
1201 return CN->isNullValue();
1202}
1203
Wesley Peck527da1b2010-11-23 03:31:01 +00001204/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001205/// and cc. If it is unable to simplify it, return a null SDValue.
1206SDValue
Owen Anderson53aa7a92009-08-10 22:56:29 +00001207TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Cheng92658d52007-02-08 22:13:59 +00001208 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001209 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Cheng92658d52007-02-08 22:13:59 +00001210 SelectionDAG &DAG = DCI.DAG;
1211
1212 // These setcc operations always fold.
1213 switch (Cond) {
1214 default: break;
1215 case ISD::SETFALSE:
1216 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1217 case ISD::SETTRUE:
Tim Northover950fcc02013-09-06 12:38:12 +00001218 case ISD::SETTRUE2: {
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001219 TargetLowering::BooleanContent Cnt =
1220 getBooleanContents(N0->getValueType(0));
Tim Northover950fcc02013-09-06 12:38:12 +00001221 return DAG.getConstant(
1222 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, VT);
1223 }
Evan Cheng92658d52007-02-08 22:13:59 +00001224 }
1225
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001226 // Ensure that the constant occurs on the RHS, and fold constant
1227 // comparisons.
Tom Stellardcd428182013-09-28 02:50:38 +00001228 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1229 if (isa<ConstantSDNode>(N0.getNode()) &&
1230 (DCI.isBeforeLegalizeOps() ||
1231 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1232 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00001233
Gabor Greiff304a7a2008-08-28 21:40:38 +00001234 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman2fa65b72008-03-03 22:22:56 +00001235 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen7aad5422008-11-07 01:28:02 +00001236
Eli Friedman65919b52009-07-26 23:47:17 +00001237 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1238 // equality comparison, then we're just comparing whether X itself is
1239 // zero.
1240 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1241 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1242 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001243 const APInt &ShAmt
1244 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001245 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1246 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1247 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1248 // (srl (ctlz x), 5) == 0 -> X != 0
1249 // (srl (ctlz x), 5) != 1 -> X != 0
1250 Cond = ISD::SETNE;
1251 } else {
1252 // (srl (ctlz x), 5) != 0 -> X == 0
1253 // (srl (ctlz x), 5) == 1 -> X == 0
1254 Cond = ISD::SETEQ;
1255 }
1256 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1257 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1258 Zero, Cond);
1259 }
1260 }
1261
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001262 SDValue CTPOP = N0;
1263 // Look through truncs that don't change the value of a ctpop.
1264 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1265 CTPOP = N0.getOperand(0);
1266
1267 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramer45d183c2011-01-17 18:00:28 +00001268 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001269 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1270 EVT CTVT = CTPOP.getValueType();
1271 SDValue CTOp = CTPOP.getOperand(0);
1272
1273 // (ctpop x) u< 2 -> (x & x-1) == 0
1274 // (ctpop x) u> 1 -> (x & x-1) != 0
1275 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1276 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1277 DAG.getConstant(1, CTVT));
1278 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1279 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1280 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1281 }
1282
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001283 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001284 }
1285
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001286 // (zext x) == C --> x == (trunc C)
1287 if (DCI.isBeforeLegalize() && N0->hasOneUse() &&
1288 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1289 unsigned MinBits = N0.getValueSizeInBits();
1290 SDValue PreZExt;
1291 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1292 // ZExt
1293 MinBits = N0->getOperand(0).getValueSizeInBits();
1294 PreZExt = N0->getOperand(0);
1295 } else if (N0->getOpcode() == ISD::AND) {
1296 // DAGCombine turns costly ZExts into ANDs
1297 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1298 if ((C->getAPIntValue()+1).isPowerOf2()) {
1299 MinBits = C->getAPIntValue().countTrailingOnes();
1300 PreZExt = N0->getOperand(0);
1301 }
1302 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
1303 // ZEXTLOAD
1304 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1305 MinBits = LN0->getMemoryVT().getSizeInBits();
1306 PreZExt = N0;
1307 }
1308 }
1309
Benjamin Kramerbde91762012-06-02 10:20:22 +00001310 // Make sure we're not losing bits from the constant.
Benjamin Kramer8aaf1972013-05-21 08:51:09 +00001311 if (MinBits > 0 &&
1312 MinBits < C1.getBitWidth() && MinBits >= C1.getActiveBits()) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001313 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1314 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1315 // Will get folded away.
1316 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreZExt);
1317 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
1318 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1319 }
1320 }
1321 }
1322
Eli Friedman65919b52009-07-26 23:47:17 +00001323 // If the LHS is '(and load, const)', the RHS is 0,
1324 // the test is for equality or unsigned, and all 1 bits of the const are
1325 // in the same partial word, see if we can shorten the load.
1326 if (DCI.isBeforeLegalize() &&
Eli Friedmana961d692013-09-24 22:50:14 +00001327 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedman65919b52009-07-26 23:47:17 +00001328 N0.getOpcode() == ISD::AND && C1 == 0 &&
1329 N0.getNode()->hasOneUse() &&
1330 isa<LoadSDNode>(N0.getOperand(0)) &&
1331 N0.getOperand(0).getNode()->hasOneUse() &&
1332 isa<ConstantSDNode>(N0.getOperand(1))) {
1333 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng16b75ce2010-01-07 20:58:44 +00001334 APInt bestMask;
Eli Friedman65919b52009-07-26 23:47:17 +00001335 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng16b75ce2010-01-07 20:58:44 +00001336 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001337 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001338 unsigned maskWidth = origWidth;
Wesley Peck527da1b2010-11-23 03:31:01 +00001339 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedman65919b52009-07-26 23:47:17 +00001340 // 8 bits, but have to be careful...
1341 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1342 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001343 const APInt &Mask =
1344 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001345 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001346 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedman65919b52009-07-26 23:47:17 +00001347 for (unsigned offset=0; offset<origWidth/width; offset++) {
1348 if ((newMask & Mask) == Mask) {
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00001349 if (!getDataLayout()->isLittleEndian())
Eli Friedman65919b52009-07-26 23:47:17 +00001350 bestOffset = (origWidth/width - offset - 1) * (width/8);
1351 else
1352 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng16b75ce2010-01-07 20:58:44 +00001353 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedman65919b52009-07-26 23:47:17 +00001354 bestWidth = width;
1355 break;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001356 }
Eli Friedman65919b52009-07-26 23:47:17 +00001357 newMask = newMask << width;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001358 }
1359 }
1360 }
Eli Friedman65919b52009-07-26 23:47:17 +00001361 if (bestWidth) {
Chris Lattner493b3e72011-04-14 04:12:47 +00001362 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedman65919b52009-07-26 23:47:17 +00001363 if (newVT.isRound()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001364 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001365 SDValue Ptr = Lod->getBasePtr();
1366 if (bestOffset != 0)
1367 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1368 DAG.getConstant(bestOffset, PtrType));
1369 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1370 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001371 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001372 false, false, false, NewAlign);
Wesley Peck527da1b2010-11-23 03:31:01 +00001373 return DAG.getSetCC(dl, VT,
Eli Friedman65919b52009-07-26 23:47:17 +00001374 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001375 DAG.getConstant(bestMask.trunc(bestWidth),
1376 newVT)),
Eli Friedman65919b52009-07-26 23:47:17 +00001377 DAG.getConstant(0LL, newVT), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001378 }
Eli Friedman65919b52009-07-26 23:47:17 +00001379 }
1380 }
Evan Cheng92658d52007-02-08 22:13:59 +00001381
Eli Friedman65919b52009-07-26 23:47:17 +00001382 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1383 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1384 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1385
1386 // If the comparison constant has bits in the upper part, the
1387 // zero-extended value could never match.
1388 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1389 C1.getBitWidth() - InSize))) {
Evan Cheng92658d52007-02-08 22:13:59 +00001390 switch (Cond) {
Evan Cheng92658d52007-02-08 22:13:59 +00001391 case ISD::SETUGT:
1392 case ISD::SETUGE:
Eli Friedman65919b52009-07-26 23:47:17 +00001393 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001394 case ISD::SETULT:
Eli Friedman65919b52009-07-26 23:47:17 +00001395 case ISD::SETULE:
1396 case ISD::SETNE: return DAG.getConstant(1, VT);
1397 case ISD::SETGT:
1398 case ISD::SETGE:
1399 // True if the sign bit of C1 is set.
1400 return DAG.getConstant(C1.isNegative(), VT);
1401 case ISD::SETLT:
1402 case ISD::SETLE:
1403 // True if the sign bit of C1 isn't set.
1404 return DAG.getConstant(C1.isNonNegative(), VT);
1405 default:
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00001406 break;
1407 }
Eli Friedman65919b52009-07-26 23:47:17 +00001408 }
Evan Cheng92658d52007-02-08 22:13:59 +00001409
Eli Friedman65919b52009-07-26 23:47:17 +00001410 // Otherwise, we can perform the comparison with the low bits.
1411 switch (Cond) {
1412 case ISD::SETEQ:
1413 case ISD::SETNE:
1414 case ISD::SETUGT:
1415 case ISD::SETUGE:
1416 case ISD::SETULT:
1417 case ISD::SETULE: {
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001418 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001419 if (DCI.isBeforeLegalizeOps() ||
1420 (isOperationLegal(ISD::SETCC, newVT) &&
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001421 getCondCodeAction(Cond, newVT.getSimpleVT()) == Legal)) {
1422 EVT NewSetCCVT = getSetCCResultType(*DAG.getContext(), newVT);
1423 SDValue NewConst = DAG.getConstant(C1.trunc(InSize), newVT);
1424
1425 SDValue NewSetCC = DAG.getSetCC(dl, NewSetCCVT, N0.getOperand(0),
1426 NewConst, Cond);
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001427 return DAG.getBoolExtOrTrunc(NewSetCC, dl, VT, N0.getValueType());
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001428 }
Eli Friedman65919b52009-07-26 23:47:17 +00001429 break;
1430 }
1431 default:
1432 break; // todo, be more careful with signed comparisons
1433 }
1434 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng228c31f2010-02-27 07:36:59 +00001435 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001436 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedman65919b52009-07-26 23:47:17 +00001437 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +00001438 EVT ExtDstTy = N0.getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001439 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1440
Eli Friedmanffe64c02010-07-30 06:44:31 +00001441 // If the constant doesn't fit into the number of bits for the source of
1442 // the sign extension, it is impossible for both sides to be equal.
1443 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedman65919b52009-07-26 23:47:17 +00001444 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +00001445
Eli Friedman65919b52009-07-26 23:47:17 +00001446 SDValue ZextOp;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001447 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001448 if (Op0Ty == ExtSrcTy) {
1449 ZextOp = N0.getOperand(0);
1450 } else {
1451 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1452 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1453 DAG.getConstant(Imm, Op0Ty));
1454 }
1455 if (!DCI.isCalledByLegalizer())
1456 DCI.AddToWorklist(ZextOp.getNode());
1457 // Otherwise, make this a use of a zext.
Wesley Peck527da1b2010-11-23 03:31:01 +00001458 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedman65919b52009-07-26 23:47:17 +00001459 DAG.getConstant(C1 & APInt::getLowBitsSet(
1460 ExtDstTyBits,
Wesley Peck527da1b2010-11-23 03:31:01 +00001461 ExtSrcTyBits),
Eli Friedman65919b52009-07-26 23:47:17 +00001462 ExtDstTy),
1463 Cond);
1464 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1465 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedman65919b52009-07-26 23:47:17 +00001466 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng228c31f2010-02-27 07:36:59 +00001467 if (N0.getOpcode() == ISD::SETCC &&
1468 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001469 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedman65919b52009-07-26 23:47:17 +00001470 if (TrueWhenTrue)
Wesley Peck527da1b2010-11-23 03:31:01 +00001471 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedman65919b52009-07-26 23:47:17 +00001472 // Invert the condition.
1473 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peck527da1b2010-11-23 03:31:01 +00001474 CC = ISD::getSetCCInverse(CC,
Eli Friedman65919b52009-07-26 23:47:17 +00001475 N0.getOperand(0).getValueType().isInteger());
Tom Stellardcd428182013-09-28 02:50:38 +00001476 if (DCI.isBeforeLegalizeOps() ||
1477 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1478 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Cheng92658d52007-02-08 22:13:59 +00001479 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001480
Eli Friedman65919b52009-07-26 23:47:17 +00001481 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peck527da1b2010-11-23 03:31:01 +00001482 (N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001483 N0.getOperand(0).getOpcode() == ISD::XOR &&
1484 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1485 isa<ConstantSDNode>(N0.getOperand(1)) &&
1486 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1487 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1488 // can only do this if the top bits are known zero.
1489 unsigned BitWidth = N0.getValueSizeInBits();
1490 if (DAG.MaskedValueIsZero(N0,
1491 APInt::getHighBitsSet(BitWidth,
1492 BitWidth-1))) {
1493 // Okay, get the un-inverted input value.
1494 SDValue Val;
1495 if (N0.getOpcode() == ISD::XOR)
1496 Val = N0.getOperand(0);
1497 else {
Wesley Peck527da1b2010-11-23 03:31:01 +00001498 assert(N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001499 N0.getOperand(0).getOpcode() == ISD::XOR);
1500 // ((X^1)&1)^1 -> X & 1
1501 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1502 N0.getOperand(0).getOperand(0),
1503 N0.getOperand(1));
1504 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001505
Eli Friedman65919b52009-07-26 23:47:17 +00001506 return DAG.getSetCC(dl, VT, Val, N1,
1507 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1508 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001509 } else if (N1C->getAPIntValue() == 1 &&
1510 (VT == MVT::i1 ||
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001511 getBooleanContents(N0->getValueType(0)) ==
1512 ZeroOrOneBooleanContent)) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001513 SDValue Op0 = N0;
1514 if (Op0.getOpcode() == ISD::TRUNCATE)
1515 Op0 = Op0.getOperand(0);
1516
1517 if ((Op0.getOpcode() == ISD::XOR) &&
1518 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1519 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1520 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1521 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1522 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1523 Cond);
Craig Topper63f59212012-12-19 06:12:28 +00001524 }
1525 if (Op0.getOpcode() == ISD::AND &&
1526 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1527 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001528 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001529 if (Op0.getValueType().bitsGT(VT))
Evan Cheng228c31f2010-02-27 07:36:59 +00001530 Op0 = DAG.getNode(ISD::AND, dl, VT,
1531 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1532 DAG.getConstant(1, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001533 else if (Op0.getValueType().bitsLT(VT))
1534 Op0 = DAG.getNode(ISD::AND, dl, VT,
1535 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1536 DAG.getConstant(1, VT));
1537
Evan Cheng228c31f2010-02-27 07:36:59 +00001538 return DAG.getSetCC(dl, VT, Op0,
1539 DAG.getConstant(0, Op0.getValueType()),
1540 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1541 }
Craig Topper63f59212012-12-19 06:12:28 +00001542 if (Op0.getOpcode() == ISD::AssertZext &&
1543 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1544 return DAG.getSetCC(dl, VT, Op0,
1545 DAG.getConstant(0, Op0.getValueType()),
1546 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001547 }
Eli Friedman65919b52009-07-26 23:47:17 +00001548 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001549
Eli Friedman65919b52009-07-26 23:47:17 +00001550 APInt MinVal, MaxVal;
1551 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1552 if (ISD::isSignedIntSetCC(Cond)) {
1553 MinVal = APInt::getSignedMinValue(OperandBitSize);
1554 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1555 } else {
1556 MinVal = APInt::getMinValue(OperandBitSize);
1557 MaxVal = APInt::getMaxValue(OperandBitSize);
1558 }
Evan Cheng92658d52007-02-08 22:13:59 +00001559
Eli Friedman65919b52009-07-26 23:47:17 +00001560 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1561 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1562 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001563 // X >= C0 --> X > (C0 - 1)
1564 APInt C = C1 - 1;
1565 ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT;
1566 if ((DCI.isBeforeLegalizeOps() ||
1567 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1568 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1569 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001570 return DAG.getSetCC(dl, VT, N0,
1571 DAG.getConstant(C, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001572 NewCC);
1573 }
Eli Friedman65919b52009-07-26 23:47:17 +00001574 }
Evan Cheng92658d52007-02-08 22:13:59 +00001575
Eli Friedman65919b52009-07-26 23:47:17 +00001576 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1577 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001578 // X <= C0 --> X < (C0 + 1)
1579 APInt C = C1 + 1;
1580 ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT;
1581 if ((DCI.isBeforeLegalizeOps() ||
1582 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1583 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1584 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001585 return DAG.getSetCC(dl, VT, N0,
1586 DAG.getConstant(C, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001587 NewCC);
1588 }
Eli Friedman65919b52009-07-26 23:47:17 +00001589 }
Evan Cheng92658d52007-02-08 22:13:59 +00001590
Eli Friedman65919b52009-07-26 23:47:17 +00001591 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1592 return DAG.getConstant(0, VT); // X < MIN --> false
1593 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1594 return DAG.getConstant(1, VT); // X >= MIN --> true
1595 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1596 return DAG.getConstant(0, VT); // X > MAX --> false
1597 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1598 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Cheng92658d52007-02-08 22:13:59 +00001599
Eli Friedman65919b52009-07-26 23:47:17 +00001600 // Canonicalize setgt X, Min --> setne X, Min
1601 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1602 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1603 // Canonicalize setlt X, Max --> setne X, Max
1604 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1605 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Cheng92658d52007-02-08 22:13:59 +00001606
Eli Friedman65919b52009-07-26 23:47:17 +00001607 // If we have setult X, 1, turn it into seteq X, 0
1608 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001609 return DAG.getSetCC(dl, VT, N0,
1610 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001611 ISD::SETEQ);
1612 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper3f194c82012-12-19 06:43:58 +00001613 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001614 return DAG.getSetCC(dl, VT, N0,
Eli Friedman65919b52009-07-26 23:47:17 +00001615 DAG.getConstant(MaxVal, N0.getValueType()),
1616 ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001617
Eli Friedman65919b52009-07-26 23:47:17 +00001618 // If we have "setcc X, C0", check to see if we can shrink the immediate
1619 // by changing cc.
Evan Cheng92658d52007-02-08 22:13:59 +00001620
Eli Friedman65919b52009-07-26 23:47:17 +00001621 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peck527da1b2010-11-23 03:31:01 +00001622 if (Cond == ISD::SETUGT &&
Eli Friedman65919b52009-07-26 23:47:17 +00001623 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peck527da1b2010-11-23 03:31:01 +00001624 return DAG.getSetCC(dl, VT, N0,
Eli Friedman65919b52009-07-26 23:47:17 +00001625 DAG.getConstant(0, N1.getValueType()),
1626 ISD::SETLT);
Evan Cheng92658d52007-02-08 22:13:59 +00001627
Eli Friedman65919b52009-07-26 23:47:17 +00001628 // SETULT X, SINTMIN -> SETGT X, -1
1629 if (Cond == ISD::SETULT &&
1630 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1631 SDValue ConstMinusOne =
1632 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1633 N1.getValueType());
1634 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1635 }
Evan Cheng92658d52007-02-08 22:13:59 +00001636
Eli Friedman65919b52009-07-26 23:47:17 +00001637 // Fold bit comparisons when we can.
1638 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Cheng166a4e62010-01-06 19:38:29 +00001639 (VT == N0.getValueType() ||
1640 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1641 N0.getOpcode() == ISD::AND)
Eli Friedman65919b52009-07-26 23:47:17 +00001642 if (ConstantSDNode *AndRHS =
1643 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Anderson77e4d442014-01-22 22:34:17 +00001644 EVT ShiftTy = DCI.isBeforeLegalize() ?
Owen Andersonb2c80da2011-02-25 21:41:48 +00001645 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedman65919b52009-07-26 23:47:17 +00001646 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1647 // Perform the xform if the AND RHS is a single bit.
Evan Cheng16b75ce2010-01-07 20:58:44 +00001648 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001649 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1650 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001651 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedman65919b52009-07-26 23:47:17 +00001652 }
Evan Cheng16b75ce2010-01-07 20:58:44 +00001653 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001654 // (X & 8) == 8 --> (X & 8) >> 3
1655 // Perform the xform if C1 is a single bit.
1656 if (C1.isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001657 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1658 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1659 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Cheng92658d52007-02-08 22:13:59 +00001660 }
1661 }
Eli Friedman65919b52009-07-26 23:47:17 +00001662 }
Evan Chengf579bec2012-07-17 06:53:39 +00001663
Evan Cheng47d7be92012-07-17 07:47:50 +00001664 if (C1.getMinSignedBits() <= 64 &&
1665 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Chengf579bec2012-07-17 06:53:39 +00001666 // (X & -256) == 256 -> (X >> 8) == 1
1667 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1668 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1669 if (ConstantSDNode *AndRHS =
1670 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1671 const APInt &AndRHSC = AndRHS->getAPIntValue();
1672 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1673 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Owen Anderson77e4d442014-01-22 22:34:17 +00001674 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Chengf579bec2012-07-17 06:53:39 +00001675 getPointerTy() : getShiftAmountTy(N0.getValueType());
1676 EVT CmpTy = N0.getValueType();
1677 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
1678 DAG.getConstant(ShiftBits, ShiftTy));
1679 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), CmpTy);
1680 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1681 }
1682 }
Evan Cheng780f9b52012-07-17 08:31:11 +00001683 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1684 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1685 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1686 // X < 0x100000000 -> (X >> 32) < 1
1687 // X >= 0x100000000 -> (X >> 32) >= 1
1688 // X <= 0x0ffffffff -> (X >> 32) < 1
1689 // X > 0x0ffffffff -> (X >> 32) >= 1
1690 unsigned ShiftBits;
1691 APInt NewC = C1;
1692 ISD::CondCode NewCond = Cond;
1693 if (AdjOne) {
1694 ShiftBits = C1.countTrailingOnes();
1695 NewC = NewC + 1;
1696 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1697 } else {
1698 ShiftBits = C1.countTrailingZeros();
1699 }
1700 NewC = NewC.lshr(ShiftBits);
1701 if (ShiftBits && isLegalICmpImmediate(NewC.getSExtValue())) {
Owen Anderson77e4d442014-01-22 22:34:17 +00001702 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Cheng780f9b52012-07-17 08:31:11 +00001703 getPointerTy() : getShiftAmountTy(N0.getValueType());
1704 EVT CmpTy = N0.getValueType();
1705 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
1706 DAG.getConstant(ShiftBits, ShiftTy));
1707 SDValue CmpRHS = DAG.getConstant(NewC, CmpTy);
1708 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1709 }
Evan Chengf579bec2012-07-17 06:53:39 +00001710 }
1711 }
Evan Cheng92658d52007-02-08 22:13:59 +00001712 }
1713
Gabor Greiff304a7a2008-08-28 21:40:38 +00001714 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Cheng92658d52007-02-08 22:13:59 +00001715 // Constant fold or commute setcc.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001716 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greiff304a7a2008-08-28 21:40:38 +00001717 if (O.getNode()) return O;
1718 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner3b6a8212007-12-29 08:37:08 +00001719 // If the RHS of an FP comparison is a constant, simplify it away in
1720 // some cases.
1721 if (CFP->getValueAPF().isNaN()) {
1722 // If an operand is known to be a nan, we can fold it.
1723 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001724 default: llvm_unreachable("Unknown flavor!");
Chris Lattner3b6a8212007-12-29 08:37:08 +00001725 case 0: // Known false.
1726 return DAG.getConstant(0, VT);
1727 case 1: // Known true.
1728 return DAG.getConstant(1, VT);
Chris Lattner96317d22007-12-30 21:21:10 +00001729 case 2: // Undefined.
Dale Johannesen84935752009-02-06 23:05:02 +00001730 return DAG.getUNDEF(VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001731 }
1732 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001733
Chris Lattner3b6a8212007-12-29 08:37:08 +00001734 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1735 // constant if knowing that the operand is non-nan is enough. We prefer to
1736 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1737 // materialize 0.0.
1738 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001739 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman832800a2009-09-26 15:24:17 +00001740
1741 // If the condition is not legal, see if we can find an equivalent one
1742 // which is legal.
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001743 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman832800a2009-09-26 15:24:17 +00001744 // If the comparison was an awkward floating-point == or != and one of
1745 // the comparison operands is infinity or negative infinity, convert the
1746 // condition to a less-awkward <= or >=.
1747 if (CFP->getValueAPF().isInfinity()) {
1748 if (CFP->getValueAPF().isNegative()) {
1749 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001750 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001751 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1752 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001753 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001754 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1755 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001756 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001757 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1758 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001759 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001760 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1761 } else {
1762 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001763 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001764 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1765 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001766 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001767 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1768 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001769 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001770 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1771 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001772 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001773 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1774 }
1775 }
1776 }
Evan Cheng92658d52007-02-08 22:13:59 +00001777 }
1778
1779 if (N0 == N1) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001780 // The sext(setcc()) => setcc() optimization relies on the appropriate
1781 // constant being emitted.
Nadav Rotema8e15b02012-09-06 11:13:55 +00001782 uint64_t EqVal = 0;
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001783 switch (getBooleanContents(N0.getValueType())) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001784 case UndefinedBooleanContent:
1785 case ZeroOrOneBooleanContent:
1786 EqVal = ISD::isTrueWhenEqual(Cond);
1787 break;
1788 case ZeroOrNegativeOneBooleanContent:
1789 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1790 break;
1791 }
1792
Evan Cheng92658d52007-02-08 22:13:59 +00001793 // We can always fold X == X for integer setcc's.
Chad Rosier2a02fe12012-04-03 20:11:24 +00001794 if (N0.getValueType().isInteger()) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001795 return DAG.getConstant(EqVal, VT);
Chad Rosier2a02fe12012-04-03 20:11:24 +00001796 }
Evan Cheng92658d52007-02-08 22:13:59 +00001797 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1798 if (UOF == 2) // FP operators that are undefined on NaNs.
Duncan Sands0552a2c2012-07-05 09:32:46 +00001799 return DAG.getConstant(EqVal, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001800 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Duncan Sands0552a2c2012-07-05 09:32:46 +00001801 return DAG.getConstant(EqVal, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001802 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1803 // if it is not already.
1804 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmowb67d7a32012-07-31 18:07:43 +00001805 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001806 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001807 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Cheng92658d52007-02-08 22:13:59 +00001808 }
1809
1810 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands13237ac2008-06-06 12:08:01 +00001811 N0.getValueType().isInteger()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001812 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1813 N0.getOpcode() == ISD::XOR) {
1814 // Simplify (X+Y) == (X+Z) --> Y == Z
1815 if (N0.getOpcode() == N1.getOpcode()) {
1816 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001817 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001818 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001819 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001820 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1821 // If X op Y == Y op X, try other combinations.
1822 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peck527da1b2010-11-23 03:31:01 +00001823 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001824 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001825 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peck527da1b2010-11-23 03:31:01 +00001826 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001827 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001828 }
1829 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001830
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001831 // If RHS is a legal immediate value for a compare instruction, we need
1832 // to be careful about increasing register pressure needlessly.
1833 bool LegalRHSImm = false;
1834
Evan Cheng92658d52007-02-08 22:13:59 +00001835 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1836 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1837 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greiff304a7a2008-08-28 21:40:38 +00001838 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00001839 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmaneffb8942008-09-12 16:56:44 +00001840 DAG.getConstant(RHSC->getAPIntValue()-
1841 LHSR->getAPIntValue(),
Evan Cheng92658d52007-02-08 22:13:59 +00001842 N0.getValueType()), Cond);
1843 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001844
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001845 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Cheng92658d52007-02-08 22:13:59 +00001846 if (N0.getOpcode() == ISD::XOR)
1847 // If we know that all of the inverted bits are zero, don't bother
1848 // performing the inversion.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001849 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1850 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001851 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001852 DAG.getConstant(LHSR->getAPIntValue() ^
1853 RHSC->getAPIntValue(),
1854 N0.getValueType()),
1855 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001856 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001857
Evan Cheng92658d52007-02-08 22:13:59 +00001858 // Turn (C1-X) == C2 --> X == C1-C2
1859 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001860 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman1f372ed2008-02-25 21:11:39 +00001861 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001862 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001863 DAG.getConstant(SUBC->getAPIntValue() -
1864 RHSC->getAPIntValue(),
1865 N0.getValueType()),
1866 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001867 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001868 }
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001869
1870 // Could RHSC fold directly into a compare?
1871 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1872 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Cheng92658d52007-02-08 22:13:59 +00001873 }
1874
1875 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001876 // Don't do this if X is an immediate that can fold into a cmp
1877 // instruction and X+Z has other uses. It could be an induction variable
1878 // chain, and the transform would increase register pressure.
1879 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1880 if (N0.getOperand(0) == N1)
1881 return DAG.getSetCC(dl, VT, N0.getOperand(1),
1882 DAG.getConstant(0, N0.getValueType()), Cond);
1883 if (N0.getOperand(1) == N1) {
1884 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1885 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1886 DAG.getConstant(0, N0.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001887 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001888 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1889 // (Z-X) == X --> Z == X<<1
1890 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Owen Andersonb2c80da2011-02-25 21:41:48 +00001891 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001892 if (!DCI.isCalledByLegalizer())
1893 DCI.AddToWorklist(SH.getNode());
1894 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1895 }
Evan Cheng92658d52007-02-08 22:13:59 +00001896 }
1897 }
1898 }
1899
1900 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1901 N1.getOpcode() == ISD::XOR) {
1902 // Simplify X == (X+Z) --> Z == 0
Craig Topper3f194c82012-12-19 06:43:58 +00001903 if (N1.getOperand(0) == N0)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001904 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Cheng92658d52007-02-08 22:13:59 +00001905 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001906 if (N1.getOperand(1) == N0) {
1907 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001908 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Cheng92658d52007-02-08 22:13:59 +00001909 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001910 if (N1.getNode()->hasOneUse()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001911 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1912 // X == (Z-X) --> X<<1 == Z
Wesley Peck527da1b2010-11-23 03:31:01 +00001913 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Andersonb2c80da2011-02-25 21:41:48 +00001914 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Cheng92658d52007-02-08 22:13:59 +00001915 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001916 DCI.AddToWorklist(SH.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00001917 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001918 }
1919 }
1920 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001921
Dan Gohman8b437cc2009-01-29 16:18:12 +00001922 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesencc5fc442009-02-11 19:19:41 +00001923 // Note that where y is variable and is known to have at most
1924 // one bit set (for example, if it is z&1) we cannot do this;
1925 // the expressions are not equivalent when y==0.
Dan Gohmane58ab792009-01-29 01:59:02 +00001926 if (N0.getOpcode() == ISD::AND)
1927 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00001928 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00001929 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00001930 if (DCI.isBeforeLegalizeOps() ||
1931 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
1932 SDValue Zero = DAG.getConstant(0, N1.getValueType());
1933 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
1934 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001935 }
1936 }
1937 if (N1.getOpcode() == ISD::AND)
1938 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00001939 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00001940 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00001941 if (DCI.isBeforeLegalizeOps() ||
1942 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
1943 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1944 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
1945 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001946 }
1947 }
Evan Cheng92658d52007-02-08 22:13:59 +00001948 }
1949
1950 // Fold away ALL boolean setcc's.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001951 SDValue Temp;
Owen Anderson9f944592009-08-11 20:47:22 +00001952 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Cheng92658d52007-02-08 22:13:59 +00001953 switch (Cond) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001954 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilsonc5890052009-01-22 17:39:32 +00001955 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00001956 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1957 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Cheng92658d52007-02-08 22:13:59 +00001958 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001959 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001960 break;
1961 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00001962 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Cheng92658d52007-02-08 22:13:59 +00001963 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001964 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1965 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson9f944592009-08-11 20:47:22 +00001966 Temp = DAG.getNOT(dl, N0, MVT::i1);
1967 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001968 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001969 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001970 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001971 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
1972 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson9f944592009-08-11 20:47:22 +00001973 Temp = DAG.getNOT(dl, N1, MVT::i1);
1974 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001975 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001976 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001977 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001978 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
1979 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson9f944592009-08-11 20:47:22 +00001980 Temp = DAG.getNOT(dl, N0, MVT::i1);
1981 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001982 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001983 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001984 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001985 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
1986 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson9f944592009-08-11 20:47:22 +00001987 Temp = DAG.getNOT(dl, N1, MVT::i1);
1988 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001989 break;
1990 }
Owen Anderson9f944592009-08-11 20:47:22 +00001991 if (VT != MVT::i1) {
Evan Cheng92658d52007-02-08 22:13:59 +00001992 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001993 DCI.AddToWorklist(N0.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001994 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001995 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Cheng92658d52007-02-08 22:13:59 +00001996 }
1997 return N0;
1998 }
1999
2000 // Could not fold it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002001 return SDValue();
Evan Cheng92658d52007-02-08 22:13:59 +00002002}
2003
Evan Cheng2609d5e2008-05-12 19:56:52 +00002004/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2005/// node is a GlobalAddress + offset.
Chris Lattner46c01a32011-02-13 22:25:43 +00002006bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Cheng2609d5e2008-05-12 19:56:52 +00002007 int64_t &Offset) const {
2008 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohmane38cc012008-06-09 22:05:52 +00002009 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2010 GA = GASD->getGlobal();
2011 Offset += GASD->getOffset();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002012 return true;
2013 }
2014
2015 if (N->getOpcode() == ISD::ADD) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002016 SDValue N1 = N->getOperand(0);
2017 SDValue N2 = N->getOperand(1);
Gabor Greiff304a7a2008-08-28 21:40:38 +00002018 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002019 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2020 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002021 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002022 return true;
2023 }
Gabor Greiff304a7a2008-08-28 21:40:38 +00002024 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002025 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2026 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002027 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002028 return true;
2029 }
2030 }
2031 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00002032
Evan Cheng2609d5e2008-05-12 19:56:52 +00002033 return false;
2034}
2035
2036
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002037SDValue TargetLowering::
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002038PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2039 // Default implementation: no optimization.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002040 return SDValue();
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002041}
2042
Chris Lattneree1dadb2006-02-04 02:13:02 +00002043//===----------------------------------------------------------------------===//
2044// Inline Assembler Implementation Methods
2045//===----------------------------------------------------------------------===//
2046
Chris Lattner47935152008-04-27 00:09:47 +00002047
Chris Lattneree1dadb2006-02-04 02:13:02 +00002048TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00002049TargetLowering::getConstraintType(const std::string &Constraint) const {
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002050 unsigned S = Constraint.size();
2051
2052 if (S == 1) {
Chris Lattnerd6855142007-03-25 02:14:49 +00002053 switch (Constraint[0]) {
2054 default: break;
2055 case 'r': return C_RegisterClass;
2056 case 'm': // memory
2057 case 'o': // offsetable
2058 case 'V': // not offsetable
2059 return C_Memory;
2060 case 'i': // Simple Integer or Relocatable Constant
2061 case 'n': // Simple Integer
John Thompsonc467aa22010-09-21 22:04:54 +00002062 case 'E': // Floating Point Constant
2063 case 'F': // Floating Point Constant
Chris Lattnerd6855142007-03-25 02:14:49 +00002064 case 's': // Relocatable Constant
John Thompsonc467aa22010-09-21 22:04:54 +00002065 case 'p': // Address.
Chris Lattner3d7efa22007-03-25 04:35:41 +00002066 case 'X': // Allow ANY value.
Chris Lattnerd6855142007-03-25 02:14:49 +00002067 case 'I': // Target registers.
2068 case 'J':
2069 case 'K':
2070 case 'L':
2071 case 'M':
2072 case 'N':
2073 case 'O':
2074 case 'P':
John Thompsonc467aa22010-09-21 22:04:54 +00002075 case '<':
2076 case '>':
Chris Lattnerd6855142007-03-25 02:14:49 +00002077 return C_Other;
2078 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002079 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002080
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002081 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
2082 if (S == 8 && !Constraint.compare(1, 6, "memory", 6)) // "{memory}"
2083 return C_Memory;
Chris Lattner843e4452007-03-25 02:18:14 +00002084 return C_Register;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002085 }
Chris Lattnerd6855142007-03-25 02:14:49 +00002086 return C_Unknown;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002087}
2088
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002089/// LowerXConstraint - try to replace an X constraint, which matches anything,
2090/// with another that has more specific requirements based on the type of the
2091/// corresponding operand.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002092const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands13237ac2008-06-06 12:08:01 +00002093 if (ConstraintVT.isInteger())
Chris Lattner724539c2008-04-26 23:02:14 +00002094 return "r";
Duncan Sands13237ac2008-06-06 12:08:01 +00002095 if (ConstraintVT.isFloatingPoint())
Chris Lattner724539c2008-04-26 23:02:14 +00002096 return "f"; // works for many targets
Craig Topperc0196b12014-04-14 00:51:57 +00002097 return nullptr;
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002098}
2099
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002100/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2101/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002102void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00002103 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002104 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00002105 SelectionDAG &DAG) const {
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002106
Eric Christopherde9399b2011-06-02 23:16:42 +00002107 if (Constraint.length() > 1) return;
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002108
Eric Christopherde9399b2011-06-02 23:16:42 +00002109 char ConstraintLetter = Constraint[0];
Chris Lattneree1dadb2006-02-04 02:13:02 +00002110 switch (ConstraintLetter) {
Chris Lattnera9f917a2007-02-17 06:00:35 +00002111 default: break;
Dale Johannesen4646aa32007-11-05 21:20:28 +00002112 case 'X': // Allows any operand; labels (basic block) use this.
2113 if (Op.getOpcode() == ISD::BasicBlock) {
2114 Ops.push_back(Op);
2115 return;
2116 }
2117 // fall through
Chris Lattneree1dadb2006-02-04 02:13:02 +00002118 case 'i': // Simple Integer or Relocatable Constant
2119 case 'n': // Simple Integer
Dale Johannesen4646aa32007-11-05 21:20:28 +00002120 case 's': { // Relocatable Constant
Chris Lattner44a2ed62007-05-03 16:54:34 +00002121 // These operands are interested in values of the form (GV+C), where C may
2122 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2123 // is possible and fine if either GV or C are missing.
2124 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2125 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00002126
Chris Lattner44a2ed62007-05-03 16:54:34 +00002127 // If we have "(add GV, C)", pull out GV/C
2128 if (Op.getOpcode() == ISD::ADD) {
2129 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2130 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
Craig Topperc0196b12014-04-14 00:51:57 +00002131 if (!C || !GA) {
Chris Lattner44a2ed62007-05-03 16:54:34 +00002132 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2133 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2134 }
Craig Topperc0196b12014-04-14 00:51:57 +00002135 if (!C || !GA)
2136 C = nullptr, GA = nullptr;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002137 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002138
Chris Lattner44a2ed62007-05-03 16:54:34 +00002139 // If we find a valid operand, map to the TargetXXX version so that the
2140 // value itself doesn't get selected.
2141 if (GA) { // Either &GV or &GV+C
2142 if (ConstraintLetter != 'n') {
2143 int64_t Offs = GA->getOffset();
Dan Gohmaneffb8942008-09-12 16:56:44 +00002144 if (C) Offs += C->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002145 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00002146 C ? SDLoc(C) : SDLoc(),
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002147 Op.getValueType(), Offs));
2148 return;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002149 }
2150 }
2151 if (C) { // just C, no GV.
Chris Lattnera9f917a2007-02-17 06:00:35 +00002152 // Simple constants are not allowed for 's'.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002153 if (ConstraintLetter != 's') {
Dale Johannesen65577522009-02-12 20:58:09 +00002154 // gcc prints these as sign extended. Sign extend value to 64 bits
2155 // now; without this it would get ZExt'd later in
2156 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2157 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson9f944592009-08-11 20:47:22 +00002158 MVT::i64));
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002159 return;
2160 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002161 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002162 break;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002163 }
Chris Lattner44a2ed62007-05-03 16:54:34 +00002164 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002165}
2166
Chris Lattner7ad77df2006-02-22 00:56:39 +00002167std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner7bb46962006-02-21 23:11:00 +00002168getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00002169 MVT VT) const {
Will Dietzae726a92013-10-13 03:08:49 +00002170 if (Constraint.empty() || Constraint[0] != '{')
Craig Topperc0196b12014-04-14 00:51:57 +00002171 return std::make_pair(0u, static_cast<TargetRegisterClass*>(nullptr));
Chris Lattner7ed31012006-02-01 01:29:47 +00002172 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2173
2174 // Remove the braces from around the name.
Benjamin Kramer68e49452009-11-12 20:36:59 +00002175 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner7ad77df2006-02-22 00:56:39 +00002176
Hal Finkel943f76d2012-12-18 17:50:58 +00002177 std::pair<unsigned, const TargetRegisterClass*> R =
Craig Topperc0196b12014-04-14 00:51:57 +00002178 std::make_pair(0u, static_cast<const TargetRegisterClass*>(nullptr));
Hal Finkel943f76d2012-12-18 17:50:58 +00002179
Chris Lattner7ad77df2006-02-22 00:56:39 +00002180 // Figure out which register class contains this reg.
Eric Christopherd9134482014-08-04 21:25:23 +00002181 const TargetRegisterInfo *RI =
2182 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002183 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner7ad77df2006-02-22 00:56:39 +00002184 E = RI->regclass_end(); RCI != E; ++RCI) {
2185 const TargetRegisterClass *RC = *RCI;
Wesley Peck527da1b2010-11-23 03:31:01 +00002186
2187 // If none of the value types for this register class are valid, we
Chris Lattner2e124af2006-02-22 23:00:51 +00002188 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen35163e22011-10-12 01:24:51 +00002189 if (!isLegalRC(RC))
2190 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002191
2192 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002193 I != E; ++I) {
Hal Finkel943f76d2012-12-18 17:50:58 +00002194 if (RegName.equals_lower(RI->getName(*I))) {
2195 std::pair<unsigned, const TargetRegisterClass*> S =
2196 std::make_pair(*I, RC);
2197
2198 // If this register class has the requested value type, return it,
2199 // otherwise keep searching and return the first class found
2200 // if no other is found which explicitly has the requested type.
2201 if (RC->hasType(VT))
2202 return S;
2203 else if (!R.second)
2204 R = S;
2205 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00002206 }
Chris Lattner32fef532006-01-26 20:37:03 +00002207 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002208
Hal Finkel943f76d2012-12-18 17:50:58 +00002209 return R;
Chris Lattner32fef532006-01-26 20:37:03 +00002210}
Evan Chengaf598d22006-03-13 23:18:16 +00002211
2212//===----------------------------------------------------------------------===//
Chris Lattner47935152008-04-27 00:09:47 +00002213// Constraint Selection.
2214
Chris Lattner860df6e2008-10-17 16:47:46 +00002215/// isMatchingInputConstraint - Return true of this is an input operand that is
2216/// a matching constraint like "4".
2217bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattneref890172008-10-17 16:21:11 +00002218 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei83c74e92013-02-12 21:21:59 +00002219 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattneref890172008-10-17 16:21:11 +00002220}
2221
2222/// getMatchedOperand - If this is an input matching constraint, this method
2223/// returns the output operand it matches.
2224unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2225 assert(!ConstraintCode.empty() && "No known constraint!");
2226 return atoi(ConstraintCode.c_str());
2227}
2228
Wesley Peck527da1b2010-11-23 03:31:01 +00002229
John Thompson1094c802010-09-13 18:15:37 +00002230/// ParseConstraints - Split up the constraint string from the inline
2231/// assembly value into the specific constraints and their prefixes,
2232/// and also tie in the associated operand values.
2233/// If this returns an empty vector, and if the constraint string itself
2234/// isn't empty, there was an error parsing.
John Thompsone8360b72010-10-29 17:29:13 +00002235TargetLowering::AsmOperandInfoVector TargetLowering::ParseConstraints(
John Thompson1094c802010-09-13 18:15:37 +00002236 ImmutableCallSite CS) const {
2237 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00002238 AsmOperandInfoVector ConstraintOperands;
John Thompson1094c802010-09-13 18:15:37 +00002239 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompsonc467aa22010-09-21 22:04:54 +00002240 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompson1094c802010-09-13 18:15:37 +00002241
2242 // Do a prepass over the constraints, canonicalizing them, and building up the
2243 // ConstraintOperands list.
John Thompson1094c802010-09-13 18:15:37 +00002244 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2245 unsigned ResNo = 0; // ResNo - The result number of the next output.
2246
Benjamin Kramere12a6ba2014-10-03 18:33:16 +00002247 for (InlineAsm::ConstraintInfo &CI : IA->ParseConstraints()) {
2248 ConstraintOperands.emplace_back(std::move(CI));
John Thompson1094c802010-09-13 18:15:37 +00002249 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2250
John Thompsonc467aa22010-09-21 22:04:54 +00002251 // Update multiple alternative constraint count.
2252 if (OpInfo.multipleAlternatives.size() > maCount)
2253 maCount = OpInfo.multipleAlternatives.size();
2254
John Thompsone8360b72010-10-29 17:29:13 +00002255 OpInfo.ConstraintVT = MVT::Other;
John Thompson1094c802010-09-13 18:15:37 +00002256
2257 // Compute the value type for each operand.
2258 switch (OpInfo.Type) {
2259 case InlineAsm::isOutput:
2260 // Indirect outputs just consume an argument.
2261 if (OpInfo.isIndirect) {
2262 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2263 break;
2264 }
2265
2266 // The return value of the call is this value. As such, there is no
2267 // corresponding argument.
2268 assert(!CS.getType()->isVoidTy() &&
2269 "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00002270 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002271 OpInfo.ConstraintVT = getSimpleValueType(STy->getElementType(ResNo));
John Thompson1094c802010-09-13 18:15:37 +00002272 } else {
2273 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundf9934612012-12-19 15:19:11 +00002274 OpInfo.ConstraintVT = getSimpleValueType(CS.getType());
John Thompson1094c802010-09-13 18:15:37 +00002275 }
2276 ++ResNo;
2277 break;
2278 case InlineAsm::isInput:
2279 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2280 break;
2281 case InlineAsm::isClobber:
2282 // Nothing to do.
2283 break;
2284 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002285
John Thompsone8360b72010-10-29 17:29:13 +00002286 if (OpInfo.CallOperandVal) {
Chris Lattner229907c2011-07-18 04:54:35 +00002287 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002288 if (OpInfo.isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00002289 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002290 if (!PtrTy)
2291 report_fatal_error("Indirect operand for inline asm not a pointer!");
2292 OpTy = PtrTy->getElementType();
2293 }
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002294
Eric Christopher44804282011-05-09 20:04:43 +00002295 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00002296 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00002297 if (STy->getNumElements() == 1)
2298 OpTy = STy->getElementType(0);
2299
John Thompsone8360b72010-10-29 17:29:13 +00002300 // If OpTy is not a single value, it may be a struct/union that we
2301 // can tile with integers.
2302 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00002303 unsigned BitSize = getDataLayout()->getTypeSizeInBits(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002304 switch (BitSize) {
2305 default: break;
2306 case 1:
2307 case 8:
2308 case 16:
2309 case 32:
2310 case 64:
2311 case 128:
Dale Johannesenf11ea9c2010-11-09 01:15:07 +00002312 OpInfo.ConstraintVT =
Patrik Hagglundf9934612012-12-19 15:19:11 +00002313 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompsone8360b72010-10-29 17:29:13 +00002314 break;
2315 }
Micah Villmow89021e42012-10-09 16:06:12 +00002316 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Matt Arsenaulta98c3b12013-10-10 19:09:05 +00002317 unsigned PtrSize
2318 = getDataLayout()->getPointerSizeInBits(PT->getAddressSpace());
2319 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompsone8360b72010-10-29 17:29:13 +00002320 } else {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002321 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompsone8360b72010-10-29 17:29:13 +00002322 }
2323 }
John Thompson1094c802010-09-13 18:15:37 +00002324 }
2325
2326 // If we have multiple alternative constraints, select the best alternative.
Benjamin Kramere12a6ba2014-10-03 18:33:16 +00002327 if (ConstraintOperands.size()) {
John Thompson1094c802010-09-13 18:15:37 +00002328 if (maCount) {
2329 unsigned bestMAIndex = 0;
2330 int bestWeight = -1;
2331 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2332 int weight = -1;
2333 unsigned maIndex;
2334 // Compute the sums of the weights for each alternative, keeping track
2335 // of the best (highest weight) one so far.
2336 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2337 int weightSum = 0;
2338 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2339 cIndex != eIndex; ++cIndex) {
2340 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2341 if (OpInfo.Type == InlineAsm::isClobber)
2342 continue;
John Thompson1094c802010-09-13 18:15:37 +00002343
John Thompsone8360b72010-10-29 17:29:13 +00002344 // If this is an output operand with a matching input operand,
2345 // look up the matching input. If their types mismatch, e.g. one
2346 // is an integer, the other is floating point, or their sizes are
2347 // different, flag it as an maCantMatch.
John Thompson1094c802010-09-13 18:15:37 +00002348 if (OpInfo.hasMatchingInput()) {
2349 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson1094c802010-09-13 18:15:37 +00002350 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2351 if ((OpInfo.ConstraintVT.isInteger() !=
2352 Input.ConstraintVT.isInteger()) ||
2353 (OpInfo.ConstraintVT.getSizeInBits() !=
2354 Input.ConstraintVT.getSizeInBits())) {
2355 weightSum = -1; // Can't match.
2356 break;
2357 }
John Thompson1094c802010-09-13 18:15:37 +00002358 }
2359 }
John Thompson1094c802010-09-13 18:15:37 +00002360 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2361 if (weight == -1) {
2362 weightSum = -1;
2363 break;
2364 }
2365 weightSum += weight;
2366 }
2367 // Update best.
2368 if (weightSum > bestWeight) {
2369 bestWeight = weightSum;
2370 bestMAIndex = maIndex;
2371 }
2372 }
2373
2374 // Now select chosen alternative in each constraint.
2375 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2376 cIndex != eIndex; ++cIndex) {
2377 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2378 if (cInfo.Type == InlineAsm::isClobber)
2379 continue;
2380 cInfo.selectAlternative(bestMAIndex);
2381 }
2382 }
2383 }
2384
2385 // Check and hook up tied operands, choose constraint code to use.
2386 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2387 cIndex != eIndex; ++cIndex) {
2388 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peck527da1b2010-11-23 03:31:01 +00002389
John Thompson1094c802010-09-13 18:15:37 +00002390 // If this is an output operand with a matching input operand, look up the
2391 // matching input. If their types mismatch, e.g. one is an integer, the
2392 // other is floating point, or their sizes are different, flag it as an
2393 // error.
2394 if (OpInfo.hasMatchingInput()) {
2395 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsone8360b72010-10-29 17:29:13 +00002396
John Thompson1094c802010-09-13 18:15:37 +00002397 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00002398 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
2399 getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
2400 OpInfo.ConstraintVT);
2401 std::pair<unsigned, const TargetRegisterClass*> InputRC =
2402 getRegForInlineAsmConstraint(Input.ConstraintCode,
2403 Input.ConstraintVT);
John Thompson1094c802010-09-13 18:15:37 +00002404 if ((OpInfo.ConstraintVT.isInteger() !=
2405 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00002406 (MatchRC.second != InputRC.second)) {
John Thompson1094c802010-09-13 18:15:37 +00002407 report_fatal_error("Unsupported asm: input constraint"
2408 " with a matching output constraint of"
2409 " incompatible type!");
2410 }
John Thompson1094c802010-09-13 18:15:37 +00002411 }
John Thompsone8360b72010-10-29 17:29:13 +00002412
John Thompson1094c802010-09-13 18:15:37 +00002413 }
2414 }
2415
2416 return ConstraintOperands;
2417}
2418
Chris Lattneref890172008-10-17 16:21:11 +00002419
Chris Lattner47935152008-04-27 00:09:47 +00002420/// getConstraintGenerality - Return an integer indicating how general CT
2421/// is.
2422static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2423 switch (CT) {
Chris Lattner47935152008-04-27 00:09:47 +00002424 case TargetLowering::C_Other:
2425 case TargetLowering::C_Unknown:
2426 return 0;
2427 case TargetLowering::C_Register:
2428 return 1;
2429 case TargetLowering::C_RegisterClass:
2430 return 2;
2431 case TargetLowering::C_Memory:
2432 return 3;
2433 }
Chandler Carruthf3e85022012-01-10 18:08:01 +00002434 llvm_unreachable("Invalid constraint type");
Chris Lattner47935152008-04-27 00:09:47 +00002435}
2436
John Thompsone8360b72010-10-29 17:29:13 +00002437/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002438/// This object must already have been set up with the operand type
2439/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002440TargetLowering::ConstraintWeight
2441 TargetLowering::getMultipleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002442 AsmOperandInfo &info, int maIndex) const {
John Thompsone8360b72010-10-29 17:29:13 +00002443 InlineAsm::ConstraintCodeVector *rCodes;
John Thompsonc467aa22010-09-21 22:04:54 +00002444 if (maIndex >= (int)info.multipleAlternatives.size())
2445 rCodes = &info.Codes;
2446 else
2447 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompsone8360b72010-10-29 17:29:13 +00002448 ConstraintWeight BestWeight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002449
2450 // Loop over the options, keeping track of the most general one.
John Thompsonc467aa22010-09-21 22:04:54 +00002451 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompsone8360b72010-10-29 17:29:13 +00002452 ConstraintWeight weight =
2453 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompson1094c802010-09-13 18:15:37 +00002454 if (weight > BestWeight)
2455 BestWeight = weight;
2456 }
2457
2458 return BestWeight;
2459}
2460
John Thompsone8360b72010-10-29 17:29:13 +00002461/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002462/// This object must already have been set up with the operand type
2463/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002464TargetLowering::ConstraintWeight
2465 TargetLowering::getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002466 AsmOperandInfo &info, const char *constraint) const {
John Thompsone8360b72010-10-29 17:29:13 +00002467 ConstraintWeight weight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002468 Value *CallOperandVal = info.CallOperandVal;
2469 // If we don't have a value, we can't do a match,
2470 // but allow it at the lowest weight.
Craig Topperc0196b12014-04-14 00:51:57 +00002471 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002472 return CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002473 // Look at the constraint type.
2474 switch (*constraint) {
2475 case 'i': // immediate integer.
2476 case 'n': // immediate integer with a known value.
John Thompsone8360b72010-10-29 17:29:13 +00002477 if (isa<ConstantInt>(CallOperandVal))
2478 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002479 break;
2480 case 's': // non-explicit intregal immediate.
John Thompsone8360b72010-10-29 17:29:13 +00002481 if (isa<GlobalValue>(CallOperandVal))
2482 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002483 break;
John Thompsone8360b72010-10-29 17:29:13 +00002484 case 'E': // immediate float if host format.
2485 case 'F': // immediate float.
2486 if (isa<ConstantFP>(CallOperandVal))
2487 weight = CW_Constant;
2488 break;
2489 case '<': // memory operand with autodecrement.
2490 case '>': // memory operand with autoincrement.
John Thompson1094c802010-09-13 18:15:37 +00002491 case 'm': // memory operand.
2492 case 'o': // offsettable memory operand
2493 case 'V': // non-offsettable memory operand
John Thompsone8360b72010-10-29 17:29:13 +00002494 weight = CW_Memory;
John Thompson1094c802010-09-13 18:15:37 +00002495 break;
John Thompsone8360b72010-10-29 17:29:13 +00002496 case 'r': // general register.
John Thompson1094c802010-09-13 18:15:37 +00002497 case 'g': // general register, memory operand or immediate integer.
John Thompsone8360b72010-10-29 17:29:13 +00002498 // note: Clang converts "g" to "imr".
2499 if (CallOperandVal->getType()->isIntegerTy())
2500 weight = CW_Register;
John Thompson1094c802010-09-13 18:15:37 +00002501 break;
John Thompsone8360b72010-10-29 17:29:13 +00002502 case 'X': // any operand.
John Thompson1094c802010-09-13 18:15:37 +00002503 default:
John Thompsone8360b72010-10-29 17:29:13 +00002504 weight = CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002505 break;
2506 }
2507 return weight;
2508}
2509
Chris Lattner47935152008-04-27 00:09:47 +00002510/// ChooseConstraint - If there are multiple different constraints that we
2511/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner58b9ece2008-04-27 01:49:46 +00002512/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner47935152008-04-27 00:09:47 +00002513/// Other -> immediates and magic values
2514/// Register -> one specific register
2515/// RegisterClass -> a group of regs
2516/// Memory -> memory
2517/// Ideally, we would pick the most specific constraint possible: if we have
2518/// something that fits into a register, we would pick it. The problem here
2519/// is that if we have something that could either be in a register or in
2520/// memory that use of the register could cause selection of *other*
2521/// operands to fail: they might only succeed if we pick memory. Because of
2522/// this the heuristic we use is:
2523///
2524/// 1) If there is an 'other' constraint, and if the operand is valid for
2525/// that constraint, use it. This makes us take advantage of 'i'
2526/// constraints when available.
2527/// 2) Otherwise, pick the most general constraint present. This prefers
2528/// 'm' over 'r', for example.
2529///
2530static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesence97d552010-06-25 21:55:36 +00002531 const TargetLowering &TLI,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002532 SDValue Op, SelectionDAG *DAG) {
Chris Lattner47935152008-04-27 00:09:47 +00002533 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2534 unsigned BestIdx = 0;
2535 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2536 int BestGenerality = -1;
Dale Johannesen17feb072010-06-28 22:09:45 +00002537
Chris Lattner47935152008-04-27 00:09:47 +00002538 // Loop over the options, keeping track of the most general one.
2539 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2540 TargetLowering::ConstraintType CType =
2541 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesen17feb072010-06-28 22:09:45 +00002542
Chris Lattner22379732008-04-27 00:37:18 +00002543 // If this is an 'other' constraint, see if the operand is valid for it.
2544 // For example, on X86 we might have an 'rI' constraint. If the operand
2545 // is an integer in the range [0..31] we want to use I (saving a load
2546 // of a register), otherwise we must use 'r'.
Gabor Greiff304a7a2008-08-28 21:40:38 +00002547 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner22379732008-04-27 00:37:18 +00002548 assert(OpInfo.Codes[i].size() == 1 &&
2549 "Unhandled multi-letter 'other' constraint");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002550 std::vector<SDValue> ResultOps;
Eric Christopherde9399b2011-06-02 23:16:42 +00002551 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner22379732008-04-27 00:37:18 +00002552 ResultOps, *DAG);
2553 if (!ResultOps.empty()) {
2554 BestType = CType;
2555 BestIdx = i;
2556 break;
2557 }
2558 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002559
Dale Johannesen17feb072010-06-28 22:09:45 +00002560 // Things with matching constraints can only be registers, per gcc
2561 // documentation. This mainly affects "g" constraints.
2562 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2563 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002564
Chris Lattner47935152008-04-27 00:09:47 +00002565 // This constraint letter is more general than the previous one, use it.
2566 int Generality = getConstraintGenerality(CType);
2567 if (Generality > BestGenerality) {
2568 BestType = CType;
2569 BestIdx = i;
2570 BestGenerality = Generality;
2571 }
2572 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002573
Chris Lattner47935152008-04-27 00:09:47 +00002574 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2575 OpInfo.ConstraintType = BestType;
2576}
2577
2578/// ComputeConstraintToUse - Determines the constraint code and constraint
2579/// type to use for the specific AsmOperandInfo, setting
2580/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner22379732008-04-27 00:37:18 +00002581void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peck527da1b2010-11-23 03:31:01 +00002582 SDValue Op,
Chris Lattner22379732008-04-27 00:37:18 +00002583 SelectionDAG *DAG) const {
Chris Lattner47935152008-04-27 00:09:47 +00002584 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peck527da1b2010-11-23 03:31:01 +00002585
Chris Lattner47935152008-04-27 00:09:47 +00002586 // Single-letter constraints ('r') are very common.
2587 if (OpInfo.Codes.size() == 1) {
2588 OpInfo.ConstraintCode = OpInfo.Codes[0];
2589 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2590 } else {
Dale Johannesence97d552010-06-25 21:55:36 +00002591 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner47935152008-04-27 00:09:47 +00002592 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002593
Chris Lattner47935152008-04-27 00:09:47 +00002594 // 'X' matches anything.
2595 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2596 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen4e331152009-07-07 23:26:33 +00002597 // that matches labels). For Functions, the type here is the type of
Dale Johannesenade297d2009-07-20 23:27:39 +00002598 // the result, which is not what we want to look at; leave them alone.
2599 Value *v = OpInfo.CallOperandVal;
Dale Johannesen4e331152009-07-07 23:26:33 +00002600 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2601 OpInfo.CallOperandVal = v;
Chris Lattner47935152008-04-27 00:09:47 +00002602 return;
Dale Johannesen4e331152009-07-07 23:26:33 +00002603 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002604
Chris Lattner47935152008-04-27 00:09:47 +00002605 // Otherwise, try to resolve it to something we know about by looking at
2606 // the actual operand type.
2607 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2608 OpInfo.ConstraintCode = Repl;
2609 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2610 }
2611 }
2612}
2613
David Majnemer0fc86702013-06-08 23:51:45 +00002614/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9960a252011-07-08 10:31:30 +00002615/// with the multiplicative inverse of the constant.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002616SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, SDLoc dl,
Benjamin Kramer9960a252011-07-08 10:31:30 +00002617 SelectionDAG &DAG) const {
2618 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
2619 APInt d = C->getAPIntValue();
2620 assert(d != 0 && "Division by zero!");
2621
2622 // Shift the value upfront if it is even, so the LSB is one.
2623 unsigned ShAmt = d.countTrailingZeros();
2624 if (ShAmt) {
2625 // TODO: For UDIV use SRL instead of SRA.
2626 SDValue Amt = DAG.getConstant(ShAmt, getShiftAmountTy(Op1.getValueType()));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002627 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt, false, false,
2628 true);
Benjamin Kramer9960a252011-07-08 10:31:30 +00002629 d = d.ashr(ShAmt);
2630 }
2631
2632 // Calculate the multiplicative inverse, using Newton's method.
2633 APInt t, xn = d;
2634 while ((t = d*xn) != 1)
2635 xn *= APInt(d.getBitWidth(), 2) - t;
2636
2637 Op2 = DAG.getConstant(xn, Op1.getValueType());
2638 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2639}
2640
David Majnemer0fc86702013-06-08 23:51:45 +00002641/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002642/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002643/// multiplying by a magic number.
2644/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002645SDValue TargetLowering::BuildSDIV(SDNode *N, const APInt &Divisor,
2646 SelectionDAG &DAG, bool IsAfterLegalization,
2647 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002648 assert(Created && "No vector to hold sdiv ops.");
2649
Owen Anderson53aa7a92009-08-10 22:56:29 +00002650 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002651 SDLoc dl(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00002652
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002653 // Check to see if we can do this.
Eli Friedmanc8228d22008-11-30 06:35:39 +00002654 // FIXME: We should be more aggressive here.
2655 if (!isTypeLegal(VT))
2656 return SDValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002657
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002658 APInt::ms magics = Divisor.magic();
Wesley Peck527da1b2010-11-23 03:31:01 +00002659
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002660 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanc8228d22008-11-30 06:35:39 +00002661 // FIXME: We should support doing a MUL in a wider type
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002662 SDValue Q;
Richard Osborne561fac42011-11-07 17:09:05 +00002663 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2664 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002665 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohmana1603612007-10-08 18:33:35 +00002666 DAG.getConstant(magics.m, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002667 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2668 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002669 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohmana1603612007-10-08 18:33:35 +00002670 N->getOperand(0),
Gabor Greiff304a7a2008-08-28 21:40:38 +00002671 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002672 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002673 return SDValue(); // No mulhs or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002674 // If d > 0 and m < 0, add the numerator
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002675 if (Divisor.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002676 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002677 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002678 }
2679 // If d < 0 and m > 0, subtract the numerator.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002680 if (Divisor.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002681 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002682 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002683 }
2684 // Shift right algebraic if shift value is nonzero
2685 if (magics.s > 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +00002686 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002687 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002688 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002689 }
2690 // Extract the sign bit and add it to the quotient
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002691 SDValue T = DAG.getNode(ISD::SRL, dl, VT, Q,
2692 DAG.getConstant(VT.getScalarSizeInBits() - 1,
2693 getShiftAmountTy(Q.getValueType())));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002694 Created->push_back(T.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002695 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002696}
2697
David Majnemer0fc86702013-06-08 23:51:45 +00002698/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002699/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002700/// multiplying by a magic number.
2701/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002702SDValue TargetLowering::BuildUDIV(SDNode *N, const APInt &Divisor,
2703 SelectionDAG &DAG, bool IsAfterLegalization,
2704 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002705 assert(Created && "No vector to hold udiv ops.");
2706
Owen Anderson53aa7a92009-08-10 22:56:29 +00002707 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002708 SDLoc dl(N);
Eli Friedman1b7fc152008-11-30 06:02:26 +00002709
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002710 // Check to see if we can do this.
Eli Friedman1b7fc152008-11-30 06:02:26 +00002711 // FIXME: We should be more aggressive here.
2712 if (!isTypeLegal(VT))
2713 return SDValue();
2714
2715 // FIXME: We should use a narrower constant when the upper
2716 // bits are known to be zero.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002717 APInt::mu magics = Divisor.magicu();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002718
2719 SDValue Q = N->getOperand(0);
2720
2721 // If the divisor is even, we can avoid using the expensive fixup by shifting
2722 // the divided value upfront.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002723 if (magics.a != 0 && !Divisor[0]) {
2724 unsigned Shift = Divisor.countTrailingZeros();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002725 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
2726 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002727 Created->push_back(Q.getNode());
Benjamin Kramercfcea122011-03-17 20:39:14 +00002728
2729 // Get magic number for the shifted divisor.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002730 magics = Divisor.lshr(Shift).magicu(Shift);
Benjamin Kramercfcea122011-03-17 20:39:14 +00002731 assert(magics.a == 0 && "Should use cheap fixup now");
2732 }
Eli Friedman1b7fc152008-11-30 06:02:26 +00002733
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002734 // Multiply the numerator (operand 0) by the magic value
Eli Friedman1b7fc152008-11-30 06:02:26 +00002735 // FIXME: We should support doing a MUL in a wider type
Richard Osborne561fac42011-11-07 17:09:05 +00002736 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2737 isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002738 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002739 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2740 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002741 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
2742 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002743 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002744 return SDValue(); // No mulhu or equvialent
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002745
2746 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002747
2748 if (magics.a == 0) {
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002749 assert(magics.s < Divisor.getBitWidth() &&
Eli Friedman1b7fc152008-11-30 06:02:26 +00002750 "We shouldn't generate an undefined shift!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002751 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002752 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002753 } else {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002754 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002755 Created->push_back(NPQ.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002756 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002757 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002758 Created->push_back(NPQ.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002759 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002760 Created->push_back(NPQ.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002761 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002762 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002763 }
2764}
Bill Wendling908bf812014-01-06 00:43:20 +00002765
2766bool TargetLowering::
2767verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
2768 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2769 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2770 "be a constant integer");
2771 return true;
2772 }
2773
2774 return false;
2775}
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002776
2777//===----------------------------------------------------------------------===//
2778// Legalization Utilities
2779//===----------------------------------------------------------------------===//
2780
2781bool TargetLowering::expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT,
2782 SelectionDAG &DAG, SDValue LL, SDValue LH,
2783 SDValue RL, SDValue RH) const {
2784 EVT VT = N->getValueType(0);
2785 SDLoc dl(N);
2786
2787 bool HasMULHS = isOperationLegalOrCustom(ISD::MULHS, HiLoVT);
2788 bool HasMULHU = isOperationLegalOrCustom(ISD::MULHU, HiLoVT);
2789 bool HasSMUL_LOHI = isOperationLegalOrCustom(ISD::SMUL_LOHI, HiLoVT);
2790 bool HasUMUL_LOHI = isOperationLegalOrCustom(ISD::UMUL_LOHI, HiLoVT);
2791 if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
2792 unsigned OuterBitSize = VT.getSizeInBits();
2793 unsigned InnerBitSize = HiLoVT.getSizeInBits();
2794 unsigned LHSSB = DAG.ComputeNumSignBits(N->getOperand(0));
2795 unsigned RHSSB = DAG.ComputeNumSignBits(N->getOperand(1));
2796
2797 // LL, LH, RL, and RH must be either all NULL or all set to a value.
2798 assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) ||
2799 (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode()));
2800
2801 if (!LL.getNode() && !RL.getNode() &&
2802 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2803 LL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(0));
2804 RL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(1));
2805 }
2806
2807 if (!LL.getNode())
2808 return false;
2809
2810 APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
2811 if (DAG.MaskedValueIsZero(N->getOperand(0), HighMask) &&
2812 DAG.MaskedValueIsZero(N->getOperand(1), HighMask)) {
2813 // The inputs are both zero-extended.
2814 if (HasUMUL_LOHI) {
2815 // We can emit a umul_lohi.
2816 Lo = DAG.getNode(ISD::UMUL_LOHI, dl,
2817 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2818 Hi = SDValue(Lo.getNode(), 1);
2819 return true;
2820 }
2821 if (HasMULHU) {
2822 // We can emit a mulhu+mul.
2823 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2824 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2825 return true;
2826 }
2827 }
2828 if (LHSSB > InnerBitSize && RHSSB > InnerBitSize) {
2829 // The input values are both sign-extended.
2830 if (HasSMUL_LOHI) {
2831 // We can emit a smul_lohi.
2832 Lo = DAG.getNode(ISD::SMUL_LOHI, dl,
2833 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2834 Hi = SDValue(Lo.getNode(), 1);
2835 return true;
2836 }
2837 if (HasMULHS) {
2838 // We can emit a mulhs+mul.
2839 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2840 Hi = DAG.getNode(ISD::MULHS, dl, HiLoVT, LL, RL);
2841 return true;
2842 }
2843 }
2844
2845 if (!LH.getNode() && !RH.getNode() &&
2846 isOperationLegalOrCustom(ISD::SRL, VT) &&
2847 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2848 unsigned ShiftAmt = VT.getSizeInBits() - HiLoVT.getSizeInBits();
2849 SDValue Shift = DAG.getConstant(ShiftAmt, getShiftAmountTy(VT));
2850 LH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(0), Shift);
2851 LH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LH);
2852 RH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(1), Shift);
2853 RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH);
2854 }
2855
2856 if (!LH.getNode())
2857 return false;
2858
2859 if (HasUMUL_LOHI) {
2860 // Lo,Hi = umul LHS, RHS.
2861 SDValue UMulLOHI = DAG.getNode(ISD::UMUL_LOHI, dl,
2862 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2863 Lo = UMulLOHI;
2864 Hi = UMulLOHI.getValue(1);
2865 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2866 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2867 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2868 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2869 return true;
2870 }
2871 if (HasMULHU) {
2872 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2873 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2874 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2875 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2876 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2877 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2878 return true;
2879 }
2880 }
2881 return false;
2882}
Jan Veselyeca89d22014-07-10 22:40:18 +00002883
2884bool TargetLowering::expandFP_TO_SINT(SDNode *Node, SDValue &Result,
2885 SelectionDAG &DAG) const {
2886 EVT VT = Node->getOperand(0).getValueType();
2887 EVT NVT = Node->getValueType(0);
2888 SDLoc dl(SDValue(Node, 0));
2889
2890 // FIXME: Only f32 to i64 conversions are supported.
2891 if (VT != MVT::f32 || NVT != MVT::i64)
2892 return false;
2893
2894 // Expand f32 -> i64 conversion
2895 // This algorithm comes from compiler-rt's implementation of fixsfdi:
2896 // https://github.com/llvm-mirror/compiler-rt/blob/master/lib/builtins/fixsfdi.c
2897 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(),
2898 VT.getSizeInBits());
2899 SDValue ExponentMask = DAG.getConstant(0x7F800000, IntVT);
2900 SDValue ExponentLoBit = DAG.getConstant(23, IntVT);
2901 SDValue Bias = DAG.getConstant(127, IntVT);
2902 SDValue SignMask = DAG.getConstant(APInt::getSignBit(VT.getSizeInBits()),
2903 IntVT);
2904 SDValue SignLowBit = DAG.getConstant(VT.getSizeInBits() - 1, IntVT);
2905 SDValue MantissaMask = DAG.getConstant(0x007FFFFF, IntVT);
2906
2907 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, IntVT, Node->getOperand(0));
2908
2909 SDValue ExponentBits = DAG.getNode(ISD::SRL, dl, IntVT,
2910 DAG.getNode(ISD::AND, dl, IntVT, Bits, ExponentMask),
2911 DAG.getZExtOrTrunc(ExponentLoBit, dl, getShiftAmountTy(IntVT)));
2912 SDValue Exponent = DAG.getNode(ISD::SUB, dl, IntVT, ExponentBits, Bias);
2913
2914 SDValue Sign = DAG.getNode(ISD::SRA, dl, IntVT,
2915 DAG.getNode(ISD::AND, dl, IntVT, Bits, SignMask),
2916 DAG.getZExtOrTrunc(SignLowBit, dl, getShiftAmountTy(IntVT)));
2917 Sign = DAG.getSExtOrTrunc(Sign, dl, NVT);
2918
2919 SDValue R = DAG.getNode(ISD::OR, dl, IntVT,
2920 DAG.getNode(ISD::AND, dl, IntVT, Bits, MantissaMask),
2921 DAG.getConstant(0x00800000, IntVT));
2922
2923 R = DAG.getZExtOrTrunc(R, dl, NVT);
2924
2925
2926 R = DAG.getSelectCC(dl, Exponent, ExponentLoBit,
2927 DAG.getNode(ISD::SHL, dl, NVT, R,
2928 DAG.getZExtOrTrunc(
2929 DAG.getNode(ISD::SUB, dl, IntVT, Exponent, ExponentLoBit),
2930 dl, getShiftAmountTy(IntVT))),
2931 DAG.getNode(ISD::SRL, dl, NVT, R,
2932 DAG.getZExtOrTrunc(
2933 DAG.getNode(ISD::SUB, dl, IntVT, ExponentLoBit, Exponent),
2934 dl, getShiftAmountTy(IntVT))),
2935 ISD::SETGT);
2936
2937 SDValue Ret = DAG.getNode(ISD::SUB, dl, NVT,
2938 DAG.getNode(ISD::XOR, dl, NVT, R, Sign),
2939 Sign);
2940
2941 Result = DAG.getSelectCC(dl, Exponent, DAG.getConstant(0, IntVT),
2942 DAG.getConstant(0, NVT), Ret, ISD::SETLT);
2943 return true;
2944}