blob: 55e96a4dea2125f3a76b87e21c143fe808d719c2 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman1a6c47f2009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000018#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000023#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
28#include "llvm/CodeGen/GCStrategy.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
Bill Wendlinge38859d2012-06-28 00:05:13 +000037#include "llvm/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
41#include "llvm/IR/DerivedTypes.h"
42#include "llvm/IR/Function.h"
43#include "llvm/IR/GlobalVariable.h"
44#include "llvm/IR/InlineAsm.h"
45#include "llvm/IR/Instructions.h"
46#include "llvm/IR/IntrinsicInst.h"
47#include "llvm/IR/Intrinsics.h"
48#include "llvm/IR/LLVMContext.h"
49#include "llvm/IR/Module.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/Support/CommandLine.h"
51#include "llvm/Support/Debug.h"
52#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/MathExtras.h"
54#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000055#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000056#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000057#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Andersonbb15fec2011-12-08 22:15:21 +000058#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000060#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000061#include "llvm/Target/TargetSelectionDAGInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include <algorithm>
63using namespace llvm;
64
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000065/// LimitFloatPrecision - Generate low-precision inline sequences for
66/// some float libcalls (6, 8 or 12 bits).
67static unsigned LimitFloatPrecision;
68
69static cl::opt<unsigned, true>
70LimitFPPrecision("limit-float-precision",
71 cl::desc("Generate low-precision inline sequences "
72 "for some float libcalls"),
73 cl::location(LimitFloatPrecision),
74 cl::init(0));
75
Andrew Trick116efac2010-11-12 17:50:46 +000076// Limit the width of DAG chains. This is important in general to prevent
77// prevent DAG-based analysis from blowing up. For example, alias analysis and
78// load clustering may not complete in reasonable time. It is difficult to
79// recognize and avoid this situation within each individual analysis, and
80// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000081// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000082//
83// MaxParallelChains default is arbitrarily high to avoid affecting
84// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000085// sequence over this should have been converted to llvm.memcpy by the
86// frontend. It easy to induce this behavior with .ll code such as:
87// %buffer = alloca [4096 x i8]
88// %data = load [4096 x i8]* %argPtr
89// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000090static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000091
Andrew Trickef9de2a2013-05-25 02:42:55 +000092static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000093 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000094 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +000095
Dan Gohman575fad32008-09-03 16:12:24 +000096/// getCopyFromParts - Create a value that contains the specified legal parts
97/// combined into the value they represent. If the parts combine to a type
98/// larger then ValueVT then AssertOp can be used to specify whether the extra
99/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
100/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000101static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000102 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000103 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000104 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000105 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000106 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000107 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
108 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000109
Dan Gohman575fad32008-09-03 16:12:24 +0000110 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000111 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000112 SDValue Val = Parts[0];
113
114 if (NumParts > 1) {
115 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000116 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000117 unsigned PartBits = PartVT.getSizeInBits();
118 unsigned ValueBits = ValueVT.getSizeInBits();
119
120 // Assemble the power of 2 part.
121 unsigned RoundParts = NumParts & (NumParts - 1) ?
122 1 << Log2_32(NumParts) : NumParts;
123 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000124 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000125 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000126 SDValue Lo, Hi;
127
Owen Anderson117c9e82009-08-12 00:36:31 +0000128 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000129
Dan Gohman575fad32008-09-03 16:12:24 +0000130 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000131 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000132 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000133 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000134 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000135 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000136 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
137 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000138 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000139
Dan Gohman575fad32008-09-03 16:12:24 +0000140 if (TLI.isBigEndian())
141 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000142
Chris Lattner05bcb482010-08-24 23:20:40 +0000143 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000144
145 if (RoundParts < NumParts) {
146 // Assemble the trailing non-power-of-2 part.
147 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000148 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000149 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000150 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000151
152 // Combine the round and odd parts.
153 Lo = Val;
154 if (TLI.isBigEndian())
155 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000156 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000157 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
158 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000159 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000160 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000161 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
162 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000163 }
Eli Friedman9030c352009-05-20 06:02:09 +0000164 } else if (PartVT.isFloatingPoint()) {
165 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000166 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000167 "Unexpected split");
168 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000169 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
170 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman9030c352009-05-20 06:02:09 +0000171 if (TLI.isBigEndian())
172 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000173 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000174 } else {
175 // FP split into integer parts (soft fp)
176 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
177 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000178 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000179 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000180 }
181 }
182
183 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000184 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000185
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000186 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000187 return Val;
188
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000189 if (PartEVT.isInteger() && ValueVT.isInteger()) {
190 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000191 // For a truncate, see if we have any information to
192 // indicate whether the truncated bits will always be
193 // zero or sign-extension.
194 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000195 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000196 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000198 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000199 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000200 }
201
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000202 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000203 // FP_ROUND's are always exact here.
204 if (ValueVT.bitsLT(Val.getValueType()))
205 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000206 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000207
Chris Lattner05bcb482010-08-24 23:20:40 +0000208 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000209 }
210
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000211 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000212 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000213
Torok Edwinfbcc6632009-07-14 16:55:14 +0000214 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000215}
216
Bill Wendling81406f62012-09-26 04:04:19 +0000217/// getCopyFromPartsVector - Create a value that contains the specified legal
218/// parts combined into the value they represent. If the parts combine to a
219/// type larger then ValueVT then AssertOp can be used to specify whether the
220/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
221/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000222static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000223 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000224 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000225 assert(ValueVT.isVector() && "Not a vector value");
226 assert(NumParts > 0 && "No parts to assemble!");
227 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
228 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000229
Chris Lattner05bcb482010-08-24 23:20:40 +0000230 // Handle a multi-element vector.
231 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000232 EVT IntermediateVT;
233 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000234 unsigned NumIntermediates;
235 unsigned NumRegs =
236 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
237 NumIntermediates, RegisterVT);
238 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
239 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000240 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000241 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000242 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000243
Chris Lattner05bcb482010-08-24 23:20:40 +0000244 // Assemble the parts into intermediate operands.
245 SmallVector<SDValue, 8> Ops(NumIntermediates);
246 if (NumIntermediates == NumParts) {
247 // If the register was not expanded, truncate or copy the value,
248 // as appropriate.
249 for (unsigned i = 0; i != NumParts; ++i)
250 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000251 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000252 } else if (NumParts > 0) {
253 // If the intermediate type was expanded, build the intermediate
254 // operands from the parts.
255 assert(NumParts % NumIntermediates == 0 &&
256 "Must expand into a divisible number of parts!");
257 unsigned Factor = NumParts / NumIntermediates;
258 for (unsigned i = 0; i != NumIntermediates; ++i)
259 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000260 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000261 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000262
Chris Lattner05bcb482010-08-24 23:20:40 +0000263 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
264 // intermediate operands.
265 Val = DAG.getNode(IntermediateVT.isVector() ?
266 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
267 ValueVT, &Ops[0], NumIntermediates);
268 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000269
Chris Lattner05bcb482010-08-24 23:20:40 +0000270 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000271 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000272
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000273 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000274 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000275
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000276 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000277 // If the element type of the source/dest vectors are the same, but the
278 // parts vector has more elements than the value vector, then we have a
279 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
280 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000281 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
282 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000283 "Cannot narrow, it would be a lossy transformation");
284 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000285 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000286 }
287
Chris Lattner75ff0532010-08-25 22:49:25 +0000288 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000289 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000290 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000293 "Cannot handle this kind of promotion");
294 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000295 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000296 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
297 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000298
Chris Lattner75ff0532010-08-25 22:49:25 +0000299 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000300
Eric Christopher690030c2011-06-01 19:55:10 +0000301 // Trivial bitcast if the types are the same size and the destination
302 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000303 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000304 TLI.isTypeLegal(ValueVT))
305 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000306
Nadav Rotem083837e2011-06-12 14:49:38 +0000307 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000308 if (ValueVT.getVectorNumElements() != 1) {
309 LLVMContext &Ctx = *DAG.getContext();
310 Twine ErrMsg("non-trivial scalar-to-vector conversion");
311 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
312 if (const CallInst *CI = dyn_cast<CallInst>(I))
313 if (isa<InlineAsm>(CI->getCalledValue()))
314 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
315 Ctx.emitError(I, ErrMsg);
316 } else {
317 Ctx.emitError(ErrMsg);
318 }
Chad Rosier8e4824f2013-05-01 19:49:26 +0000319 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000320 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000321
322 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000323 ValueVT.getVectorElementType() != PartEVT) {
324 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000325 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
326 DL, ValueVT.getScalarType(), Val);
327 }
328
Chris Lattner05bcb482010-08-24 23:20:40 +0000329 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
330}
331
Andrew Trickef9de2a2013-05-25 02:42:55 +0000332static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000333 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000334 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000335
Dan Gohman575fad32008-09-03 16:12:24 +0000336/// getCopyToParts - Create a series of nodes that contain the specified value
337/// split into legal parts. If the parts contain more bits than Val, then, for
338/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000339static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000340 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000341 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000342 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000343 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000344
Chris Lattner96a77eb2010-08-24 23:10:06 +0000345 // Handle the vector case separately.
346 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000347 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000348
Chris Lattner96a77eb2010-08-24 23:10:06 +0000349 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000350 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000351 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000352 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
353
Chris Lattner96a77eb2010-08-24 23:10:06 +0000354 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000355 return;
356
Chris Lattner96a77eb2010-08-24 23:10:06 +0000357 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000358 EVT PartEVT = PartVT;
359 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000360 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000361 Parts[0] = Val;
362 return;
363 }
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
366 // If the parts cover more bits than the value has, promote the value.
367 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
368 assert(NumParts == 1 && "Do not know what to promote to!");
369 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
370 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000371 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
372 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000373 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000374 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
375 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000376 if (PartVT == MVT::x86mmx)
377 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000378 }
379 } else if (PartBits == ValueVT.getSizeInBits()) {
380 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000381 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000382 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000383 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
384 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000385 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
386 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000387 "Unknown mismatch!");
388 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
389 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000390 if (PartVT == MVT::x86mmx)
391 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000392 }
393
394 // The value may have changed - recompute ValueVT.
395 ValueVT = Val.getValueType();
396 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
397 "Failed to tile the value with PartVT!");
398
399 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000400 if (PartEVT != ValueVT) {
Bill Wendling5def8912012-09-26 06:16:18 +0000401 LLVMContext &Ctx = *DAG.getContext();
402 Twine ErrMsg("scalar-to-vector conversion failed");
403 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
404 if (const CallInst *CI = dyn_cast<CallInst>(I))
405 if (isa<InlineAsm>(CI->getCalledValue()))
406 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
407 Ctx.emitError(I, ErrMsg);
408 } else {
409 Ctx.emitError(ErrMsg);
410 }
411 }
412
Chris Lattner96a77eb2010-08-24 23:10:06 +0000413 Parts[0] = Val;
414 return;
415 }
416
417 // Expand the value into multiple parts.
418 if (NumParts & (NumParts - 1)) {
419 // The number of parts is not a power of 2. Split off and copy the tail.
420 assert(PartVT.isInteger() && ValueVT.isInteger() &&
421 "Do not know what to expand to!");
422 unsigned RoundParts = 1 << Log2_32(NumParts);
423 unsigned RoundBits = RoundParts * PartBits;
424 unsigned OddParts = NumParts - RoundParts;
425 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
426 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000427 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000428
429 if (TLI.isBigEndian())
430 // The odd parts were reversed by getCopyToParts - unreverse them.
431 std::reverse(Parts + RoundParts, Parts + NumParts);
432
433 NumParts = RoundParts;
434 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
435 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
436 }
437
438 // The number of parts is a power of 2. Repeatedly bisect the value using
439 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000440 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000441 EVT::getIntegerVT(*DAG.getContext(),
442 ValueVT.getSizeInBits()),
443 Val);
444
445 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
446 for (unsigned i = 0; i < NumParts; i += StepSize) {
447 unsigned ThisBits = StepSize * PartBits / 2;
448 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
449 SDValue &Part0 = Parts[i];
450 SDValue &Part1 = Parts[i+StepSize/2];
451
452 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
453 ThisVT, Part0, DAG.getIntPtrConstant(1));
454 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
455 ThisVT, Part0, DAG.getIntPtrConstant(0));
456
457 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000458 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
459 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000460 }
461 }
462 }
463
464 if (TLI.isBigEndian())
465 std::reverse(Parts, Parts + OrigNumParts);
466}
467
468
469/// getCopyToPartsVector - Create a series of nodes that contain the specified
470/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000471static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000472 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000473 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000474 EVT ValueVT = Val.getValueType();
475 assert(ValueVT.isVector() && "Not a vector");
476 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000477
Chris Lattner96a77eb2010-08-24 23:10:06 +0000478 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000479 EVT PartEVT = PartVT;
480 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000481 // Nothing to do.
482 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
483 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000484 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000485 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000486 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
487 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000488 EVT ElementVT = PartVT.getVectorElementType();
489 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
490 // undef elements.
491 SmallVector<SDValue, 16> Ops;
492 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
493 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000494 ElementVT, Val, DAG.getConstant(i,
495 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000496
Chris Lattner75ff0532010-08-25 22:49:25 +0000497 for (unsigned i = ValueVT.getVectorNumElements(),
498 e = PartVT.getVectorNumElements(); i != e; ++i)
499 Ops.push_back(DAG.getUNDEF(ElementVT));
500
501 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
502
503 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000504
Chris Lattner75ff0532010-08-25 22:49:25 +0000505 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
506 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000507 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000508 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000509 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000510 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000511
512 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000513 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000514 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
515 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000516 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000517 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000518 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000519 "Only trivial vector-to-scalar conversions should get here!");
520 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000521 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000522
523 bool Smaller = ValueVT.bitsLE(PartVT);
524 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
525 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000526 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000527
Chris Lattner96a77eb2010-08-24 23:10:06 +0000528 Parts[0] = Val;
529 return;
530 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000531
Dan Gohman575fad32008-09-03 16:12:24 +0000532 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000533 EVT IntermediateVT;
534 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000535 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000536 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000537 IntermediateVT,
538 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000539 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000540
Dan Gohman575fad32008-09-03 16:12:24 +0000541 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
542 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000543 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000544
Dan Gohman575fad32008-09-03 16:12:24 +0000545 // Split the vector into intermediate operands.
546 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000547 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000548 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000549 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000550 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000551 DAG.getConstant(i * (NumElements / NumIntermediates),
552 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000553 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000554 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000555 IntermediateVT, Val,
556 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000557 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000558
Dan Gohman575fad32008-09-03 16:12:24 +0000559 // Split the intermediate operands into legal parts.
560 if (NumParts == NumIntermediates) {
561 // If the register was not expanded, promote or copy the value,
562 // as appropriate.
563 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000564 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000565 } else if (NumParts > 0) {
566 // If the intermediate type was expanded, split each the value into
567 // legal parts.
568 assert(NumParts % NumIntermediates == 0 &&
569 "Must expand into a divisible number of parts!");
570 unsigned Factor = NumParts / NumIntermediates;
571 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000572 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000573 }
574}
575
Dan Gohman4db93c92010-05-29 17:53:24 +0000576namespace {
577 /// RegsForValue - This struct represents the registers (physical or virtual)
578 /// that a particular set of values is assigned, and the type information
579 /// about the value. The most common situation is to represent one value at a
580 /// time, but struct or array values are handled element-wise as multiple
581 /// values. The splitting of aggregates is performed recursively, so that we
582 /// never have aggregate-typed registers. The values at this point do not
583 /// necessarily have legal types, so each value may require one or more
584 /// registers of some legal type.
585 ///
586 struct RegsForValue {
587 /// ValueVTs - The value types of the values, which may not be legal, and
588 /// may need be promoted or synthesized from one or more registers.
589 ///
590 SmallVector<EVT, 4> ValueVTs;
591
592 /// RegVTs - The value types of the registers. This is the same size as
593 /// ValueVTs and it records, for each value, what the type of the assigned
594 /// register or registers are. (Individual values are never synthesized
595 /// from more than one type of register.)
596 ///
597 /// With virtual registers, the contents of RegVTs is redundant with TLI's
598 /// getRegisterType member function, however when with physical registers
599 /// it is necessary to have a separate record of the types.
600 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000601 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000602
603 /// Regs - This list holds the registers assigned to the values.
604 /// Each legal or promoted value requires one register, and each
605 /// expanded value requires multiple registers.
606 ///
607 SmallVector<unsigned, 4> Regs;
608
609 RegsForValue() {}
610
611 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000612 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000613 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
614
Dan Gohman4db93c92010-05-29 17:53:24 +0000615 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000616 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000617 ComputeValueVTs(tli, Ty, ValueVTs);
618
619 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
620 EVT ValueVT = ValueVTs[Value];
621 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000622 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000623 for (unsigned i = 0; i != NumRegs; ++i)
624 Regs.push_back(Reg + i);
625 RegVTs.push_back(RegisterVT);
626 Reg += NumRegs;
627 }
628 }
629
630 /// areValueTypesLegal - Return true if types of all the values are legal.
631 bool areValueTypesLegal(const TargetLowering &TLI) {
632 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000633 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000634 if (!TLI.isTypeLegal(RegisterVT))
635 return false;
636 }
637 return true;
638 }
639
640 /// append - Add the specified values to this one.
641 void append(const RegsForValue &RHS) {
642 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
643 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
644 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
645 }
646
647 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
648 /// this value and returns the result as a ValueVTs value. This uses
649 /// Chain/Flag as the input and updates them for the output Chain/Flag.
650 /// If the Flag pointer is NULL, no flag is used.
651 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000652 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000653 SDValue &Chain, SDValue *Flag,
654 const Value *V = 0) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000655
656 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
657 /// specified value into the registers specified by this object. This uses
658 /// Chain/Flag as the input and updates them for the output Chain/Flag.
659 /// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000660 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000661 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000662
663 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
664 /// operand list. This adds the code marker, matching input operand index
665 /// (if applicable), and includes the number of values added into it.
666 void AddInlineAsmOperands(unsigned Kind,
667 bool HasMatching, unsigned MatchingIdx,
668 SelectionDAG &DAG,
669 std::vector<SDValue> &Ops) const;
670 };
671}
672
673/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
674/// this value and returns the result as a ValueVT value. This uses
675/// Chain/Flag as the input and updates them for the output Chain/Flag.
676/// If the Flag pointer is NULL, no flag is used.
677SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
678 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000679 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000680 SDValue &Chain, SDValue *Flag,
681 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000682 // A Value with type {} or [0 x %t] needs no registers.
683 if (ValueVTs.empty())
684 return SDValue();
685
Dan Gohman4db93c92010-05-29 17:53:24 +0000686 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
687
688 // Assemble the legal parts into the final values.
689 SmallVector<SDValue, 4> Values(ValueVTs.size());
690 SmallVector<SDValue, 8> Parts;
691 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
692 // Copy the legal parts from the registers.
693 EVT ValueVT = ValueVTs[Value];
694 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000695 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000696
697 Parts.resize(NumRegs);
698 for (unsigned i = 0; i != NumRegs; ++i) {
699 SDValue P;
700 if (Flag == 0) {
701 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
702 } else {
703 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
704 *Flag = P.getValue(2);
705 }
706
707 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000708 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000709
710 // If the source register was virtual and if we know something about it,
711 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000712 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000713 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000714 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000715
716 const FunctionLoweringInfo::LiveOutInfo *LOI =
717 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
718 if (!LOI)
719 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000720
Chris Lattnercb404362010-12-13 01:11:17 +0000721 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000722 unsigned NumSignBits = LOI->NumSignBits;
723 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000724
Quentin Colombetb51a6862013-06-18 20:14:39 +0000725 if (NumZeroBits == RegSize) {
726 // The current value is a zero.
727 // Explicitly express that as it would be easier for
728 // optimizations to kick in.
729 Parts[i] = DAG.getConstant(0, RegisterVT);
730 continue;
731 }
732
Chris Lattnercb404362010-12-13 01:11:17 +0000733 // FIXME: We capture more information than the dag can represent. For
734 // now, just use the tightest assertzext/assertsext possible.
735 bool isSExt = true;
736 EVT FromVT(MVT::Other);
737 if (NumSignBits == RegSize)
738 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
739 else if (NumZeroBits >= RegSize-1)
740 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
741 else if (NumSignBits > RegSize-8)
742 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
743 else if (NumZeroBits >= RegSize-8)
744 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
745 else if (NumSignBits > RegSize-16)
746 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
747 else if (NumZeroBits >= RegSize-16)
748 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
749 else if (NumSignBits > RegSize-32)
750 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
751 else if (NumZeroBits >= RegSize-32)
752 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
753 else
754 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000755
Chris Lattnercb404362010-12-13 01:11:17 +0000756 // Add an assertion node.
757 assert(FromVT != MVT::Other);
758 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
759 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000760 }
761
762 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000763 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000764 Part += NumRegs;
765 Parts.clear();
766 }
767
768 return DAG.getNode(ISD::MERGE_VALUES, dl,
769 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
770 &Values[0], ValueVTs.size());
771}
772
773/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
774/// specified value into the registers specified by this object. This uses
775/// Chain/Flag as the input and updates them for the output Chain/Flag.
776/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000777void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000778 SDValue &Chain, SDValue *Flag,
779 const Value *V) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000780 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
781
782 // Get the list of the values's legal parts.
783 unsigned NumRegs = Regs.size();
784 SmallVector<SDValue, 8> Parts(NumRegs);
785 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
786 EVT ValueVT = ValueVTs[Value];
787 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000788 MVT RegisterVT = RegVTs[Value];
Evan Cheng9ec512d2012-12-06 19:13:27 +0000789 ISD::NodeType ExtendKind =
790 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000791
Chris Lattner05bcb482010-08-24 23:20:40 +0000792 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000793 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000794 Part += NumParts;
795 }
796
797 // Copy the parts into the registers.
798 SmallVector<SDValue, 8> Chains(NumRegs);
799 for (unsigned i = 0; i != NumRegs; ++i) {
800 SDValue Part;
801 if (Flag == 0) {
802 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
803 } else {
804 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
805 *Flag = Part.getValue(1);
806 }
807
808 Chains[i] = Part.getValue(0);
809 }
810
811 if (NumRegs == 1 || Flag)
812 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
813 // flagged to it. That is the CopyToReg nodes and the user are considered
814 // a single scheduling unit. If we create a TokenFactor and return it as
815 // chain, then the TokenFactor is both a predecessor (operand) of the
816 // user as well as a successor (the TF operands are flagged to the user).
817 // c1, f1 = CopyToReg
818 // c2, f2 = CopyToReg
819 // c3 = TokenFactor c1, c2
820 // ...
821 // = op c3, ..., f2
822 Chain = Chains[NumRegs-1];
823 else
824 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
825}
826
827/// AddInlineAsmOperands - Add this value to the specified inlineasm node
828/// operand list. This adds the code marker and includes the number of
829/// values added into it.
830void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
831 unsigned MatchingIdx,
832 SelectionDAG &DAG,
833 std::vector<SDValue> &Ops) const {
834 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
835
836 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
837 if (HasMatching)
838 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000839 else if (!Regs.empty() &&
840 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
841 // Put the register class of the virtual registers in the flag word. That
842 // way, later passes can recompute register class constraints for inline
843 // assembly as well as normal instructions.
844 // Don't do this for tied operands that can use the regclass information
845 // from the def.
846 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
847 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
848 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
849 }
850
Dan Gohman4db93c92010-05-29 17:53:24 +0000851 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
852 Ops.push_back(Res);
853
Reid Kleckneree088972013-12-10 18:27:32 +0000854 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000855 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
856 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000857 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000858 for (unsigned i = 0; i != NumRegs; ++i) {
859 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000860 unsigned TheReg = Regs[Reg++];
861 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
862
863 // Notice if we clobbered the stack pointer. Yes, inline asm can do this.
864 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
865 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
866 MFI->setHasInlineAsmWithSPAdjust(true);
867 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000868 }
869 }
870}
Dan Gohman575fad32008-09-03 16:12:24 +0000871
Owen Andersonbb15fec2011-12-08 22:15:21 +0000872void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
873 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000874 AA = &aa;
875 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000876 LibInfo = li;
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000877 TD = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000878 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000879 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000880}
881
Dan Gohmanf5cca352010-04-14 18:24:06 +0000882/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000883/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000884/// for a new block. This doesn't clear out information about
885/// additional blocks that are needed to complete switch lowering
886/// or PHI node updating; that information is cleared out as it is
887/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000888void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000889 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000890 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000891 PendingLoads.clear();
892 PendingExports.clear();
Andrew Trick175143b2013-05-25 02:20:36 +0000893 CurInst = NULL;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000894 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000895 SDNodeOrder = LowestSDNodeOrder;
Dan Gohman575fad32008-09-03 16:12:24 +0000896}
897
Devang Patel799288382011-05-23 17:44:13 +0000898/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000899/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000900/// information that is dangling in a basic block can be properly
901/// resolved in a different basic block. This allows the
902/// SelectionDAG to resolve dangling debug information attached
903/// to PHI nodes.
904void SelectionDAGBuilder::clearDanglingDebugInfo() {
905 DanglingDebugInfoMap.clear();
906}
907
Dan Gohman575fad32008-09-03 16:12:24 +0000908/// getRoot - Return the current virtual root of the Selection DAG,
909/// flushing any PendingLoad items. This must be done before emitting
910/// a store or any other node that may need to be ordered after any
911/// prior load instructions.
912///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000913SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000914 if (PendingLoads.empty())
915 return DAG.getRoot();
916
917 if (PendingLoads.size() == 1) {
918 SDValue Root = PendingLoads[0];
919 DAG.setRoot(Root);
920 PendingLoads.clear();
921 return Root;
922 }
923
924 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000925 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +0000926 &PendingLoads[0], PendingLoads.size());
927 PendingLoads.clear();
928 DAG.setRoot(Root);
929 return Root;
930}
931
932/// getControlRoot - Similar to getRoot, but instead of flushing all the
933/// PendingLoad items, flush all the PendingExports items. It is necessary
934/// to do this before emitting a terminator instruction.
935///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000936SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000937 SDValue Root = DAG.getRoot();
938
939 if (PendingExports.empty())
940 return Root;
941
942 // Turn all of the CopyToReg chains into one factored node.
943 if (Root.getOpcode() != ISD::EntryToken) {
944 unsigned i = 0, e = PendingExports.size();
945 for (; i != e; ++i) {
946 assert(PendingExports[i].getNode()->getNumOperands() > 1);
947 if (PendingExports[i].getNode()->getOperand(0) == Root)
948 break; // Don't add the root if we already indirectly depend on it.
949 }
950
951 if (i == e)
952 PendingExports.push_back(Root);
953 }
954
Andrew Trickef9de2a2013-05-25 02:42:55 +0000955 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +0000956 &PendingExports[0],
957 PendingExports.size());
958 PendingExports.clear();
959 DAG.setRoot(Root);
960 return Root;
961}
962
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000963void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000964 // Set up outgoing PHI node register values before emitting the terminator.
965 if (isa<TerminatorInst>(&I))
966 HandlePHINodesInSuccessorBlocks(I.getParent());
967
Andrew Tricke2431c62013-05-25 03:08:10 +0000968 ++SDNodeOrder;
969
Andrew Trick175143b2013-05-25 02:20:36 +0000970 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000971
Dan Gohman575fad32008-09-03 16:12:24 +0000972 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000973
Dan Gohman950fe782010-04-20 15:03:56 +0000974 if (!isa<TerminatorInst>(&I) && !HasTailCall)
975 CopyToExportRegsIfNeeded(&I);
976
Andrew Trick175143b2013-05-25 02:20:36 +0000977 CurInst = NULL;
Dan Gohman575fad32008-09-03 16:12:24 +0000978}
979
Dan Gohmanf41ad472010-04-20 15:00:41 +0000980void SelectionDAGBuilder::visitPHI(const PHINode &) {
981 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
982}
983
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000984void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000985 // Note: this doesn't use InstVisitor, because it has to work with
986 // ConstantExpr's in addition to instructions.
987 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000988 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000989 // Build the switch statement using the Instruction.def file.
990#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000991 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000992#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000993 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000994}
Dan Gohman575fad32008-09-03 16:12:24 +0000995
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000996// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
997// generate the debug data structures now that we've seen its definition.
998void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
999 SDValue Val) {
1000 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +00001001 if (DDI.getDI()) {
1002 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001003 DebugLoc dl = DDI.getdl();
1004 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +00001005 MDNode *Variable = DI->getVariable();
1006 uint64_t Offset = DI->getOffset();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001007 SDDbgValue *SDV;
1008 if (Val.getNode()) {
Devang Patel3f53d6e2010-08-25 20:39:26 +00001009 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001010 SDV = DAG.getDbgValue(Variable, Val.getNode(),
1011 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
1012 DAG.AddDbgValue(SDV, Val.getNode(), false);
1013 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001014 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001015 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001016 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1017 }
1018}
1019
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001020/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001021SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001022 // If we already have an SDValue for this value, use it. It's important
1023 // to do this first, so that we don't create a CopyFromReg if we already
1024 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001025 SDValue &N = NodeMap[V];
1026 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001027
Dan Gohmand4322232010-07-01 01:59:43 +00001028 // If there's a virtual register allocated and initialized for this
1029 // value, use it.
1030 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1031 if (It != FuncInfo.ValueMap.end()) {
1032 unsigned InReg = It->second;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001033 RegsForValue RFV(*DAG.getContext(), *TM.getTargetLowering(),
1034 InReg, V->getType());
Dan Gohmand4322232010-07-01 01:59:43 +00001035 SDValue Chain = DAG.getEntryNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001036 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V);
Devang Patel70f8e592011-01-25 18:09:58 +00001037 resolveDanglingDebugInfo(V, N);
1038 return N;
Dan Gohmand4322232010-07-01 01:59:43 +00001039 }
1040
1041 // Otherwise create a new SDValue and remember it.
1042 SDValue Val = getValueImpl(V);
1043 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001044 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001045 return Val;
1046}
1047
1048/// getNonRegisterValue - Return an SDValue for the given Value, but
1049/// don't look in FuncInfo.ValueMap for a virtual register.
1050SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1051 // If we already have an SDValue for this value, use it.
1052 SDValue &N = NodeMap[V];
1053 if (N.getNode()) return N;
1054
1055 // Otherwise create a new SDValue and remember it.
1056 SDValue Val = getValueImpl(V);
1057 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001058 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001059 return Val;
1060}
1061
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001062/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001063/// Create an SDValue for the given value.
1064SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001065 const TargetLowering *TLI = TM.getTargetLowering();
1066
Dan Gohman8422e572010-04-17 15:32:28 +00001067 if (const Constant *C = dyn_cast<Constant>(V)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001068 EVT VT = TLI->getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001069
Dan Gohman8422e572010-04-17 15:32:28 +00001070 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001071 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001072
Dan Gohman8422e572010-04-17 15:32:28 +00001073 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001074 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001075
Matt Arsenault19231e62013-11-16 20:24:41 +00001076 if (isa<ConstantPointerNull>(C)) {
1077 unsigned AS = V->getType()->getPointerAddressSpace();
1078 return DAG.getConstant(0, TLI->getPointerTy(AS));
1079 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001080
Dan Gohman8422e572010-04-17 15:32:28 +00001081 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001082 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001083
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001084 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001085 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001086
Dan Gohman8422e572010-04-17 15:32:28 +00001087 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001088 visit(CE->getOpcode(), *CE);
1089 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001090 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001091 return N1;
1092 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001093
Dan Gohman575fad32008-09-03 16:12:24 +00001094 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1095 SmallVector<SDValue, 4> Constants;
1096 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1097 OI != OE; ++OI) {
1098 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001099 // If the operand is an empty aggregate, there are no values.
1100 if (!Val) continue;
1101 // Add each leaf value from the operand to the Constants list
1102 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001103 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1104 Constants.push_back(SDValue(Val, i));
1105 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001106
Bill Wendling954cb182010-01-28 21:51:40 +00001107 return DAG.getMergeValues(&Constants[0], Constants.size(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001108 getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001109 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001110
Chris Lattner00245f42012-01-24 13:41:11 +00001111 if (const ConstantDataSequential *CDS =
1112 dyn_cast<ConstantDataSequential>(C)) {
1113 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001114 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001115 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1116 // Add each leaf value from the operand to the Constants list
1117 // to form a flattened list of all the values.
1118 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1119 Ops.push_back(SDValue(Val, i));
1120 }
1121
1122 if (isa<ArrayType>(CDS->getType()))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001123 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurSDLoc());
1124 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Chris Lattner00245f42012-01-24 13:41:11 +00001125 VT, &Ops[0], Ops.size());
1126 }
Dan Gohman575fad32008-09-03 16:12:24 +00001127
Duncan Sands19d0b472010-02-16 11:11:14 +00001128 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001129 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1130 "Unknown struct or array constant!");
1131
Owen Anderson53aa7a92009-08-10 22:56:29 +00001132 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001133 ComputeValueVTs(*TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001134 unsigned NumElts = ValueVTs.size();
1135 if (NumElts == 0)
1136 return SDValue(); // empty struct
1137 SmallVector<SDValue, 4> Constants(NumElts);
1138 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001139 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001140 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001141 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001142 else if (EltVT.isFloatingPoint())
1143 Constants[i] = DAG.getConstantFP(0, EltVT);
1144 else
1145 Constants[i] = DAG.getConstant(0, EltVT);
1146 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001147
Bill Wendling954cb182010-01-28 21:51:40 +00001148 return DAG.getMergeValues(&Constants[0], NumElts,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001149 getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001150 }
1151
Dan Gohman8422e572010-04-17 15:32:28 +00001152 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001153 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001154
Chris Lattner229907c2011-07-18 04:54:35 +00001155 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001156 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001157
Dan Gohman575fad32008-09-03 16:12:24 +00001158 // Now that we know the number and type of the elements, get that number of
1159 // elements into the Ops array based on what kind of constant it is.
1160 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001161 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001162 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001163 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001164 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001165 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001166 EVT EltVT = TLI->getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001167
1168 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001169 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001170 Op = DAG.getConstantFP(0, EltVT);
1171 else
1172 Op = DAG.getConstant(0, EltVT);
1173 Ops.assign(NumElements, Op);
1174 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001175
Dan Gohman575fad32008-09-03 16:12:24 +00001176 // Create a BUILD_VECTOR node.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001177 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001178 VT, &Ops[0], Ops.size());
Dan Gohman575fad32008-09-03 16:12:24 +00001179 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001180
Dan Gohman575fad32008-09-03 16:12:24 +00001181 // If this is a static alloca, generate it as the frameindex instead of
1182 // computation.
1183 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1184 DenseMap<const AllocaInst*, int>::iterator SI =
1185 FuncInfo.StaticAllocaMap.find(AI);
1186 if (SI != FuncInfo.StaticAllocaMap.end())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001187 return DAG.getFrameIndex(SI->second, TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001188 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001189
Dan Gohmand4322232010-07-01 01:59:43 +00001190 // If this is an instruction which fast-isel has deferred, select it now.
1191 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001192 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001193 RegsForValue RFV(*DAG.getContext(), *TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001194 SDValue Chain = DAG.getEntryNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001195 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001196 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001197
Dan Gohmand4322232010-07-01 01:59:43 +00001198 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001199}
1200
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001201void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001202 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001203 SDValue Chain = getControlRoot();
1204 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001205 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001206
Dan Gohmand16aa542010-05-29 17:03:36 +00001207 if (!FuncInfo.CanLowerReturn) {
1208 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001209 const Function *F = I.getParent()->getParent();
1210
1211 // Emit a store of the return value through the virtual register.
1212 // Leave Outs empty so that LowerReturn won't try to load return
1213 // registers the usual way.
1214 SmallVector<EVT, 1> PtrValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001215 ComputeValueVTs(*TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001216 PtrValueVTs);
1217
1218 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1219 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001220
Owen Anderson53aa7a92009-08-10 22:56:29 +00001221 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001222 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001223 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001224 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001225
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001226 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001227 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001228 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001229 RetPtr.getValueType(), RetPtr,
1230 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001231 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001232 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001233 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001234 // FIXME: better loc info would be nice.
1235 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001236 }
1237
Andrew Trickef9de2a2013-05-25 02:42:55 +00001238 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001239 MVT::Other, &Chains[0], NumValues);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001240 } else if (I.getNumOperands() != 0) {
1241 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001242 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001243 unsigned NumValues = ValueVTs.size();
1244 if (NumValues) {
1245 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001246 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1247 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001248
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001249 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001250
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001251 const Function *F = I.getParent()->getParent();
Bill Wendling74dba872012-12-30 13:01:51 +00001252 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1253 Attribute::SExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001254 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling74dba872012-12-30 13:01:51 +00001255 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1256 Attribute::ZExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001257 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman575fad32008-09-03 16:12:24 +00001258
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001259 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001260 VT = TLI->getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001261
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001262 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), VT);
1263 MVT PartVT = TLI->getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001264 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001265 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001266 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001267 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001268
1269 // 'inreg' on function refers to return value
1270 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling74dba872012-12-30 13:01:51 +00001271 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1272 Attribute::InReg))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001273 Flags.setInReg();
1274
1275 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001276 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001277 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001278 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001279 Flags.setZExt();
1280
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001281 for (unsigned i = 0; i < NumParts; ++i) {
1282 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001283 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001284 OutVals.push_back(Parts[i]);
1285 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001286 }
Dan Gohman575fad32008-09-03 16:12:24 +00001287 }
1288 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001289
1290 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001291 CallingConv::ID CallConv =
1292 DAG.getMachineFunction().getFunction()->getCallingConv();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001293 Chain = TM.getTargetLowering()->LowerReturn(Chain, CallConv, isVarArg,
1294 Outs, OutVals, getCurSDLoc(),
1295 DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001296
1297 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001298 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001299 "LowerReturn didn't return a valid chain!");
1300
1301 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001302 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001303}
1304
Dan Gohman9478c3f2009-04-23 23:13:24 +00001305/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1306/// created for it, emit nodes to copy the value into the virtual
1307/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001308void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001309 // Skip empty types
1310 if (V->getType()->isEmptyTy())
1311 return;
1312
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001313 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1314 if (VMI != FuncInfo.ValueMap.end()) {
1315 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1316 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001317 }
1318}
1319
Dan Gohman575fad32008-09-03 16:12:24 +00001320/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1321/// the current basic block, add it to ValueMap now so that we'll get a
1322/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001323void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001324 // No need to export constants.
1325 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001326
Dan Gohman575fad32008-09-03 16:12:24 +00001327 // Already exported?
1328 if (FuncInfo.isExportedInst(V)) return;
1329
1330 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1331 CopyValueToVirtualRegister(V, Reg);
1332}
1333
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001334bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001335 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001336 // The operands of the setcc have to be in this block. We don't know
1337 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001338 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001339 // Can export from current BB.
1340 if (VI->getParent() == FromBB)
1341 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001342
Dan Gohman575fad32008-09-03 16:12:24 +00001343 // Is already exported, noop.
1344 return FuncInfo.isExportedInst(V);
1345 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001346
Dan Gohman575fad32008-09-03 16:12:24 +00001347 // If this is an argument, we can export it if the BB is the entry block or
1348 // if it is already exported.
1349 if (isa<Argument>(V)) {
1350 if (FromBB == &FromBB->getParent()->getEntryBlock())
1351 return true;
1352
1353 // Otherwise, can only export this if it is already exported.
1354 return FuncInfo.isExportedInst(V);
1355 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001356
Dan Gohman575fad32008-09-03 16:12:24 +00001357 // Otherwise, constants can always be exported.
1358 return true;
1359}
1360
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001361/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001362uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1363 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001364 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1365 if (!BPI)
1366 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001367 const BasicBlock *SrcBB = Src->getBasicBlock();
1368 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001369 return BPI->getEdgeWeight(SrcBB, DstBB);
1370}
1371
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001372void SelectionDAGBuilder::
1373addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1374 uint32_t Weight /* = 0 */) {
1375 if (!Weight)
1376 Weight = getEdgeWeight(Src, Dst);
1377 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001378}
1379
1380
Dan Gohman575fad32008-09-03 16:12:24 +00001381static bool InBlock(const Value *V, const BasicBlock *BB) {
1382 if (const Instruction *I = dyn_cast<Instruction>(V))
1383 return I->getParent() == BB;
1384 return true;
1385}
1386
Dan Gohmand01ddb52008-10-17 21:16:08 +00001387/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1388/// This function emits a branch and is used at the leaves of an OR or an
1389/// AND operator tree.
1390///
1391void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001392SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001393 MachineBasicBlock *TBB,
1394 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001395 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001396 MachineBasicBlock *SwitchBB,
1397 uint32_t TWeight,
1398 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001399 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001400
Dan Gohmand01ddb52008-10-17 21:16:08 +00001401 // If the leaf of the tree is a comparison, merge the condition into
1402 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001403 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001404 // The operands of the cmp have to be in this block. We don't know
1405 // how to export them from some other block. If this is the first block
1406 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001407 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001408 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1409 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001410 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001411 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001412 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001413 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001414 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001415 if (TM.Options.NoNaNsFPMath)
1416 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001417 } else {
1418 Condition = ISD::SETEQ; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001419 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001420 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001421
1422 CaseBlock CB(Condition, BOp->getOperand(0),
Manman Ren4ece7452014-01-31 00:42:44 +00001423 BOp->getOperand(1), NULL, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001424 SwitchCases.push_back(CB);
1425 return;
1426 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001427 }
1428
1429 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001430 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Manman Ren4ece7452014-01-31 00:42:44 +00001431 NULL, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001432 SwitchCases.push_back(CB);
1433}
1434
Manman Ren4ece7452014-01-31 00:42:44 +00001435/// Scale down both weights to fit into uint32_t.
1436static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1437 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1438 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1439 NewTrue = NewTrue / Scale;
1440 NewFalse = NewFalse / Scale;
1441}
1442
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001443/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001444void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001445 MachineBasicBlock *TBB,
1446 MachineBasicBlock *FBB,
1447 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001448 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001449 unsigned Opc, uint32_t TWeight,
1450 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001451 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001452 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001453 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001454 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1455 BOp->getParent() != CurBB->getBasicBlock() ||
1456 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1457 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001458 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1459 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001460 return;
1461 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001462
Dan Gohman575fad32008-09-03 16:12:24 +00001463 // Create TmpBB after CurBB.
1464 MachineFunction::iterator BBI = CurBB;
1465 MachineFunction &MF = DAG.getMachineFunction();
1466 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1467 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001468
Dan Gohman575fad32008-09-03 16:12:24 +00001469 if (Opc == Instruction::Or) {
1470 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001471 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001472 // jmp_if_X TBB
1473 // jmp TmpBB
1474 // TmpBB:
1475 // jmp_if_Y TBB
1476 // jmp FBB
1477 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001478
Manman Ren4ece7452014-01-31 00:42:44 +00001479 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1480 // The requirement is that
1481 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1482 // = TrueProb for orignal BB.
1483 // Assuming the orignal weights are A and B, one choice is to set BB1's
1484 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1485 // assumes that
1486 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1487 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1488 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001489
Manman Ren4ece7452014-01-31 00:42:44 +00001490 uint64_t NewTrueWeight = TWeight;
1491 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1492 ScaleWeights(NewTrueWeight, NewFalseWeight);
1493 // Emit the LHS condition.
1494 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1495 NewTrueWeight, NewFalseWeight);
1496
1497 NewTrueWeight = TWeight;
1498 NewFalseWeight = 2 * (uint64_t)FWeight;
1499 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001500 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001501 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1502 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001503 } else {
1504 assert(Opc == Instruction::And && "Unknown merge op!");
1505 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001506 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001507 // jmp_if_X TmpBB
1508 // jmp FBB
1509 // TmpBB:
1510 // jmp_if_Y TBB
1511 // jmp FBB
1512 //
1513 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001514
Manman Ren4ece7452014-01-31 00:42:44 +00001515 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1516 // The requirement is that
1517 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1518 // = FalseProb for orignal BB.
1519 // Assuming the orignal weights are A and B, one choice is to set BB1's
1520 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1521 // assumes that
1522 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001523
Manman Ren4ece7452014-01-31 00:42:44 +00001524 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1525 uint64_t NewFalseWeight = FWeight;
1526 ScaleWeights(NewTrueWeight, NewFalseWeight);
1527 // Emit the LHS condition.
1528 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1529 NewTrueWeight, NewFalseWeight);
1530
1531 NewTrueWeight = 2 * (uint64_t)TWeight;
1532 NewFalseWeight = FWeight;
1533 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001534 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001535 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1536 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001537 }
1538}
1539
1540/// If the set of cases should be emitted as a series of branches, return true.
1541/// If we should emit this as a bunch of and/or'd together conditions, return
1542/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001543bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001544SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001545 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001546
Dan Gohman575fad32008-09-03 16:12:24 +00001547 // If this is two comparisons of the same values or'd or and'd together, they
1548 // will get folded into a single comparison, so don't emit two blocks.
1549 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1550 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1551 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1552 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1553 return false;
1554 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001555
Chris Lattner1eea3b02010-01-02 00:00:03 +00001556 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1557 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1558 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1559 Cases[0].CC == Cases[1].CC &&
1560 isa<Constant>(Cases[0].CmpRHS) &&
1561 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1562 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1563 return false;
1564 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1565 return false;
1566 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001567
Dan Gohman575fad32008-09-03 16:12:24 +00001568 return true;
1569}
1570
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001571void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001572 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001573
Dan Gohman575fad32008-09-03 16:12:24 +00001574 // Update machine-CFG edges.
1575 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1576
1577 // Figure out which block is immediately after the current one.
1578 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001579 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001580 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001581 NextBlock = BBI;
1582
1583 if (I.isUnconditional()) {
1584 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001585 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001586
Dan Gohman575fad32008-09-03 16:12:24 +00001587 // If this is not a fall-through branch, emit the branch.
Bill Wendling954cb182010-01-28 21:51:40 +00001588 if (Succ0MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001589 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001590 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001591 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001592
Dan Gohman575fad32008-09-03 16:12:24 +00001593 return;
1594 }
1595
1596 // If this condition is one of the special cases we handle, do special stuff
1597 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001598 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001599 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1600
1601 // If this is a series of conditions that are or'd or and'd together, emit
1602 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001603 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001604 // For example, instead of something like:
1605 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001606 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001607 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001608 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001609 // or C, F
1610 // jnz foo
1611 // Emit:
1612 // cmp A, B
1613 // je foo
1614 // cmp D, E
1615 // jle foo
1616 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001617 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001618 if (!TM.getTargetLowering()->isJumpExpensive() &&
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001619 BOp->hasOneUse() &&
Dan Gohman575fad32008-09-03 16:12:24 +00001620 (BOp->getOpcode() == Instruction::And ||
1621 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001622 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001623 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1624 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001625 // If the compares in later blocks need to use values not currently
1626 // exported from this block, export them now. This block should always
1627 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001628 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001629
Dan Gohman575fad32008-09-03 16:12:24 +00001630 // Allow some cases to be rejected.
1631 if (ShouldEmitAsBranches(SwitchCases)) {
1632 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1633 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1634 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1635 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001636
Dan Gohman575fad32008-09-03 16:12:24 +00001637 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001638 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001639 SwitchCases.erase(SwitchCases.begin());
1640 return;
1641 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001642
Dan Gohman575fad32008-09-03 16:12:24 +00001643 // Okay, we decided not to do this, remove any inserted MBB's and clear
1644 // SwitchCases.
1645 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001646 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001647
Dan Gohman575fad32008-09-03 16:12:24 +00001648 SwitchCases.clear();
1649 }
1650 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001651
Dan Gohman575fad32008-09-03 16:12:24 +00001652 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001653 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman7c0303a2010-04-19 22:41:47 +00001654 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001655
Dan Gohman575fad32008-09-03 16:12:24 +00001656 // Use visitSwitchCase to actually insert the fast branch sequence for this
1657 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001658 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001659}
1660
1661/// visitSwitchCase - Emits the necessary code to represent a single node in
1662/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001663void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1664 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001665 SDValue Cond;
1666 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001667 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001668
1669 // Build the setcc now.
Dan Gohman575fad32008-09-03 16:12:24 +00001670 if (CB.CmpMHS == NULL) {
1671 // Fold "(X == true)" to X and "(X == false)" to !X to
1672 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001673 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001674 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001675 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001676 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001677 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001678 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001679 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001680 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001681 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001682 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001683 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001684
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001685 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1686 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001687
1688 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001689 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001690
Bob Wilsone4077362013-09-09 19:14:35 +00001691 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001692 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001693 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001694 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001695 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001696 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001697 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001698 DAG.getConstant(High-Low, VT), ISD::SETULE);
1699 }
1700 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001701
Dan Gohman575fad32008-09-03 16:12:24 +00001702 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001703 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001704 // TrueBB and FalseBB are always different unless the incoming IR is
1705 // degenerate. This only happens when running llc on weird IR.
1706 if (CB.TrueBB != CB.FalseBB)
1707 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001708
Dan Gohman575fad32008-09-03 16:12:24 +00001709 // Set NextBlock to be the MBB immediately after the current one, if any.
1710 // This is used to avoid emitting unnecessary branches to the next block.
1711 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001712 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001713 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001714 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001715
Dan Gohman575fad32008-09-03 16:12:24 +00001716 // If the lhs block is the next block, invert the condition so that we can
1717 // fall through to the lhs instead of the rhs block.
1718 if (CB.TrueBB == NextBlock) {
1719 std::swap(CB.TrueBB, CB.FalseBB);
1720 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001721 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001722 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001723
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001724 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001725 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001726 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001727
Evan Cheng79687dd2010-09-23 06:51:55 +00001728 // Insert the false branch. Do this even if it's a fall through branch,
1729 // this makes it easier to do DAG optimizations which require inverting
1730 // the branch condition.
1731 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1732 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001733
1734 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001735}
1736
1737/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001738void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001739 // Emit the code for the jump table
1740 assert(JT.Reg != -1U && "Should lower JT Header first!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001741 EVT PTy = TM.getTargetLowering()->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001742 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001743 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001744 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001745 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001746 MVT::Other, Index.getValue(1),
1747 Table, Index);
1748 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001749}
1750
1751/// visitJumpTableHeader - This function emits necessary code to produce index
1752/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001753void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001754 JumpTableHeader &JTH,
1755 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001756 // Subtract the lowest switch case value from the value being switched on and
1757 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001758 // difference between smallest and largest cases.
1759 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001760 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001761 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001762 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001763
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001764 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001765 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001766 // can be used as an index into the jump table in a subsequent basic block.
1767 // This value may be smaller or larger than the target's pointer type, and
1768 // therefore require extension or truncating.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001769 const TargetLowering *TLI = TM.getTargetLowering();
1770 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI->getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001771
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001772 unsigned JumpTableReg = FuncInfo.CreateReg(TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001773 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001774 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001775 JT.Reg = JumpTableReg;
1776
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001777 // Emit the range check for the jump table, and branch to the default block
1778 // for the switch statement if the value being switched on exceeds the largest
1779 // case in the switch.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001780 SDValue CMP = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001781 TLI->getSetCCResultType(*DAG.getContext(),
1782 Sub.getValueType()),
Matt Arsenault758659232013-05-18 00:21:46 +00001783 Sub,
1784 DAG.getConstant(JTH.Last - JTH.First,VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001785 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001786
1787 // Set NextBlock to be the MBB immediately after the current one, if any.
1788 // This is used to avoid emitting unnecessary branches to the next block.
1789 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001790 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001791
Dan Gohmane8c913e2009-08-15 02:06:22 +00001792 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001793 NextBlock = BBI;
1794
Andrew Trickef9de2a2013-05-25 02:42:55 +00001795 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001796 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001797 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001798
Bill Wendling954cb182010-01-28 21:51:40 +00001799 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001800 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001801 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001802
Bill Wendlingc6b47342009-12-21 23:47:40 +00001803 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001804}
1805
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001806/// Codegen a new tail for a stack protector check ParentMBB which has had its
1807/// tail spliced into a stack protector check success bb.
1808///
1809/// For a high level explanation of how this fits into the stack protector
1810/// generation see the comment on the declaration of class
1811/// StackProtectorDescriptor.
1812void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1813 MachineBasicBlock *ParentBB) {
1814
1815 // First create the loads to the guard/stack slot for the comparison.
1816 const TargetLowering *TLI = TM.getTargetLowering();
1817 EVT PtrTy = TLI->getPointerTy();
1818
1819 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1820 int FI = MFI->getStackProtectorIndex();
1821
1822 const Value *IRGuard = SPD.getGuard();
1823 SDValue GuardPtr = getValue(IRGuard);
1824 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1825
1826 unsigned Align =
1827 TLI->getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
1828 SDValue Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1829 GuardPtr, MachinePointerInfo(IRGuard, 0),
1830 true, false, false, Align);
1831
1832 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1833 StackSlotPtr,
1834 MachinePointerInfo::getFixedStack(FI),
1835 true, false, false, Align);
1836
1837 // Perform the comparison via a subtract/getsetcc.
1838 EVT VT = Guard.getValueType();
1839 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1840
1841 SDValue Cmp = DAG.getSetCC(getCurSDLoc(),
1842 TLI->getSetCCResultType(*DAG.getContext(),
1843 Sub.getValueType()),
1844 Sub, DAG.getConstant(0, VT),
1845 ISD::SETNE);
1846
1847 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1848 // branch to failure MBB.
1849 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1850 MVT::Other, StackSlot.getOperand(0),
1851 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1852 // Otherwise branch to success MBB.
1853 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1854 MVT::Other, BrCond,
1855 DAG.getBasicBlock(SPD.getSuccessMBB()));
1856
1857 DAG.setRoot(Br);
1858}
1859
1860/// Codegen the failure basic block for a stack protector check.
1861///
1862/// A failure stack protector machine basic block consists simply of a call to
1863/// __stack_chk_fail().
1864///
1865/// For a high level explanation of how this fits into the stack protector
1866/// generation see the comment on the declaration of class
1867/// StackProtectorDescriptor.
1868void
1869SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
1870 const TargetLowering *TLI = TM.getTargetLowering();
1871 SDValue Chain = TLI->makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL,
1872 MVT::isVoid, 0, 0, false, getCurSDLoc(),
Michael Gottesman20f25eb2013-08-22 23:45:24 +00001873 false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001874 DAG.setRoot(Chain);
1875}
1876
Dan Gohman575fad32008-09-03 16:12:24 +00001877/// visitBitTestHeader - This function emits necessary code to produce value
1878/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001879void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1880 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001881 // Subtract the minimum value
1882 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001883 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001884 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001885 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001886
1887 // Check range
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001888 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001889 SDValue RangeCmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001890 TLI->getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001891 Sub.getValueType()),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001892 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001893 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001894
Evan Chengac730dd2011-01-06 01:02:44 +00001895 // Determine the type of the test operands.
1896 bool UsePtrType = false;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001897 if (!TLI->isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001898 UsePtrType = true;
1899 else {
1900 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001901 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001902 // Switch table case range are encoded into series of masks.
1903 // Just use pointer type, it's guaranteed to fit.
1904 UsePtrType = true;
1905 break;
1906 }
1907 }
1908 if (UsePtrType) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001909 VT = TLI->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001910 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001911 }
Dan Gohman575fad32008-09-03 16:12:24 +00001912
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001913 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001914 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001915 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001916 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001917
1918 // Set NextBlock to be the MBB immediately after the current one, if any.
1919 // This is used to avoid emitting unnecessary branches to the next block.
1920 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001921 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001922 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001923 NextBlock = BBI;
1924
1925 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1926
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001927 addSuccessorWithWeight(SwitchBB, B.Default);
1928 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001929
Andrew Trickef9de2a2013-05-25 02:42:55 +00001930 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001931 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001932 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001933
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001934 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001935 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001936 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001937
Bill Wendlingc6b47342009-12-21 23:47:40 +00001938 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001939}
1940
1941/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001942void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1943 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001944 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001945 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001946 BitTestCase &B,
1947 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001948 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001949 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001950 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001951 SDValue Cmp;
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001952 unsigned PopCount = CountPopulation_64(B.Mask);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001953 const TargetLowering *TLI = TM.getTargetLowering();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001954 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001955 // Testing for a single bit; just compare the shift count with what it
1956 // would need to be to shift a 1 bit in that position.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001957 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001958 TLI->getSetCCResultType(*DAG.getContext(), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001959 ShiftOp,
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001960 DAG.getConstant(countTrailingZeros(B.Mask), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001961 ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001962 } else if (PopCount == BB.Range) {
1963 // There is only one zero bit in the range, test for it directly.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001964 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001965 TLI->getSetCCResultType(*DAG.getContext(), VT),
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001966 ShiftOp,
1967 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1968 ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001969 } else {
1970 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001971 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001972 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001973
Dan Gohman0695e092010-06-24 02:06:24 +00001974 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001975 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001976 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001977 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001978 TLI->getSetCCResultType(*DAG.getContext(), VT),
Evan Chengac730dd2011-01-06 01:02:44 +00001979 AndOp, DAG.getConstant(0, VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001980 ISD::SETNE);
1981 }
Dan Gohman575fad32008-09-03 16:12:24 +00001982
Manman Rencf104462012-08-24 18:14:27 +00001983 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1984 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1985 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1986 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001987
Andrew Trickef9de2a2013-05-25 02:42:55 +00001988 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001989 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001990 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001991
1992 // Set NextBlock to be the MBB immediately after the current one, if any.
1993 // This is used to avoid emitting unnecessary branches to the next block.
1994 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001995 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001996 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001997 NextBlock = BBI;
1998
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001999 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002000 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00002001 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00002002
Bill Wendlingc6b47342009-12-21 23:47:40 +00002003 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00002004}
2005
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002006void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002007 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002008
Dan Gohman575fad32008-09-03 16:12:24 +00002009 // Retrieve successors.
2010 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2011 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2012
Gabor Greif08a4c282009-01-15 11:10:44 +00002013 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002014 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002015 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002016 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002017 else if (Fn && Fn->isIntrinsic()) {
2018 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes21514972012-07-18 00:07:17 +00002019 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopesec9653b2012-06-28 22:30:12 +00002020 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002021 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002022
2023 // If the value of the invoke is used outside of its defining block, make it
2024 // available as a virtual register.
Dan Gohman9478c3f2009-04-23 23:13:24 +00002025 CopyToExportRegsIfNeeded(&I);
Dan Gohman575fad32008-09-03 16:12:24 +00002026
2027 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002028 addSuccessorWithWeight(InvokeMBB, Return);
2029 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002030
2031 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002032 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002033 MVT::Other, getControlRoot(),
2034 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002035}
2036
Bill Wendlingf891bf82011-07-31 06:30:59 +00002037void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2038 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2039}
2040
Bill Wendling247fd3b2011-08-17 21:56:44 +00002041void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2042 assert(FuncInfo.MBB->isLandingPad() &&
2043 "Call to landingpad not in landing pad!");
2044
2045 MachineBasicBlock *MBB = FuncInfo.MBB;
2046 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2047 AddLandingPadInfo(LP, MMI, MBB);
2048
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002049 // If there aren't registers to copy the values into (e.g., during SjLj
2050 // exceptions), then don't bother to create these DAG nodes.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002051 const TargetLowering *TLI = TM.getTargetLowering();
2052 if (TLI->getExceptionPointerRegister() == 0 &&
2053 TLI->getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002054 return;
2055
Bill Wendling247fd3b2011-08-17 21:56:44 +00002056 SmallVector<EVT, 2> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002057 ComputeValueVTs(*TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002058 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002059
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002060 // Get the two live-in registers as SDValues. The physregs have already been
2061 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002062 SDValue Ops[2];
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002063 Ops[0] = DAG.getZExtOrTrunc(
2064 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2065 FuncInfo.ExceptionPointerVirtReg, TLI->getPointerTy()),
2066 getCurSDLoc(), ValueVTs[0]);
2067 Ops[1] = DAG.getZExtOrTrunc(
2068 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2069 FuncInfo.ExceptionSelectorVirtReg, TLI->getPointerTy()),
2070 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002071
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002072 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002073 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling247fd3b2011-08-17 21:56:44 +00002074 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
2075 &Ops[0], 2);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002076 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002077}
2078
Dan Gohman575fad32008-09-03 16:12:24 +00002079/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2080/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002081bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2082 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002083 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002084 MachineBasicBlock *Default,
2085 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002086 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002087 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002088 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002089 return false;
2090
Dan Gohman575fad32008-09-03 16:12:24 +00002091 // Get the MachineFunction which holds the current MBB. This is used when
2092 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002093 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002094
2095 // Figure out which block is immediately after the current one.
2096 MachineBasicBlock *NextBlock = 0;
2097 MachineFunction::iterator BBI = CR.CaseBB;
2098
Dan Gohmane8c913e2009-08-15 02:06:22 +00002099 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002100 NextBlock = BBI;
2101
Manman Rencf104462012-08-24 18:14:27 +00002102 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002103 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002104 // is the same as the other, but has one bit unset that the other has set,
2105 // use bit manipulation to do two compares at once. For example:
2106 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002107 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2108 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2109 if (Size == 2 && CR.CaseBB == SwitchBB) {
2110 Case &Small = *CR.Range.first;
2111 Case &Big = *(CR.Range.second-1);
2112
2113 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2114 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2115 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2116
2117 // Check that there is only one bit different.
2118 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2119 (SmallValue | BigValue) == BigValue) {
2120 // Isolate the common bit.
2121 APInt CommonBit = BigValue & ~SmallValue;
2122 assert((SmallValue | CommonBit) == BigValue &&
2123 CommonBit.countPopulation() == 1 && "Not a common bit?");
2124
2125 SDValue CondLHS = getValue(SV);
2126 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002127 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002128
2129 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2130 DAG.getConstant(CommonBit, VT));
2131 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2132 Or, DAG.getConstant(BigValue, VT),
2133 ISD::SETEQ);
2134
2135 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002136 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2137 addSuccessorWithWeight(SwitchBB, Small.BB,
2138 Small.ExtraWeight + Big.ExtraWeight);
2139 addSuccessorWithWeight(SwitchBB, Default,
2140 // The default destination is the first successor in IR.
2141 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002142
2143 // Insert the true branch.
2144 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2145 getControlRoot(), Cond,
2146 DAG.getBasicBlock(Small.BB));
2147
2148 // Insert the false branch.
2149 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2150 DAG.getBasicBlock(Default));
2151
2152 DAG.setRoot(BrCond);
2153 return true;
2154 }
2155 }
2156 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002157
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002158 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002159 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002160 if (BPI) {
2161 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002162 uint32_t IWeight = I->ExtraWeight;
2163 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002164 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002165 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002166 if (IWeight > JWeight)
2167 std::swap(*I, *J);
2168 }
2169 }
2170 }
Dan Gohman575fad32008-09-03 16:12:24 +00002171 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002172 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002173 if (Size > 1 &&
2174 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002175 // The last case block won't fall through into 'NextBlock' if we emit the
2176 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002177 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002178 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002179 if (I->BB == NextBlock) {
2180 std::swap(*I, BackCase);
2181 break;
2182 }
Dan Gohman575fad32008-09-03 16:12:24 +00002183 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002184
Dan Gohman575fad32008-09-03 16:12:24 +00002185 // Create a CaseBlock record representing a conditional branch to
2186 // the Case's target mbb if the value being switched on SV is equal
2187 // to C.
2188 MachineBasicBlock *CurBlock = CR.CaseBB;
2189 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2190 MachineBasicBlock *FallThrough;
2191 if (I != E-1) {
2192 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2193 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002194
2195 // Put SV in a virtual register to make it available from the new blocks.
2196 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002197 } else {
2198 // If the last case doesn't match, go to the default block.
2199 FallThrough = Default;
2200 }
2201
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002202 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002203 ISD::CondCode CC;
2204 if (I->High == I->Low) {
2205 // This is just small small case range :) containing exactly 1 case
2206 CC = ISD::SETEQ;
2207 LHS = SV; RHS = I->High; MHS = NULL;
2208 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002209 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002210 LHS = I->Low; MHS = SV; RHS = I->High;
2211 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002212
Manman Rencf104462012-08-24 18:14:27 +00002213 // The false weight should be sum of all un-handled cases.
2214 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002215 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2216 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002217 /* trueweight */ I->ExtraWeight,
2218 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002219
Dan Gohman575fad32008-09-03 16:12:24 +00002220 // If emitting the first comparison, just call visitSwitchCase to emit the
2221 // code into the current block. Otherwise, push the CaseBlock onto the
2222 // vector to be later processed by SDISel, and insert the node's MBB
2223 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002224 if (CurBlock == SwitchBB)
2225 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002226 else
2227 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002228
Dan Gohman575fad32008-09-03 16:12:24 +00002229 CurBlock = FallThrough;
2230 }
2231
2232 return true;
2233}
2234
2235static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng39e90022012-07-02 22:39:56 +00002236 return TLI.supportJumpTables() &&
Owen Anderson9f944592009-08-11 20:47:22 +00002237 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2238 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohman575fad32008-09-03 16:12:24 +00002239}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002240
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002241static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002242 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002243 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002244 return (LastExt - FirstExt + 1ULL);
2245}
2246
Dan Gohman575fad32008-09-03 16:12:24 +00002247/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002248bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2249 CaseRecVector &WorkList,
2250 const Value *SV,
2251 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002252 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002253 Case& FrontCase = *CR.Range.first;
2254 Case& BackCase = *(CR.Range.second-1);
2255
Chris Lattner8e1d7222009-11-07 07:50:34 +00002256 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2257 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002258
Chris Lattner8e1d7222009-11-07 07:50:34 +00002259 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002260 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002261 TSize += I->size();
2262
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002263 const TargetLowering *TLI = TM.getTargetLowering();
2264 if (!areJTsAllowed(*TLI) || TSize.ult(TLI->getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002265 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002266
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002267 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002268 // The density is TSize / Range. Require at least 40%.
2269 // It should not be possible for IntTSize to saturate for sane code, but make
2270 // sure we handle Range saturation correctly.
2271 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2272 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2273 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002274 return false;
2275
David Greene5730f202010-01-05 01:24:57 +00002276 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002277 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002278 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002279
2280 // Get the MachineFunction which holds the current MBB. This is used when
2281 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002282 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002283
2284 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002285 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002286 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002287
2288 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2289
2290 // Create a new basic block to hold the code for loading the address
2291 // of the jump table, and jumping to it. Update successor information;
2292 // we will either branch to the default case for the switch, or the jump
2293 // table.
2294 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2295 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002296
2297 addSuccessorWithWeight(CR.CaseBB, Default);
2298 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002299
Dan Gohman575fad32008-09-03 16:12:24 +00002300 // Build a vector of destination BBs, corresponding to each target
2301 // of the jump table. If the value of the jump table slot corresponds to
2302 // a case statement, push the case's BB onto the vector, otherwise, push
2303 // the default BB.
2304 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002305 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002306 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002307 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2308 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002309
Bob Wilsone4077362013-09-09 19:14:35 +00002310 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002311 DestBBs.push_back(I->BB);
2312 if (TEI==High)
2313 ++I;
2314 } else {
2315 DestBBs.push_back(Default);
2316 }
2317 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002318
Manman Rencf104462012-08-24 18:14:27 +00002319 // Calculate weight for each unique destination in CR.
2320 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2321 if (FuncInfo.BPI)
2322 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2323 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2324 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002325 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002326 Itr->second += I->ExtraWeight;
2327 else
2328 DestWeights[I->BB] = I->ExtraWeight;
2329 }
2330
Dan Gohman575fad32008-09-03 16:12:24 +00002331 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002332 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2333 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002334 E = DestBBs.end(); I != E; ++I) {
2335 if (!SuccsHandled[(*I)->getNumber()]) {
2336 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002337 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2338 DestWeights.find(*I);
2339 addSuccessorWithWeight(JumpTableBB, *I,
2340 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002341 }
2342 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002343
Bob Wilson3c7cde42010-03-18 18:42:41 +00002344 // Create a jump table index for this jump table.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002345 unsigned JTEncoding = TLI->getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002346 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002347 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002348
Dan Gohman575fad32008-09-03 16:12:24 +00002349 // Set the jump table information so that we can codegen it as a second
2350 // MachineBasicBlock
2351 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002352 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2353 if (CR.CaseBB == SwitchBB)
2354 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002355
Dan Gohman575fad32008-09-03 16:12:24 +00002356 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002357 return true;
2358}
2359
2360/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2361/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002362bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2363 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002364 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002365 MachineBasicBlock* Default,
2366 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002367 // Get the MachineFunction which holds the current MBB. This is used when
2368 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002369 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002370
2371 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002372 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002373 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002374
2375 Case& FrontCase = *CR.Range.first;
2376 Case& BackCase = *(CR.Range.second-1);
2377 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2378
2379 // Size is the number of Cases represented by this range.
2380 unsigned Size = CR.Range.second - CR.Range.first;
2381
Chris Lattner8e1d7222009-11-07 07:50:34 +00002382 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2383 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002384 double FMetric = 0;
2385 CaseItr Pivot = CR.Range.first + Size/2;
2386
2387 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2388 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002389 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002390 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2391 I!=E; ++I)
2392 TSize += I->size();
2393
Chris Lattner8e1d7222009-11-07 07:50:34 +00002394 APInt LSize = FrontCase.size();
2395 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002396 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002397 << "First: " << First << ", Last: " << Last <<'\n'
2398 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002399 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2400 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002401 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2402 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002403 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002404 assert((Range - 2ULL).isNonNegative() &&
2405 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002406 // Use volatile double here to avoid excess precision issues on some hosts,
2407 // e.g. that use 80-bit X87 registers.
2408 volatile double LDensity =
2409 (double)LSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002410 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002411 volatile double RDensity =
2412 (double)RSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002413 (Last - RBegin + 1ULL).roundToDouble();
Rafael Espindolad50dbc72013-12-05 04:14:33 +00002414 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002415 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002416 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002417 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2418 << "LDensity: " << LDensity
2419 << ", RDensity: " << RDensity << '\n'
2420 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002421 if (FMetric < Metric) {
2422 Pivot = J;
2423 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002424 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002425 }
2426
2427 LSize += J->size();
2428 RSize -= J->size();
2429 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002430
2431 const TargetLowering *TLI = TM.getTargetLowering();
2432 if (areJTsAllowed(*TLI)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002433 // If our case is dense we *really* should handle it earlier!
2434 assert((FMetric > 0) && "Should handle dense range earlier!");
2435 } else {
2436 Pivot = CR.Range.first + Size/2;
2437 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002438
Dan Gohman575fad32008-09-03 16:12:24 +00002439 CaseRange LHSR(CR.Range.first, Pivot);
2440 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002441 const Constant *C = Pivot->Low;
Dan Gohman575fad32008-09-03 16:12:24 +00002442 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002443
Dan Gohman575fad32008-09-03 16:12:24 +00002444 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002445 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002446 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002447 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002448 // Pivot's Value, then we can branch directly to the LHS's Target,
2449 // rather than creating a leaf node for it.
2450 if ((LHSR.second - LHSR.first) == 1 &&
2451 LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002452 cast<ConstantInt>(C)->getValue() ==
2453 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002454 TrueBB = LHSR.first->BB;
2455 } else {
2456 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2457 CurMF->insert(BBI, TrueBB);
2458 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002459
2460 // Put SV in a virtual register to make it available from the new blocks.
2461 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002462 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002463
Dan Gohman575fad32008-09-03 16:12:24 +00002464 // Similar to the optimization above, if the Value being switched on is
2465 // known to be less than the Constant CR.LT, and the current Case Value
2466 // is CR.LT - 1, then we can branch directly to the target block for
2467 // the current Case Value, rather than emitting a RHS leaf node for it.
2468 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002469 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2470 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002471 FalseBB = RHSR.first->BB;
2472 } else {
2473 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2474 CurMF->insert(BBI, FalseBB);
2475 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002476
2477 // Put SV in a virtual register to make it available from the new blocks.
2478 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002479 }
2480
2481 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002482 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002483 // Otherwise, branch to LHS.
Bob Wilsone4077362013-09-09 19:14:35 +00002484 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002485
Dan Gohman7c0303a2010-04-19 22:41:47 +00002486 if (CR.CaseBB == SwitchBB)
2487 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002488 else
2489 SwitchCases.push_back(CB);
2490
2491 return true;
2492}
2493
2494/// handleBitTestsSwitchCase - if current case range has few destination and
2495/// range span less, than machine word bitwidth, encode case range into series
2496/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002497bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2498 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002499 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002500 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002501 MachineBasicBlock* SwitchBB) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002502 const TargetLowering *TLI = TM.getTargetLowering();
2503 EVT PTy = TLI->getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002504 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002505
2506 Case& FrontCase = *CR.Range.first;
2507 Case& BackCase = *(CR.Range.second-1);
2508
2509 // Get the MachineFunction which holds the current MBB. This is used when
2510 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002511 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002512
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002513 // If target does not have legal shift left, do not emit bit tests at all.
Matt Arsenaultbbd24902013-10-21 19:24:15 +00002514 if (!TLI->isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002515 return false;
2516
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002517 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002518 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2519 I!=E; ++I) {
2520 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002521 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002522 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002523
Dan Gohman575fad32008-09-03 16:12:24 +00002524 // Count unique destinations
2525 SmallSet<MachineBasicBlock*, 4> Dests;
2526 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2527 Dests.insert(I->BB);
2528 if (Dests.size() > 3)
2529 // Don't bother the code below, if there are too much unique destinations
2530 return false;
2531 }
David Greene5730f202010-01-05 01:24:57 +00002532 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002533 << Dests.size() << '\n'
2534 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002535
Dan Gohman575fad32008-09-03 16:12:24 +00002536 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002537 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2538 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002539 APInt cmpRange = maxValue - minValue;
2540
David Greene5730f202010-01-05 01:24:57 +00002541 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002542 << "Low bound: " << minValue << '\n'
2543 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002544
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002545 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002546 (!(Dests.size() == 1 && numCmps >= 3) &&
2547 !(Dests.size() == 2 && numCmps >= 5) &&
2548 !(Dests.size() >= 3 && numCmps >= 6)))
2549 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002550
David Greene5730f202010-01-05 01:24:57 +00002551 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002552 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2553
Dan Gohman575fad32008-09-03 16:12:24 +00002554 // Optimize the case where all the case values fit in a
2555 // word without having to subtract minValue. In this case,
2556 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002557 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002558 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002559 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002560 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002561 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002562
Dan Gohman575fad32008-09-03 16:12:24 +00002563 CaseBitsVector CasesBits;
2564 unsigned i, count = 0;
2565
2566 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2567 MachineBasicBlock* Dest = I->BB;
2568 for (i = 0; i < count; ++i)
2569 if (Dest == CasesBits[i].BB)
2570 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002571
Dan Gohman575fad32008-09-03 16:12:24 +00002572 if (i == count) {
2573 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002574 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002575 count++;
2576 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002577
2578 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2579 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2580
2581 uint64_t lo = (lowValue - lowBound).getZExtValue();
2582 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002583 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002584
Dan Gohman575fad32008-09-03 16:12:24 +00002585 for (uint64_t j = lo; j <= hi; j++) {
2586 CasesBits[i].Mask |= 1ULL << j;
2587 CasesBits[i].Bits++;
2588 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002589
Dan Gohman575fad32008-09-03 16:12:24 +00002590 }
2591 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002592
Dan Gohman575fad32008-09-03 16:12:24 +00002593 BitTestInfo BTC;
2594
2595 // Figure out which block is immediately after the current one.
2596 MachineFunction::iterator BBI = CR.CaseBB;
2597 ++BBI;
2598
2599 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2600
David Greene5730f202010-01-05 01:24:57 +00002601 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002602 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002603 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002604 << ", Bits: " << CasesBits[i].Bits
2605 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002606
2607 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2608 CurMF->insert(BBI, CaseBB);
2609 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2610 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002611 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002612
2613 // Put SV in a virtual register to make it available from the new blocks.
2614 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002615 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002616
2617 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002618 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohman575fad32008-09-03 16:12:24 +00002619 CR.CaseBB, Default, BTC);
2620
Dan Gohman7c0303a2010-04-19 22:41:47 +00002621 if (CR.CaseBB == SwitchBB)
2622 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002623
Dan Gohman575fad32008-09-03 16:12:24 +00002624 BitTestCases.push_back(BTB);
2625
2626 return true;
2627}
2628
Dan Gohman575fad32008-09-03 16:12:24 +00002629/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002630size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2631 const SwitchInst& SI) {
Bob Wilsone4077362013-09-09 19:14:35 +00002632 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002633
Manman Rencf104462012-08-24 18:14:27 +00002634 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohman575fad32008-09-03 16:12:24 +00002635 // Start with "simple" cases
Stepan Dyatkovskiy97b02fc2012-03-11 06:09:17 +00002636 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002637 i != e; ++i) {
2638 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002639 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2640
Bob Wilsone4077362013-09-09 19:14:35 +00002641 uint32_t ExtraWeight =
2642 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2643
2644 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2645 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002646 }
Bob Wilsone4077362013-09-09 19:14:35 +00002647 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002648
Bob Wilsone4077362013-09-09 19:14:35 +00002649 // Merge case into clusters
2650 if (Cases.size() >= 2)
2651 // Must recompute end() each iteration because it may be
2652 // invalidated by erase if we hold on to it
2653 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2654 J != Cases.end(); ) {
2655 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2656 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2657 MachineBasicBlock* nextBB = J->BB;
2658 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002659
Bob Wilsone4077362013-09-09 19:14:35 +00002660 // If the two neighboring cases go to the same destination, merge them
2661 // into a single case.
2662 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2663 I->High = J->High;
2664 I->ExtraWeight += J->ExtraWeight;
2665 J = Cases.erase(J);
2666 } else {
2667 I = J++;
2668 }
2669 }
Dan Gohman575fad32008-09-03 16:12:24 +00002670
Bob Wilsone4077362013-09-09 19:14:35 +00002671 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2672 if (I->Low != I->High)
2673 // A range counts double, since it requires two compares.
2674 ++numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002675 }
2676
2677 return numCmps;
2678}
2679
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002680void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2681 MachineBasicBlock *Last) {
2682 // Update JTCases.
2683 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2684 if (JTCases[i].first.HeaderBB == First)
2685 JTCases[i].first.HeaderBB = Last;
2686
2687 // Update BitTestCases.
2688 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2689 if (BitTestCases[i].Parent == First)
2690 BitTestCases[i].Parent = Last;
2691}
2692
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002693void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002694 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002695
Dan Gohman575fad32008-09-03 16:12:24 +00002696 // Figure out which block is immediately after the current one.
2697 MachineBasicBlock *NextBlock = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002698 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2699
2700 // If there is only the default destination, branch to it if it is not the
2701 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002702 if (!SI.getNumCases()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002703 // Update machine-CFG edges.
2704
2705 // If this is not a fall-through branch, emit the branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002706 SwitchMBB->addSuccessor(Default);
Bill Wendling954cb182010-01-28 21:51:40 +00002707 if (Default != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002708 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002709 MVT::Other, getControlRoot(),
2710 DAG.getBasicBlock(Default)));
Bill Wendling443d0722009-12-21 22:30:11 +00002711
Dan Gohman575fad32008-09-03 16:12:24 +00002712 return;
2713 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002714
Dan Gohman575fad32008-09-03 16:12:24 +00002715 // If there are any non-default case statements, create a vector of Cases
2716 // representing each one, and sort the vector so that we can efficiently
2717 // create a binary search tree from them.
2718 CaseVector Cases;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002719 size_t numCmps = Clusterify(Cases, SI);
David Greene5730f202010-01-05 01:24:57 +00002720 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002721 << ". Total compares: " << numCmps << '\n');
Duncan Sandsd278d352011-10-18 12:44:00 +00002722 (void)numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002723
2724 // Get the Value to be switched on and default basic blocks, which will be
2725 // inserted into CaseBlock records, representing basic blocks in the binary
2726 // search tree.
Eli Friedman95031ed2011-09-29 20:21:17 +00002727 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002728
2729 // Push the initial CaseRec onto the worklist
2730 CaseRecVector WorkList;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002731 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2732 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002733
2734 while (!WorkList.empty()) {
2735 // Grab a record representing a case range to process off the worklist
2736 CaseRec CR = WorkList.back();
2737 WorkList.pop_back();
2738
Dan Gohman7c0303a2010-04-19 22:41:47 +00002739 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002740 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002741
Dan Gohman575fad32008-09-03 16:12:24 +00002742 // If the range has few cases (two or less) emit a series of specific
2743 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002744 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002745 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002746
Sebastian Popedb31fa2012-09-25 20:35:36 +00002747 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002748 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002749 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002750 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002751 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002752 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002753
Dan Gohman575fad32008-09-03 16:12:24 +00002754 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2755 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002756 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002757 }
2758}
2759
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002760void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002761 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002762
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002763 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002764 SmallSet<BasicBlock*, 32> Done;
2765 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2766 BasicBlock *BB = I.getSuccessor(i);
2767 bool Inserted = Done.insert(BB);
2768 if (!Inserted)
2769 continue;
2770
2771 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002772 addSuccessorWithWeight(IndirectBrMBB, Succ);
2773 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002774
Andrew Trickef9de2a2013-05-25 02:42:55 +00002775 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002776 MVT::Other, getControlRoot(),
2777 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002778}
Dan Gohman575fad32008-09-03 16:12:24 +00002779
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002780void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002781 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002782 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002783 if (isa<Constant>(I.getOperand(0)) &&
2784 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2785 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002786 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002787 Op2.getValueType(), Op2));
2788 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002789 }
Bill Wendling443d0722009-12-21 22:30:11 +00002790
Dan Gohmana5b96452009-06-04 22:49:04 +00002791 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002792}
2793
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002794void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002795 SDValue Op1 = getValue(I.getOperand(0));
2796 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002797 setValue(&I, DAG.getNode(OpCode, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002798 Op1.getValueType(), Op1, Op2));
Dan Gohman575fad32008-09-03 16:12:24 +00002799}
2800
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002801void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002802 SDValue Op1 = getValue(I.getOperand(0));
2803 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002804
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002805 EVT ShiftTy = TM.getTargetLowering()->getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002806
Chris Lattner2a720d92011-02-13 09:02:52 +00002807 // Coerce the shift amount to the right type if we can.
2808 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002809 unsigned ShiftSize = ShiftTy.getSizeInBits();
2810 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002811 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002812
Dan Gohman0e8d1992009-04-09 03:51:29 +00002813 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002814 if (ShiftSize > Op2Size)
2815 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002816
Dan Gohman0e8d1992009-04-09 03:51:29 +00002817 // If the operand is larger than the shift count type but the shift
2818 // count type has enough bits to represent any shift value, truncate
2819 // it now. This is a common case and it exposes the truncate to
2820 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002821 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2822 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2823 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002824 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002825 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002826 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002827 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002828
Andrew Trickef9de2a2013-05-25 02:42:55 +00002829 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002830 Op1.getValueType(), Op1, Op2));
Dan Gohman575fad32008-09-03 16:12:24 +00002831}
2832
Benjamin Kramer9960a252011-07-08 10:31:30 +00002833void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002834 SDValue Op1 = getValue(I.getOperand(0));
2835 SDValue Op2 = getValue(I.getOperand(1));
2836
2837 // Turn exact SDivs into multiplications.
2838 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2839 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002840 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2841 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002842 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002843 setValue(&I, TM.getTargetLowering()->BuildExactSDIV(Op1, Op2,
2844 getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002845 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002846 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002847 Op1, Op2));
2848}
2849
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002850void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002851 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002852 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002853 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002854 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002855 predicate = ICmpInst::Predicate(IC->getPredicate());
2856 SDValue Op1 = getValue(I.getOperand(0));
2857 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002858 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002859
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002860 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002861 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002862}
2863
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002864void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002865 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002866 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002867 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002868 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002869 predicate = FCmpInst::Predicate(FC->getPredicate());
2870 SDValue Op1 = getValue(I.getOperand(0));
2871 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002872 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002873 if (TM.Options.NoNaNsFPMath)
2874 Condition = getFCmpCodeWithoutNaN(Condition);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002875 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002876 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002877}
2878
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002879void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002880 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002881 ComputeValueVTs(*TM.getTargetLowering(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002882 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002883 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002884
Bill Wendling443d0722009-12-21 22:30:11 +00002885 SmallVector<SDValue, 4> Values(NumValues);
2886 SDValue Cond = getValue(I.getOperand(0));
2887 SDValue TrueVal = getValue(I.getOperand(1));
2888 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002889 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2890 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002891
Bill Wendling954cb182010-01-28 21:51:40 +00002892 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002893 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002894 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002895 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002896 SDValue(TrueVal.getNode(),
2897 TrueVal.getResNo() + i),
2898 SDValue(FalseVal.getNode(),
2899 FalseVal.getResNo() + i));
2900
Andrew Trickef9de2a2013-05-25 02:42:55 +00002901 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002902 DAG.getVTList(&ValueVTs[0], NumValues),
2903 &Values[0], NumValues));
Bill Wendling443d0722009-12-21 22:30:11 +00002904}
Dan Gohman575fad32008-09-03 16:12:24 +00002905
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002906void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002907 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2908 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002909 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002910 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002911}
2912
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002913void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002914 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2915 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2916 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002917 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002918 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002919}
2920
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002921void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002922 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2923 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2924 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002925 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002926 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002927}
2928
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002929void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002930 // FPTrunc is never a no-op cast, no need to check
2931 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002932 const TargetLowering *TLI = TM.getTargetLowering();
2933 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002934 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(),
Pete Coopere3d305a2012-01-17 01:54:07 +00002935 DestVT, N,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002936 DAG.getTargetConstant(0, TLI->getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002937}
2938
Stephen Lin6d715e82013-07-06 21:44:25 +00002939void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002940 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002941 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002942 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002943 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002944}
2945
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002946void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002947 // FPToUI is never a no-op cast, no need to check
2948 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002949 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002950 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002951}
2952
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002953void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002954 // FPToSI is never a no-op cast, no need to check
2955 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002956 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002957 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002958}
2959
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002960void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002961 // UIToFP is never a no-op cast, no need to check
2962 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002963 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002964 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002965}
2966
Stephen Lin6d715e82013-07-06 21:44:25 +00002967void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002968 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002969 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002970 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002971 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002972}
2973
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002974void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002975 // What to do depends on the size of the integer and the size of the pointer.
2976 // We can either truncate, zero extend, or no-op, accordingly.
2977 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002978 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002979 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002980}
2981
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002982void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002983 // What to do depends on the size of the integer and the size of the pointer.
2984 // We can either truncate, zero extend, or no-op, accordingly.
2985 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002986 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002987 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002988}
2989
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002990void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002991 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002992 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002993
Bill Wendling443d0722009-12-21 22:30:11 +00002994 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002995 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002996 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00002997 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002998 DestVT, N)); // convert types.
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00002999 else if(ConstantSDNode *C = dyn_cast<ConstantSDNode>(N))
3000 setValue(&I, DAG.getConstant(C->getAPIntValue(), C->getValueType(0),
3001 /*isTarget=*/false, /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003002 else
Bill Wendling443d0722009-12-21 22:30:11 +00003003 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003004}
3005
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003006void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3007 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3008 const Value *SV = I.getOperand(0);
3009 SDValue N = getValue(SV);
3010 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
3011
3012 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3013 unsigned DestAS = I.getType()->getPointerAddressSpace();
3014
3015 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3016 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3017
3018 setValue(&I, N);
3019}
3020
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003021void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003022 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003023 SDValue InVec = getValue(I.getOperand(0));
3024 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003025 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3026 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003027 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003028 TM.getTargetLowering()->getValueType(I.getType()),
Bill Wendling954cb182010-01-28 21:51:40 +00003029 InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003030}
3031
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003032void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003033 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003034 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003035 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3036 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003037 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003038 TM.getTargetLowering()->getValueType(I.getType()),
3039 InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003040}
3041
Craig Topperf726e152012-01-04 09:23:09 +00003042// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003043// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003044// specified sequential range [L, L+Pos). or is undef.
3045static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003046 unsigned Pos, unsigned Size, int Low) {
3047 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003048 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003049 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003050 return true;
3051}
3052
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003053void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003054 SDValue Src1 = getValue(I.getOperand(0));
3055 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003056
Chris Lattnercf129702012-01-26 02:51:13 +00003057 SmallVector<int, 8> Mask;
3058 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3059 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003060
3061 const TargetLowering *TLI = TM.getTargetLowering();
3062 EVT VT = TLI->getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003063 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003064 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003065
Mon P Wang7a824742008-11-16 05:06:27 +00003066 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003067 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003068 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003069 return;
3070 }
3071
3072 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003073 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3074 // Mask is longer than the source vectors and is a multiple of the source
3075 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003076 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003077 if (SrcNumElts*2 == MaskNumElts) {
3078 // First check for Src1 in low and Src2 in high
3079 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3080 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3081 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003082 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003083 VT, Src1, Src2));
3084 return;
3085 }
3086 // Then check for Src2 in low and Src1 in high
3087 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3088 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3089 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003090 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003091 VT, Src2, Src1));
3092 return;
3093 }
Mon P Wang25f01062008-11-10 04:46:22 +00003094 }
3095
Mon P Wang7a824742008-11-16 05:06:27 +00003096 // Pad both vectors with undefs to make them the same length as the mask.
3097 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003098 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3099 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003100 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003101
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003102 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3103 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003104 MOps1[0] = Src1;
3105 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003106
3107 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003108 getCurSDLoc(), VT,
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003109 &MOps1[0], NumConcat);
3110 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003111 getCurSDLoc(), VT,
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003112 &MOps2[0], NumConcat);
Mon P Wangc3113602008-11-21 04:25:21 +00003113
Mon P Wang25f01062008-11-10 04:46:22 +00003114 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003115 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003116 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003117 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003118 if (Idx >= (int)SrcNumElts)
3119 Idx -= SrcNumElts - MaskNumElts;
3120 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003121 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003122
Andrew Trickef9de2a2013-05-25 02:42:55 +00003123 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003124 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003125 return;
3126 }
3127
Mon P Wang7a824742008-11-16 05:06:27 +00003128 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003129 // Analyze the access pattern of the vector to see if we can extract
3130 // two subvectors and do the shuffle. The analysis is done by calculating
3131 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003132 int MinRange[2] = { static_cast<int>(SrcNumElts),
3133 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003134 int MaxRange[2] = {-1, -1};
3135
Nate Begeman5f829d82009-04-29 05:20:52 +00003136 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003137 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003138 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003139 if (Idx < 0)
3140 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003141
Nate Begeman5f829d82009-04-29 05:20:52 +00003142 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003143 Input = 1;
3144 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003145 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003146 if (Idx > MaxRange[Input])
3147 MaxRange[Input] = Idx;
3148 if (Idx < MinRange[Input])
3149 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003150 }
Mon P Wang25f01062008-11-10 04:46:22 +00003151
Mon P Wang7a824742008-11-16 05:06:27 +00003152 // Check if the access is smaller than the vector size and can we find
3153 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003154 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3155 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003156 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003157 for (unsigned Input = 0; Input < 2; ++Input) {
3158 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003159 RangeUse[Input] = 0; // Unused
3160 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003161 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003162 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003163
3164 // Find a good start index that is a multiple of the mask length. Then
3165 // see if the rest of the elements are in range.
3166 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3167 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3168 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3169 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003170 }
3171
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003172 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003173 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003174 return;
3175 }
Craig Topper6148fe62012-04-08 23:15:04 +00003176 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003177 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003178 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003179 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003180 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003181 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003182 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00003183 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT,
Tom Stellardd42c5942013-08-05 22:22:01 +00003184 Src, DAG.getConstant(StartIdx[Input],
3185 TLI->getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003186 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003187
Mon P Wang7a824742008-11-16 05:06:27 +00003188 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003189 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003190 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003191 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003192 if (Idx >= 0) {
3193 if (Idx < (int)SrcNumElts)
3194 Idx -= StartIdx[0];
3195 else
3196 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3197 }
3198 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003199 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003200
Andrew Trickef9de2a2013-05-25 02:42:55 +00003201 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003202 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003203 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003204 }
3205 }
3206
Mon P Wang7a824742008-11-16 05:06:27 +00003207 // We can't use either concat vectors or extract subvectors so fall back to
3208 // replacing the shuffle with extract and build vector.
3209 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003210 EVT EltVT = VT.getVectorElementType();
Tom Stellardd42c5942013-08-05 22:22:01 +00003211 EVT IdxVT = TLI->getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003212 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003213 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003214 int Idx = Mask[i];
3215 SDValue Res;
3216
3217 if (Idx < 0) {
3218 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003219 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003220 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3221 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003222
Andrew Trickef9de2a2013-05-25 02:42:55 +00003223 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003224 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003225 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003226
3227 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003228 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003229
Andrew Trickef9de2a2013-05-25 02:42:55 +00003230 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003231 VT, &Ops[0], Ops.size()));
Dan Gohman575fad32008-09-03 16:12:24 +00003232}
3233
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003234void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003235 const Value *Op0 = I.getOperand(0);
3236 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003237 Type *AggTy = I.getType();
3238 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003239 bool IntoUndef = isa<UndefValue>(Op0);
3240 bool FromUndef = isa<UndefValue>(Op1);
3241
Jay Foad57aa6362011-07-13 10:26:04 +00003242 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003243
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003244 const TargetLowering *TLI = TM.getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003245 SmallVector<EVT, 4> AggValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003246 ComputeValueVTs(*TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003247 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003248 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003249
3250 unsigned NumAggValues = AggValueVTs.size();
3251 unsigned NumValValues = ValValueVTs.size();
3252 SmallVector<SDValue, 4> Values(NumAggValues);
3253
3254 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003255 unsigned i = 0;
3256 // Copy the beginning value(s) from the original aggregate.
3257 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003258 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003259 SDValue(Agg.getNode(), Agg.getResNo() + i);
3260 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003261 if (NumValValues) {
3262 SDValue Val = getValue(Op1);
3263 for (; i != LinearIndex + NumValValues; ++i)
3264 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3265 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3266 }
Dan Gohman575fad32008-09-03 16:12:24 +00003267 // Copy remaining value(s) from the original aggregate.
3268 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003269 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003270 SDValue(Agg.getNode(), Agg.getResNo() + i);
3271
Andrew Trickef9de2a2013-05-25 02:42:55 +00003272 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003273 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3274 &Values[0], NumAggValues));
Dan Gohman575fad32008-09-03 16:12:24 +00003275}
3276
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003277void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003278 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003279 Type *AggTy = Op0->getType();
3280 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003281 bool OutOfUndef = isa<UndefValue>(Op0);
3282
Jay Foad57aa6362011-07-13 10:26:04 +00003283 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003284
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003285 const TargetLowering *TLI = TM.getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003286 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003287 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003288
3289 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003290
3291 // Ignore a extractvalue that produces an empty object
3292 if (!NumValValues) {
3293 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3294 return;
3295 }
3296
Dan Gohman575fad32008-09-03 16:12:24 +00003297 SmallVector<SDValue, 4> Values(NumValValues);
3298
3299 SDValue Agg = getValue(Op0);
3300 // Copy out the selected value(s).
3301 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3302 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003303 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003304 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003305 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003306
Andrew Trickef9de2a2013-05-25 02:42:55 +00003307 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003308 DAG.getVTList(&ValValueVTs[0], NumValValues),
3309 &Values[0], NumValValues));
Dan Gohman575fad32008-09-03 16:12:24 +00003310}
3311
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003312void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003313 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003314 // Note that the pointer operand may be a vector of pointers. Take the scalar
3315 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003316 Type *Ty = Op0->getType()->getScalarType();
3317 unsigned AS = Ty->getPointerAddressSpace();
3318 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003319
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003320 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003321 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003322 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003323 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003324 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003325 if (Field) {
3326 // N = N + Offset
3327 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003328 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003329 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003330 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003331
Dan Gohman575fad32008-09-03 16:12:24 +00003332 Ty = StTy->getElementType(Field);
3333 } else {
3334 Ty = cast<SequentialType>(Ty)->getElementType();
3335
3336 // If this is a constant subscript, handle it quickly.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003337 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003338 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003339 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003340 uint64_t Offs =
Duncan Sandsaf9eaa82009-05-09 07:06:46 +00003341 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003342 SDValue OffsVal;
Tom Stellardfd155822013-08-26 15:05:36 +00003343 EVT PTy = TLI->getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003344 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003345 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003346 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003347 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003348 else
Tom Stellardfd155822013-08-26 15:05:36 +00003349 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003350
Andrew Trickef9de2a2013-05-25 02:42:55 +00003351 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003352 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003353 continue;
3354 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003355
Dan Gohman575fad32008-09-03 16:12:24 +00003356 // N = N + Idx * ElementSize;
Tom Stellardfd155822013-08-26 15:05:36 +00003357 APInt ElementSize = APInt(TLI->getPointerSizeInBits(AS),
Dan Gohman4ef112b2009-10-23 17:57:43 +00003358 TD->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003359 SDValue IdxN = getValue(Idx);
3360
3361 // If the index is smaller or larger than intptr_t, truncate or extend
3362 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003363 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003364
3365 // If this is a multiply by a power of two, turn it into a shl
3366 // immediately. This is a very common case.
3367 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003368 if (ElementSize.isPowerOf2()) {
3369 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003370 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003371 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003372 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003373 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003374 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003375 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003376 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003377 }
3378 }
3379
Andrew Trickef9de2a2013-05-25 02:42:55 +00003380 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003381 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003382 }
3383 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003384
Dan Gohman575fad32008-09-03 16:12:24 +00003385 setValue(&I, N);
3386}
3387
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003388void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003389 // If this is a fixed sized alloca in the entry block of the function,
3390 // allocate it statically on the stack.
3391 if (FuncInfo.StaticAllocaMap.count(&I))
3392 return; // getValue will auto-populate this.
3393
Chris Lattner229907c2011-07-18 04:54:35 +00003394 Type *Ty = I.getAllocatedType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003395 const TargetLowering *TLI = TM.getTargetLowering();
3396 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003397 unsigned Align =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003398 std::max((unsigned)TLI->getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohman575fad32008-09-03 16:12:24 +00003399 I.getAlignment());
3400
3401 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003402
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003403 EVT IntPtr = TLI->getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003404 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003405 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003406
Andrew Trickef9de2a2013-05-25 02:42:55 +00003407 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003408 AllocSize,
3409 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003410
Dan Gohman575fad32008-09-03 16:12:24 +00003411 // Handle alignment. If the requested alignment is less than or equal to
3412 // the stack alignment, ignore it. If the size is greater than or equal to
3413 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003414 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003415 if (Align <= StackAlign)
3416 Align = 0;
3417
3418 // Round the size of the allocation up to the stack alignment size
3419 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003420 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003421 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003422 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003423
Dan Gohman575fad32008-09-03 16:12:24 +00003424 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003425 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003426 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003427 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3428
3429 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003430 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003431 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003432 VTs, Ops, 3);
Dan Gohman575fad32008-09-03 16:12:24 +00003433 setValue(&I, DSA);
3434 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003435
Dan Gohman575fad32008-09-03 16:12:24 +00003436 // Inform the Frame Information that we have just allocated a variable-sized
3437 // object.
Josh Magee22b8ba22013-12-19 03:17:11 +00003438 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1, &I);
Dan Gohman575fad32008-09-03 16:12:24 +00003439}
3440
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003441void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003442 if (I.isAtomic())
3443 return visitAtomicLoad(I);
3444
Dan Gohman575fad32008-09-03 16:12:24 +00003445 const Value *SV = I.getOperand(0);
3446 SDValue Ptr = getValue(SV);
3447
Chris Lattner229907c2011-07-18 04:54:35 +00003448 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003449
Dan Gohman575fad32008-09-03 16:12:24 +00003450 bool isVolatile = I.isVolatile();
David Greene39c6d012010-02-15 17:00:31 +00003451 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooper82cd9e82011-11-08 18:42:53 +00003452 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohman575fad32008-09-03 16:12:24 +00003453 unsigned Alignment = I.getAlignment();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003454 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola80c540e2012-03-31 18:14:00 +00003455 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003456
Owen Anderson53aa7a92009-08-10 22:56:29 +00003457 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003458 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003459 ComputeValueVTs(*TM.getTargetLowering(), Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003460 unsigned NumValues = ValueVTs.size();
3461 if (NumValues == 0)
3462 return;
3463
3464 SDValue Root;
3465 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003466 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003467 // Serialize volatile loads with other side effects.
3468 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003469 else if (AA->pointsToConstantMemory(
3470 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003471 // Do not serialize (non-volatile) loads of constant memory with anything.
3472 Root = DAG.getEntryNode();
3473 ConstantMemory = true;
3474 } else {
3475 // Do not serialize non-volatile loads against each other.
3476 Root = DAG.getRoot();
3477 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003478
Richard Sandiford9afe6132013-12-10 10:36:34 +00003479 const TargetLowering *TLI = TM.getTargetLowering();
3480 if (isVolatile)
3481 Root = TLI->prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
3482
Dan Gohman575fad32008-09-03 16:12:24 +00003483 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003484 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3485 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003486 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003487 unsigned ChainI = 0;
3488 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3489 // Serializing loads here may result in excessive register pressure, and
3490 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3491 // could recover a bit by hoisting nodes upward in the chain by recognizing
3492 // they are side-effect free or do not alias. The optimizer should really
3493 // avoid this case by converting large object/array copies to llvm.memcpy
3494 // (MaxParallelChains should always remain as failsafe).
3495 if (ChainI == MaxParallelChains) {
3496 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Andrew Trickef9de2a2013-05-25 02:42:55 +00003497 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003498 MVT::Other, &Chains[0], ChainI);
3499 Root = Chain;
3500 ChainI = 0;
3501 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003502 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003503 PtrVT, Ptr,
3504 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003505 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003506 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003507 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3508 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003509
Dan Gohman575fad32008-09-03 16:12:24 +00003510 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003511 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003512 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003513
Dan Gohman575fad32008-09-03 16:12:24 +00003514 if (!ConstantMemory) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003515 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003516 MVT::Other, &Chains[0], ChainI);
Dan Gohman575fad32008-09-03 16:12:24 +00003517 if (isVolatile)
3518 DAG.setRoot(Chain);
3519 else
3520 PendingLoads.push_back(Chain);
3521 }
3522
Andrew Trickef9de2a2013-05-25 02:42:55 +00003523 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003524 DAG.getVTList(&ValueVTs[0], NumValues),
3525 &Values[0], NumValues));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003526}
Dan Gohman575fad32008-09-03 16:12:24 +00003527
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003528void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003529 if (I.isAtomic())
3530 return visitAtomicStore(I);
3531
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003532 const Value *SrcV = I.getOperand(0);
3533 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003534
Owen Anderson53aa7a92009-08-10 22:56:29 +00003535 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003536 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003537 ComputeValueVTs(*TM.getTargetLowering(), SrcV->getType(), ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003538 unsigned NumValues = ValueVTs.size();
3539 if (NumValues == 0)
3540 return;
3541
3542 // Get the lowered operands. Note that we do this after
3543 // checking if NumResults is zero, because with zero results
3544 // the operands won't have values in the map.
3545 SDValue Src = getValue(SrcV);
3546 SDValue Ptr = getValue(PtrV);
3547
3548 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003549 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3550 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003551 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003552 bool isVolatile = I.isVolatile();
David Greene39c6d012010-02-15 17:00:31 +00003553 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohman575fad32008-09-03 16:12:24 +00003554 unsigned Alignment = I.getAlignment();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003555 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003556
Andrew Trick116efac2010-11-12 17:50:46 +00003557 unsigned ChainI = 0;
3558 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3559 // See visitLoad comments.
3560 if (ChainI == MaxParallelChains) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003561 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003562 MVT::Other, &Chains[0], ChainI);
3563 Root = Chain;
3564 ChainI = 0;
3565 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003566 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003567 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003568 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003569 SDValue(Src.getNode(), Src.getResNo() + i),
3570 Add, MachinePointerInfo(PtrV, Offsets[i]),
3571 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3572 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003573 }
3574
Andrew Trickef9de2a2013-05-25 02:42:55 +00003575 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003576 MVT::Other, &Chains[0], ChainI);
Devang Patel05561e82010-10-26 22:14:52 +00003577 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003578}
3579
Eli Friedman30a49e92011-08-03 21:06:02 +00003580static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003581 SynchronizationScope Scope,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003582 bool Before, SDLoc dl,
Eli Friedman30a49e92011-08-03 21:06:02 +00003583 SelectionDAG &DAG,
3584 const TargetLowering &TLI) {
3585 // Fence, if necessary
3586 if (Before) {
Eli Friedman452aae62011-08-26 02:59:24 +00003587 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman30a49e92011-08-03 21:06:02 +00003588 Order = Release;
3589 else if (Order == Acquire || Order == Monotonic)
3590 return Chain;
3591 } else {
3592 if (Order == AcquireRelease)
3593 Order = Acquire;
3594 else if (Order == Release || Order == Monotonic)
3595 return Chain;
3596 }
3597 SDValue Ops[3];
3598 Ops[0] = Chain;
Eli Friedman342e8df2011-08-24 20:50:09 +00003599 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3600 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman30a49e92011-08-03 21:06:02 +00003601 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3602}
3603
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003604void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003605 SDLoc dl = getCurSDLoc();
Eli Friedman30a49e92011-08-03 21:06:02 +00003606 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003607 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003608
3609 SDValue InChain = getRoot();
3610
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003611 const TargetLowering *TLI = TM.getTargetLowering();
3612 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003613 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003614 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003615
Eli Friedmanadec5872011-07-29 03:05:32 +00003616 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003617 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003618 getValue(I.getCompareOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003619 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003620 getValue(I.getPointerOperand()),
3621 getValue(I.getCompareOperand()),
3622 getValue(I.getNewValOperand()),
3623 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003624 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003625 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003626
3627 SDValue OutChain = L.getValue(1);
3628
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003629 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003630 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003631 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003632
Eli Friedmanadec5872011-07-29 03:05:32 +00003633 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003634 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003635}
3636
3637void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003638 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003639 ISD::NodeType NT;
3640 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003641 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003642 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3643 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3644 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3645 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3646 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3647 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3648 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3649 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3650 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3651 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3652 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3653 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003654 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003655 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003656
3657 SDValue InChain = getRoot();
3658
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003659 const TargetLowering *TLI = TM.getTargetLowering();
3660 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003661 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003662 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003663
Eli Friedmanadec5872011-07-29 03:05:32 +00003664 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003665 DAG.getAtomic(NT, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003666 getValue(I.getValOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003667 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003668 getValue(I.getPointerOperand()),
3669 getValue(I.getValOperand()),
3670 I.getPointerOperand(), 0 /* Alignment */,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003671 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003672 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003673
3674 SDValue OutChain = L.getValue(1);
3675
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003676 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003677 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003678 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003679
Eli Friedmanadec5872011-07-29 03:05:32 +00003680 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003681 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003682}
3683
Eli Friedmanfee02c62011-07-25 23:16:38 +00003684void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003685 SDLoc dl = getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003686 const TargetLowering *TLI = TM.getTargetLowering();
Eli Friedman26a48482011-07-27 22:21:52 +00003687 SDValue Ops[3];
3688 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003689 Ops[1] = DAG.getConstant(I.getOrdering(), TLI->getPointerTy());
3690 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI->getPointerTy());
Eli Friedman26a48482011-07-27 22:21:52 +00003691 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003692}
3693
Eli Friedman342e8df2011-08-24 20:50:09 +00003694void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003695 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003696 AtomicOrdering Order = I.getOrdering();
3697 SynchronizationScope Scope = I.getSynchScope();
3698
3699 SDValue InChain = getRoot();
3700
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003701 const TargetLowering *TLI = TM.getTargetLowering();
3702 EVT VT = TLI->getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003703
Evan Chenga72b9702013-02-06 02:06:33 +00003704 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003705 report_fatal_error("Cannot generate unaligned atomic load");
3706
Richard Sandiford9afe6132013-12-10 10:36:34 +00003707 InChain = TLI->prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Eli Friedman342e8df2011-08-24 20:50:09 +00003708 SDValue L =
3709 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3710 getValue(I.getPointerOperand()),
3711 I.getPointerOperand(), I.getAlignment(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003712 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003713 Scope);
3714
3715 SDValue OutChain = L.getValue(1);
3716
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003717 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003718 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003719 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003720
3721 setValue(&I, L);
3722 DAG.setRoot(OutChain);
3723}
3724
3725void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003726 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003727
3728 AtomicOrdering Order = I.getOrdering();
3729 SynchronizationScope Scope = I.getSynchScope();
3730
3731 SDValue InChain = getRoot();
3732
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003733 const TargetLowering *TLI = TM.getTargetLowering();
3734 EVT VT = TLI->getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003735
Evan Chenga72b9702013-02-06 02:06:33 +00003736 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003737 report_fatal_error("Cannot generate unaligned atomic store");
3738
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003739 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003740 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003741 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003742
3743 SDValue OutChain =
Eli Friedmanf1518212011-09-13 20:50:54 +00003744 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman342e8df2011-08-24 20:50:09 +00003745 InChain,
3746 getValue(I.getPointerOperand()),
3747 getValue(I.getValueOperand()),
3748 I.getPointerOperand(), I.getAlignment(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003749 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003750 Scope);
3751
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003752 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003753 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003754 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003755
3756 DAG.setRoot(OutChain);
3757}
3758
Dan Gohman575fad32008-09-03 16:12:24 +00003759/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3760/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003761void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003762 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003763 bool HasChain = !I.doesNotAccessMemory();
3764 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3765
3766 // Build the operand list.
3767 SmallVector<SDValue, 8> Ops;
3768 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3769 if (OnlyLoad) {
3770 // We don't need to serialize loads against other loads.
3771 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003772 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003773 Ops.push_back(getRoot());
3774 }
3775 }
Mon P Wang769134b2008-11-01 20:24:53 +00003776
3777 // Info is set by getTgtMemInstrinsic
3778 TargetLowering::IntrinsicInfo Info;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003779 const TargetLowering *TLI = TM.getTargetLowering();
3780 bool IsTgtIntrinsic = TLI->getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003781
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003782 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003783 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3784 Info.opc == ISD::INTRINSIC_W_CHAIN)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003785 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003786
3787 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003788 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3789 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003790 Ops.push_back(Op);
3791 }
3792
Owen Anderson53aa7a92009-08-10 22:56:29 +00003793 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003794 ComputeValueVTs(*TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003795
Dan Gohman575fad32008-09-03 16:12:24 +00003796 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003797 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003798
Bob Wilson84aa8552009-07-31 22:41:21 +00003799 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohman575fad32008-09-03 16:12:24 +00003800
3801 // Create the node.
3802 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003803 if (IsTgtIntrinsic) {
3804 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003805 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003806 VTs, &Ops[0], Ops.size(),
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003807 Info.memVT,
3808 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003809 Info.align, Info.vol,
3810 Info.readMem, Info.writeMem);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003811 } else if (!HasChain) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003812 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003813 VTs, &Ops[0], Ops.size());
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003814 } else if (!I.getType()->isVoidTy()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003815 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003816 VTs, &Ops[0], Ops.size());
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003817 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003818 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003819 VTs, &Ops[0], Ops.size());
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003820 }
3821
Dan Gohman575fad32008-09-03 16:12:24 +00003822 if (HasChain) {
3823 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3824 if (OnlyLoad)
3825 PendingLoads.push_back(Chain);
3826 else
3827 DAG.setRoot(Chain);
3828 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003829
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003830 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003831 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003832 EVT VT = TLI->getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003833 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003834 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003835
Dan Gohman575fad32008-09-03 16:12:24 +00003836 setValue(&I, Result);
3837 }
3838}
3839
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003840/// GetSignificand - Get the significand and build it into a floating-point
3841/// number with exponent of 1:
3842///
3843/// Op = (Op & 0x007fffff) | 0x3f800000;
3844///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003845/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003846static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003847GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003848 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3849 DAG.getConstant(0x007fffff, MVT::i32));
3850 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3851 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003852 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003853}
3854
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003855/// GetExponent - Get the exponent:
3856///
Bill Wendling23959162009-01-20 21:17:57 +00003857/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003858///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003859/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003860static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003861GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003862 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003863 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3864 DAG.getConstant(0x7f800000, MVT::i32));
3865 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003866 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003867 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3868 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003869 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003870}
3871
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003872/// getF32Constant - Get 32-bit floating point constant.
3873static SDValue
3874getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003875 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3876 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003877}
3878
Craig Topperd2638c12012-11-24 18:52:06 +00003879/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003880/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003881static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003882 const TargetLowering &TLI) {
3883 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003884 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003885
3886 // Put the exponent in the right bit position for later addition to the
3887 // final result:
3888 //
3889 // #define LOG2OFe 1.4426950f
3890 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00003891 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003892 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00003893 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00003894
3895 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00003896 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3897 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00003898
3899 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00003900 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00003901 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003902
Craig Topper4a981752012-11-24 08:22:37 +00003903 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00003904 if (LimitFloatPrecision <= 6) {
3905 // For floating-point precision of 6:
3906 //
3907 // TwoToFractionalPartOfX =
3908 // 0.997535578f +
3909 // (0.735607626f + 0.252464424f * x) * x;
3910 //
3911 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003912 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003913 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00003914 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003915 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00003916 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00003917 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3918 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00003919 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00003920 // For floating-point precision of 12:
3921 //
3922 // TwoToFractionalPartOfX =
3923 // 0.999892986f +
3924 // (0.696457318f +
3925 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3926 //
3927 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003928 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003929 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00003930 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003931 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00003932 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3933 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003934 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00003935 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00003936 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3937 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00003938 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00003939 // For floating-point precision of 18:
3940 //
3941 // TwoToFractionalPartOfX =
3942 // 0.999999982f +
3943 // (0.693148872f +
3944 // (0.240227044f +
3945 // (0.554906021e-1f +
3946 // (0.961591928e-2f +
3947 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3948 //
3949 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003950 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003951 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00003952 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003953 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00003954 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3955 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003956 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00003957 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3958 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003959 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00003960 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3961 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003962 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00003963 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3964 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003965 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00003966 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00003967 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3968 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00003969 }
Craig Topper4a981752012-11-24 08:22:37 +00003970
3971 // Add the exponent into the result in integer domain.
3972 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00003973 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3974 DAG.getNode(ISD::ADD, dl, MVT::i32,
3975 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00003976 }
3977
Craig Topperd2638c12012-11-24 18:52:06 +00003978 // No special expansion.
3979 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003980}
3981
Craig Topperbef254a2012-11-23 18:38:31 +00003982/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003983/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003984static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003985 const TargetLowering &TLI) {
3986 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003987 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003988 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003989
3990 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003991 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003992 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003993 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003994
3995 // Get the significand and build it into a floating-point number with
3996 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003997 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003998
Craig Topper3669de42012-11-16 19:08:44 +00003999 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00004000 if (LimitFloatPrecision <= 6) {
4001 // For floating-point precision of 6:
4002 //
4003 // LogofMantissa =
4004 // -1.1609546f +
4005 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004006 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00004007 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004008 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004009 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00004010 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004011 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00004012 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004013 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4014 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00004015 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00004016 // For floating-point precision of 12:
4017 //
4018 // LogOfMantissa =
4019 // -1.7417939f +
4020 // (2.8212026f +
4021 // (-1.4699568f +
4022 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4023 //
4024 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004025 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004026 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00004027 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004028 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004029 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4030 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004031 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004032 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4033 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004034 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004035 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004036 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4037 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004038 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004039 // For floating-point precision of 18:
4040 //
4041 // LogOfMantissa =
4042 // -2.1072184f +
4043 // (4.2372794f +
4044 // (-3.7029485f +
4045 // (2.2781945f +
4046 // (-0.87823314f +
4047 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4048 //
4049 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004050 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004051 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004052 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004053 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004054 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4055 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004056 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004057 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4058 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004059 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004060 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4061 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004062 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004063 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4064 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004066 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004067 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4068 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004069 }
Craig Topper3669de42012-11-16 19:08:44 +00004070
Craig Topperbef254a2012-11-23 18:38:31 +00004071 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004072 }
4073
Craig Topperbef254a2012-11-23 18:38:31 +00004074 // No special expansion.
4075 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004076}
4077
Craig Topperbef254a2012-11-23 18:38:31 +00004078/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004079/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004080static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004081 const TargetLowering &TLI) {
4082 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004083 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004084 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004085
Bill Wendlinged3bb782008-09-09 20:39:27 +00004086 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004087 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004088
Bill Wendling48416782008-09-09 00:28:24 +00004089 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004090 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004091 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004092
Bill Wendling48416782008-09-09 00:28:24 +00004093 // Different possible minimax approximations of significand in
4094 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004095 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004096 if (LimitFloatPrecision <= 6) {
4097 // For floating-point precision of 6:
4098 //
4099 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4100 //
4101 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004102 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004103 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004104 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004105 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004106 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004107 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4108 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004109 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004110 // For floating-point precision of 12:
4111 //
4112 // Log2ofMantissa =
4113 // -2.51285454f +
4114 // (4.07009056f +
4115 // (-2.12067489f +
4116 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004117 //
Bill Wendling48416782008-09-09 00:28:24 +00004118 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004119 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004120 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004121 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004122 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004123 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4124 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004125 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004126 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4127 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004128 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004129 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004130 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4131 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004132 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004133 // For floating-point precision of 18:
4134 //
4135 // Log2ofMantissa =
4136 // -3.0400495f +
4137 // (6.1129976f +
4138 // (-5.3420409f +
4139 // (3.2865683f +
4140 // (-1.2669343f +
4141 // (0.27515199f -
4142 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4143 //
4144 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004145 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004146 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004147 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004148 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004149 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4150 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004151 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004152 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4153 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004154 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004155 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4156 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004157 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004158 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4159 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004160 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004161 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004162 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4163 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004164 }
Craig Topper3669de42012-11-16 19:08:44 +00004165
Craig Topperbef254a2012-11-23 18:38:31 +00004166 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004167 }
Bill Wendling48416782008-09-09 00:28:24 +00004168
Craig Topperbef254a2012-11-23 18:38:31 +00004169 // No special expansion.
4170 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004171}
4172
Craig Topperbef254a2012-11-23 18:38:31 +00004173/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004174/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004175static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004176 const TargetLowering &TLI) {
4177 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004178 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004179 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004180
Bill Wendlinged3bb782008-09-09 20:39:27 +00004181 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004182 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004183 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004184 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004185
4186 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004187 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004188 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004189
Craig Topper3669de42012-11-16 19:08:44 +00004190 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004191 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004192 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004193 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004194 // Log10ofMantissa =
4195 // -0.50419619f +
4196 // (0.60948995f - 0.10380950f * x) * x;
4197 //
4198 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004199 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004200 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004201 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004202 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004203 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004204 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4205 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004206 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004207 // For floating-point precision of 12:
4208 //
4209 // Log10ofMantissa =
4210 // -0.64831180f +
4211 // (0.91751397f +
4212 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4213 //
4214 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004215 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004216 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004217 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004218 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004219 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4220 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004221 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004222 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004223 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4224 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004225 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004226 // For floating-point precision of 18:
4227 //
4228 // Log10ofMantissa =
4229 // -0.84299375f +
4230 // (1.5327582f +
4231 // (-1.0688956f +
4232 // (0.49102474f +
4233 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4234 //
4235 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004236 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004237 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004238 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004239 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004240 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4241 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004242 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004243 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4244 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004245 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004246 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4247 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004248 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004249 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004250 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4251 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004252 }
Craig Topper3669de42012-11-16 19:08:44 +00004253
Craig Topperbef254a2012-11-23 18:38:31 +00004254 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004255 }
Bill Wendling48416782008-09-09 00:28:24 +00004256
Craig Topperbef254a2012-11-23 18:38:31 +00004257 // No special expansion.
4258 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004259}
4260
Craig Topperd2638c12012-11-24 18:52:06 +00004261/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004262/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004263static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004264 const TargetLowering &TLI) {
4265 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004266 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004267 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004268
4269 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004270 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4271 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004272
4273 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004274 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004275 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004276
Craig Topper4a981752012-11-24 08:22:37 +00004277 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004278 if (LimitFloatPrecision <= 6) {
4279 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004280 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004281 // TwoToFractionalPartOfX =
4282 // 0.997535578f +
4283 // (0.735607626f + 0.252464424f * x) * x;
4284 //
4285 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004286 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004287 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004288 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004289 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004290 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004291 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4292 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004293 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004294 // For floating-point precision of 12:
4295 //
4296 // TwoToFractionalPartOfX =
4297 // 0.999892986f +
4298 // (0.696457318f +
4299 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4300 //
4301 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004302 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004303 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004304 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004305 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004306 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4307 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004308 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004309 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004310 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4311 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004312 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004313 // For floating-point precision of 18:
4314 //
4315 // TwoToFractionalPartOfX =
4316 // 0.999999982f +
4317 // (0.693148872f +
4318 // (0.240227044f +
4319 // (0.554906021e-1f +
4320 // (0.961591928e-2f +
4321 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4322 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004323 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004324 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004325 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004326 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004327 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4328 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004329 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004330 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4331 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004332 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004333 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4334 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004335 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004336 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4337 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004338 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004339 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004340 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4341 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004342 }
Craig Topper4a981752012-11-24 08:22:37 +00004343
4344 // Add the exponent into the result in integer domain.
4345 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4346 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004347 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4348 DAG.getNode(ISD::ADD, dl, MVT::i32,
4349 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004350 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004351
Craig Topperd2638c12012-11-24 18:52:06 +00004352 // No special expansion.
4353 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004354}
4355
Bill Wendling648930b2008-09-10 00:20:20 +00004356/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4357/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004358static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004359 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004360 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004361 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004362 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004363 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4364 APFloat Ten(10.0f);
4365 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004366 }
4367 }
4368
Craig Topper268b6222012-11-25 00:48:58 +00004369 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004370 // Put the exponent in the right bit position for later addition to the
4371 // final result:
4372 //
4373 // #define LOG2OF10 3.3219281f
4374 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004375 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004376 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004377 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004378
4379 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004380 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4381 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004382
4383 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004384 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004385 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004386
Craig Topper85719442012-11-25 00:15:07 +00004387 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004388 if (LimitFloatPrecision <= 6) {
4389 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004390 //
Bill Wendling648930b2008-09-10 00:20:20 +00004391 // twoToFractionalPartOfX =
4392 // 0.997535578f +
4393 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004394 //
Bill Wendling648930b2008-09-10 00:20:20 +00004395 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004396 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004397 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004398 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004399 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004400 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004401 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4402 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004403 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004404 // For floating-point precision of 12:
4405 //
4406 // TwoToFractionalPartOfX =
4407 // 0.999892986f +
4408 // (0.696457318f +
4409 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4410 //
4411 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004412 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004413 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004414 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004415 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004416 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4417 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004418 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004419 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004420 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4421 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004422 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004423 // For floating-point precision of 18:
4424 //
4425 // TwoToFractionalPartOfX =
4426 // 0.999999982f +
4427 // (0.693148872f +
4428 // (0.240227044f +
4429 // (0.554906021e-1f +
4430 // (0.961591928e-2f +
4431 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4432 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004433 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004434 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004435 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004436 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004437 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4438 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004439 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004440 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4441 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004442 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004443 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4444 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004445 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004446 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4447 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004448 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004449 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004450 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4451 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004452 }
Craig Topper85719442012-11-25 00:15:07 +00004453
4454 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004455 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4456 DAG.getNode(ISD::ADD, dl, MVT::i32,
4457 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004458 }
4459
Craig Topper79bd2052012-11-25 08:08:58 +00004460 // No special expansion.
4461 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004462}
4463
Chris Lattner39f18e52010-01-01 03:32:16 +00004464
4465/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004466static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004467 SelectionDAG &DAG) {
4468 // If RHS is a constant, we can expand this out to a multiplication tree,
4469 // otherwise we end up lowering to a call to __powidf2 (for example). When
4470 // optimizing for size, we only want to do this if the expansion would produce
4471 // a small number of multiplies, otherwise we do the full expansion.
4472 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4473 // Get the exponent as a positive value.
4474 unsigned Val = RHSC->getSExtValue();
4475 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004476
Chris Lattner39f18e52010-01-01 03:32:16 +00004477 // powi(x, 0) -> 1.0
4478 if (Val == 0)
4479 return DAG.getConstantFP(1.0, LHS.getValueType());
4480
Dan Gohman913c9982010-04-15 04:33:49 +00004481 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling698e84f2012-12-30 10:32:01 +00004482 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4483 Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004484 // If optimizing for size, don't insert too many multiplies. This
4485 // inserts up to 5 multiplies.
4486 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4487 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004488 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004489 // powi(x,15) generates one more multiply than it should), but this has
4490 // the benefit of being both really simple and much better than a libcall.
4491 SDValue Res; // Logically starts equal to 1.0
4492 SDValue CurSquare = LHS;
4493 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004494 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004495 if (Res.getNode())
4496 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4497 else
4498 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004499 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004500
Chris Lattner39f18e52010-01-01 03:32:16 +00004501 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4502 CurSquare, CurSquare);
4503 Val >>= 1;
4504 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004505
Chris Lattner39f18e52010-01-01 03:32:16 +00004506 // If the original was negative, invert the result, producing 1/(x*x*x).
4507 if (RHSC->getSExtValue() < 0)
4508 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4509 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4510 return Res;
4511 }
4512 }
4513
4514 // Otherwise, expand to a libcall.
4515 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4516}
4517
Devang Patel8e60ff12011-05-16 21:24:05 +00004518// getTruncatedArgReg - Find underlying register used for an truncated
4519// argument.
4520static unsigned getTruncatedArgReg(const SDValue &N) {
4521 if (N.getOpcode() != ISD::TRUNCATE)
4522 return 0;
4523
4524 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004525 if (Ext.getOpcode() == ISD::AssertZext ||
4526 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004527 const SDValue &CFR = Ext.getOperand(0);
4528 if (CFR.getOpcode() == ISD::CopyFromReg)
4529 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004530 if (CFR.getOpcode() == ISD::TRUNCATE)
4531 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004532 }
4533 return 0;
4534}
4535
Evan Cheng6e822452010-04-28 23:08:54 +00004536/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4537/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4538/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng5fb45a22010-04-29 01:40:30 +00004539bool
Devang Patel3f53d6e2010-08-25 20:39:26 +00004540SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004541 int64_t Offset,
Dan Gohman63f31112010-05-01 00:33:16 +00004542 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004543 const Argument *Arg = dyn_cast<Argument>(V);
4544 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004545 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004546
Devang Patel03955532010-04-29 20:40:36 +00004547 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel94f2a252010-11-02 17:01:30 +00004548 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004549
Devang Patela46953d2010-04-29 18:50:36 +00004550 // Ignore inlined function arguments here.
4551 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004552 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004553 return false;
4554
David Blaikie0252265b2013-06-16 20:34:15 +00004555 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004556 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004557 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4558 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004559
David Blaikie0252265b2013-06-16 20:34:15 +00004560 if (!Op && N.getNode()) {
4561 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004562 if (N.getOpcode() == ISD::CopyFromReg)
4563 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4564 else
4565 Reg = getTruncatedArgReg(N);
4566 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004567 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4568 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4569 if (PR)
4570 Reg = PR;
4571 }
David Blaikie0252265b2013-06-16 20:34:15 +00004572 if (Reg)
4573 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004574 }
4575
David Blaikie0252265b2013-06-16 20:34:15 +00004576 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004577 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004578 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004579 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004580 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004581 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004582
David Blaikie0252265b2013-06-16 20:34:15 +00004583 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004584 // Check if frame index is available.
4585 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004586 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004587 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4588 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004589
David Blaikie0252265b2013-06-16 20:34:15 +00004590 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004591 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004592
Adrian Prantlfacc9f42013-07-10 01:53:30 +00004593 // FIXME: This does not handle register-indirect values at offset 0.
4594 bool IsIndirect = Offset != 0;
David Blaikie0252265b2013-06-16 20:34:15 +00004595 if (Op->isReg())
Adrian Prantl418d1d12013-07-09 20:28:37 +00004596 FuncInfo.ArgDbgValues.push_back(BuildMI(MF, getCurDebugLoc(),
4597 TII->get(TargetOpcode::DBG_VALUE),
Adrian Prantlfacc9f42013-07-10 01:53:30 +00004598 IsIndirect,
Adrian Prantl418d1d12013-07-09 20:28:37 +00004599 Op->getReg(), Offset, Variable));
4600 else
4601 FuncInfo.ArgDbgValues.push_back(
David Blaikie0252265b2013-06-16 20:34:15 +00004602 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4603 .addOperand(*Op).addImm(Offset).addMetadata(Variable));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004604
Evan Cheng5fb45a22010-04-29 01:40:30 +00004605 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004606}
Chris Lattner39f18e52010-01-01 03:32:16 +00004607
Douglas Gregor6739a892010-05-11 06:17:44 +00004608// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004609#if defined(_MSC_VER) && defined(setjmp) && \
4610 !defined(setjmp_undefined_for_msvc)
4611# pragma push_macro("setjmp")
4612# undef setjmp
4613# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004614#endif
4615
Dan Gohman575fad32008-09-03 16:12:24 +00004616/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4617/// we want to emit this as a call to a named external function, return the name
4618/// otherwise lower it and return null.
4619const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004620SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004621 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004622 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004623 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004624 SDValue Res;
4625
Dan Gohman575fad32008-09-03 16:12:24 +00004626 switch (Intrinsic) {
4627 default:
4628 // By default, turn this into a target intrinsic node.
4629 visitTargetIntrinsic(I, Intrinsic);
4630 return 0;
4631 case Intrinsic::vastart: visitVAStart(I); return 0;
4632 case Intrinsic::vaend: visitVAEnd(I); return 0;
4633 case Intrinsic::vacopy: visitVACopy(I); return 0;
4634 case Intrinsic::returnaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004635 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004636 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00004637 return 0;
Bill Wendlingc966a732008-09-26 22:10:44 +00004638 case Intrinsic::frameaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004639 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004640 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00004641 return 0;
4642 case Intrinsic::setjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004643 return &"_setjmp"[!TLI->usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004644 case Intrinsic::longjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004645 return &"_longjmp"[!TLI->usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004646 case Intrinsic::memcpy: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004647 // Assert for address < 256 since we support only user defined address
4648 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004649 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004650 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004651 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004652 < 256 &&
4653 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004654 SDValue Op1 = getValue(I.getArgOperand(0));
4655 SDValue Op2 = getValue(I.getArgOperand(1));
4656 SDValue Op3 = getValue(I.getArgOperand(2));
4657 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004658 if (!Align)
4659 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004660 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004661 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004662 MachinePointerInfo(I.getArgOperand(0)),
4663 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00004664 return 0;
4665 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004666 case Intrinsic::memset: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004667 // Assert for address < 256 since we support only user defined address
4668 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004669 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004670 < 256 &&
4671 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004672 SDValue Op1 = getValue(I.getArgOperand(0));
4673 SDValue Op2 = getValue(I.getArgOperand(1));
4674 SDValue Op3 = getValue(I.getArgOperand(2));
4675 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004676 if (!Align)
4677 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004678 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004679 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004680 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00004681 return 0;
4682 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004683 case Intrinsic::memmove: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004684 // Assert for address < 256 since we support only user defined address
4685 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004686 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004687 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004688 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004689 < 256 &&
4690 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004691 SDValue Op1 = getValue(I.getArgOperand(0));
4692 SDValue Op2 = getValue(I.getArgOperand(1));
4693 SDValue Op3 = getValue(I.getArgOperand(2));
4694 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004695 if (!Align)
4696 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004697 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004698 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004699 MachinePointerInfo(I.getArgOperand(0)),
4700 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00004701 return 0;
4702 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004703 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004704 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004705 MDNode *Variable = DI.getVariable();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004706 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004707 DIVariable DIVar(Variable);
4708 assert((!DIVar || DIVar.isVariable()) &&
4709 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4710 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004711 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen120cfe22010-02-08 21:53:27 +00004712 return 0;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004713 }
Dale Johannesene0983522010-04-26 20:06:49 +00004714
Devang Patel3bffd522010-09-02 21:29:42 +00004715 // Check if address has undef value.
4716 if (isa<UndefValue>(Address) ||
4717 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004718 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3bffd522010-09-02 21:29:42 +00004719 return 0;
4720 }
4721
Dale Johannesene0983522010-04-26 20:06:49 +00004722 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004723 if (!N.getNode() && isa<Argument>(Address))
4724 // Check unused arguments map.
4725 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004726 SDDbgValue *SDV;
4727 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004728 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4729 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004730 // Parameters are handled specially.
4731 bool isParameter =
4732 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4733 isa<Argument>(Address));
4734
Devang Patel98d3edf2010-09-02 21:02:27 +00004735 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4736
Dale Johannesene0983522010-04-26 20:06:49 +00004737 if (isParameter && !AI) {
4738 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4739 if (FINode)
4740 // Byval parameter. We have a frame index at this point.
4741 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4742 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004743 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004744 // Address is an argument, so try to emit its dbg value using
4745 // virtual register info from the FuncInfo.ValueMap.
4746 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesene0983522010-04-26 20:06:49 +00004747 return 0;
Devang Patelc24048a2010-12-06 22:39:26 +00004748 }
Dale Johannesene0983522010-04-26 20:06:49 +00004749 } else if (AI)
4750 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4751 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004752 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004753 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004754 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004755 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4756 DEBUG(Address->dump());
Dale Johannesene0983522010-04-26 20:06:49 +00004757 return 0;
Devang Patelc24048a2010-12-06 22:39:26 +00004758 }
Dale Johannesene0983522010-04-26 20:06:49 +00004759 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4760 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004761 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004762 // virtual register info from the FuncInfo.ValueMap.
Devang Patelea134f52010-08-26 22:53:27 +00004763 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004764 // If variable is pinned by a alloca in dominating bb then
4765 // use StaticAllocaMap.
4766 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004767 if (AI->getParent() != DI.getParent()) {
4768 DenseMap<const AllocaInst*, int>::iterator SI =
4769 FuncInfo.StaticAllocaMap.find(AI);
4770 if (SI != FuncInfo.StaticAllocaMap.end()) {
4771 SDV = DAG.getDbgValue(Variable, SI->second,
4772 0, dl, SDNodeOrder);
4773 DAG.AddDbgValue(SDV, 0, false);
4774 return 0;
4775 }
Devang Patelda25de82010-09-15 14:48:53 +00004776 }
4777 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004778 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004779 }
Dale Johannesene0983522010-04-26 20:06:49 +00004780 }
Dan Gohman575fad32008-09-03 16:12:24 +00004781 return 0;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004782 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004783 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004784 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004785 DIVariable DIVar(DI.getVariable());
4786 assert((!DIVar || DIVar.isVariable()) &&
4787 "Variable in DbgValueInst should be either null or a DIVariable.");
4788 if (!DIVar)
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004789 return 0;
4790
4791 MDNode *Variable = DI.getVariable();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004792 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004793 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004794 if (!V)
4795 return 0;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004796
Dale Johannesene0983522010-04-26 20:06:49 +00004797 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004798 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesene0983522010-04-26 20:06:49 +00004799 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4800 DAG.AddDbgValue(SDV, 0, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004801 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004802 // Do not use getValue() in here; we don't want to generate code at
4803 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004804 SDValue N = NodeMap[V];
4805 if (!N.getNode() && isa<Argument>(V))
4806 // Check unused arguments map.
4807 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004808 if (N.getNode()) {
Devang Patel3f53d6e2010-08-25 20:39:26 +00004809 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng5fb45a22010-04-29 01:40:30 +00004810 SDV = DAG.getDbgValue(Variable, N.getNode(),
4811 N.getResNo(), Offset, dl, SDNodeOrder);
4812 DAG.AddDbgValue(SDV, N.getNode(), false);
4813 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004814 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004815 // Do not call getValue(V) yet, as we don't want to generate code.
4816 // Remember it for later.
4817 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4818 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004819 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004820 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004821 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004822 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004823 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004824 }
4825
4826 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004827 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004828 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004829 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004830 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004831 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004832 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4833 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004834 return 0;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004835 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004836 DenseMap<const AllocaInst*, int>::iterator SI =
4837 FuncInfo.StaticAllocaMap.find(AI);
4838 if (SI == FuncInfo.StaticAllocaMap.end())
4839 return 0; // VLAs.
4840 int FI = SI->second;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004841
Chris Lattnerfb964e52010-04-05 06:19:28 +00004842 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4843 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4844 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004845 return 0;
4846 }
Dan Gohman575fad32008-09-03 16:12:24 +00004847
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004848 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004849 // Find the type id for the given typeinfo.
Gabor Greifeba0be72010-06-25 09:38:13 +00004850 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004851 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4852 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004853 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00004854 return 0;
4855 }
4856
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004857 case Intrinsic::eh_return_i32:
4858 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004859 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004860 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004861 MVT::Other,
4862 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004863 getValue(I.getArgOperand(0)),
4864 getValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00004865 return 0;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004866 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004867 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004868 return 0;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004869 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004870 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004871 TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004872 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004873 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004874 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004875 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004876 CfaArg);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004877 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004878 TLI->getPointerTy(),
4879 DAG.getConstant(0, TLI->getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004880 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004881 FA, Offset));
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004882 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00004883 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004884 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004885 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004886 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004887 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004888 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004889
Chris Lattnerfb964e52010-04-05 06:19:28 +00004890 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbach54c05302010-01-28 01:45:32 +00004891 return 0;
4892 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004893 case Intrinsic::eh_sjlj_functioncontext: {
4894 // Get and store the index of the function context.
4895 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004896 AllocaInst *FnCtx =
4897 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004898 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4899 MFI->setFunctionContextIndex(FI);
4900 return 0;
4901 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004902 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004903 SDValue Ops[2];
4904 Ops[0] = getRoot();
4905 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004906 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004907 DAG.getVTList(MVT::i32, MVT::Other),
4908 Ops, 2);
4909 setValue(&I, Op.getValue(0));
4910 DAG.setRoot(Op.getValue(1));
Jim Grosbachc98892f2010-05-26 20:22:18 +00004911 return 0;
4912 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004913 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004914 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004915 getRoot(), getValue(I.getArgOperand(0))));
4916 return 0;
4917 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004918
Dale Johannesendd224d22010-09-30 23:57:10 +00004919 case Intrinsic::x86_mmx_pslli_w:
4920 case Intrinsic::x86_mmx_pslli_d:
4921 case Intrinsic::x86_mmx_pslli_q:
4922 case Intrinsic::x86_mmx_psrli_w:
4923 case Intrinsic::x86_mmx_psrli_d:
4924 case Intrinsic::x86_mmx_psrli_q:
4925 case Intrinsic::x86_mmx_psrai_w:
4926 case Intrinsic::x86_mmx_psrai_d: {
4927 SDValue ShAmt = getValue(I.getArgOperand(1));
4928 if (isa<ConstantSDNode>(ShAmt)) {
4929 visitTargetIntrinsic(I, Intrinsic);
4930 return 0;
4931 }
4932 unsigned NewIntrinsic = 0;
4933 EVT ShAmtVT = MVT::v2i32;
4934 switch (Intrinsic) {
4935 case Intrinsic::x86_mmx_pslli_w:
4936 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4937 break;
4938 case Intrinsic::x86_mmx_pslli_d:
4939 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4940 break;
4941 case Intrinsic::x86_mmx_pslli_q:
4942 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4943 break;
4944 case Intrinsic::x86_mmx_psrli_w:
4945 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4946 break;
4947 case Intrinsic::x86_mmx_psrli_d:
4948 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4949 break;
4950 case Intrinsic::x86_mmx_psrli_q:
4951 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4952 break;
4953 case Intrinsic::x86_mmx_psrai_w:
4954 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4955 break;
4956 case Intrinsic::x86_mmx_psrai_d:
4957 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4958 break;
4959 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4960 }
4961
4962 // The vector shift intrinsics with scalars uses 32b shift amounts but
4963 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4964 // to be zero.
4965 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004966 SDValue ShOps[2];
4967 ShOps[0] = ShAmt;
4968 ShOps[1] = DAG.getConstant(0, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004969 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, &ShOps[0], 2);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004970 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004971 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4972 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00004973 DAG.getConstant(NewIntrinsic, MVT::i32),
4974 getValue(I.getArgOperand(0)), ShAmt);
4975 setValue(&I, Res);
4976 return 0;
4977 }
Pete Cooper682c76b2012-02-24 03:51:49 +00004978 case Intrinsic::x86_avx_vinsertf128_pd_256:
4979 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00004980 case Intrinsic::x86_avx_vinsertf128_si_256:
4981 case Intrinsic::x86_avx2_vinserti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004982 EVT DestVT = TLI->getValueType(I.getType());
4983 EVT ElVT = TLI->getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00004984 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4985 ElVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004986 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
Pete Cooper682c76b2012-02-24 03:51:49 +00004987 getValue(I.getArgOperand(0)),
4988 getValue(I.getArgOperand(1)),
Tom Stellardd42c5942013-08-05 22:22:01 +00004989 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00004990 setValue(&I, Res);
4991 return 0;
4992 }
4993 case Intrinsic::x86_avx_vextractf128_pd_256:
4994 case Intrinsic::x86_avx_vextractf128_ps_256:
4995 case Intrinsic::x86_avx_vextractf128_si_256:
4996 case Intrinsic::x86_avx2_vextracti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004997 EVT DestVT = TLI->getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00004998 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4999 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005000 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00005001 getValue(I.getArgOperand(0)),
Tom Stellardd42c5942013-08-05 22:22:01 +00005002 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00005003 setValue(&I, Res);
5004 return 0;
5005 }
Mon P Wang58fb9132008-11-10 20:54:11 +00005006 case Intrinsic::convertff:
5007 case Intrinsic::convertfsi:
5008 case Intrinsic::convertfui:
5009 case Intrinsic::convertsif:
5010 case Intrinsic::convertuif:
5011 case Intrinsic::convertss:
5012 case Intrinsic::convertsu:
5013 case Intrinsic::convertus:
5014 case Intrinsic::convertuu: {
5015 ISD::CvtCode Code = ISD::CVT_INVALID;
5016 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00005017 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00005018 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5019 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5020 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5021 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5022 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5023 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5024 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5025 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5026 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5027 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005028 EVT DestVT = TLI->getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00005029 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005030 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005031 DAG.getValueType(DestVT),
5032 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00005033 getValue(I.getArgOperand(1)),
5034 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005035 Code);
5036 setValue(&I, Res);
Mon P Wang58fb9132008-11-10 20:54:11 +00005037 return 0;
5038 }
Dan Gohman575fad32008-09-03 16:12:24 +00005039 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005040 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00005041 getValue(I.getArgOperand(1)), DAG));
Dan Gohman575fad32008-09-03 16:12:24 +00005042 return 0;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005043 case Intrinsic::log:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005044 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005045 return 0;
5046 case Intrinsic::log2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005047 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005048 return 0;
5049 case Intrinsic::log10:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005050 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005051 return 0;
5052 case Intrinsic::exp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005053 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005054 return 0;
5055 case Intrinsic::exp2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005056 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005057 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005058 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005059 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005060 getValue(I.getArgOperand(1)), DAG, *TLI));
Dan Gohman575fad32008-09-03 16:12:24 +00005061 return 0;
Craig Topperae894262012-11-16 07:48:23 +00005062 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005063 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005064 case Intrinsic::sin:
5065 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005066 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005067 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005068 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005069 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005070 case Intrinsic::nearbyint:
5071 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005072 unsigned Opcode;
5073 switch (Intrinsic) {
5074 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5075 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5076 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5077 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5078 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5079 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5080 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5081 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5082 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5083 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005084 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005085 }
5086
Andrew Trickef9de2a2013-05-25 02:42:55 +00005087 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005088 getValue(I.getArgOperand(0)).getValueType(),
5089 getValue(I.getArgOperand(0))));
5090 return 0;
Craig Topperae894262012-11-16 07:48:23 +00005091 }
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005092 case Intrinsic::copysign:
5093 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5094 getValue(I.getArgOperand(0)).getValueType(),
5095 getValue(I.getArgOperand(0)),
5096 getValue(I.getArgOperand(1))));
5097 return 0;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005098 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005099 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005100 getValue(I.getArgOperand(0)).getValueType(),
5101 getValue(I.getArgOperand(0)),
5102 getValue(I.getArgOperand(1)),
5103 getValue(I.getArgOperand(2))));
5104 return 0;
Lang Hamesa59100c2012-06-05 19:07:46 +00005105 case Intrinsic::fmuladd: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005106 EVT VT = TLI->getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005107 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Stephen Lin73de7bf2013-07-09 18:16:56 +00005108 TLI->isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005109 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005110 getValue(I.getArgOperand(0)).getValueType(),
5111 getValue(I.getArgOperand(0)),
5112 getValue(I.getArgOperand(1)),
5113 getValue(I.getArgOperand(2))));
5114 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005115 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005116 getValue(I.getArgOperand(0)).getValueType(),
5117 getValue(I.getArgOperand(0)),
5118 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005119 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005120 getValue(I.getArgOperand(0)).getValueType(),
5121 Mul,
5122 getValue(I.getArgOperand(2)));
5123 setValue(&I, Add);
5124 }
5125 return 0;
5126 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005127 case Intrinsic::convert_to_fp16:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005128 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005129 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005130 return 0;
5131 case Intrinsic::convert_from_fp16:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005132 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005133 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005134 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005135 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005136 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005137 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Dan Gohman575fad32008-09-03 16:12:24 +00005138 return 0;
5139 }
5140 case Intrinsic::readcyclecounter: {
5141 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005142 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Bill Wendlingb99b2692009-12-22 00:40:51 +00005143 DAG.getVTList(MVT::i64, MVT::Other),
5144 &Op, 1);
5145 setValue(&I, Res);
5146 DAG.setRoot(Res.getValue(1));
Dan Gohman575fad32008-09-03 16:12:24 +00005147 return 0;
5148 }
Dan Gohman575fad32008-09-03 16:12:24 +00005149 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005150 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005151 getValue(I.getArgOperand(0)).getValueType(),
5152 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00005153 return 0;
5154 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005155 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005156 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005157 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005158 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005159 sdl, Ty, Arg));
Dan Gohman575fad32008-09-03 16:12:24 +00005160 return 0;
5161 }
5162 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005163 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005164 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005165 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005166 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005167 sdl, Ty, Arg));
Dan Gohman575fad32008-09-03 16:12:24 +00005168 return 0;
5169 }
5170 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005171 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005172 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005173 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Dan Gohman575fad32008-09-03 16:12:24 +00005174 return 0;
5175 }
5176 case Intrinsic::stacksave: {
5177 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005178 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005179 DAG.getVTList(TLI->getPointerTy(), MVT::Other), &Op, 1);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005180 setValue(&I, Res);
5181 DAG.setRoot(Res.getValue(1));
Dan Gohman575fad32008-09-03 16:12:24 +00005182 return 0;
5183 }
5184 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005185 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005186 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Dan Gohman575fad32008-09-03 16:12:24 +00005187 return 0;
5188 }
Bill Wendling13020d22008-11-18 11:01:33 +00005189 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005190 // Emit code into the DAG to store the stack guard onto the stack.
5191 MachineFunction &MF = DAG.getMachineFunction();
5192 MachineFrameInfo *MFI = MF.getFrameInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005193 EVT PtrTy = TLI->getPointerTy();
Bill Wendlingd970ea32008-11-06 02:29:10 +00005194
Gabor Greifeba0be72010-06-25 09:38:13 +00005195 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5196 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005197
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005198 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005199 MFI->setStackProtectorIndex(FI);
5200
5201 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5202
5203 // Store the stack protector onto the stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005204 Res = DAG.getStore(getRoot(), sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005205 MachinePointerInfo::getFixedStack(FI),
5206 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005207 setValue(&I, Res);
5208 DAG.setRoot(Res);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005209 return 0;
5210 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005211 case Intrinsic::objectsize: {
5212 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005213 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005214
5215 assert(CI && "Non-constant type in __builtin_object_size?");
5216
Gabor Greifeba0be72010-06-25 09:38:13 +00005217 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005218 EVT Ty = Arg.getValueType();
5219
Dan Gohmanf1d83042010-06-18 14:22:04 +00005220 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005221 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005222 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005223 Res = DAG.getConstant(0, Ty);
5224
5225 setValue(&I, Res);
Eric Christopher7a50b282009-10-27 00:52:25 +00005226 return 0;
5227 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005228 case Intrinsic::annotation:
5229 case Intrinsic::ptr_annotation:
5230 // Drop the intrinsic, but forward the value
5231 setValue(&I, getValue(I.getOperand(0)));
5232 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005233 case Intrinsic::var_annotation:
5234 // Discard annotate attributes
5235 return 0;
5236
5237 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005238 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005239
5240 SDValue Ops[6];
5241 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005242 Ops[1] = getValue(I.getArgOperand(0));
5243 Ops[2] = getValue(I.getArgOperand(1));
5244 Ops[3] = getValue(I.getArgOperand(2));
5245 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005246 Ops[5] = DAG.getSrcValue(F);
5247
Andrew Trickef9de2a2013-05-25 02:42:55 +00005248 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops, 6);
Dan Gohman575fad32008-09-03 16:12:24 +00005249
Duncan Sandsa0984362011-09-06 13:37:06 +00005250 DAG.setRoot(Res);
5251 return 0;
5252 }
5253 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005254 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005255 TLI->getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005256 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00005257 return 0;
5258 }
Dan Gohman575fad32008-09-03 16:12:24 +00005259 case Intrinsic::gcroot:
5260 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005261 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005262 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005263
Dan Gohman575fad32008-09-03 16:12:24 +00005264 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5265 GFI->addStackRoot(FI->getIndex(), TypeMap);
5266 }
5267 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005268 case Intrinsic::gcread:
5269 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005270 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005271 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005272 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00005273 return 0;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005274
5275 case Intrinsic::expect: {
5276 // Just replace __builtin_expect(exp, c) with EXP.
5277 setValue(&I, getValue(I.getArgOperand(0)));
5278 return 0;
5279 }
5280
Shuxin Yangcdde0592012-10-19 20:11:16 +00005281 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005282 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005283 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005284 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005285 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005286 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005287 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Evan Cheng74d92c12011-04-08 21:37:21 +00005288 return 0;
5289 }
5290 TargetLowering::ArgListTy Args;
Justin Holewinskiaa583972012-05-25 16:35:28 +00005291 TargetLowering::
5292 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng74d92c12011-04-08 21:37:21 +00005293 false, false, false, false, 0, CallingConv::C,
Evan Cheng65f9d192012-02-28 18:51:51 +00005294 /*isTailCall=*/false,
5295 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005296 DAG.getExternalSymbol(TrapFuncName.data(),
5297 TLI->getPointerTy()),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005298 Args, DAG, sdl);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005299 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005300 DAG.setRoot(Result.second);
Dan Gohman575fad32008-09-03 16:12:24 +00005301 return 0;
Evan Cheng74d92c12011-04-08 21:37:21 +00005302 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005303
Bill Wendling5eee7442008-11-21 02:38:44 +00005304 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005305 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005306 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005307 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005308 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005309 case Intrinsic::smul_with_overflow: {
5310 ISD::NodeType Op;
5311 switch (Intrinsic) {
5312 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5313 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5314 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5315 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5316 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5317 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5318 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5319 }
5320 SDValue Op1 = getValue(I.getArgOperand(0));
5321 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005322
Craig Topperbc680062012-04-11 04:34:11 +00005323 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005324 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperbc680062012-04-11 04:34:11 +00005325 return 0;
5326 }
Dan Gohman575fad32008-09-03 16:12:24 +00005327 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005328 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005329 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005330 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005331 Ops[1] = getValue(I.getArgOperand(0));
5332 Ops[2] = getValue(I.getArgOperand(1));
5333 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005334 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005335 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005336 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005337 &Ops[0], 5,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005338 EVT::getIntegerVT(*Context, 8),
5339 MachinePointerInfo(I.getArgOperand(0)),
5340 0, /* align */
5341 false, /* volatile */
5342 rw==0, /* read */
5343 rw==1)); /* write */
Dan Gohman575fad32008-09-03 16:12:24 +00005344 return 0;
5345 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005346 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005347 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005348 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005349 // Stack coloring is not enabled in O0, discard region information.
5350 if (TM.getOptLevel() == CodeGenOpt::None)
5351 return 0;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005352
Nadav Rotemd753a952012-09-10 08:43:23 +00005353 SmallVector<Value *, 4> Allocas;
5354 GetUnderlyingObjects(I.getArgOperand(1), Allocas, TD);
5355
Craig Toppere1c1d362013-07-03 05:11:49 +00005356 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5357 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005358 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5359
5360 // Could not find an Alloca.
5361 if (!LifetimeObject)
5362 continue;
5363
5364 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5365
5366 SDValue Ops[2];
5367 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005368 Ops[1] = DAG.getFrameIndex(FI, TLI->getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005369 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5370
Andrew Trickef9de2a2013-05-25 02:42:55 +00005371 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops, 2);
Nadav Rotemd753a952012-09-10 08:43:23 +00005372 DAG.setRoot(Res);
5373 }
Nadav Rotemf04cbeb2013-02-01 19:25:23 +00005374 return 0;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005375 }
5376 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005377 // Discard region information.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005378 setValue(&I, DAG.getUNDEF(TLI->getPointerTy()));
Duncan Sandsdca0c282009-11-10 09:08:09 +00005379 return 0;
5380 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005381 // Discard region information.
5382 return 0;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005383 case Intrinsic::stackprotectorcheck: {
5384 // Do not actually emit anything for this basic block. Instead we initialize
5385 // the stack protector descriptor and export the guard variable so we can
5386 // access it in FinishBasicBlock.
5387 const BasicBlock *BB = I.getParent();
5388 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5389 ExportFromCurrentBlock(SPDescriptor.getGuard());
5390
5391 // Flush our exports since we are going to process a terminator.
5392 (void)getControlRoot();
5393 return 0;
5394 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00005395 case Intrinsic::donothing:
5396 // ignore
5397 return 0;
Andrew Trick74f4c742013-10-31 17:18:24 +00005398 case Intrinsic::experimental_stackmap: {
5399 visitStackmap(I);
5400 return 0;
5401 }
5402 case Intrinsic::experimental_patchpoint_void:
5403 case Intrinsic::experimental_patchpoint_i64: {
5404 visitPatchpoint(I);
5405 return 0;
5406 }
Dan Gohman575fad32008-09-03 16:12:24 +00005407 }
5408}
5409
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005410void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00005411 bool isTailCall,
5412 MachineBasicBlock *LandingPad) {
Chris Lattner229907c2011-07-18 04:54:35 +00005413 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5414 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5415 Type *RetTy = FTy->getReturnType();
Chris Lattnerfb964e52010-04-05 06:19:28 +00005416 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner34adc8d2010-03-14 01:41:15 +00005417 MCSymbol *BeginLabel = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005418
5419 TargetLowering::ArgListTy Args;
5420 TargetLowering::ArgListEntry Entry;
5421 Args.reserve(CS.arg_size());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005422
5423 // Check whether the function can return without sret-demotion.
Dan Gohmand7b5ce32010-07-10 09:00:22 +00005424 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005425 const TargetLowering *TLI = TM.getTargetLowering();
5426 GetReturnInfo(RetTy, CS.getAttributes(), Outs, *TLI);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005427
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005428 bool CanLowerReturn = TLI->CanLowerReturn(CS.getCallingConv(),
5429 DAG.getMachineFunction(),
5430 FTy->isVarArg(), Outs,
5431 FTy->getContext());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005432
5433 SDValue DemoteStackSlot;
Chris Lattner1ffcf522010-09-21 16:36:31 +00005434 int DemoteStackIdx = -100;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005435
5436 if (!CanLowerReturn) {
Reid Klecknerf5b76512014-01-31 23:50:57 +00005437 assert(!CS.hasInAllocaArgument() &&
5438 "sret demotion is incompatible with inalloca");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005439 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005440 FTy->getReturnType());
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005441 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005442 FTy->getReturnType());
5443 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1ffcf522010-09-21 16:36:31 +00005444 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattner229907c2011-07-18 04:54:35 +00005445 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005446
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005447 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI->getPointerTy());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005448 Entry.Node = DemoteStackSlot;
5449 Entry.Ty = StackSlotPtrType;
5450 Entry.isSExt = false;
5451 Entry.isZExt = false;
5452 Entry.isInReg = false;
5453 Entry.isSRet = true;
5454 Entry.isNest = false;
5455 Entry.isByVal = false;
Stephen Linb8bd2322013-04-20 05:14:40 +00005456 Entry.isReturned = false;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005457 Entry.Alignment = Align;
5458 Args.push_back(Entry);
5459 RetTy = Type::getVoidTy(FTy->getContext());
5460 }
5461
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005462 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005463 i != e; ++i) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00005464 const Value *V = *i;
5465
5466 // Skip empty types
5467 if (V->getType()->isEmptyTy())
5468 continue;
5469
5470 SDValue ArgNode = getValue(V);
5471 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00005472
Andrew Trick74f4c742013-10-31 17:18:24 +00005473 // Skip the first return-type Attribute to get to params.
5474 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
Dan Gohman575fad32008-09-03 16:12:24 +00005475 Args.push_back(Entry);
5476 }
5477
Chris Lattnerfb964e52010-04-05 06:19:28 +00005478 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005479 // Insert a label before the invoke call to mark the try range. This can be
5480 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005481 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005482
Jim Grosbach54c05302010-01-28 01:45:32 +00005483 // For SjLj, keep track of which landing pads go with which invokes
5484 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005485 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005486 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005487 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005488 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005489
Jim Grosbach54c05302010-01-28 01:45:32 +00005490 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005491 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005492 }
5493
Dan Gohman575fad32008-09-03 16:12:24 +00005494 // Both PendingLoads and PendingExports must be flushed here;
5495 // this call might not return.
5496 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005497 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005498 }
5499
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005500 // Check if target-independent constraints permit a tail call here.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005501 // Target-dependent constraints are checked within TLI->LowerCallTo.
5502 if (isTailCall && !isInTailCallPosition(CS, *TLI))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005503 isTailCall = false;
5504
Justin Holewinskiaa583972012-05-25 16:35:28 +00005505 TargetLowering::
5506 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005507 getCurSDLoc(), CS);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005508 std::pair<SDValue,SDValue> Result = TLI->LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005509 assert((isTailCall || Result.second.getNode()) &&
5510 "Non-null chain expected with non-tail call!");
5511 assert((Result.second.getNode() || !Result.first.getNode()) &&
5512 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005513 if (Result.first.getNode()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005514 setValue(CS.getInstruction(), Result.first);
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005515 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005516 // The instruction result is the result of loading from the
5517 // hidden sret parameter.
5518 SmallVector<EVT, 1> PVTs;
Chris Lattner229907c2011-07-18 04:54:35 +00005519 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005520
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005521 ComputeValueVTs(*TLI, PtrRetTy, PVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005522 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5523 EVT PtrVT = PVTs[0];
Eli Friedman315a0c72012-05-25 00:09:29 +00005524
5525 SmallVector<EVT, 4> RetTys;
5526 SmallVector<uint64_t, 4> Offsets;
5527 RetTy = FTy->getReturnType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005528 ComputeValueVTs(*TLI, RetTy, RetTys, &Offsets);
Eli Friedman315a0c72012-05-25 00:09:29 +00005529
5530 unsigned NumValues = RetTys.size();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005531 SmallVector<SDValue, 4> Values(NumValues);
5532 SmallVector<SDValue, 4> Chains(NumValues);
5533
5534 for (unsigned i = 0; i < NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005535 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT,
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005536 DemoteStackSlot,
5537 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005538 SDValue L = DAG.getLoad(RetTys[i], getCurSDLoc(), Result.second, Add,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005539 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005540 false, false, false, 1);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005541 Values[i] = L;
5542 Chains[i] = L.getValue(1);
5543 }
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005544
Andrew Trickef9de2a2013-05-25 02:42:55 +00005545 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005546 MVT::Other, &Chains[0], NumValues);
5547 PendingLoads.push_back(Chain);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005548
Bill Wendling954cb182010-01-28 21:51:40 +00005549 setValue(CS.getInstruction(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005550 DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00005551 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman315a0c72012-05-25 00:09:29 +00005552 &Values[0], Values.size()));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005553 }
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005554
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005555 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005556 // As a special case, a null chain means that a tail call has been emitted
5557 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005558 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005559
5560 // Since there's no actual continuation from this block, nothing can be
5561 // relying on us setting vregs for them.
5562 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005563 } else {
5564 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005565 }
Dan Gohman575fad32008-09-03 16:12:24 +00005566
Chris Lattnerfb964e52010-04-05 06:19:28 +00005567 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005568 // Insert a label at the end of the invoke call to mark the try range. This
5569 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005570 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005571 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005572
5573 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005574 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005575 }
5576}
5577
Chris Lattner1a32ede2009-12-24 00:37:38 +00005578/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5579/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005580static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5581 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner1a32ede2009-12-24 00:37:38 +00005582 UI != E; ++UI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005583 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005584 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005585 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005586 if (C->isNullValue())
5587 continue;
5588 // Unknown instruction.
5589 return false;
5590 }
5591 return true;
5592}
5593
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005594static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005595 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005596 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005597
Chris Lattner1a32ede2009-12-24 00:37:38 +00005598 // Check to see if this load can be trivially constant folded, e.g. if the
5599 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005600 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005601 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005602 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005603 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005604
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005605 if (const Constant *LoadCst =
5606 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5607 Builder.TD))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005608 return Builder.getValue(LoadCst);
5609 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005610
Chris Lattner1a32ede2009-12-24 00:37:38 +00005611 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5612 // still constant memory, the input chain can be the entry node.
5613 SDValue Root;
5614 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005615
Chris Lattner1a32ede2009-12-24 00:37:38 +00005616 // Do not serialize (non-volatile) loads of constant memory with anything.
5617 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5618 Root = Builder.DAG.getEntryNode();
5619 ConstantMemory = true;
5620 } else {
5621 // Do not serialize non-volatile loads against each other.
5622 Root = Builder.DAG.getRoot();
5623 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005624
Chris Lattner1a32ede2009-12-24 00:37:38 +00005625 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005626 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005627 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005628 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005629 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005630 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005631
Chris Lattner1a32ede2009-12-24 00:37:38 +00005632 if (!ConstantMemory)
5633 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5634 return LoadVal;
5635}
5636
Richard Sandiforde3827752013-08-16 10:55:47 +00005637/// processIntegerCallValue - Record the value for an instruction that
5638/// produces an integer result, converting the type where necessary.
5639void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5640 SDValue Value,
5641 bool IsSigned) {
5642 EVT VT = TM.getTargetLowering()->getValueType(I.getType(), true);
5643 if (IsSigned)
5644 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5645 else
5646 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5647 setValue(&I, Value);
5648}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005649
5650/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5651/// If so, return true and lower it, otherwise return false and it will be
5652/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005653bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005654 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005655 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005656 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005657
Gabor Greifeba0be72010-06-25 09:38:13 +00005658 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005659 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005660 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005661 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005662 return false;
5663
Richard Sandiforde3827752013-08-16 10:55:47 +00005664 const Value *Size = I.getArgOperand(2);
5665 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5666 if (CSize && CSize->getZExtValue() == 0) {
Richard Sandiford564681c2013-08-12 10:28:10 +00005667 EVT CallVT = TM.getTargetLowering()->getValueType(I.getType(), true);
5668 setValue(&I, DAG.getConstant(0, CallVT));
5669 return true;
5670 }
5671
Richard Sandiford564681c2013-08-12 10:28:10 +00005672 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5673 std::pair<SDValue, SDValue> Res =
5674 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005675 getValue(LHS), getValue(RHS), getValue(Size),
5676 MachinePointerInfo(LHS),
5677 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005678 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005679 processIntegerCallValue(I, Res.first, true);
5680 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005681 return true;
5682 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005683
Chris Lattner1a32ede2009-12-24 00:37:38 +00005684 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5685 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005686 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005687 bool ActuallyDoIt = true;
5688 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005689 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005690 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005691 default:
5692 LoadVT = MVT::Other;
5693 LoadTy = 0;
5694 ActuallyDoIt = false;
5695 break;
5696 case 2:
5697 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005698 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005699 break;
5700 case 4:
5701 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005702 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005703 break;
5704 case 8:
5705 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005706 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005707 break;
5708 /*
5709 case 16:
5710 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005711 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005712 LoadTy = VectorType::get(LoadTy, 4);
5713 break;
5714 */
5715 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005716
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005717 // This turns into unaligned loads. We only do this if the target natively
5718 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5719 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005720
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005721 // Require that we can find a legal MVT, and only do this if the target
5722 // supports unaligned loads of that type. Expanding into byte loads would
5723 // bloat the code.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005724 const TargetLowering *TLI = TM.getTargetLowering();
Richard Sandiforde3827752013-08-16 10:55:47 +00005725 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005726 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5727 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005728 if (!TLI->isTypeLegal(LoadVT) ||!TLI->allowsUnalignedMemoryAccesses(LoadVT))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005729 ActuallyDoIt = false;
5730 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005731
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005732 if (ActuallyDoIt) {
5733 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5734 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005735
Andrew Trickef9de2a2013-05-25 02:42:55 +00005736 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005737 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005738 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005739 return true;
5740 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005741 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005742
5743
Chris Lattner1a32ede2009-12-24 00:37:38 +00005744 return false;
5745}
5746
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005747/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5748/// form. If so, return true and lower it, otherwise return false and it
5749/// will be lowered like a normal call.
5750bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5751 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5752 if (I.getNumArgOperands() != 3)
5753 return false;
5754
5755 const Value *Src = I.getArgOperand(0);
5756 const Value *Char = I.getArgOperand(1);
5757 const Value *Length = I.getArgOperand(2);
5758 if (!Src->getType()->isPointerTy() ||
5759 !Char->getType()->isIntegerTy() ||
5760 !Length->getType()->isIntegerTy() ||
5761 !I.getType()->isPointerTy())
5762 return false;
5763
5764 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5765 std::pair<SDValue, SDValue> Res =
5766 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5767 getValue(Src), getValue(Char), getValue(Length),
5768 MachinePointerInfo(Src));
5769 if (Res.first.getNode()) {
5770 setValue(&I, Res.first);
5771 PendingLoads.push_back(Res.second);
5772 return true;
5773 }
5774
5775 return false;
5776}
5777
Richard Sandifordbb83a502013-08-16 11:29:37 +00005778/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5779/// optimized form. If so, return true and lower it, otherwise return false
5780/// and it will be lowered like a normal call.
5781bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5782 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5783 if (I.getNumArgOperands() != 2)
5784 return false;
5785
5786 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5787 if (!Arg0->getType()->isPointerTy() ||
5788 !Arg1->getType()->isPointerTy() ||
5789 !I.getType()->isPointerTy())
5790 return false;
5791
5792 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5793 std::pair<SDValue, SDValue> Res =
5794 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5795 getValue(Arg0), getValue(Arg1),
5796 MachinePointerInfo(Arg0),
5797 MachinePointerInfo(Arg1), isStpcpy);
5798 if (Res.first.getNode()) {
5799 setValue(&I, Res.first);
5800 DAG.setRoot(Res.second);
5801 return true;
5802 }
5803
5804 return false;
5805}
5806
Richard Sandifordca232712013-08-16 11:21:54 +00005807/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5808/// If so, return true and lower it, otherwise return false and it will be
5809/// lowered like a normal call.
5810bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5811 // Verify that the prototype makes sense. int strcmp(void*,void*)
5812 if (I.getNumArgOperands() != 2)
5813 return false;
5814
5815 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5816 if (!Arg0->getType()->isPointerTy() ||
5817 !Arg1->getType()->isPointerTy() ||
5818 !I.getType()->isIntegerTy())
5819 return false;
5820
5821 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5822 std::pair<SDValue, SDValue> Res =
5823 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5824 getValue(Arg0), getValue(Arg1),
5825 MachinePointerInfo(Arg0),
5826 MachinePointerInfo(Arg1));
5827 if (Res.first.getNode()) {
5828 processIntegerCallValue(I, Res.first, true);
5829 PendingLoads.push_back(Res.second);
5830 return true;
5831 }
5832
5833 return false;
5834}
5835
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005836/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5837/// form. If so, return true and lower it, otherwise return false and it
5838/// will be lowered like a normal call.
5839bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5840 // Verify that the prototype makes sense. size_t strlen(char *)
5841 if (I.getNumArgOperands() != 1)
5842 return false;
5843
5844 const Value *Arg0 = I.getArgOperand(0);
5845 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5846 return false;
5847
5848 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5849 std::pair<SDValue, SDValue> Res =
5850 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5851 getValue(Arg0), MachinePointerInfo(Arg0));
5852 if (Res.first.getNode()) {
5853 processIntegerCallValue(I, Res.first, false);
5854 PendingLoads.push_back(Res.second);
5855 return true;
5856 }
5857
5858 return false;
5859}
5860
5861/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5862/// form. If so, return true and lower it, otherwise return false and it
5863/// will be lowered like a normal call.
5864bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5865 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5866 if (I.getNumArgOperands() != 2)
5867 return false;
5868
5869 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5870 if (!Arg0->getType()->isPointerTy() ||
5871 !Arg1->getType()->isIntegerTy() ||
5872 !I.getType()->isIntegerTy())
5873 return false;
5874
5875 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5876 std::pair<SDValue, SDValue> Res =
5877 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5878 getValue(Arg0), getValue(Arg1),
5879 MachinePointerInfo(Arg0));
5880 if (Res.first.getNode()) {
5881 processIntegerCallValue(I, Res.first, false);
5882 PendingLoads.push_back(Res.second);
5883 return true;
5884 }
5885
5886 return false;
5887}
5888
Bob Wilson874886c2012-08-03 23:29:17 +00005889/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5890/// operation (as expected), translate it to an SDNode with the specified opcode
5891/// and return true.
5892bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5893 unsigned Opcode) {
5894 // Sanity check that it really is a unary floating-point call.
5895 if (I.getNumArgOperands() != 1 ||
5896 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5897 I.getType() != I.getArgOperand(0)->getType() ||
5898 !I.onlyReadsMemory())
5899 return false;
5900
5901 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005902 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005903 return true;
5904}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005905
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005906void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005907 // Handle inline assembly differently.
5908 if (isa<InlineAsm>(I.getCalledValue())) {
5909 visitInlineAsm(&I);
5910 return;
5911 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005912
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005913 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005914 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005915
Dan Gohman575fad32008-09-03 16:12:24 +00005916 const char *RenameFn = 0;
5917 if (Function *F = I.getCalledFunction()) {
5918 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005919 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005920 if (unsigned IID = II->getIntrinsicID(F)) {
5921 RenameFn = visitIntrinsicCall(I, IID);
5922 if (!RenameFn)
5923 return;
5924 }
5925 }
Dan Gohman575fad32008-09-03 16:12:24 +00005926 if (unsigned IID = F->getIntrinsicID()) {
5927 RenameFn = visitIntrinsicCall(I, IID);
5928 if (!RenameFn)
5929 return;
5930 }
5931 }
5932
5933 // Check for well-known libc/libm calls. If the function is internal, it
5934 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005935 LibFunc::Func Func;
5936 if (!F->hasLocalLinkage() && F->hasName() &&
5937 LibInfo->getLibFunc(F->getName(), Func) &&
5938 LibInfo->hasOptimizedCodeGen(Func)) {
5939 switch (Func) {
5940 default: break;
5941 case LibFunc::copysign:
5942 case LibFunc::copysignf:
5943 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005944 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005945 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5946 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005947 I.getType() == I.getArgOperand(1)->getType() &&
5948 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005949 SDValue LHS = getValue(I.getArgOperand(0));
5950 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005951 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005952 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005953 return;
5954 }
Bob Wilson871701c2012-08-03 21:26:24 +00005955 break;
5956 case LibFunc::fabs:
5957 case LibFunc::fabsf:
5958 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005959 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005960 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005961 break;
5962 case LibFunc::sin:
5963 case LibFunc::sinf:
5964 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005965 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005966 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005967 break;
5968 case LibFunc::cos:
5969 case LibFunc::cosf:
5970 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005971 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005972 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005973 break;
5974 case LibFunc::sqrt:
5975 case LibFunc::sqrtf:
5976 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005977 case LibFunc::sqrt_finite:
5978 case LibFunc::sqrtf_finite:
5979 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005980 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005981 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005982 break;
5983 case LibFunc::floor:
5984 case LibFunc::floorf:
5985 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005986 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005987 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005988 break;
5989 case LibFunc::nearbyint:
5990 case LibFunc::nearbyintf:
5991 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005992 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005993 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005994 break;
5995 case LibFunc::ceil:
5996 case LibFunc::ceilf:
5997 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005998 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005999 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006000 break;
6001 case LibFunc::rint:
6002 case LibFunc::rintf:
6003 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006004 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006005 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006006 break;
Hal Finkel171817e2013-08-07 22:49:12 +00006007 case LibFunc::round:
6008 case LibFunc::roundf:
6009 case LibFunc::roundl:
6010 if (visitUnaryFloatCall(I, ISD::FROUND))
6011 return;
6012 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006013 case LibFunc::trunc:
6014 case LibFunc::truncf:
6015 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00006016 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006017 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006018 break;
6019 case LibFunc::log2:
6020 case LibFunc::log2f:
6021 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006022 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006023 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006024 break;
6025 case LibFunc::exp2:
6026 case LibFunc::exp2f:
6027 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006028 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006029 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006030 break;
6031 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00006032 if (visitMemCmpCall(I))
6033 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006034 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00006035 case LibFunc::memchr:
6036 if (visitMemChrCall(I))
6037 return;
6038 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00006039 case LibFunc::strcpy:
6040 if (visitStrCpyCall(I, false))
6041 return;
6042 break;
6043 case LibFunc::stpcpy:
6044 if (visitStrCpyCall(I, true))
6045 return;
6046 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006047 case LibFunc::strcmp:
6048 if (visitStrCmpCall(I))
6049 return;
6050 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006051 case LibFunc::strlen:
6052 if (visitStrLenCall(I))
6053 return;
6054 break;
6055 case LibFunc::strnlen:
6056 if (visitStrNLenCall(I))
6057 return;
6058 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006059 }
6060 }
Dan Gohman575fad32008-09-03 16:12:24 +00006061 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006062
Dan Gohman575fad32008-09-03 16:12:24 +00006063 SDValue Callee;
6064 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006065 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006066 else
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006067 Callee = DAG.getExternalSymbol(RenameFn,
6068 TM.getTargetLowering()->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006069
Bill Wendling0602f392009-12-23 01:28:19 +00006070 // Check if we can potentially perform a tail call. More detailed checking is
6071 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006072 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006073}
6074
Benjamin Kramer355ce072011-03-26 16:35:10 +00006075namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006076
Dan Gohman575fad32008-09-03 16:12:24 +00006077/// AsmOperandInfo - This contains information for each constraint that we are
6078/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006079class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006080public:
Dan Gohman575fad32008-09-03 16:12:24 +00006081 /// CallOperand - If this is the result output operand or a clobber
6082 /// this is null, otherwise it is the incoming operand to the CallInst.
6083 /// This gets modified as the asm is processed.
6084 SDValue CallOperand;
6085
6086 /// AssignedRegs - If this is a register or register class operand, this
6087 /// contains the set of register corresponding to the operand.
6088 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006089
John Thompson1094c802010-09-13 18:15:37 +00006090 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohman575fad32008-09-03 16:12:24 +00006091 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
6092 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006093
Owen Anderson53aa7a92009-08-10 22:56:29 +00006094 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006095 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006096 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006097 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006098 const TargetLowering &TLI,
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006099 const DataLayout *TD) const {
Owen Anderson9f944592009-08-11 20:47:22 +00006100 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006101
Chris Lattner3b1833c2008-10-17 17:05:25 +00006102 if (isa<BasicBlock>(CallOperandVal))
6103 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006104
Chris Lattner229907c2011-07-18 04:54:35 +00006105 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006106
Eric Christopher44804282011-05-09 20:04:43 +00006107 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006108 // If this is an indirect operand, the operand is a pointer to the
6109 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006110 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006111 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006112 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006113 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006114 OpTy = PtrTy->getElementType();
6115 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006116
Eric Christopher44804282011-05-09 20:04:43 +00006117 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006118 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006119 if (STy->getNumElements() == 1)
6120 OpTy = STy->getElementType(0);
6121
Chris Lattner3b1833c2008-10-17 17:05:25 +00006122 // If OpTy is not a single value, it may be a struct/union that we
6123 // can tile with integers.
6124 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
6125 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
6126 switch (BitSize) {
6127 default: break;
6128 case 1:
6129 case 8:
6130 case 16:
6131 case 32:
6132 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006133 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006134 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006135 break;
6136 }
6137 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006138
Chris Lattner3b1833c2008-10-17 17:05:25 +00006139 return TLI.getValueType(OpTy, true);
6140 }
Dan Gohman575fad32008-09-03 16:12:24 +00006141};
Dan Gohman4db93c92010-05-29 17:53:24 +00006142
John Thompsone8360b72010-10-29 17:29:13 +00006143typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6144
Benjamin Kramer355ce072011-03-26 16:35:10 +00006145} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006146
Dan Gohman575fad32008-09-03 16:12:24 +00006147/// GetRegistersForValue - Assign registers (virtual or physical) for the
6148/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006149/// register allocator to handle the assignment process. However, if the asm
6150/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006151/// allocation. This produces generally horrible, but correct, code.
6152///
6153/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006154///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006155static void GetRegistersForValue(SelectionDAG &DAG,
6156 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006157 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006158 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006159 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006160
Dan Gohman575fad32008-09-03 16:12:24 +00006161 MachineFunction &MF = DAG.getMachineFunction();
6162 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006163
Dan Gohman575fad32008-09-03 16:12:24 +00006164 // If this is a constraint for a single physreg, or a constraint for a
6165 // register class, find it.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006166 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohman575fad32008-09-03 16:12:24 +00006167 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6168 OpInfo.ConstraintVT);
6169
6170 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006171 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006172 // If this is a FP input in an integer register (or visa versa) insert a bit
6173 // cast of the input value. More generally, handle any case where the input
6174 // value disagrees with the register class we plan to stick this in.
6175 if (OpInfo.Type == InlineAsm::isInput &&
6176 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006177 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006178 // types are identical size, use a bitcast to convert (e.g. two differing
6179 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006180 MVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner4396e0d2008-10-21 00:45:36 +00006181 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006182 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006183 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006184 OpInfo.ConstraintVT = RegVT;
6185 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6186 // If the input is a FP value and we want it in FP registers, do a
6187 // bitcast to the corresponding integer type. This turns an f64 value
6188 // into i64, which can be passed with two i32 values on a 32-bit
6189 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006190 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006191 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006192 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006193 OpInfo.ConstraintVT = RegVT;
6194 }
6195 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006196
Owen Anderson117c9e82009-08-12 00:36:31 +00006197 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006198 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006199
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006200 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006201 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006202
6203 // If this is a constraint for a specific physical register, like {r17},
6204 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006205 if (unsigned AssignedReg = PhysReg.first) {
6206 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006207 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006208 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006209
Dan Gohman575fad32008-09-03 16:12:24 +00006210 // Get the actual register value type. This is important, because the user
6211 // may have asked for (e.g.) the AX register in i32 type. We need to
6212 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006213 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006214
Dan Gohman575fad32008-09-03 16:12:24 +00006215 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006216 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006217
6218 // If this is an expanded reference, add the rest of the regs to Regs.
6219 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006220 TargetRegisterClass::iterator I = RC->begin();
6221 for (; *I != AssignedReg; ++I)
6222 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006223
Dan Gohman575fad32008-09-03 16:12:24 +00006224 // Already added the first reg.
6225 --NumRegs; ++I;
6226 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006227 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006228 Regs.push_back(*I);
6229 }
6230 }
Bill Wendlingac087582009-12-22 01:25:10 +00006231
Dan Gohmand16aa542010-05-29 17:03:36 +00006232 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006233 return;
6234 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006235
Dan Gohman575fad32008-09-03 16:12:24 +00006236 // Otherwise, if this was a reference to an LLVM register class, create vregs
6237 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006238 if (const TargetRegisterClass *RC = PhysReg.second) {
6239 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006240 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006241 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006242
Evan Cheng968c3b02009-03-23 08:01:15 +00006243 // Create the appropriate number of virtual registers.
6244 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6245 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006246 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006247
Dan Gohmand16aa542010-05-29 17:03:36 +00006248 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006249 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006250 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006251
Dan Gohman575fad32008-09-03 16:12:24 +00006252 // Otherwise, we couldn't allocate enough registers for this.
6253}
6254
Dan Gohman575fad32008-09-03 16:12:24 +00006255/// visitInlineAsm - Handle a call to an InlineAsm object.
6256///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006257void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6258 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006259
6260 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006261 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006262
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006263 const TargetLowering *TLI = TM.getTargetLowering();
Evan Chengd26fc5e2011-05-06 20:52:23 +00006264 TargetLowering::AsmOperandInfoVector
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006265 TargetConstraints = TLI->ParseConstraints(CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006266
John Thompson1094c802010-09-13 18:15:37 +00006267 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006268
Dan Gohman575fad32008-09-03 16:12:24 +00006269 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6270 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006271 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6272 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006273 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006274
Patrik Hagglundf9934612012-12-19 15:19:11 +00006275 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006276
6277 // Compute the value type for each operand.
6278 switch (OpInfo.Type) {
6279 case InlineAsm::isOutput:
6280 // Indirect outputs just consume an argument.
6281 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006282 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006283 break;
6284 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006285
Dan Gohman575fad32008-09-03 16:12:24 +00006286 // The return value of the call is this value. As such, there is no
6287 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006288 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006289 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006290 OpVT = TLI->getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006291 } else {
6292 assert(ResNo == 0 && "Asm only has one result!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006293 OpVT = TLI->getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006294 }
6295 ++ResNo;
6296 break;
6297 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006298 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006299 break;
6300 case InlineAsm::isClobber:
6301 // Nothing to do.
6302 break;
6303 }
6304
6305 // If this is an input or an indirect output, process the call argument.
6306 // BasicBlocks are labels, currently appearing only in asm's.
6307 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006308 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006309 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006310 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006311 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006312 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006313
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006314 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), *TLI, TD).
Patrik Hagglundf9934612012-12-19 15:19:11 +00006315 getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006316 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006317
Dan Gohman575fad32008-09-03 16:12:24 +00006318 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006319
John Thompson1094c802010-09-13 18:15:37 +00006320 // Indirect operand accesses access memory.
6321 if (OpInfo.isIndirect)
6322 hasMemory = true;
6323 else {
6324 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006325 TargetLowering::ConstraintType
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006326 CType = TLI->getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006327 if (CType == TargetLowering::C_Memory) {
6328 hasMemory = true;
6329 break;
6330 }
6331 }
6332 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006333 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006334
John Thompson1094c802010-09-13 18:15:37 +00006335 SDValue Chain, Flag;
6336
6337 // We won't need to flush pending loads if this asm doesn't touch
6338 // memory and is nonvolatile.
6339 if (hasMemory || IA->hasSideEffects())
6340 Chain = getRoot();
6341 else
6342 Chain = DAG.getRoot();
6343
Chris Lattner160e8ab2008-10-18 18:49:30 +00006344 // Second pass over the constraints: compute which constraint option to use
6345 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006346 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006347 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006348
John Thompson8118ef82010-09-24 22:24:05 +00006349 // If this is an output operand with a matching input operand, look up the
6350 // matching input. If their types mismatch, e.g. one is an integer, the
6351 // other is floating point, or their sizes are different, flag it as an
6352 // error.
6353 if (OpInfo.hasMatchingInput()) {
6354 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006355
John Thompson8118ef82010-09-24 22:24:05 +00006356 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00006357 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006358 TLI->getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6359 OpInfo.ConstraintVT);
Bill Wendlingd1634052012-07-19 00:04:14 +00006360 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006361 TLI->getRegForInlineAsmConstraint(Input.ConstraintCode,
6362 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006363 if ((OpInfo.ConstraintVT.isInteger() !=
6364 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006365 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006366 report_fatal_error("Unsupported asm: input constraint"
6367 " with a matching output constraint of"
6368 " incompatible type!");
6369 }
6370 Input.ConstraintVT = OpInfo.ConstraintVT;
6371 }
6372 }
6373
Dan Gohman575fad32008-09-03 16:12:24 +00006374 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006375 TLI->ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006376
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006377 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6378 OpInfo.Type == InlineAsm::isClobber)
6379 continue;
6380
Dan Gohman575fad32008-09-03 16:12:24 +00006381 // If this is a memory input, and if the operand is not indirect, do what we
6382 // need to to provide an address for the memory input.
6383 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6384 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006385 assert((OpInfo.isMultipleAlternative ||
6386 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006387 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006388
Dan Gohman575fad32008-09-03 16:12:24 +00006389 // Memory operands really want the address of the value. If we don't have
6390 // an indirect input, put it in the constpool if we can, otherwise spill
6391 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006392 // TODO: This isn't quite right. We need to handle these according to
6393 // the addressing mode that the constraint wants. Also, this may take
6394 // an additional register for the computation and we don't want that
6395 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006396
Dan Gohman575fad32008-09-03 16:12:24 +00006397 // If the operand is a float, integer, or vector constant, spill to a
6398 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006399 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006400 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006401 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006402 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006403 TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006404 } else {
6405 // Otherwise, create a stack slot and emit a store to it before the
6406 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006407 Type *Ty = OpVal->getType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006408 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
6409 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006410 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006411 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006412 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006413 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006414 OpInfo.CallOperand, StackSlot,
6415 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006416 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006417 OpInfo.CallOperand = StackSlot;
6418 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006419
Dan Gohman575fad32008-09-03 16:12:24 +00006420 // There is no longer a Value* corresponding to this operand.
6421 OpInfo.CallOperandVal = 0;
Bill Wendlingac087582009-12-22 01:25:10 +00006422
Dan Gohman575fad32008-09-03 16:12:24 +00006423 // It is now an indirect operand.
6424 OpInfo.isIndirect = true;
6425 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006426
Dan Gohman575fad32008-09-03 16:12:24 +00006427 // If this constraint is for a specific register, allocate it before
6428 // anything else.
6429 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006430 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006431 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006432
Dan Gohman575fad32008-09-03 16:12:24 +00006433 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006434 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006435 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6436 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006437
Dan Gohman575fad32008-09-03 16:12:24 +00006438 // C_Register operands have already been allocated, Other/Memory don't need
6439 // to be.
6440 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006441 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006442 }
6443
Dan Gohman575fad32008-09-03 16:12:24 +00006444 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6445 std::vector<SDValue> AsmNodeOperands;
6446 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6447 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006448 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006449 TLI->getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006450
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006451 // If we have a !srcloc metadata node associated with it, we want to attach
6452 // this to the ultimately generated inline asm machineinstr. To do this, we
6453 // pass in the third operand as this (potentially null) inline asm MDNode.
6454 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6455 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006456
Chad Rosier9e1274f2012-10-30 19:11:54 +00006457 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6458 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006459 unsigned ExtraInfo = 0;
6460 if (IA->hasSideEffects())
6461 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6462 if (IA->isAlignStack())
6463 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006464 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006465 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006466
6467 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6468 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6469 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6470
6471 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006472 TLI->ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006473
Chad Rosier86f60502012-10-30 20:01:12 +00006474 // Ideally, we would only check against memory constraints. However, the
6475 // meaning of an other constraint can be target-specific and we can't easily
6476 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6477 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006478 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6479 OpInfo.ConstraintType == TargetLowering::C_Other) {
6480 if (OpInfo.Type == InlineAsm::isInput)
6481 ExtraInfo |= InlineAsm::Extra_MayLoad;
6482 else if (OpInfo.Type == InlineAsm::isOutput)
6483 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006484 else if (OpInfo.Type == InlineAsm::isClobber)
6485 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006486 }
6487 }
6488
Evan Cheng6eb516d2011-01-07 23:50:32 +00006489 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006490 TLI->getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006491
Dan Gohman575fad32008-09-03 16:12:24 +00006492 // Loop over all of the inputs, copying the operand values into the
6493 // appropriate registers and processing the output regs.
6494 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006495
Dan Gohman575fad32008-09-03 16:12:24 +00006496 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6497 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006498
Dan Gohman575fad32008-09-03 16:12:24 +00006499 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6500 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6501
6502 switch (OpInfo.Type) {
6503 case InlineAsm::isOutput: {
6504 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6505 OpInfo.ConstraintType != TargetLowering::C_Register) {
6506 // Memory output, or 'other' output (e.g. 'X' constraint).
6507 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6508
6509 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006510 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6511 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006512 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006513 AsmNodeOperands.push_back(OpInfo.CallOperand);
6514 break;
6515 }
6516
6517 // Otherwise, this is a register or register class output.
6518
6519 // Copy the output from the appropriate register. Find a register that
6520 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006521 if (OpInfo.AssignedRegs.Regs.empty()) {
6522 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006523 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006524 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006525 Twine(OpInfo.ConstraintCode) + "'");
6526 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006527 }
Dan Gohman575fad32008-09-03 16:12:24 +00006528
6529 // If this is an indirect operand, store through the pointer after the
6530 // asm.
6531 if (OpInfo.isIndirect) {
6532 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6533 OpInfo.CallOperandVal));
6534 } else {
6535 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006536 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006537 // Concatenate this output onto the outputs list.
6538 RetValRegs.append(OpInfo.AssignedRegs);
6539 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006540
Dan Gohman575fad32008-09-03 16:12:24 +00006541 // Add information to the INLINEASM node to know that this register is
6542 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006543 OpInfo.AssignedRegs
6544 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6545 ? InlineAsm::Kind_RegDefEarlyClobber
6546 : InlineAsm::Kind_RegDef,
6547 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006548 break;
6549 }
6550 case InlineAsm::isInput: {
6551 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006552
Chris Lattner860df6e2008-10-17 16:47:46 +00006553 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006554 // If this is required to match an output register we have already set,
6555 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006556 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006557
Dan Gohman575fad32008-09-03 16:12:24 +00006558 // Scan until we find the definition we already emitted of this operand.
6559 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006560 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006561 for (; OperandNo; --OperandNo) {
6562 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006563 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006564 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006565 assert((InlineAsm::isRegDefKind(OpFlag) ||
6566 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6567 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006568 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006569 }
6570
Evan Cheng2e559232009-03-20 18:03:34 +00006571 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006572 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006573 if (InlineAsm::isRegDefKind(OpFlag) ||
6574 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006575 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006576 if (OpInfo.isIndirect) {
6577 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006578 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006579 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6580 " don't know how to handle tied "
6581 "indirect register inputs");
6582 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006583 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006584
Dan Gohman575fad32008-09-03 16:12:24 +00006585 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006586 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006587 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006588 MatchedRegs.RegVTs.push_back(RegVT);
6589 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006590 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006591 i != e; ++i) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006592 if (const TargetRegisterClass *RC = TLI->getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006593 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6594 else {
6595 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006596 Ctx.emitError(CS.getInstruction(),
6597 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006598 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006599 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006600 }
6601 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006602 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006603 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006604 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006605 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006606 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006607 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006608 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006609 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006610
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006611 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6612 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6613 "Unexpected number of operands");
6614 // Add information to the INLINEASM node to know about this input.
6615 // See InlineAsm.h isUseOperandTiedToDef.
6616 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6617 OpInfo.getMatchedOperand());
6618 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006619 TLI->getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006620 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6621 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006622 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006623
Dale Johannesencaca5482010-07-13 20:17:05 +00006624 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006625 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6626 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006627 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006628
Dale Johannesencaca5482010-07-13 20:17:05 +00006629 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006630 std::vector<SDValue> Ops;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006631 TLI->LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
6632 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006633 if (Ops.empty()) {
6634 LLVMContext &Ctx = *DAG.getContext();
6635 Ctx.emitError(CS.getInstruction(),
6636 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006637 Twine(OpInfo.ConstraintCode) + "'");
6638 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006639 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006640
Dan Gohman575fad32008-09-03 16:12:24 +00006641 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006642 unsigned ResOpType =
6643 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006644 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006645 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006646 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6647 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006648 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006649
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006650 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006651 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006652 assert(InOperandVal.getValueType() == TLI->getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006653 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006654
Dan Gohman575fad32008-09-03 16:12:24 +00006655 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006656 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006657 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006658 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006659 AsmNodeOperands.push_back(InOperandVal);
6660 break;
6661 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006662
Dan Gohman575fad32008-09-03 16:12:24 +00006663 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6664 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6665 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006666
6667 // TODO: Support this.
6668 if (OpInfo.isIndirect) {
6669 LLVMContext &Ctx = *DAG.getContext();
6670 Ctx.emitError(CS.getInstruction(),
6671 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006672 "for constraint '" +
6673 Twine(OpInfo.ConstraintCode) + "'");
6674 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006675 }
Dan Gohman575fad32008-09-03 16:12:24 +00006676
6677 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006678 if (OpInfo.AssignedRegs.Regs.empty()) {
6679 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006680 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006681 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006682 Twine(OpInfo.ConstraintCode) + "'");
6683 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006684 }
Dan Gohman575fad32008-09-03 16:12:24 +00006685
Andrew Trickef9de2a2013-05-25 02:42:55 +00006686 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006687 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006688
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006689 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006690 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006691 break;
6692 }
6693 case InlineAsm::isClobber: {
6694 // Add the clobbered value to the operand list, so that the register
6695 // allocator is aware that the physreg got clobbered.
6696 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006697 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006698 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006699 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006700 break;
6701 }
6702 }
6703 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006704
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006705 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006706 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006707 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006708
Andrew Trickef9de2a2013-05-25 02:42:55 +00006709 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Chris Lattner3e5fbd72010-12-21 02:38:05 +00006710 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohman575fad32008-09-03 16:12:24 +00006711 &AsmNodeOperands[0], AsmNodeOperands.size());
6712 Flag = Chain.getValue(1);
6713
6714 // If this asm returns a register value, copy the result from that register
6715 // and set it as the value of the call.
6716 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006717 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006718 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006719
Chris Lattner160e8ab2008-10-18 18:49:30 +00006720 // FIXME: Why don't we do this for inline asms with MRVs?
6721 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006722 EVT ResultType = TLI->getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006723
Chris Lattner160e8ab2008-10-18 18:49:30 +00006724 // If any of the results of the inline asm is a vector, it may have the
6725 // wrong width/num elts. This can happen for register classes that can
6726 // contain multiple different value types. The preg or vreg allocated may
6727 // not have the same VT as was expected. Convert it to the right type
6728 // with bit_convert.
6729 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006730 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006731 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006732
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006733 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006734 ResultType.isInteger() && Val.getValueType().isInteger()) {
6735 // If a result value was tied to an input value, the computed result may
6736 // have a wider width than the expected result. Extract the relevant
6737 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006738 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006739 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006740
Chris Lattner160e8ab2008-10-18 18:49:30 +00006741 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006742 }
Dan Gohman6de25562008-10-18 01:03:45 +00006743
Dan Gohman575fad32008-09-03 16:12:24 +00006744 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006745 // Don't need to use this as a chain in this case.
6746 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6747 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006748 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006749
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006750 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006751
Dan Gohman575fad32008-09-03 16:12:24 +00006752 // Process indirect outputs, first output all of the flagged copies out of
6753 // physregs.
6754 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6755 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006756 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006757 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006758 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006759 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6760 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006761
Dan Gohman575fad32008-09-03 16:12:24 +00006762 // Emit the non-flagged stores from the physregs.
6763 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006764 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006765 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006766 StoresToEmit[i].first,
6767 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006768 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006769 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006770 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006771 }
6772
Dan Gohman575fad32008-09-03 16:12:24 +00006773 if (!OutChains.empty())
Andrew Trickef9de2a2013-05-25 02:42:55 +00006774 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +00006775 &OutChains[0], OutChains.size());
Bill Wendlingac087582009-12-22 01:25:10 +00006776
Dan Gohman575fad32008-09-03 16:12:24 +00006777 DAG.setRoot(Chain);
6778}
6779
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006780void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006781 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006782 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006783 getValue(I.getArgOperand(0)),
6784 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006785}
6786
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006787void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006788 const TargetLowering *TLI = TM.getTargetLowering();
6789 const DataLayout &TD = *TLI->getDataLayout();
6790 SDValue V = DAG.getVAArg(TLI->getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006791 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006792 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindolaa18c5a02010-07-12 18:11:17 +00006793 TD.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006794 setValue(&I, V);
6795 DAG.setRoot(V.getValue(1));
6796}
6797
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006798void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006799 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006800 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006801 getValue(I.getArgOperand(0)),
6802 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006803}
6804
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006805void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006806 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006807 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006808 getValue(I.getArgOperand(0)),
6809 getValue(I.getArgOperand(1)),
6810 DAG.getSrcValue(I.getArgOperand(0)),
6811 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006812}
6813
Andrew Trick74f4c742013-10-31 17:18:24 +00006814/// \brief Lower an argument list according to the target calling convention.
6815///
6816/// \return A tuple of <return-value, token-chain>
6817///
6818/// This is a helper for lowering intrinsics that follow a target calling
6819/// convention or require stack pointer adjustment. Only a subset of the
6820/// intrinsic's operands need to participate in the calling convention.
6821std::pair<SDValue, SDValue>
6822SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006823 unsigned NumArgs, SDValue Callee,
6824 bool useVoidTy) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006825 TargetLowering::ArgListTy Args;
6826 Args.reserve(NumArgs);
6827
6828 // Populate the argument list.
6829 // Attributes for args start at offset 1, after the return attribute.
6830 ImmutableCallSite CS(&CI);
6831 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6832 ArgI != ArgE; ++ArgI) {
6833 const Value *V = CI.getOperand(ArgI);
6834
6835 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6836
6837 TargetLowering::ArgListEntry Entry;
6838 Entry.Node = getValue(V);
6839 Entry.Ty = V->getType();
6840 Entry.setAttributes(&CS, AttrI);
6841 Args.push_back(Entry);
6842 }
6843
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006844 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType();
6845 TargetLowering::CallLoweringInfo CLI(getRoot(), retTy, /*retSExt*/ false,
6846 /*retZExt*/ false, /*isVarArg*/ false, /*isInReg*/ false, NumArgs,
6847 CI.getCallingConv(), /*isTailCall*/ false, /*doesNotReturn*/ false,
Andrew Trick74f4c742013-10-31 17:18:24 +00006848 /*isReturnValueUsed*/ CI.use_empty(), Callee, Args, DAG, getCurSDLoc());
6849
6850 const TargetLowering *TLI = TM.getTargetLowering();
6851 return TLI->LowerCallTo(CLI);
6852}
6853
Andrew Trick4a1abb72013-11-22 19:07:36 +00006854/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6855/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006856///
6857/// Constants are converted to TargetConstants purely as an optimization to
6858/// avoid constant materialization and register allocation.
6859///
6860/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6861/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6862/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6863/// address materialization and register allocation, but may also be required
6864/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6865/// alloca in the entry block, then the runtime may assume that the alloca's
6866/// StackMap location can be read immediately after compilation and that the
6867/// location is valid at any point during execution (this is similar to the
6868/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6869/// only available in a register, then the runtime would need to trap when
6870/// execution reaches the StackMap in order to read the alloca's location.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006871static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx,
6872 SmallVectorImpl<SDValue> &Ops,
6873 SelectionDAGBuilder &Builder) {
6874 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) {
6875 SDValue OpVal = Builder.getValue(CI.getArgOperand(i));
6876 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6877 Ops.push_back(
6878 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6879 Ops.push_back(
6880 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006881 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6882 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6883 Ops.push_back(
6884 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006885 } else
6886 Ops.push_back(OpVal);
6887 }
6888}
6889
Andrew Trick74f4c742013-10-31 17:18:24 +00006890/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6891void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6892 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6893 // [live variables...])
6894
6895 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6896
6897 SDValue Callee = getValue(CI.getCalledValue());
6898
6899 // Lower into a call sequence with no args and no return value.
6900 std::pair<SDValue, SDValue> Result = LowerCallOperands(CI, 0, 0, Callee);
6901 // Set the root to the target-lowered call chain.
6902 SDValue Chain = Result.second;
6903 DAG.setRoot(Chain);
6904
6905 /// Get a call instruction from the call sequence chain.
6906 /// Tail calls are not allowed.
6907 SDNode *CallEnd = Chain.getNode();
6908 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6909 "Expected a callseq node.");
6910 SDNode *Call = CallEnd->getOperand(0).getNode();
6911 bool hasGlue = Call->getGluedNode();
6912
Andrew Trick74f4c742013-10-31 17:18:24 +00006913 // Replace the target specific call node with the stackmap intrinsic.
6914 SmallVector<SDValue, 8> Ops;
6915
6916 // Add the <id> and <numShadowBytes> constants.
6917 for (unsigned i = 0; i < 2; ++i) {
6918 SDValue tmp = getValue(CI.getOperand(i));
6919 Ops.push_back(DAG.getTargetConstant(
6920 cast<ConstantSDNode>(tmp)->getZExtValue(), MVT::i32));
6921 }
6922 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006923 addStackMapLiveVars(CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006924
6925 // Push the chain (this is originally the first operand of the call, but
6926 // becomes now the last or second to last operand).
6927 Ops.push_back(*(Call->op_begin()));
6928
6929 // Push the glue flag (last operand).
6930 if (hasGlue)
6931 Ops.push_back(*(Call->op_end()-1));
6932
Andrew Trick74f4c742013-10-31 17:18:24 +00006933 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick6664df12013-11-05 22:44:04 +00006934
6935 // Replace the target specific call node with a STACKMAP node.
6936 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::STACKMAP, getCurSDLoc(),
6937 NodeTys, Ops);
6938
6939 // StackMap generates no value, so nothing goes in the NodeMap.
6940
6941 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
6942 // call sequence.
6943 DAG.ReplaceAllUsesWith(Call, MN);
6944
6945 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006946
6947 // Inform the Frame Information that we have a stackmap in this function.
6948 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006949}
6950
6951/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
6952void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006953 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006954 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006955 // i8* <target>,
6956 // i32 <numArgs>,
6957 // [Args...],
6958 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006959
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006960 CallingConv::ID CC = CI.getCallingConv();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006961 bool isAnyRegCC = CC == CallingConv::AnyReg;
6962 bool hasDef = !CI.getType()->isVoidTy();
Andrew Trick74f4c742013-10-31 17:18:24 +00006963 SDValue Callee = getValue(CI.getOperand(2)); // <target>
6964
6965 // Get the real number of arguments participating in the call <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006966 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos));
6967 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006968
6969 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006970 // Intrinsics include all meta-operands up to but not including CC.
6971 unsigned NumMetaOpers = PatchPointOpers::CCPos;
6972 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006973 "Not enough arguments provided to the patchpoint intrinsic");
6974
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006975 // For AnyRegCC the arguments are lowered later on manually.
6976 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00006977 std::pair<SDValue, SDValue> Result =
Andrew Tricka2428e02013-11-22 19:07:33 +00006978 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006979
Andrew Trick74f4c742013-10-31 17:18:24 +00006980 // Set the root to the target-lowered call chain.
6981 SDValue Chain = Result.second;
6982 DAG.setRoot(Chain);
6983
6984 SDNode *CallEnd = Chain.getNode();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006985 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
6986 CallEnd = CallEnd->getOperand(0).getNode();
6987
Andrew Trick74f4c742013-10-31 17:18:24 +00006988 /// Get a call instruction from the call sequence chain.
6989 /// Tail calls are not allowed.
6990 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6991 "Expected a callseq node.");
6992 SDNode *Call = CallEnd->getOperand(0).getNode();
6993 bool hasGlue = Call->getGluedNode();
6994
6995 // Replace the target specific call node with the patchable intrinsic.
6996 SmallVector<SDValue, 8> Ops;
6997
Andrew Tricka2428e02013-11-22 19:07:33 +00006998 // Add the <id> and <numBytes> constants.
6999 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
7000 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00007001 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Andrew Tricka2428e02013-11-22 19:07:33 +00007002 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7003 Ops.push_back(DAG.getTargetConstant(
7004 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7005
Andrew Trick74f4c742013-10-31 17:18:24 +00007006 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00007007 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00007008 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007009 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7010 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00007011
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007012 // Adjust <numArgs> to account for any arguments that have been passed on the
7013 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00007014 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007015 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3);
7016 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs;
7017 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7018
7019 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007020 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007021
7022 // Add the arguments we omitted previously. The register allocator should
7023 // place these in any free register.
7024 if (isAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00007025 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007026 Ops.push_back(getValue(CI.getArgOperand(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00007027
Andrew Tricka2428e02013-11-22 19:07:33 +00007028 // Push the arguments from the call instruction up to the register mask.
Andrew Trick74f4c742013-10-31 17:18:24 +00007029 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1;
7030 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
7031 Ops.push_back(*i);
7032
7033 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00007034 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007035
7036 // Push the register mask info.
7037 if (hasGlue)
7038 Ops.push_back(*(Call->op_end()-2));
7039 else
7040 Ops.push_back(*(Call->op_end()-1));
7041
7042 // Push the chain (this is originally the first operand of the call, but
7043 // becomes now the last or second to last operand).
7044 Ops.push_back(*(Call->op_begin()));
7045
7046 // Push the glue flag (last operand).
7047 if (hasGlue)
7048 Ops.push_back(*(Call->op_end()-1));
7049
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007050 SDVTList NodeTys;
7051 if (isAnyRegCC && hasDef) {
7052 // Create the return types based on the intrinsic definition
7053 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7054 SmallVector<EVT, 3> ValueVTs;
7055 ComputeValueVTs(TLI, CI.getType(), ValueVTs);
7056 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007057
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007058 // There is always a chain and a glue type at the end
7059 ValueVTs.push_back(MVT::Other);
7060 ValueVTs.push_back(MVT::Glue);
7061 NodeTys = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
7062 } else
7063 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7064
7065 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007066 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7067 getCurSDLoc(), NodeTys, Ops);
7068
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007069 // Update the NodeMap.
7070 if (hasDef) {
7071 if (isAnyRegCC)
7072 setValue(&CI, SDValue(MN, 0));
7073 else
7074 setValue(&CI, Result.first);
7075 }
Andrew Trick6664df12013-11-05 22:44:04 +00007076
7077 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007078 // call sequence. Furthermore the location of the chain and glue can change
7079 // when the AnyReg calling convention is used and the intrinsic returns a
7080 // value.
7081 if (isAnyRegCC && hasDef) {
7082 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7083 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7084 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7085 } else
7086 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007087 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007088
7089 // Inform the Frame Information that we have a patchpoint in this function.
7090 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007091}
7092
Dan Gohman575fad32008-09-03 16:12:24 +00007093/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007094/// implementation, which just calls LowerCall.
7095/// FIXME: When all targets are
7096/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007097std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007098TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007099 // Handle the incoming return values from the call.
7100 CLI.Ins.clear();
7101 SmallVector<EVT, 4> RetTys;
7102 ComputeValueVTs(*this, CLI.RetTy, RetTys);
7103 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7104 EVT VT = RetTys[I];
7105 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7106 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7107 for (unsigned i = 0; i != NumRegs; ++i) {
7108 ISD::InputArg MyFlags;
7109 MyFlags.VT = RegisterVT;
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007110 MyFlags.ArgVT = VT;
Stephen Lin699808c2013-04-30 22:49:28 +00007111 MyFlags.Used = CLI.IsReturnValueUsed;
7112 if (CLI.RetSExt)
7113 MyFlags.Flags.setSExt();
7114 if (CLI.RetZExt)
7115 MyFlags.Flags.setZExt();
7116 if (CLI.IsInReg)
7117 MyFlags.Flags.setInReg();
7118 CLI.Ins.push_back(MyFlags);
7119 }
7120 }
7121
Dan Gohman575fad32008-09-03 16:12:24 +00007122 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007123 CLI.Outs.clear();
7124 CLI.OutVals.clear();
7125 ArgListTy &Args = CLI.Args;
Dan Gohman575fad32008-09-03 16:12:24 +00007126 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007127 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007128 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
7129 for (unsigned Value = 0, NumValues = ValueVTs.size();
7130 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007131 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007132 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007133 SDValue Op = SDValue(Args[i].Node.getNode(),
7134 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007135 ISD::ArgFlagsTy Flags;
7136 unsigned OriginalAlignment =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007137 getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007138
7139 if (Args[i].isZExt)
7140 Flags.setZExt();
7141 if (Args[i].isSExt)
7142 Flags.setSExt();
7143 if (Args[i].isInReg)
7144 Flags.setInReg();
7145 if (Args[i].isSRet)
7146 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007147 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007148 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007149 if (Args[i].isInAlloca) {
7150 Flags.setInAlloca();
7151 // Set the byval flag for CCAssignFn callbacks that don't know about
7152 // inalloca. This way we can know how many bytes we should've allocated
7153 // and how many bytes a callee cleanup function will pop. If we port
7154 // inalloca to more targets, we'll have to add custom inalloca handling
7155 // in the various CC lowering callbacks.
7156 Flags.setByVal();
7157 }
7158 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007159 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7160 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007161 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007162 // For ByVal, alignment should come from FE. BE will guess if this
7163 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007164 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007165 if (Args[i].Alignment)
7166 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007167 else
7168 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007169 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007170 }
7171 if (Args[i].isNest)
7172 Flags.setNest();
7173 Flags.setOrigAlign(OriginalAlignment);
7174
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007175 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007176 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007177 SmallVector<SDValue, 4> Parts(NumParts);
7178 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7179
7180 if (Args[i].isSExt)
7181 ExtendKind = ISD::SIGN_EXTEND;
7182 else if (Args[i].isZExt)
7183 ExtendKind = ISD::ZERO_EXTEND;
7184
Stephen Lin699808c2013-04-30 22:49:28 +00007185 // Conservatively only handle 'returned' on non-vectors for now
7186 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7187 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7188 "unexpected use of 'returned'");
7189 // Before passing 'returned' to the target lowering code, ensure that
7190 // either the register MVT and the actual EVT are the same size or that
7191 // the return value and argument are extended in the same way; in these
7192 // cases it's safe to pass the argument register value unchanged as the
7193 // return register value (although it's at the target's option whether
7194 // to do so)
7195 // TODO: allow code generation to take advantage of partially preserved
7196 // registers rather than clobbering the entire register when the
7197 // parameter extension method is not compatible with the return
7198 // extension method
7199 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7200 (ExtendKind != ISD::ANY_EXTEND &&
7201 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7202 Flags.setReturned();
7203 }
7204
Justin Holewinskiaa583972012-05-25 16:35:28 +00007205 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendling5def8912012-09-26 06:16:18 +00007206 PartVT, CLI.CS ? CLI.CS->getInstruction() : 0, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007207
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007208 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007209 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007210 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007211 i < CLI.NumFixedArgs,
7212 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007213 if (NumParts > 1 && j == 0)
7214 MyFlags.Flags.setSplit();
7215 else if (j != 0)
7216 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007217
Justin Holewinskiaa583972012-05-25 16:35:28 +00007218 CLI.Outs.push_back(MyFlags);
7219 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007220 }
7221 }
7222 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007223
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007224 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007225 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007226
7227 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007228 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007229 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007230 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007231 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007232 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007233 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007234
7235 // For a tail call, the return value is merely live-out and there aren't
7236 // any nodes in the DAG representing it. Return a special value to
7237 // indicate that a tail call has been emitted and no more Instructions
7238 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007239 if (CLI.IsTailCall) {
7240 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007241 return std::make_pair(SDValue(), SDValue());
7242 }
7243
Justin Holewinskiaa583972012-05-25 16:35:28 +00007244 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007245 assert(InVals[i].getNode() &&
7246 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007247 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007248 "LowerCall emitted a value with the wrong type!");
7249 });
7250
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007251 // Collect the legal value parts into potentially illegal values
7252 // that correspond to the original function's return values.
7253 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007254 if (CLI.RetSExt)
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007255 AssertOp = ISD::AssertSext;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007256 else if (CLI.RetZExt)
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007257 AssertOp = ISD::AssertZext;
7258 SmallVector<SDValue, 4> ReturnValues;
7259 unsigned CurReg = 0;
7260 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007261 EVT VT = RetTys[I];
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007262 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007263 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007264
Justin Holewinskiaa583972012-05-25 16:35:28 +00007265 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling81406f62012-09-26 04:04:19 +00007266 NumRegs, RegisterVT, VT, NULL,
Bill Wendling954cb182010-01-28 21:51:40 +00007267 AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007268 CurReg += NumRegs;
7269 }
7270
7271 // For a function returning void, there is no return value. We can't create
7272 // such a node, so we just return a null return value in that case. In
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00007273 // that case, nothing will actually look at the value.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007274 if (ReturnValues.empty())
Justin Holewinskiaa583972012-05-25 16:35:28 +00007275 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007276
Justin Holewinskiaa583972012-05-25 16:35:28 +00007277 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
7278 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007279 &ReturnValues[0], ReturnValues.size());
Justin Holewinskiaa583972012-05-25 16:35:28 +00007280 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007281}
7282
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007283void TargetLowering::LowerOperationWrapper(SDNode *N,
7284 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007285 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007286 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007287 if (Res.getNode())
7288 Results.push_back(Res);
7289}
7290
Dan Gohman21cea8a2010-04-17 15:26:15 +00007291SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007292 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007293}
7294
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007295void
7296SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007297 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007298 assert((Op.getOpcode() != ISD::CopyFromReg ||
7299 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7300 "Copy from a reg to the same reg!");
7301 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7302
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007303 const TargetLowering *TLI = TM.getTargetLowering();
7304 RegsForValue RFV(V->getContext(), *TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007305 SDValue Chain = DAG.getEntryNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00007306 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, 0, V);
Dan Gohman575fad32008-09-03 16:12:24 +00007307 PendingExports.push_back(Chain);
7308}
7309
7310#include "llvm/CodeGen/SelectionDAGISel.h"
7311
Eli Friedman441a01a2011-05-05 16:53:34 +00007312/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7313/// entry block, return true. This includes arguments used by switches, since
7314/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007315static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007316 // With FastISel active, we may be splitting blocks, so force creation
7317 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007318 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007319 return A->use_empty();
7320
7321 const BasicBlock *Entry = A->getParent()->begin();
7322 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
7323 UI != E; ++UI) {
7324 const User *U = *UI;
7325 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7326 return false; // Use not in entry block.
7327 }
7328 return true;
7329}
7330
Eli Bendersky33ebf832013-02-28 23:09:18 +00007331void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007332 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007333 SDLoc dl = SDB->getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007334 const TargetLowering *TLI = getTargetLowering();
Bill Wendlingf7719082013-06-06 00:43:09 +00007335 const DataLayout *TD = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007336 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007337
Dan Gohmand16aa542010-05-29 17:03:36 +00007338 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007339 // Put in an sret pointer parameter before all the other parameters.
7340 SmallVector<EVT, 1> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007341 ComputeValueVTs(*getTargetLowering(),
7342 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007343
7344 // NOTE: Assuming that a pointer will never break down to more than one VT
7345 // or one register.
7346 ISD::ArgFlagsTy Flags;
7347 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007348 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007349 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007350 Ins.push_back(RetArg);
7351 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007352
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007353 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007354 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007355 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007356 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007357 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007358 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007359 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007360 unsigned PartBase = 0;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007361 for (unsigned Value = 0, NumValues = ValueVTs.size();
7362 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007363 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007364 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007365 ISD::ArgFlagsTy Flags;
7366 unsigned OriginalAlignment =
7367 TD->getABITypeAlignment(ArgTy);
7368
Bill Wendling94dcaf82012-12-30 12:45:13 +00007369 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007370 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007371 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007372 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007373 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007374 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007375 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007376 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007377 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007378 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007379 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7380 Flags.setInAlloca();
7381 // Set the byval flag for CCAssignFn callbacks that don't know about
7382 // inalloca. This way we can know how many bytes we should've allocated
7383 // and how many bytes a callee cleanup function will pop. If we port
7384 // inalloca to more targets, we'll have to add custom inalloca handling
7385 // in the various CC lowering callbacks.
7386 Flags.setByVal();
7387 }
7388 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007389 PointerType *Ty = cast<PointerType>(I->getType());
7390 Type *ElementTy = Ty->getElementType();
Chris Lattner68254fc2011-05-22 23:23:02 +00007391 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007392 // For ByVal, alignment should be passed from FE. BE will guess if
7393 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007394 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007395 if (F.getParamAlignment(Idx))
7396 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007397 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007398 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007399 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007400 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007401 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007402 Flags.setNest();
7403 Flags.setOrigAlign(OriginalAlignment);
7404
Bill Wendlingf7719082013-06-06 00:43:09 +00007405 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7406 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007407 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007408 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7409 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007410 if (NumRegs > 1 && i == 0)
7411 MyFlags.Flags.setSplit();
7412 // if it isn't first piece, alignment must be 1
7413 else if (i > 0)
7414 MyFlags.Flags.setOrigAlign(1);
7415 Ins.push_back(MyFlags);
7416 }
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007417 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007418 }
7419 }
7420
7421 // Call the target to set up the argument values.
7422 SmallVector<SDValue, 8> InVals;
Bill Wendlingf7719082013-06-06 00:43:09 +00007423 SDValue NewRoot = TLI->LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
7424 F.isVarArg(), Ins,
7425 dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007426
7427 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007428 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007429 "LowerFormalArguments didn't return a valid chain!");
7430 assert(InVals.size() == Ins.size() &&
7431 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007432 DEBUG({
7433 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7434 assert(InVals[i].getNode() &&
7435 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007436 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007437 "LowerFormalArguments emitted a value with the wrong type!");
7438 }
7439 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007440
Dan Gohman695d8112009-08-06 15:37:27 +00007441 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007442 DAG.setRoot(NewRoot);
7443
7444 // Set up the argument values.
7445 unsigned i = 0;
7446 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007447 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007448 // Create a virtual register for the sret pointer, and put in a copy
7449 // from the sret argument into it.
7450 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007451 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007452 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007453 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007454 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007455 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling81406f62012-09-26 04:04:19 +00007456 RegVT, VT, NULL, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007457
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007458 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007459 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007460 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007461 FuncInfo->DemoteRegister = SRetReg;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007462 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(),
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00007463 SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007464 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007465
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007466 // i indexes lowered arguments. Bump it past the hidden sret argument.
7467 // Idx indexes LLVM arguments. Don't touch it.
7468 ++i;
7469 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007470
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007471 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007472 ++I, ++Idx) {
7473 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007474 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007475 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007476 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007477
7478 // If this argument is unused then remember its value. It is used to generate
7479 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007480 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007481 SDB->setUnusedArgValue(I, InVals[i]);
7482
Adrian Prantl9c930592013-05-16 23:44:12 +00007483 // Also remember any frame index for use in FastISel.
7484 if (FrameIndexSDNode *FI =
7485 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7486 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7487 }
7488
Eli Friedman441a01a2011-05-05 16:53:34 +00007489 for (unsigned Val = 0; Val != NumValues; ++Val) {
7490 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007491 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7492 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007493
7494 if (!I->use_empty()) {
7495 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007496 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007497 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007498 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007499 AssertOp = ISD::AssertZext;
7500
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007501 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007502 NumParts, PartVT, VT,
Bill Wendling81406f62012-09-26 04:04:19 +00007503 NULL, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007504 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007505
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007506 i += NumParts;
7507 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007508
Eli Friedman441a01a2011-05-05 16:53:34 +00007509 // We don't need to do anything else for unused arguments.
7510 if (ArgValues.empty())
7511 continue;
7512
Devang Patel9d904e12011-09-08 22:59:09 +00007513 // Note down frame index.
7514 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007515 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007516 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007517
Eli Friedman441a01a2011-05-05 16:53:34 +00007518 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
Andrew Trickef9de2a2013-05-25 02:42:55 +00007519 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007520
Eli Friedman441a01a2011-05-05 16:53:34 +00007521 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007522 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007523 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007524 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7525 if (FrameIndexSDNode *FI =
7526 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7527 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7528 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007529
Eli Friedman441a01a2011-05-05 16:53:34 +00007530 // If this argument is live outside of the entry block, insert a copy from
7531 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007532 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007533 // If we can, though, try to skip creating an unnecessary vreg.
7534 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007535 // general. It's also subtly incompatible with the hacks FastISel
7536 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007537 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7538 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7539 FuncInfo->ValueMap[I] = Reg;
7540 continue;
7541 }
7542 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007543 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007544 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007545 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007546 }
Dan Gohman575fad32008-09-03 16:12:24 +00007547 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007548
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007549 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007550
7551 // Finally, if the target has anything special to do, allow it to do so.
7552 // FIXME: this should insert code into the DAG!
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007553 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007554}
7555
7556/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7557/// ensure constants are generated when needed. Remember the virtual registers
7558/// that need to be added to the Machine PHI nodes as input. We cannot just
7559/// directly add them, because expansion might result in multiple MBB's for one
7560/// BB. As such, the start of the BB might correspond to a different MBB than
7561/// the end.
7562///
7563void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007564SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007565 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007566
7567 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7568
7569 // Check successor nodes' PHI nodes that expect a constant to be available
7570 // from this block.
7571 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007572 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007573 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007574 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007575
Dan Gohman575fad32008-09-03 16:12:24 +00007576 // If this terminator has multiple identical successors (common for
7577 // switches), only handle each succ once.
7578 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007579
Dan Gohman575fad32008-09-03 16:12:24 +00007580 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007581
7582 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7583 // nodes and Machine PHI nodes, but the incoming operands have not been
7584 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007585 for (BasicBlock::const_iterator I = SuccBB->begin();
7586 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007587 // Ignore dead phi's.
7588 if (PN->use_empty()) continue;
7589
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007590 // Skip empty types
7591 if (PN->getType()->isEmptyTy())
7592 continue;
7593
Dan Gohman575fad32008-09-03 16:12:24 +00007594 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007595 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007596
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007597 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007598 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007599 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007600 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007601 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007602 }
7603 Reg = RegOut;
7604 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007605 DenseMap<const Value *, unsigned>::iterator I =
7606 FuncInfo.ValueMap.find(PHIOp);
7607 if (I != FuncInfo.ValueMap.end())
7608 Reg = I->second;
7609 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007610 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007611 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007612 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007613 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007614 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007615 }
7616 }
7617
7618 // Remember that this register needs to added to the machine PHI node as
7619 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007620 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007621 const TargetLowering *TLI = TM.getTargetLowering();
7622 ComputeValueVTs(*TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007623 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007624 EVT VT = ValueVTs[vti];
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007625 unsigned NumRegisters = TLI->getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007626 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007627 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007628 Reg += NumRegisters;
7629 }
7630 }
7631 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007632
Dan Gohmanc594eab2010-04-22 20:46:50 +00007633 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007634}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007635
7636/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7637/// is 0.
7638MachineBasicBlock *
7639SelectionDAGBuilder::StackProtectorDescriptor::
7640AddSuccessorMBB(const BasicBlock *BB,
7641 MachineBasicBlock *ParentMBB,
7642 MachineBasicBlock *SuccMBB) {
7643 // If SuccBB has not been created yet, create it.
7644 if (!SuccMBB) {
7645 MachineFunction *MF = ParentMBB->getParent();
7646 MachineFunction::iterator BBI = ParentMBB;
7647 SuccMBB = MF->CreateMachineBasicBlock(BB);
7648 MF->insert(++BBI, SuccMBB);
7649 }
7650 // Add it as a successor of ParentMBB.
7651 ParentMBB->addSuccessor(SuccMBB);
7652 return SuccMBB;
7653}