blob: 82e5ae8534ae11667178e95d2b30a1102c4d76bc [file] [log] [blame]
Chris Lattner3a4d1b22005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukman10468d82005-04-21 22:55:34 +00002//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman10468d82005-04-21 22:55:34 +00007//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesen75fbe902012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Bill Wendling908bf812014-01-06 00:43:20 +000025#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/MC/MCExpr.h"
Nadav Rotem8b24a732011-06-01 12:51:46 +000028#include "llvm/Support/CommandLine.h"
Torok Edwin56d06592009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0b24d22006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Nick Lewycky0de20af2010-12-19 20:43:38 +000034#include <cctype>
Chris Lattner3a4d1b22005-01-07 07:44:53 +000035using namespace llvm;
36
Chris Lattner5e693ed2009-07-28 03:13:23 +000037/// NOTE: The constructor takes ownership of TLOF.
Dan Gohman57c732b2010-04-21 01:34:56 +000038TargetLowering::TargetLowering(const TargetMachine &tm,
39 const TargetLoweringObjectFile *tlof)
Benjamin Kramer56b31bd2013-01-11 20:05:37 +000040 : TargetLoweringBase(tm, tlof) {}
Chris Lattner6f809792005-01-16 07:28:11 +000041
Evan Cheng6af02632005-12-20 06:22:03 +000042const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
43 return NULL;
44}
Evan Cheng9cdc16c2005-12-21 23:05:39 +000045
Tim Northoverf1450d82013-01-09 13:18:15 +000046/// Check whether a given call node is in tail position within its function. If
47/// so, it sets Chain to the input chain of the tail call.
48bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
49 SDValue &Chain) const {
50 const Function *F = DAG.getMachineFunction().getFunction();
51
52 // Conservatively require the attributes of the call to match those of
53 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling658d24d2013-01-18 21:53:16 +000054 AttributeSet CallerAttrs = F->getAttributes();
55 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northoverf1450d82013-01-09 13:18:15 +000056 .removeAttribute(Attribute::NoAlias).hasAttributes())
57 return false;
58
59 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling658d24d2013-01-18 21:53:16 +000060 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
61 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northoverf1450d82013-01-09 13:18:15 +000062 return false;
63
64 // Check if the only use is a function return node.
65 return isUsedByReturnOnly(Node, Chain);
66}
67
Andrew Trick74f4c742013-10-31 17:18:24 +000068/// \brief Set CallLoweringInfo attribute flags based on a call instruction
69/// and called function attributes.
70void TargetLowering::ArgListEntry::setAttributes(ImmutableCallSite *CS,
71 unsigned AttrIdx) {
72 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
73 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
74 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
75 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
76 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
77 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
Reid Klecknerf5b76512014-01-31 23:50:57 +000078 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
Andrew Trick74f4c742013-10-31 17:18:24 +000079 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
80 Alignment = CS->getParamAlignment(AttrIdx);
81}
Tim Northoverf1450d82013-01-09 13:18:15 +000082
83/// Generate a libcall taking the given operands as arguments and returning a
84/// result of type RetVT.
Michael Gottesman7a801722013-08-13 17:54:56 +000085std::pair<SDValue, SDValue>
86TargetLowering::makeLibCall(SelectionDAG &DAG,
87 RTLIB::Libcall LC, EVT RetVT,
88 const SDValue *Ops, unsigned NumOps,
89 bool isSigned, SDLoc dl,
90 bool doesNotReturn,
91 bool isReturnValueUsed) const {
Tim Northoverf1450d82013-01-09 13:18:15 +000092 TargetLowering::ArgListTy Args;
93 Args.reserve(NumOps);
94
95 TargetLowering::ArgListEntry Entry;
96 for (unsigned i = 0; i != NumOps; ++i) {
97 Entry.Node = Ops[i];
98 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
99 Entry.isSExt = isSigned;
100 Entry.isZExt = !isSigned;
101 Args.push_back(Entry);
102 }
103 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC), getPointerTy());
104
105 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
106 TargetLowering::
107 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy, isSigned, !isSigned, false,
108 false, 0, getLibcallCallingConv(LC),
109 /*isTailCall=*/false,
Michael Gottesman7a801722013-08-13 17:54:56 +0000110 doesNotReturn, isReturnValueUsed, Callee, Args,
111 DAG, dl);
112 return LowerCallTo(CLI);
Tim Northoverf1450d82013-01-09 13:18:15 +0000113}
114
115
116/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
117/// shared among BR_CC, SELECT_CC, and SETCC handlers.
118void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
119 SDValue &NewLHS, SDValue &NewRHS,
120 ISD::CondCode &CCCode,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000121 SDLoc dl) const {
Tim Northoverf1450d82013-01-09 13:18:15 +0000122 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
123 && "Unsupported setcc type!");
124
125 // Expand into one or more soft-fp libcall(s).
126 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
127 switch (CCCode) {
128 case ISD::SETEQ:
129 case ISD::SETOEQ:
130 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
131 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
132 break;
133 case ISD::SETNE:
134 case ISD::SETUNE:
135 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
136 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
137 break;
138 case ISD::SETGE:
139 case ISD::SETOGE:
140 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
141 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
142 break;
143 case ISD::SETLT:
144 case ISD::SETOLT:
145 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
146 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
147 break;
148 case ISD::SETLE:
149 case ISD::SETOLE:
150 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
151 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
152 break;
153 case ISD::SETGT:
154 case ISD::SETOGT:
155 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
156 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
157 break;
158 case ISD::SETUO:
159 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
160 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
161 break;
162 case ISD::SETO:
163 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
164 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
165 break;
166 default:
167 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
168 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
169 switch (CCCode) {
170 case ISD::SETONE:
171 // SETONE = SETOLT | SETOGT
172 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
173 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
174 // Fallthrough
175 case ISD::SETUGT:
176 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
177 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
178 break;
179 case ISD::SETUGE:
180 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
181 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
182 break;
183 case ISD::SETULT:
184 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
185 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
186 break;
187 case ISD::SETULE:
188 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
189 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
190 break;
191 case ISD::SETUEQ:
192 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
193 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
194 break;
195 default: llvm_unreachable("Do not know how to soften this setcc!");
196 }
197 }
198
199 // Use the target specific return value for comparions lib calls.
200 EVT RetVT = getCmpLibcallReturnType();
201 SDValue Ops[2] = { NewLHS, NewRHS };
Michael Gottesman7a801722013-08-13 17:54:56 +0000202 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/,
203 dl).first;
Tim Northoverf1450d82013-01-09 13:18:15 +0000204 NewRHS = DAG.getConstant(0, RetVT);
205 CCCode = getCmpLibcallCC(LC1);
206 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Matt Arsenault758659232013-05-18 00:21:46 +0000207 SDValue Tmp = DAG.getNode(ISD::SETCC, dl,
208 getSetCCResultType(*DAG.getContext(), RetVT),
Tim Northoverf1450d82013-01-09 13:18:15 +0000209 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Michael Gottesman7a801722013-08-13 17:54:56 +0000210 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/,
211 dl).first;
Matt Arsenault758659232013-05-18 00:21:46 +0000212 NewLHS = DAG.getNode(ISD::SETCC, dl,
213 getSetCCResultType(*DAG.getContext(), RetVT), NewLHS,
Tim Northoverf1450d82013-01-09 13:18:15 +0000214 NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
215 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
216 NewRHS = SDValue();
217 }
218}
219
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000220/// getJumpTableEncoding - Return the entry encoding for a jump table in the
221/// current function. The returned value is a member of the
222/// MachineJumpTableInfo::JTEntryKind enum.
223unsigned TargetLowering::getJumpTableEncoding() const {
224 // In non-pic modes, just use the address of a block.
225 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
226 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000227
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000228 // In PIC mode, if the target supports a GPRel32 directive, use it.
229 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
230 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000231
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000232 // Otherwise, use a label difference.
233 return MachineJumpTableInfo::EK_LabelDifference32;
234}
235
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000236SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
237 SelectionDAG &DAG) const {
Chris Lattner547c7612010-01-26 06:53:37 +0000238 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000239 unsigned JTEncoding = getJumpTableEncoding();
240
241 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
242 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow89021e42012-10-09 16:06:12 +0000243 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000244
Evan Cheng797d56f2007-11-09 01:32:10 +0000245 return Table;
246}
247
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000248/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
249/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
250/// MCExpr.
251const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000252TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
253 unsigned JTI,MCContext &Ctx) const{
Chris Lattner273735b2010-01-26 05:58:28 +0000254 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner8a785d72010-01-26 06:28:43 +0000255 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000256}
257
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000258bool
259TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
260 // Assume that everything is safe in static mode.
261 if (getTargetMachine().getRelocationModel() == Reloc::Static)
262 return true;
263
264 // In dynamic-no-pic mode, assume that known defined values are safe.
265 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
266 GA &&
267 !GA->getGlobal()->isDeclaration() &&
Duncan Sands12da8ce2009-03-07 15:45:40 +0000268 !GA->getGlobal()->isWeakForLinker())
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000269 return true;
270
271 // Otherwise assume nothing is safe.
272 return false;
273}
274
Chris Lattneree1dadb2006-02-04 02:13:02 +0000275//===----------------------------------------------------------------------===//
276// Optimization Methods
277//===----------------------------------------------------------------------===//
278
Wesley Peck527da1b2010-11-23 03:31:01 +0000279/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000280/// specified instruction is a constant integer. If so, check to see if there
281/// are any bits set in the constant that are not demanded. If so, shrink the
282/// constant and return true.
Wesley Peck527da1b2010-11-23 03:31:01 +0000283bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000284 const APInt &Demanded) {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000285 SDLoc dl(Op);
Bill Wendling6d271472009-03-04 00:18:06 +0000286
Chris Lattner118ddba2006-02-26 23:36:02 +0000287 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane58ab792009-01-29 01:59:02 +0000288 switch (Op.getOpcode()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000289 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000290 case ISD::XOR:
Bill Wendling6d271472009-03-04 00:18:06 +0000291 case ISD::AND:
292 case ISD::OR: {
293 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
294 if (!C) return false;
295
296 if (Op.getOpcode() == ISD::XOR &&
297 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
298 return false;
299
300 // if we can expand it to have all bits set, do it
301 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000302 EVT VT = Op.getValueType();
Bill Wendling6d271472009-03-04 00:18:06 +0000303 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
304 DAG.getConstant(Demanded &
Wesley Peck527da1b2010-11-23 03:31:01 +0000305 C->getAPIntValue(),
Bill Wendling6d271472009-03-04 00:18:06 +0000306 VT));
307 return CombineTo(Op, New);
308 }
309
Nate Begemandc7bba92006-02-03 22:24:05 +0000310 break;
311 }
Bill Wendling6d271472009-03-04 00:18:06 +0000312 }
313
Nate Begemandc7bba92006-02-03 22:24:05 +0000314 return false;
315}
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000316
Dan Gohmanad3e5492009-04-08 00:15:30 +0000317/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
318/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
319/// cast, but it could be generalized for targets with other types of
320/// implicit widening casts.
321bool
322TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
323 unsigned BitWidth,
324 const APInt &Demanded,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000325 SDLoc dl) {
Dan Gohmanad3e5492009-04-08 00:15:30 +0000326 assert(Op.getNumOperands() == 2 &&
327 "ShrinkDemandedOp only supports binary operators!");
328 assert(Op.getNode()->getNumValues() == 1 &&
329 "ShrinkDemandedOp only supports nodes with one result!");
330
331 // Don't do this if the node has another user, which may require the
332 // full value.
333 if (!Op.getNode()->hasOneUse())
334 return false;
335
336 // Search for the smallest integer type with free casts to and from
337 // Op's type. For expedience, just check power-of-2 integer types.
338 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem33360d82012-12-19 07:39:08 +0000339 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
340 unsigned SmallVTBits = DemandedSize;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000341 if (!isPowerOf2_32(SmallVTBits))
342 SmallVTBits = NextPowerOf2(SmallVTBits);
343 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000344 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000345 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
346 TLI.isZExtFree(SmallVT, Op.getValueType())) {
347 // We found a type with free casts.
348 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
349 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
350 Op.getNode()->getOperand(0)),
351 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
352 Op.getNode()->getOperand(1)));
Nadav Rotem33360d82012-12-19 07:39:08 +0000353 bool NeedZext = DemandedSize > SmallVTBits;
354 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
355 dl, Op.getValueType(), X);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000356 return CombineTo(Op, Z);
357 }
358 }
359 return false;
360}
361
Nate Begeman8a77efe2006-02-16 21:11:51 +0000362/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier79044db2011-06-11 02:27:46 +0000363/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman8a77efe2006-02-16 21:11:51 +0000364/// use this information to simplify Op, create a new simplified DAG node and
365/// return true, returning the original and new nodes in Old and New. Otherwise,
366/// analyze the expression and return a mask of KnownOne and KnownZero bits for
367/// the expression (used to simplify the caller). The KnownZero/One bits may
368/// only be accurate for those bits in the DemandedMask.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000369bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000370 const APInt &DemandedMask,
371 APInt &KnownZero,
372 APInt &KnownOne,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000373 TargetLoweringOpt &TLO,
374 unsigned Depth) const {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000375 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman1d459e42009-12-11 21:31:27 +0000376 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000377 "Mask size mismatches value type size!");
378 APInt NewMask = DemandedMask;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000379 SDLoc dl(Op);
Chris Lattner0184f882007-05-17 18:19:23 +0000380
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000381 // Don't know anything.
382 KnownZero = KnownOne = APInt(BitWidth, 0);
383
Nate Begeman8a77efe2006-02-16 21:11:51 +0000384 // Other users may use these bits.
Wesley Peck527da1b2010-11-23 03:31:01 +0000385 if (!Op.getNode()->hasOneUse()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000386 if (Depth != 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000387 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman8a77efe2006-02-16 21:11:51 +0000388 // simplify things downstream.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000389 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman8a77efe2006-02-16 21:11:51 +0000390 return false;
391 }
392 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000393 // just set the NewMask to all bits.
394 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000395 } else if (DemandedMask == 0) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000396 // Not demanding any bits from Op.
397 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesen84935752009-02-06 23:05:02 +0000398 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000399 return false;
400 } else if (Depth == 6) { // Limit search depth.
401 return false;
402 }
403
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000404 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000405 switch (Op.getOpcode()) {
406 case ISD::Constant:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000407 // We know all of the bits for a constant!
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000408 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
409 KnownZero = ~KnownOne;
Chris Lattner118ddba2006-02-26 23:36:02 +0000410 return false; // Don't fall through, will infinitely loop.
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000411 case ISD::AND:
Chris Lattnera60751d2006-02-27 00:36:27 +0000412 // If the RHS is a constant, check to see if the LHS would be zero without
413 // using the bits from the RHS. Below, we use knowledge about the RHS to
414 // simplify the LHS, here we're using information from the LHS to simplify
415 // the RHS.
416 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000417 APInt LHSZero, LHSOne;
Dale Johannesend2b48112011-01-10 21:53:07 +0000418 // Do not increment Depth here; that can cause an infinite loop.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000419 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattnera60751d2006-02-27 00:36:27 +0000420 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000421 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000422 return TLO.CombineTo(Op, Op.getOperand(0));
423 // If any of the set bits in the RHS are known zero on the LHS, shrink
424 // the constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000425 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000426 return true;
427 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000428
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000429 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000430 KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000431 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000432 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000433 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000434 KnownZero2, KnownOne2, TLO, Depth+1))
435 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000436 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
437
Nate Begeman8a77efe2006-02-16 21:11:51 +0000438 // If all of the demanded bits are known one on one side, return the other.
439 // These bits cannot contribute to the result of the 'and'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000440 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000441 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000442 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000443 return TLO.CombineTo(Op, Op.getOperand(1));
444 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000445 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000446 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
447 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000448 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000449 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000450 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000451 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000452 return true;
453
Nate Begeman8a77efe2006-02-16 21:11:51 +0000454 // Output known-1 bits are only known if set in both the LHS & RHS.
455 KnownOne &= KnownOne2;
456 // Output known-0 are known to be clear if zero in either the LHS | RHS.
457 KnownZero |= KnownZero2;
458 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000459 case ISD::OR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000460 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000461 KnownOne, TLO, Depth+1))
462 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000463 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000464 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000465 KnownZero2, KnownOne2, TLO, Depth+1))
466 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000467 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
468
Nate Begeman8a77efe2006-02-16 21:11:51 +0000469 // If all of the demanded bits are known zero on one side, return the other.
470 // These bits cannot contribute to the result of the 'or'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000471 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000472 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000473 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000474 return TLO.CombineTo(Op, Op.getOperand(1));
475 // If all of the potentially set bits on one side are known to be set on
476 // the other side, just use the 'other' side.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000477 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000478 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000479 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000480 return TLO.CombineTo(Op, Op.getOperand(1));
481 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000482 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000483 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000484 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000485 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000486 return true;
487
Nate Begeman8a77efe2006-02-16 21:11:51 +0000488 // Output known-0 bits are only known if clear in both the LHS & RHS.
489 KnownZero &= KnownZero2;
490 // Output known-1 are known to be set if set in either the LHS | RHS.
491 KnownOne |= KnownOne2;
492 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000493 case ISD::XOR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000494 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000495 KnownOne, TLO, Depth+1))
496 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000497 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000498 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000499 KnownOne2, TLO, Depth+1))
500 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000501 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
502
Nate Begeman8a77efe2006-02-16 21:11:51 +0000503 // If all of the demanded bits are known zero on one side, return the other.
504 // These bits cannot contribute to the result of the 'xor'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000505 if ((KnownZero & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000506 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000507 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000508 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohmanad3e5492009-04-08 00:15:30 +0000509 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000510 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000511 return true;
512
Chris Lattner5d5916b2006-11-27 21:50:02 +0000513 // If all of the unknown bits are known to be zero on one side or the other
514 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000515 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000516 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesen400dc2e2009-02-06 21:50:26 +0000517 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner5d5916b2006-11-27 21:50:02 +0000518 Op.getOperand(0),
519 Op.getOperand(1)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000520
Nate Begeman8a77efe2006-02-16 21:11:51 +0000521 // Output known-0 bits are known if clear or set in both the LHS & RHS.
522 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
523 // Output known-1 are known to be set if set in only one of the LHS, RHS.
524 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peck527da1b2010-11-23 03:31:01 +0000525
Nate Begeman8a77efe2006-02-16 21:11:51 +0000526 // If all of the demanded bits on one side are known, and all of the set
527 // bits on that side are also known to be set on the other side, turn this
528 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000529 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jones828531f2012-04-17 22:23:10 +0000530 // NB: it is okay if more bits are known than are requested
Stephen Lincfe7f352013-07-08 00:37:03 +0000531 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jones828531f2012-04-17 22:23:10 +0000532 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Anderson53aa7a92009-08-10 22:56:29 +0000533 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000534 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000535 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000536 Op.getOperand(0), ANDC));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000537 }
538 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000539
Nate Begeman8a77efe2006-02-16 21:11:51 +0000540 // If the RHS is a constant, see if we can simplify it.
Torok Edwin613d7af2008-04-06 21:23:02 +0000541 // for XOR, we prefer to force bits to 1 if they will make a -1.
542 // if we can't force bits, try to shrink constant
543 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
544 APInt Expanded = C->getAPIntValue() | (~NewMask);
545 // if we can expand it to have all bits set, do it
546 if (Expanded.isAllOnesValue()) {
547 if (Expanded != C->getAPIntValue()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000548 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000549 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin613d7af2008-04-06 21:23:02 +0000550 TLO.DAG.getConstant(Expanded, VT));
551 return TLO.CombineTo(Op, New);
552 }
553 // if it already has all the bits set, nothing to change
554 // but don't shrink either!
555 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
556 return true;
557 }
558 }
559
Nate Begeman8a77efe2006-02-16 21:11:51 +0000560 KnownZero = KnownZeroOut;
561 KnownOne = KnownOneOut;
562 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000563 case ISD::SELECT:
Wesley Peck527da1b2010-11-23 03:31:01 +0000564 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000565 KnownOne, TLO, Depth+1))
566 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000567 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000568 KnownOne2, TLO, Depth+1))
569 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000570 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
571 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
572
Nate Begeman8a77efe2006-02-16 21:11:51 +0000573 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000574 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000575 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000576
Nate Begeman8a77efe2006-02-16 21:11:51 +0000577 // Only known if known in both the LHS and RHS.
578 KnownOne &= KnownOne2;
579 KnownZero &= KnownZero2;
580 break;
Chris Lattner118ddba2006-02-26 23:36:02 +0000581 case ISD::SELECT_CC:
Wesley Peck527da1b2010-11-23 03:31:01 +0000582 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000583 KnownOne, TLO, Depth+1))
584 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000585 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattner118ddba2006-02-26 23:36:02 +0000586 KnownOne2, TLO, Depth+1))
587 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000588 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
589 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
590
Chris Lattner118ddba2006-02-26 23:36:02 +0000591 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000592 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattner118ddba2006-02-26 23:36:02 +0000593 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000594
Chris Lattner118ddba2006-02-26 23:36:02 +0000595 // Only known if known in both the LHS and RHS.
596 KnownOne &= KnownOne2;
597 KnownZero &= KnownZero2;
598 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000599 case ISD::SHL:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000600 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000601 unsigned ShAmt = SA->getZExtValue();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000602 SDValue InOp = Op.getOperand(0);
Chris Lattner9a861a82007-04-17 21:14:16 +0000603
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000604 // If the shift count is an invalid immediate, don't do anything.
605 if (ShAmt >= BitWidth)
606 break;
607
Chris Lattner9a861a82007-04-17 21:14:16 +0000608 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
609 // single shift. We can do this if the bottom bits (which are shifted
610 // out) are never demanded.
611 if (InOp.getOpcode() == ISD::SRL &&
612 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000613 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000614 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000615 unsigned Opc = ISD::SHL;
616 int Diff = ShAmt-C1;
617 if (Diff < 0) {
618 Diff = -Diff;
619 Opc = ISD::SRL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000620 }
621
622 SDValue NewSA =
Chris Lattner397c4d92007-05-30 16:30:06 +0000623 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Anderson53aa7a92009-08-10 22:56:29 +0000624 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000625 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000626 InOp.getOperand(0), NewSA));
627 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000628 }
629
Dan Gohman08186842010-07-23 18:03:30 +0000630 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000631 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000632 return true;
Dan Gohman08186842010-07-23 18:03:30 +0000633
634 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
635 // are not demanded. This will likely allow the anyext to be folded away.
636 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
637 SDValue InnerOp = InOp.getNode()->getOperand(0);
638 EVT InnerVT = InnerOp.getValueType();
Eli Friedman053a7242011-12-09 01:16:26 +0000639 unsigned InnerBits = InnerVT.getSizeInBits();
640 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohman08186842010-07-23 18:03:30 +0000641 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Andersonb2c80da2011-02-25 21:41:48 +0000642 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohman55e24462010-07-23 21:08:12 +0000643 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
644 ShTy = InnerVT;
Dan Gohman08186842010-07-23 18:03:30 +0000645 SDValue NarrowShl =
646 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohman55e24462010-07-23 21:08:12 +0000647 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohman08186842010-07-23 18:03:30 +0000648 return
649 TLO.CombineTo(Op,
650 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
651 NarrowShl));
652 }
Richard Sandiford374a0e52013-10-16 10:26:19 +0000653 // Repeat the SHL optimization above in cases where an extension
654 // intervenes: (shl (anyext (shr x, c1)), c2) to
655 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
656 // aren't demanded (as above) and that the shifted upper c1 bits of
657 // x aren't demanded.
658 if (InOp.hasOneUse() &&
659 InnerOp.getOpcode() == ISD::SRL &&
660 InnerOp.hasOneUse() &&
661 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
662 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
663 ->getZExtValue();
664 if (InnerShAmt < ShAmt &&
665 InnerShAmt < InnerBits &&
666 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
667 NewMask.trunc(ShAmt) == 0) {
668 SDValue NewSA =
669 TLO.DAG.getConstant(ShAmt - InnerShAmt,
670 Op.getOperand(1).getValueType());
671 EVT VT = Op.getValueType();
672 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
673 InnerOp.getOperand(0));
674 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
675 NewExt, NewSA));
676 }
677 }
Dan Gohman08186842010-07-23 18:03:30 +0000678 }
679
Dan Gohmaneffb8942008-09-12 16:56:44 +0000680 KnownZero <<= SA->getZExtValue();
681 KnownOne <<= SA->getZExtValue();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000682 // low bits known zero.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000683 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000684 }
685 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000686 case ISD::SRL:
687 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000688 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000689 unsigned ShAmt = SA->getZExtValue();
Duncan Sands13237ac2008-06-06 12:08:01 +0000690 unsigned VTSize = VT.getSizeInBits();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000691 SDValue InOp = Op.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000692
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000693 // If the shift count is an invalid immediate, don't do anything.
694 if (ShAmt >= BitWidth)
695 break;
696
Chris Lattner9a861a82007-04-17 21:14:16 +0000697 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
698 // single shift. We can do this if the top bits (which are shifted out)
699 // are never demanded.
700 if (InOp.getOpcode() == ISD::SHL &&
701 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000702 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000703 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000704 unsigned Opc = ISD::SRL;
705 int Diff = ShAmt-C1;
706 if (Diff < 0) {
707 Diff = -Diff;
708 Opc = ISD::SHL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000709 }
710
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000711 SDValue NewSA =
Chris Lattner4aff52b2007-04-17 22:53:02 +0000712 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenf1163e92009-02-03 00:47:48 +0000713 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000714 InOp.getOperand(0), NewSA));
715 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000716 }
717
Nate Begeman8a77efe2006-02-16 21:11:51 +0000718 // Compute the new bits that are at the top now.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000719 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000720 KnownZero, KnownOne, TLO, Depth+1))
721 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000722 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000723 KnownZero = KnownZero.lshr(ShAmt);
724 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000725
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000726 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000727 KnownZero |= HighBits; // High bits known zero.
Nate Begeman8a77efe2006-02-16 21:11:51 +0000728 }
729 break;
730 case ISD::SRA:
Dan Gohmane58ab792009-01-29 01:59:02 +0000731 // If this is an arithmetic shift right and only the low-bit is set, we can
732 // always convert this into a logical shr, even if the shift amount is
733 // variable. The low bit of the shift cannot be an input sign bit unless
734 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman053a7242011-12-09 01:16:26 +0000735 if (NewMask == 1)
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000736 return TLO.CombineTo(Op,
737 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
738 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane58ab792009-01-29 01:59:02 +0000739
Nate Begeman8a77efe2006-02-16 21:11:51 +0000740 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000741 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000742 unsigned ShAmt = SA->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +0000743
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000744 // If the shift count is an invalid immediate, don't do anything.
745 if (ShAmt >= BitWidth)
746 break;
747
748 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner10c65372006-05-08 17:22:53 +0000749
750 // If any of the demanded bits are produced by the sign extension, we also
751 // demand the input sign bit.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000752 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
753 if (HighBits.intersects(NewMask))
Dan Gohman1d459e42009-12-11 21:31:27 +0000754 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000755
Chris Lattner10c65372006-05-08 17:22:53 +0000756 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000757 KnownZero, KnownOne, TLO, Depth+1))
758 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000759 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000760 KnownZero = KnownZero.lshr(ShAmt);
761 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000762
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000763 // Handle the sign bit, adjusted to where it is now in the mask.
764 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000765
Nate Begeman8a77efe2006-02-16 21:11:51 +0000766 // If the input sign bit is known to be zero, or if none of the top bits
767 // are demanded, turn this into an unsigned shift right.
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000768 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits)
Wesley Peck527da1b2010-11-23 03:31:01 +0000769 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000770 Op.getOperand(0),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000771 Op.getOperand(1)));
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000772
773 int Log2 = NewMask.exactLogBase2();
774 if (Log2 >= 0) {
775 // The bit must come from the sign.
776 SDValue NewSA =
777 TLO.DAG.getConstant(BitWidth - 1 - Log2,
778 Op.getOperand(1).getValueType());
779 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
780 Op.getOperand(0), NewSA));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000781 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000782
783 if (KnownOne.intersects(SignBit))
784 // New bits are known one.
785 KnownOne |= HighBits;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000786 }
787 break;
788 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotem57935242012-01-15 19:27:55 +0000789 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
790
791 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
792 // If we only care about the highest bit, don't bother shifting right.
Eli Friedman18a4c312012-01-31 01:08:03 +0000793 if (MsbMask == DemandedMask) {
Nadav Rotem57935242012-01-15 19:27:55 +0000794 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
795 SDValue InOp = Op.getOperand(0);
Eli Friedman18a4c312012-01-31 01:08:03 +0000796
797 // Compute the correct shift amount type, which must be getShiftAmountTy
798 // for scalar types after legalization.
799 EVT ShiftAmtTy = Op.getValueType();
800 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
801 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
802
803 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, ShiftAmtTy);
Nadav Rotem57935242012-01-15 19:27:55 +0000804 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
805 Op.getValueType(), InOp, ShiftAmt));
806 }
Nate Begeman8a77efe2006-02-16 21:11:51 +0000807
Wesley Peck527da1b2010-11-23 03:31:01 +0000808 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman8a77efe2006-02-16 21:11:51 +0000809 // present in the input.
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000810 APInt NewBits =
811 APInt::getHighBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000812 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000813
Chris Lattner118ddba2006-02-26 23:36:02 +0000814 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman460ad412010-08-02 04:42:25 +0000815 if ((NewBits & NewMask) == 0)
Chris Lattner118ddba2006-02-26 23:36:02 +0000816 return TLO.CombineTo(Op, Op.getOperand(0));
817
Jay Foad583abbc2010-12-07 08:25:19 +0000818 APInt InSignBit =
Nadav Rotem57935242012-01-15 19:27:55 +0000819 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000820 APInt InputDemandedBits =
821 APInt::getLowBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000822 ExVT.getScalarType().getSizeInBits()) &
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000823 NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000824
Chris Lattner118ddba2006-02-26 23:36:02 +0000825 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman8a77efe2006-02-16 21:11:51 +0000826 // bit is demanded.
Chris Lattner118ddba2006-02-26 23:36:02 +0000827 InputDemandedBits |= InSignBit;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000828
829 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
830 KnownZero, KnownOne, TLO, Depth+1))
831 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000832 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman8a77efe2006-02-16 21:11:51 +0000833
834 // If the sign bit of the input is known set or clear, then we know the
835 // top bits of the result.
Wesley Peck527da1b2010-11-23 03:31:01 +0000836
Chris Lattner118ddba2006-02-26 23:36:02 +0000837 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000838 if (KnownZero.intersects(InSignBit))
Wesley Peck527da1b2010-11-23 03:31:01 +0000839 return TLO.CombineTo(Op,
Nadav Rotem57935242012-01-15 19:27:55 +0000840 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peck527da1b2010-11-23 03:31:01 +0000841
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000842 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman8a77efe2006-02-16 21:11:51 +0000843 KnownOne |= NewBits;
844 KnownZero &= ~NewBits;
Chris Lattner118ddba2006-02-26 23:36:02 +0000845 } else { // Input sign bit unknown
Nate Begeman8a77efe2006-02-16 21:11:51 +0000846 KnownZero &= ~NewBits;
847 KnownOne &= ~NewBits;
848 }
849 break;
850 }
Chris Lattner118ddba2006-02-26 23:36:02 +0000851 case ISD::ZERO_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000852 unsigned OperandBitWidth =
853 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000854 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000855
Chris Lattner118ddba2006-02-26 23:36:02 +0000856 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000857 APInt NewBits =
858 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
859 if (!NewBits.intersects(NewMask))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000860 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000861 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000862 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000863
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000864 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000865 KnownZero, KnownOne, TLO, Depth+1))
866 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000867 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000868 KnownZero = KnownZero.zext(BitWidth);
869 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000870 KnownZero |= NewBits;
871 break;
872 }
873 case ISD::SIGN_EXTEND: {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000874 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000875 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000876 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman44b4c072008-03-11 21:29:43 +0000877 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000878 APInt NewBits = ~InMask & NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000879
Chris Lattner118ddba2006-02-26 23:36:02 +0000880 // If none of the top bits are demanded, convert this into an any_extend.
881 if (NewBits == 0)
Dale Johannesenf1163e92009-02-03 00:47:48 +0000882 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
883 Op.getValueType(),
884 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000885
Chris Lattner118ddba2006-02-26 23:36:02 +0000886 // Since some of the sign extended bits are demanded, we know that the sign
887 // bit is demanded.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000888 APInt InDemandedBits = InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +0000889 InDemandedBits |= InSignBit;
Jay Foad583abbc2010-12-07 08:25:19 +0000890 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peck527da1b2010-11-23 03:31:01 +0000891
892 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000893 KnownOne, TLO, Depth+1))
894 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000895 KnownZero = KnownZero.zext(BitWidth);
896 KnownOne = KnownOne.zext(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000897
Chris Lattner118ddba2006-02-26 23:36:02 +0000898 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000899 if (KnownZero.intersects(InSignBit))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000900 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000901 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000902 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000903
Chris Lattner118ddba2006-02-26 23:36:02 +0000904 // If the sign bit is known one, the top bits match.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000905 if (KnownOne.intersects(InSignBit)) {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000906 KnownOne |= NewBits;
907 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000908 } else { // Otherwise, top bits aren't known.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000909 assert((KnownOne & NewBits) == 0);
910 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000911 }
912 break;
913 }
914 case ISD::ANY_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000915 unsigned OperandBitWidth =
916 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000917 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000918 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000919 KnownZero, KnownOne, TLO, Depth+1))
920 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000921 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000922 KnownZero = KnownZero.zext(BitWidth);
923 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000924 break;
925 }
Chris Lattner0f649322006-05-05 22:32:12 +0000926 case ISD::TRUNCATE: {
Chris Lattner86a14672006-05-06 00:11:52 +0000927 // Simplify the input, using demanded bit information, and compute the known
928 // zero/one bits live out.
Dan Gohmanc3c3c682010-03-01 17:59:21 +0000929 unsigned OperandBitWidth =
930 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000931 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000932 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattner0f649322006-05-05 22:32:12 +0000933 KnownZero, KnownOne, TLO, Depth+1))
934 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000935 KnownZero = KnownZero.trunc(BitWidth);
936 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000937
Chris Lattner86a14672006-05-06 00:11:52 +0000938 // If the input is only used by this truncate, see if we can shrink it based
939 // on the known demanded bits.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000940 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000941 SDValue In = Op.getOperand(0);
Chris Lattner86a14672006-05-06 00:11:52 +0000942 switch (In.getOpcode()) {
943 default: break;
944 case ISD::SRL:
945 // Shrink SRL by a constant if none of the high bits shifted in are
946 // demanded.
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000947 if (TLO.LegalTypes() &&
948 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
949 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
950 // undesirable.
951 break;
952 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
953 if (!ShAmt)
954 break;
Owen Anderson9c128342011-04-13 23:22:23 +0000955 SDValue Shift = In.getOperand(1);
956 if (TLO.LegalTypes()) {
957 uint64_t ShVal = ShAmt->getZExtValue();
958 Shift =
959 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
960 }
961
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000962 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
963 OperandBitWidth - BitWidth);
Jay Foad583abbc2010-12-07 08:25:19 +0000964 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000965
966 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
967 // None of the shifted in bits are needed. Add a truncate of the
968 // shift input, then shift it.
969 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000970 Op.getValueType(),
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000971 In.getOperand(0));
972 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
973 Op.getValueType(),
Wesley Peck527da1b2010-11-23 03:31:01 +0000974 NewTrunc,
Owen Anderson9c128342011-04-13 23:22:23 +0000975 Shift));
Chris Lattner86a14672006-05-06 00:11:52 +0000976 }
977 break;
978 }
979 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000980
981 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattner0f649322006-05-05 22:32:12 +0000982 break;
983 }
Chris Lattner118ddba2006-02-26 23:36:02 +0000984 case ISD::AssertZext: {
Owen Anderson40d756e2011-09-03 00:26:49 +0000985 // AssertZext demands all of the high bits, plus any of the low bits
986 // demanded by its users.
987 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
988 APInt InMask = APInt::getLowBitsSet(BitWidth,
989 VT.getSizeInBits());
990 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000991 KnownZero, KnownOne, TLO, Depth+1))
992 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000993 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmand83e3e72010-06-03 20:21:33 +0000994
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000995 KnownZero |= ~InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +0000996 break;
997 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000998 case ISD::BITCAST:
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +0000999 // If this is an FP->Int bitcast and if the sign bit is the only
1000 // thing demanded, turn this into a FGETSIGN.
Eli Friedman2ec82492011-12-15 02:07:20 +00001001 if (!TLO.LegalOperations() &&
1002 !Op.getValueType().isVector() &&
Eli Friedman53218b62011-11-09 22:25:12 +00001003 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem504cf0c2011-06-12 14:56:55 +00001004 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1005 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001006 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1007 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1008 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1009 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattnerde272b12007-12-22 21:35:38 +00001010 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1011 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001012 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001013 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1014 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001015 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands13237ac2008-06-06 12:08:01 +00001016 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsfd5ecd02011-06-01 14:04:17 +00001017 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings4a4e5a22011-05-19 18:48:20 +00001018 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1019 Op.getValueType(),
Chris Lattnerde272b12007-12-22 21:35:38 +00001020 Sign, ShAmt));
1021 }
1022 }
Chris Lattnerde272b12007-12-22 21:35:38 +00001023 break;
Dan Gohmanad3e5492009-04-08 00:15:30 +00001024 case ISD::ADD:
1025 case ISD::MUL:
1026 case ISD::SUB: {
1027 // Add, Sub, and Mul don't demand any bits in positions beyond that
1028 // of the highest bit demanded of them.
1029 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1030 BitWidth - NewMask.countLeadingZeros());
1031 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1032 KnownOne2, TLO, Depth+1))
1033 return true;
1034 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1035 KnownOne2, TLO, Depth+1))
1036 return true;
1037 // See if the operation should be performed at a smaller bit width.
Dan Gohman600f62b2010-06-24 14:30:44 +00001038 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +00001039 return true;
1040 }
1041 // FALL THROUGH
Dan Gohman38dc08f2008-05-06 00:53:29 +00001042 default:
Chris Lattnere6025522006-04-02 06:15:09 +00001043 // Just use ComputeMaskedBits to compute output bits.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001044 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnerab816402006-02-27 01:00:42 +00001045 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00001046 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001047
Chris Lattner118ddba2006-02-26 23:36:02 +00001048 // If we know the value of all of the demanded bits, return this as a
1049 // constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001050 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattner118ddba2006-02-26 23:36:02 +00001051 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peck527da1b2010-11-23 03:31:01 +00001052
Nate Begeman8a77efe2006-02-16 21:11:51 +00001053 return false;
1054}
1055
Wesley Peck527da1b2010-11-23 03:31:01 +00001056/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1057/// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +00001058/// KnownZero/KnownOne bitsets.
Wesley Peck527da1b2010-11-23 03:31:01 +00001059void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Wesley Peck527da1b2010-11-23 03:31:01 +00001060 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +00001061 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +00001062 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +00001063 unsigned Depth) const {
Chris Lattner6c1321c2006-04-02 06:19:46 +00001064 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1065 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1066 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1067 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerf0b24d22006-01-30 04:09:27 +00001068 "Should use MaskedValueIsZero if you don't know whether Op"
1069 " is a target node!");
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001070 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng9cdc16c2005-12-21 23:05:39 +00001071}
Chris Lattner32fef532006-01-26 20:37:03 +00001072
Chris Lattner7206d742006-05-06 09:27:13 +00001073/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1074/// targets that want to expose additional information about sign bits to the
1075/// DAG Combiner.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001076unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner7206d742006-05-06 09:27:13 +00001077 unsigned Depth) const {
1078 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1079 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1080 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1081 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1082 "Should use ComputeNumSignBits if you don't know whether Op"
1083 " is a target node!");
1084 return 1;
1085}
1086
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001087/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1088/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1089/// determine which bit is set.
1090///
Dale Johannesencc5fc442009-02-11 19:19:41 +00001091static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001092 // A left-shift of a constant one will have exactly one bit set, because
1093 // shifting the bit off the end is undefined.
1094 if (Val.getOpcode() == ISD::SHL)
1095 if (ConstantSDNode *C =
1096 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1097 if (C->getAPIntValue() == 1)
1098 return true;
Dan Gohmane58ab792009-01-29 01:59:02 +00001099
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001100 // Similarly, a right-shift of a constant sign-bit will have exactly
1101 // one bit set.
1102 if (Val.getOpcode() == ISD::SRL)
1103 if (ConstantSDNode *C =
1104 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1105 if (C->getAPIntValue().isSignBit())
1106 return true;
1107
1108 // More could be done here, though the above checks are enough
1109 // to handle some common cases.
1110
1111 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001112 EVT OpVT = Val.getValueType();
Dan Gohman4cec5432010-03-02 02:14:38 +00001113 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane58ab792009-01-29 01:59:02 +00001114 APInt KnownZero, KnownOne;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001115 DAG.ComputeMaskedBits(Val, KnownZero, KnownOne);
Dale Johannesencc5fc442009-02-11 19:19:41 +00001116 return (KnownZero.countPopulation() == BitWidth - 1) &&
1117 (KnownOne.countPopulation() == 1);
Dan Gohmane58ab792009-01-29 01:59:02 +00001118}
Chris Lattner7206d742006-05-06 09:27:13 +00001119
Wesley Peck527da1b2010-11-23 03:31:01 +00001120/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001121/// and cc. If it is unable to simplify it, return a null SDValue.
1122SDValue
Owen Anderson53aa7a92009-08-10 22:56:29 +00001123TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Cheng92658d52007-02-08 22:13:59 +00001124 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001125 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Cheng92658d52007-02-08 22:13:59 +00001126 SelectionDAG &DAG = DCI.DAG;
1127
1128 // These setcc operations always fold.
1129 switch (Cond) {
1130 default: break;
1131 case ISD::SETFALSE:
1132 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1133 case ISD::SETTRUE:
Tim Northover950fcc02013-09-06 12:38:12 +00001134 case ISD::SETTRUE2: {
1135 TargetLowering::BooleanContent Cnt = getBooleanContents(VT.isVector());
1136 return DAG.getConstant(
1137 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, VT);
1138 }
Evan Cheng92658d52007-02-08 22:13:59 +00001139 }
1140
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001141 // Ensure that the constant occurs on the RHS, and fold constant
1142 // comparisons.
Tom Stellardcd428182013-09-28 02:50:38 +00001143 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1144 if (isa<ConstantSDNode>(N0.getNode()) &&
1145 (DCI.isBeforeLegalizeOps() ||
1146 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1147 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00001148
Gabor Greiff304a7a2008-08-28 21:40:38 +00001149 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman2fa65b72008-03-03 22:22:56 +00001150 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen7aad5422008-11-07 01:28:02 +00001151
Eli Friedman65919b52009-07-26 23:47:17 +00001152 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1153 // equality comparison, then we're just comparing whether X itself is
1154 // zero.
1155 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1156 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1157 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001158 const APInt &ShAmt
1159 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001160 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1161 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1162 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1163 // (srl (ctlz x), 5) == 0 -> X != 0
1164 // (srl (ctlz x), 5) != 1 -> X != 0
1165 Cond = ISD::SETNE;
1166 } else {
1167 // (srl (ctlz x), 5) != 0 -> X == 0
1168 // (srl (ctlz x), 5) == 1 -> X == 0
1169 Cond = ISD::SETEQ;
1170 }
1171 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1172 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1173 Zero, Cond);
1174 }
1175 }
1176
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001177 SDValue CTPOP = N0;
1178 // Look through truncs that don't change the value of a ctpop.
1179 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1180 CTPOP = N0.getOperand(0);
1181
1182 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramer45d183c2011-01-17 18:00:28 +00001183 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001184 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1185 EVT CTVT = CTPOP.getValueType();
1186 SDValue CTOp = CTPOP.getOperand(0);
1187
1188 // (ctpop x) u< 2 -> (x & x-1) == 0
1189 // (ctpop x) u> 1 -> (x & x-1) != 0
1190 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1191 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1192 DAG.getConstant(1, CTVT));
1193 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1194 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1195 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1196 }
1197
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001198 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001199 }
1200
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001201 // (zext x) == C --> x == (trunc C)
1202 if (DCI.isBeforeLegalize() && N0->hasOneUse() &&
1203 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1204 unsigned MinBits = N0.getValueSizeInBits();
1205 SDValue PreZExt;
1206 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1207 // ZExt
1208 MinBits = N0->getOperand(0).getValueSizeInBits();
1209 PreZExt = N0->getOperand(0);
1210 } else if (N0->getOpcode() == ISD::AND) {
1211 // DAGCombine turns costly ZExts into ANDs
1212 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1213 if ((C->getAPIntValue()+1).isPowerOf2()) {
1214 MinBits = C->getAPIntValue().countTrailingOnes();
1215 PreZExt = N0->getOperand(0);
1216 }
1217 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
1218 // ZEXTLOAD
1219 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1220 MinBits = LN0->getMemoryVT().getSizeInBits();
1221 PreZExt = N0;
1222 }
1223 }
1224
Benjamin Kramerbde91762012-06-02 10:20:22 +00001225 // Make sure we're not losing bits from the constant.
Benjamin Kramer8aaf1972013-05-21 08:51:09 +00001226 if (MinBits > 0 &&
1227 MinBits < C1.getBitWidth() && MinBits >= C1.getActiveBits()) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001228 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1229 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1230 // Will get folded away.
1231 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreZExt);
1232 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
1233 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1234 }
1235 }
1236 }
1237
Eli Friedman65919b52009-07-26 23:47:17 +00001238 // If the LHS is '(and load, const)', the RHS is 0,
1239 // the test is for equality or unsigned, and all 1 bits of the const are
1240 // in the same partial word, see if we can shorten the load.
1241 if (DCI.isBeforeLegalize() &&
Eli Friedmana961d692013-09-24 22:50:14 +00001242 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedman65919b52009-07-26 23:47:17 +00001243 N0.getOpcode() == ISD::AND && C1 == 0 &&
1244 N0.getNode()->hasOneUse() &&
1245 isa<LoadSDNode>(N0.getOperand(0)) &&
1246 N0.getOperand(0).getNode()->hasOneUse() &&
1247 isa<ConstantSDNode>(N0.getOperand(1))) {
1248 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng16b75ce2010-01-07 20:58:44 +00001249 APInt bestMask;
Eli Friedman65919b52009-07-26 23:47:17 +00001250 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng16b75ce2010-01-07 20:58:44 +00001251 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001252 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001253 unsigned maskWidth = origWidth;
Wesley Peck527da1b2010-11-23 03:31:01 +00001254 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedman65919b52009-07-26 23:47:17 +00001255 // 8 bits, but have to be careful...
1256 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1257 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001258 const APInt &Mask =
1259 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001260 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001261 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedman65919b52009-07-26 23:47:17 +00001262 for (unsigned offset=0; offset<origWidth/width; offset++) {
1263 if ((newMask & Mask) == Mask) {
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00001264 if (!getDataLayout()->isLittleEndian())
Eli Friedman65919b52009-07-26 23:47:17 +00001265 bestOffset = (origWidth/width - offset - 1) * (width/8);
1266 else
1267 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng16b75ce2010-01-07 20:58:44 +00001268 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedman65919b52009-07-26 23:47:17 +00001269 bestWidth = width;
1270 break;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001271 }
Eli Friedman65919b52009-07-26 23:47:17 +00001272 newMask = newMask << width;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001273 }
1274 }
1275 }
Eli Friedman65919b52009-07-26 23:47:17 +00001276 if (bestWidth) {
Chris Lattner493b3e72011-04-14 04:12:47 +00001277 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedman65919b52009-07-26 23:47:17 +00001278 if (newVT.isRound()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001279 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001280 SDValue Ptr = Lod->getBasePtr();
1281 if (bestOffset != 0)
1282 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1283 DAG.getConstant(bestOffset, PtrType));
1284 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1285 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001286 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001287 false, false, false, NewAlign);
Wesley Peck527da1b2010-11-23 03:31:01 +00001288 return DAG.getSetCC(dl, VT,
Eli Friedman65919b52009-07-26 23:47:17 +00001289 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001290 DAG.getConstant(bestMask.trunc(bestWidth),
1291 newVT)),
Eli Friedman65919b52009-07-26 23:47:17 +00001292 DAG.getConstant(0LL, newVT), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001293 }
Eli Friedman65919b52009-07-26 23:47:17 +00001294 }
1295 }
Evan Cheng92658d52007-02-08 22:13:59 +00001296
Eli Friedman65919b52009-07-26 23:47:17 +00001297 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1298 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1299 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1300
1301 // If the comparison constant has bits in the upper part, the
1302 // zero-extended value could never match.
1303 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1304 C1.getBitWidth() - InSize))) {
Evan Cheng92658d52007-02-08 22:13:59 +00001305 switch (Cond) {
Evan Cheng92658d52007-02-08 22:13:59 +00001306 case ISD::SETUGT:
1307 case ISD::SETUGE:
Eli Friedman65919b52009-07-26 23:47:17 +00001308 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001309 case ISD::SETULT:
Eli Friedman65919b52009-07-26 23:47:17 +00001310 case ISD::SETULE:
1311 case ISD::SETNE: return DAG.getConstant(1, VT);
1312 case ISD::SETGT:
1313 case ISD::SETGE:
1314 // True if the sign bit of C1 is set.
1315 return DAG.getConstant(C1.isNegative(), VT);
1316 case ISD::SETLT:
1317 case ISD::SETLE:
1318 // True if the sign bit of C1 isn't set.
1319 return DAG.getConstant(C1.isNonNegative(), VT);
1320 default:
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00001321 break;
1322 }
Eli Friedman65919b52009-07-26 23:47:17 +00001323 }
Evan Cheng92658d52007-02-08 22:13:59 +00001324
Eli Friedman65919b52009-07-26 23:47:17 +00001325 // Otherwise, we can perform the comparison with the low bits.
1326 switch (Cond) {
1327 case ISD::SETEQ:
1328 case ISD::SETNE:
1329 case ISD::SETUGT:
1330 case ISD::SETUGE:
1331 case ISD::SETULT:
1332 case ISD::SETULE: {
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001333 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001334 if (DCI.isBeforeLegalizeOps() ||
1335 (isOperationLegal(ISD::SETCC, newVT) &&
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001336 getCondCodeAction(Cond, newVT.getSimpleVT())==Legal))
Eli Friedman65919b52009-07-26 23:47:17 +00001337 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Jay Foad583abbc2010-12-07 08:25:19 +00001338 DAG.getConstant(C1.trunc(InSize), newVT),
Eli Friedman65919b52009-07-26 23:47:17 +00001339 Cond);
1340 break;
1341 }
1342 default:
1343 break; // todo, be more careful with signed comparisons
1344 }
1345 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng228c31f2010-02-27 07:36:59 +00001346 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001347 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedman65919b52009-07-26 23:47:17 +00001348 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +00001349 EVT ExtDstTy = N0.getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001350 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1351
Eli Friedmanffe64c02010-07-30 06:44:31 +00001352 // If the constant doesn't fit into the number of bits for the source of
1353 // the sign extension, it is impossible for both sides to be equal.
1354 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedman65919b52009-07-26 23:47:17 +00001355 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +00001356
Eli Friedman65919b52009-07-26 23:47:17 +00001357 SDValue ZextOp;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001358 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001359 if (Op0Ty == ExtSrcTy) {
1360 ZextOp = N0.getOperand(0);
1361 } else {
1362 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1363 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1364 DAG.getConstant(Imm, Op0Ty));
1365 }
1366 if (!DCI.isCalledByLegalizer())
1367 DCI.AddToWorklist(ZextOp.getNode());
1368 // Otherwise, make this a use of a zext.
Wesley Peck527da1b2010-11-23 03:31:01 +00001369 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedman65919b52009-07-26 23:47:17 +00001370 DAG.getConstant(C1 & APInt::getLowBitsSet(
1371 ExtDstTyBits,
Wesley Peck527da1b2010-11-23 03:31:01 +00001372 ExtSrcTyBits),
Eli Friedman65919b52009-07-26 23:47:17 +00001373 ExtDstTy),
1374 Cond);
1375 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1376 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedman65919b52009-07-26 23:47:17 +00001377 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng228c31f2010-02-27 07:36:59 +00001378 if (N0.getOpcode() == ISD::SETCC &&
1379 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001380 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedman65919b52009-07-26 23:47:17 +00001381 if (TrueWhenTrue)
Wesley Peck527da1b2010-11-23 03:31:01 +00001382 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedman65919b52009-07-26 23:47:17 +00001383 // Invert the condition.
1384 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peck527da1b2010-11-23 03:31:01 +00001385 CC = ISD::getSetCCInverse(CC,
Eli Friedman65919b52009-07-26 23:47:17 +00001386 N0.getOperand(0).getValueType().isInteger());
Tom Stellardcd428182013-09-28 02:50:38 +00001387 if (DCI.isBeforeLegalizeOps() ||
1388 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1389 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Cheng92658d52007-02-08 22:13:59 +00001390 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001391
Eli Friedman65919b52009-07-26 23:47:17 +00001392 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peck527da1b2010-11-23 03:31:01 +00001393 (N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001394 N0.getOperand(0).getOpcode() == ISD::XOR &&
1395 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1396 isa<ConstantSDNode>(N0.getOperand(1)) &&
1397 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1398 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1399 // can only do this if the top bits are known zero.
1400 unsigned BitWidth = N0.getValueSizeInBits();
1401 if (DAG.MaskedValueIsZero(N0,
1402 APInt::getHighBitsSet(BitWidth,
1403 BitWidth-1))) {
1404 // Okay, get the un-inverted input value.
1405 SDValue Val;
1406 if (N0.getOpcode() == ISD::XOR)
1407 Val = N0.getOperand(0);
1408 else {
Wesley Peck527da1b2010-11-23 03:31:01 +00001409 assert(N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001410 N0.getOperand(0).getOpcode() == ISD::XOR);
1411 // ((X^1)&1)^1 -> X & 1
1412 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1413 N0.getOperand(0).getOperand(0),
1414 N0.getOperand(1));
1415 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001416
Eli Friedman65919b52009-07-26 23:47:17 +00001417 return DAG.getSetCC(dl, VT, Val, N1,
1418 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1419 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001420 } else if (N1C->getAPIntValue() == 1 &&
1421 (VT == MVT::i1 ||
Duncan Sandsf2641e12011-09-06 19:07:46 +00001422 getBooleanContents(false) == ZeroOrOneBooleanContent)) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001423 SDValue Op0 = N0;
1424 if (Op0.getOpcode() == ISD::TRUNCATE)
1425 Op0 = Op0.getOperand(0);
1426
1427 if ((Op0.getOpcode() == ISD::XOR) &&
1428 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1429 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1430 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1431 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1432 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1433 Cond);
Craig Topper63f59212012-12-19 06:12:28 +00001434 }
1435 if (Op0.getOpcode() == ISD::AND &&
1436 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1437 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001438 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001439 if (Op0.getValueType().bitsGT(VT))
Evan Cheng228c31f2010-02-27 07:36:59 +00001440 Op0 = DAG.getNode(ISD::AND, dl, VT,
1441 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1442 DAG.getConstant(1, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001443 else if (Op0.getValueType().bitsLT(VT))
1444 Op0 = DAG.getNode(ISD::AND, dl, VT,
1445 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1446 DAG.getConstant(1, VT));
1447
Evan Cheng228c31f2010-02-27 07:36:59 +00001448 return DAG.getSetCC(dl, VT, Op0,
1449 DAG.getConstant(0, Op0.getValueType()),
1450 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1451 }
Craig Topper63f59212012-12-19 06:12:28 +00001452 if (Op0.getOpcode() == ISD::AssertZext &&
1453 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1454 return DAG.getSetCC(dl, VT, Op0,
1455 DAG.getConstant(0, Op0.getValueType()),
1456 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001457 }
Eli Friedman65919b52009-07-26 23:47:17 +00001458 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001459
Eli Friedman65919b52009-07-26 23:47:17 +00001460 APInt MinVal, MaxVal;
1461 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1462 if (ISD::isSignedIntSetCC(Cond)) {
1463 MinVal = APInt::getSignedMinValue(OperandBitSize);
1464 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1465 } else {
1466 MinVal = APInt::getMinValue(OperandBitSize);
1467 MaxVal = APInt::getMaxValue(OperandBitSize);
1468 }
Evan Cheng92658d52007-02-08 22:13:59 +00001469
Eli Friedman65919b52009-07-26 23:47:17 +00001470 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1471 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1472 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1473 // X >= C0 --> X > (C0-1)
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001474 APInt C = C1-1;
1475 if (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1476 isLegalICmpImmediate(C.getSExtValue())))
1477 return DAG.getSetCC(dl, VT, N0,
1478 DAG.getConstant(C, N1.getValueType()),
1479 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
Eli Friedman65919b52009-07-26 23:47:17 +00001480 }
Evan Cheng92658d52007-02-08 22:13:59 +00001481
Eli Friedman65919b52009-07-26 23:47:17 +00001482 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1483 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1484 // X <= C0 --> X < (C0+1)
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001485 APInt C = C1+1;
1486 if (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1487 isLegalICmpImmediate(C.getSExtValue())))
1488 return DAG.getSetCC(dl, VT, N0,
1489 DAG.getConstant(C, N1.getValueType()),
1490 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
Eli Friedman65919b52009-07-26 23:47:17 +00001491 }
Evan Cheng92658d52007-02-08 22:13:59 +00001492
Eli Friedman65919b52009-07-26 23:47:17 +00001493 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1494 return DAG.getConstant(0, VT); // X < MIN --> false
1495 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1496 return DAG.getConstant(1, VT); // X >= MIN --> true
1497 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1498 return DAG.getConstant(0, VT); // X > MAX --> false
1499 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1500 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Cheng92658d52007-02-08 22:13:59 +00001501
Eli Friedman65919b52009-07-26 23:47:17 +00001502 // Canonicalize setgt X, Min --> setne X, Min
1503 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1504 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1505 // Canonicalize setlt X, Max --> setne X, Max
1506 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1507 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Cheng92658d52007-02-08 22:13:59 +00001508
Eli Friedman65919b52009-07-26 23:47:17 +00001509 // If we have setult X, 1, turn it into seteq X, 0
1510 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001511 return DAG.getSetCC(dl, VT, N0,
1512 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001513 ISD::SETEQ);
1514 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper3f194c82012-12-19 06:43:58 +00001515 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001516 return DAG.getSetCC(dl, VT, N0,
Eli Friedman65919b52009-07-26 23:47:17 +00001517 DAG.getConstant(MaxVal, N0.getValueType()),
1518 ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001519
Eli Friedman65919b52009-07-26 23:47:17 +00001520 // If we have "setcc X, C0", check to see if we can shrink the immediate
1521 // by changing cc.
Evan Cheng92658d52007-02-08 22:13:59 +00001522
Eli Friedman65919b52009-07-26 23:47:17 +00001523 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peck527da1b2010-11-23 03:31:01 +00001524 if (Cond == ISD::SETUGT &&
Eli Friedman65919b52009-07-26 23:47:17 +00001525 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peck527da1b2010-11-23 03:31:01 +00001526 return DAG.getSetCC(dl, VT, N0,
Eli Friedman65919b52009-07-26 23:47:17 +00001527 DAG.getConstant(0, N1.getValueType()),
1528 ISD::SETLT);
Evan Cheng92658d52007-02-08 22:13:59 +00001529
Eli Friedman65919b52009-07-26 23:47:17 +00001530 // SETULT X, SINTMIN -> SETGT X, -1
1531 if (Cond == ISD::SETULT &&
1532 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1533 SDValue ConstMinusOne =
1534 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1535 N1.getValueType());
1536 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1537 }
Evan Cheng92658d52007-02-08 22:13:59 +00001538
Eli Friedman65919b52009-07-26 23:47:17 +00001539 // Fold bit comparisons when we can.
1540 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Cheng166a4e62010-01-06 19:38:29 +00001541 (VT == N0.getValueType() ||
1542 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1543 N0.getOpcode() == ISD::AND)
Eli Friedman65919b52009-07-26 23:47:17 +00001544 if (ConstantSDNode *AndRHS =
1545 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Anderson77e4d442014-01-22 22:34:17 +00001546 EVT ShiftTy = DCI.isBeforeLegalize() ?
Owen Andersonb2c80da2011-02-25 21:41:48 +00001547 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedman65919b52009-07-26 23:47:17 +00001548 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1549 // Perform the xform if the AND RHS is a single bit.
Evan Cheng16b75ce2010-01-07 20:58:44 +00001550 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001551 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1552 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001553 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedman65919b52009-07-26 23:47:17 +00001554 }
Evan Cheng16b75ce2010-01-07 20:58:44 +00001555 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001556 // (X & 8) == 8 --> (X & 8) >> 3
1557 // Perform the xform if C1 is a single bit.
1558 if (C1.isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001559 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1560 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1561 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Cheng92658d52007-02-08 22:13:59 +00001562 }
1563 }
Eli Friedman65919b52009-07-26 23:47:17 +00001564 }
Evan Chengf579bec2012-07-17 06:53:39 +00001565
Evan Cheng47d7be92012-07-17 07:47:50 +00001566 if (C1.getMinSignedBits() <= 64 &&
1567 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Chengf579bec2012-07-17 06:53:39 +00001568 // (X & -256) == 256 -> (X >> 8) == 1
1569 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1570 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1571 if (ConstantSDNode *AndRHS =
1572 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1573 const APInt &AndRHSC = AndRHS->getAPIntValue();
1574 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1575 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Owen Anderson77e4d442014-01-22 22:34:17 +00001576 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Chengf579bec2012-07-17 06:53:39 +00001577 getPointerTy() : getShiftAmountTy(N0.getValueType());
1578 EVT CmpTy = N0.getValueType();
1579 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
1580 DAG.getConstant(ShiftBits, ShiftTy));
1581 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), CmpTy);
1582 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1583 }
1584 }
Evan Cheng780f9b52012-07-17 08:31:11 +00001585 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1586 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1587 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1588 // X < 0x100000000 -> (X >> 32) < 1
1589 // X >= 0x100000000 -> (X >> 32) >= 1
1590 // X <= 0x0ffffffff -> (X >> 32) < 1
1591 // X > 0x0ffffffff -> (X >> 32) >= 1
1592 unsigned ShiftBits;
1593 APInt NewC = C1;
1594 ISD::CondCode NewCond = Cond;
1595 if (AdjOne) {
1596 ShiftBits = C1.countTrailingOnes();
1597 NewC = NewC + 1;
1598 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1599 } else {
1600 ShiftBits = C1.countTrailingZeros();
1601 }
1602 NewC = NewC.lshr(ShiftBits);
1603 if (ShiftBits && isLegalICmpImmediate(NewC.getSExtValue())) {
Owen Anderson77e4d442014-01-22 22:34:17 +00001604 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Cheng780f9b52012-07-17 08:31:11 +00001605 getPointerTy() : getShiftAmountTy(N0.getValueType());
1606 EVT CmpTy = N0.getValueType();
1607 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
1608 DAG.getConstant(ShiftBits, ShiftTy));
1609 SDValue CmpRHS = DAG.getConstant(NewC, CmpTy);
1610 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1611 }
Evan Chengf579bec2012-07-17 06:53:39 +00001612 }
1613 }
Evan Cheng92658d52007-02-08 22:13:59 +00001614 }
1615
Gabor Greiff304a7a2008-08-28 21:40:38 +00001616 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Cheng92658d52007-02-08 22:13:59 +00001617 // Constant fold or commute setcc.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001618 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greiff304a7a2008-08-28 21:40:38 +00001619 if (O.getNode()) return O;
1620 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner3b6a8212007-12-29 08:37:08 +00001621 // If the RHS of an FP comparison is a constant, simplify it away in
1622 // some cases.
1623 if (CFP->getValueAPF().isNaN()) {
1624 // If an operand is known to be a nan, we can fold it.
1625 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001626 default: llvm_unreachable("Unknown flavor!");
Chris Lattner3b6a8212007-12-29 08:37:08 +00001627 case 0: // Known false.
1628 return DAG.getConstant(0, VT);
1629 case 1: // Known true.
1630 return DAG.getConstant(1, VT);
Chris Lattner96317d22007-12-30 21:21:10 +00001631 case 2: // Undefined.
Dale Johannesen84935752009-02-06 23:05:02 +00001632 return DAG.getUNDEF(VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001633 }
1634 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001635
Chris Lattner3b6a8212007-12-29 08:37:08 +00001636 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1637 // constant if knowing that the operand is non-nan is enough. We prefer to
1638 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1639 // materialize 0.0.
1640 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001641 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman832800a2009-09-26 15:24:17 +00001642
1643 // If the condition is not legal, see if we can find an equivalent one
1644 // which is legal.
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001645 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman832800a2009-09-26 15:24:17 +00001646 // If the comparison was an awkward floating-point == or != and one of
1647 // the comparison operands is infinity or negative infinity, convert the
1648 // condition to a less-awkward <= or >=.
1649 if (CFP->getValueAPF().isInfinity()) {
1650 if (CFP->getValueAPF().isNegative()) {
1651 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001652 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001653 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1654 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001655 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001656 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1657 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001658 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001659 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1660 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001661 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001662 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1663 } else {
1664 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001665 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001666 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1667 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001668 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001669 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1670 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001671 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001672 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1673 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001674 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001675 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1676 }
1677 }
1678 }
Evan Cheng92658d52007-02-08 22:13:59 +00001679 }
1680
1681 if (N0 == N1) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001682 // The sext(setcc()) => setcc() optimization relies on the appropriate
1683 // constant being emitted.
Nadav Rotema8e15b02012-09-06 11:13:55 +00001684 uint64_t EqVal = 0;
Duncan Sands0552a2c2012-07-05 09:32:46 +00001685 switch (getBooleanContents(N0.getValueType().isVector())) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001686 case UndefinedBooleanContent:
1687 case ZeroOrOneBooleanContent:
1688 EqVal = ISD::isTrueWhenEqual(Cond);
1689 break;
1690 case ZeroOrNegativeOneBooleanContent:
1691 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1692 break;
1693 }
1694
Evan Cheng92658d52007-02-08 22:13:59 +00001695 // We can always fold X == X for integer setcc's.
Chad Rosier2a02fe12012-04-03 20:11:24 +00001696 if (N0.getValueType().isInteger()) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001697 return DAG.getConstant(EqVal, VT);
Chad Rosier2a02fe12012-04-03 20:11:24 +00001698 }
Evan Cheng92658d52007-02-08 22:13:59 +00001699 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1700 if (UOF == 2) // FP operators that are undefined on NaNs.
Duncan Sands0552a2c2012-07-05 09:32:46 +00001701 return DAG.getConstant(EqVal, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001702 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Duncan Sands0552a2c2012-07-05 09:32:46 +00001703 return DAG.getConstant(EqVal, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001704 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1705 // if it is not already.
1706 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmowb67d7a32012-07-31 18:07:43 +00001707 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001708 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001709 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Cheng92658d52007-02-08 22:13:59 +00001710 }
1711
1712 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands13237ac2008-06-06 12:08:01 +00001713 N0.getValueType().isInteger()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001714 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1715 N0.getOpcode() == ISD::XOR) {
1716 // Simplify (X+Y) == (X+Z) --> Y == Z
1717 if (N0.getOpcode() == N1.getOpcode()) {
1718 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001719 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001720 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001721 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001722 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1723 // If X op Y == Y op X, try other combinations.
1724 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peck527da1b2010-11-23 03:31:01 +00001725 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001726 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001727 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peck527da1b2010-11-23 03:31:01 +00001728 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001729 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001730 }
1731 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001732
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001733 // If RHS is a legal immediate value for a compare instruction, we need
1734 // to be careful about increasing register pressure needlessly.
1735 bool LegalRHSImm = false;
1736
Evan Cheng92658d52007-02-08 22:13:59 +00001737 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1738 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1739 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greiff304a7a2008-08-28 21:40:38 +00001740 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00001741 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmaneffb8942008-09-12 16:56:44 +00001742 DAG.getConstant(RHSC->getAPIntValue()-
1743 LHSR->getAPIntValue(),
Evan Cheng92658d52007-02-08 22:13:59 +00001744 N0.getValueType()), Cond);
1745 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001746
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001747 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Cheng92658d52007-02-08 22:13:59 +00001748 if (N0.getOpcode() == ISD::XOR)
1749 // If we know that all of the inverted bits are zero, don't bother
1750 // performing the inversion.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001751 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1752 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001753 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001754 DAG.getConstant(LHSR->getAPIntValue() ^
1755 RHSC->getAPIntValue(),
1756 N0.getValueType()),
1757 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001758 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001759
Evan Cheng92658d52007-02-08 22:13:59 +00001760 // Turn (C1-X) == C2 --> X == C1-C2
1761 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001762 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman1f372ed2008-02-25 21:11:39 +00001763 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001764 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001765 DAG.getConstant(SUBC->getAPIntValue() -
1766 RHSC->getAPIntValue(),
1767 N0.getValueType()),
1768 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001769 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001770 }
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001771
1772 // Could RHSC fold directly into a compare?
1773 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1774 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Cheng92658d52007-02-08 22:13:59 +00001775 }
1776
1777 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001778 // Don't do this if X is an immediate that can fold into a cmp
1779 // instruction and X+Z has other uses. It could be an induction variable
1780 // chain, and the transform would increase register pressure.
1781 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1782 if (N0.getOperand(0) == N1)
1783 return DAG.getSetCC(dl, VT, N0.getOperand(1),
1784 DAG.getConstant(0, N0.getValueType()), Cond);
1785 if (N0.getOperand(1) == N1) {
1786 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1787 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1788 DAG.getConstant(0, N0.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001789 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001790 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1791 // (Z-X) == X --> Z == X<<1
1792 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Owen Andersonb2c80da2011-02-25 21:41:48 +00001793 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001794 if (!DCI.isCalledByLegalizer())
1795 DCI.AddToWorklist(SH.getNode());
1796 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1797 }
Evan Cheng92658d52007-02-08 22:13:59 +00001798 }
1799 }
1800 }
1801
1802 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1803 N1.getOpcode() == ISD::XOR) {
1804 // Simplify X == (X+Z) --> Z == 0
Craig Topper3f194c82012-12-19 06:43:58 +00001805 if (N1.getOperand(0) == N0)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001806 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Cheng92658d52007-02-08 22:13:59 +00001807 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001808 if (N1.getOperand(1) == N0) {
1809 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001810 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Cheng92658d52007-02-08 22:13:59 +00001811 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001812 if (N1.getNode()->hasOneUse()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001813 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1814 // X == (Z-X) --> X<<1 == Z
Wesley Peck527da1b2010-11-23 03:31:01 +00001815 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Andersonb2c80da2011-02-25 21:41:48 +00001816 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Cheng92658d52007-02-08 22:13:59 +00001817 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001818 DCI.AddToWorklist(SH.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00001819 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001820 }
1821 }
1822 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001823
Dan Gohman8b437cc2009-01-29 16:18:12 +00001824 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesencc5fc442009-02-11 19:19:41 +00001825 // Note that where y is variable and is known to have at most
1826 // one bit set (for example, if it is z&1) we cannot do this;
1827 // the expressions are not equivalent when y==0.
Dan Gohmane58ab792009-01-29 01:59:02 +00001828 if (N0.getOpcode() == ISD::AND)
1829 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00001830 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00001831 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00001832 if (DCI.isBeforeLegalizeOps() ||
1833 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
1834 SDValue Zero = DAG.getConstant(0, N1.getValueType());
1835 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
1836 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001837 }
1838 }
1839 if (N1.getOpcode() == ISD::AND)
1840 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00001841 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00001842 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00001843 if (DCI.isBeforeLegalizeOps() ||
1844 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
1845 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1846 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
1847 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001848 }
1849 }
Evan Cheng92658d52007-02-08 22:13:59 +00001850 }
1851
1852 // Fold away ALL boolean setcc's.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001853 SDValue Temp;
Owen Anderson9f944592009-08-11 20:47:22 +00001854 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Cheng92658d52007-02-08 22:13:59 +00001855 switch (Cond) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001856 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilsonc5890052009-01-22 17:39:32 +00001857 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00001858 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1859 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Cheng92658d52007-02-08 22:13:59 +00001860 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001861 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001862 break;
1863 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00001864 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Cheng92658d52007-02-08 22:13:59 +00001865 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001866 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1867 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson9f944592009-08-11 20:47:22 +00001868 Temp = DAG.getNOT(dl, N0, MVT::i1);
1869 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001870 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001871 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001872 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001873 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
1874 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson9f944592009-08-11 20:47:22 +00001875 Temp = DAG.getNOT(dl, N1, MVT::i1);
1876 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001877 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001878 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001879 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001880 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
1881 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson9f944592009-08-11 20:47:22 +00001882 Temp = DAG.getNOT(dl, N0, MVT::i1);
1883 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001884 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001885 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001886 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001887 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
1888 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson9f944592009-08-11 20:47:22 +00001889 Temp = DAG.getNOT(dl, N1, MVT::i1);
1890 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001891 break;
1892 }
Owen Anderson9f944592009-08-11 20:47:22 +00001893 if (VT != MVT::i1) {
Evan Cheng92658d52007-02-08 22:13:59 +00001894 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001895 DCI.AddToWorklist(N0.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001896 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001897 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Cheng92658d52007-02-08 22:13:59 +00001898 }
1899 return N0;
1900 }
1901
1902 // Could not fold it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001903 return SDValue();
Evan Cheng92658d52007-02-08 22:13:59 +00001904}
1905
Evan Cheng2609d5e2008-05-12 19:56:52 +00001906/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
1907/// node is a GlobalAddress + offset.
Chris Lattner46c01a32011-02-13 22:25:43 +00001908bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Cheng2609d5e2008-05-12 19:56:52 +00001909 int64_t &Offset) const {
1910 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohmane38cc012008-06-09 22:05:52 +00001911 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
1912 GA = GASD->getGlobal();
1913 Offset += GASD->getOffset();
Evan Cheng2609d5e2008-05-12 19:56:52 +00001914 return true;
1915 }
1916
1917 if (N->getOpcode() == ISD::ADD) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001918 SDValue N1 = N->getOperand(0);
1919 SDValue N2 = N->getOperand(1);
Gabor Greiff304a7a2008-08-28 21:40:38 +00001920 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00001921 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
1922 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00001923 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00001924 return true;
1925 }
Gabor Greiff304a7a2008-08-28 21:40:38 +00001926 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00001927 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
1928 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00001929 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00001930 return true;
1931 }
1932 }
1933 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001934
Evan Cheng2609d5e2008-05-12 19:56:52 +00001935 return false;
1936}
1937
1938
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001939SDValue TargetLowering::
Chris Lattner4a2eeea2006-03-01 04:52:55 +00001940PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
1941 // Default implementation: no optimization.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001942 return SDValue();
Chris Lattner4a2eeea2006-03-01 04:52:55 +00001943}
1944
Chris Lattneree1dadb2006-02-04 02:13:02 +00001945//===----------------------------------------------------------------------===//
1946// Inline Assembler Implementation Methods
1947//===----------------------------------------------------------------------===//
1948
Chris Lattner47935152008-04-27 00:09:47 +00001949
Chris Lattneree1dadb2006-02-04 02:13:02 +00001950TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00001951TargetLowering::getConstraintType(const std::string &Constraint) const {
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001952 unsigned S = Constraint.size();
1953
1954 if (S == 1) {
Chris Lattnerd6855142007-03-25 02:14:49 +00001955 switch (Constraint[0]) {
1956 default: break;
1957 case 'r': return C_RegisterClass;
1958 case 'm': // memory
1959 case 'o': // offsetable
1960 case 'V': // not offsetable
1961 return C_Memory;
1962 case 'i': // Simple Integer or Relocatable Constant
1963 case 'n': // Simple Integer
John Thompsonc467aa22010-09-21 22:04:54 +00001964 case 'E': // Floating Point Constant
1965 case 'F': // Floating Point Constant
Chris Lattnerd6855142007-03-25 02:14:49 +00001966 case 's': // Relocatable Constant
John Thompsonc467aa22010-09-21 22:04:54 +00001967 case 'p': // Address.
Chris Lattner3d7efa22007-03-25 04:35:41 +00001968 case 'X': // Allow ANY value.
Chris Lattnerd6855142007-03-25 02:14:49 +00001969 case 'I': // Target registers.
1970 case 'J':
1971 case 'K':
1972 case 'L':
1973 case 'M':
1974 case 'N':
1975 case 'O':
1976 case 'P':
John Thompsonc467aa22010-09-21 22:04:54 +00001977 case '<':
1978 case '>':
Chris Lattnerd6855142007-03-25 02:14:49 +00001979 return C_Other;
1980 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00001981 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001982
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001983 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
1984 if (S == 8 && !Constraint.compare(1, 6, "memory", 6)) // "{memory}"
1985 return C_Memory;
Chris Lattner843e4452007-03-25 02:18:14 +00001986 return C_Register;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001987 }
Chris Lattnerd6855142007-03-25 02:14:49 +00001988 return C_Unknown;
Chris Lattneree1dadb2006-02-04 02:13:02 +00001989}
1990
Dale Johannesen2b3bc302008-01-29 02:21:21 +00001991/// LowerXConstraint - try to replace an X constraint, which matches anything,
1992/// with another that has more specific requirements based on the type of the
1993/// corresponding operand.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001994const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands13237ac2008-06-06 12:08:01 +00001995 if (ConstraintVT.isInteger())
Chris Lattner724539c2008-04-26 23:02:14 +00001996 return "r";
Duncan Sands13237ac2008-06-06 12:08:01 +00001997 if (ConstraintVT.isFloatingPoint())
Chris Lattner724539c2008-04-26 23:02:14 +00001998 return "f"; // works for many targets
1999 return 0;
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002000}
2001
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002002/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2003/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002004void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00002005 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002006 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00002007 SelectionDAG &DAG) const {
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002008
Eric Christopherde9399b2011-06-02 23:16:42 +00002009 if (Constraint.length() > 1) return;
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002010
Eric Christopherde9399b2011-06-02 23:16:42 +00002011 char ConstraintLetter = Constraint[0];
Chris Lattneree1dadb2006-02-04 02:13:02 +00002012 switch (ConstraintLetter) {
Chris Lattnera9f917a2007-02-17 06:00:35 +00002013 default: break;
Dale Johannesen4646aa32007-11-05 21:20:28 +00002014 case 'X': // Allows any operand; labels (basic block) use this.
2015 if (Op.getOpcode() == ISD::BasicBlock) {
2016 Ops.push_back(Op);
2017 return;
2018 }
2019 // fall through
Chris Lattneree1dadb2006-02-04 02:13:02 +00002020 case 'i': // Simple Integer or Relocatable Constant
2021 case 'n': // Simple Integer
Dale Johannesen4646aa32007-11-05 21:20:28 +00002022 case 's': { // Relocatable Constant
Chris Lattner44a2ed62007-05-03 16:54:34 +00002023 // These operands are interested in values of the form (GV+C), where C may
2024 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2025 // is possible and fine if either GV or C are missing.
2026 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2027 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00002028
Chris Lattner44a2ed62007-05-03 16:54:34 +00002029 // If we have "(add GV, C)", pull out GV/C
2030 if (Op.getOpcode() == ISD::ADD) {
2031 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2032 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2033 if (C == 0 || GA == 0) {
2034 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2035 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2036 }
2037 if (C == 0 || GA == 0)
2038 C = 0, GA = 0;
2039 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002040
Chris Lattner44a2ed62007-05-03 16:54:34 +00002041 // If we find a valid operand, map to the TargetXXX version so that the
2042 // value itself doesn't get selected.
2043 if (GA) { // Either &GV or &GV+C
2044 if (ConstraintLetter != 'n') {
2045 int64_t Offs = GA->getOffset();
Dan Gohmaneffb8942008-09-12 16:56:44 +00002046 if (C) Offs += C->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002047 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00002048 C ? SDLoc(C) : SDLoc(),
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002049 Op.getValueType(), Offs));
2050 return;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002051 }
2052 }
2053 if (C) { // just C, no GV.
Chris Lattnera9f917a2007-02-17 06:00:35 +00002054 // Simple constants are not allowed for 's'.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002055 if (ConstraintLetter != 's') {
Dale Johannesen65577522009-02-12 20:58:09 +00002056 // gcc prints these as sign extended. Sign extend value to 64 bits
2057 // now; without this it would get ZExt'd later in
2058 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2059 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson9f944592009-08-11 20:47:22 +00002060 MVT::i64));
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002061 return;
2062 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002063 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002064 break;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002065 }
Chris Lattner44a2ed62007-05-03 16:54:34 +00002066 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002067}
2068
Chris Lattner7ad77df2006-02-22 00:56:39 +00002069std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner7bb46962006-02-21 23:11:00 +00002070getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00002071 MVT VT) const {
Will Dietzae726a92013-10-13 03:08:49 +00002072 if (Constraint.empty() || Constraint[0] != '{')
Douglas Gregor6739a892010-05-11 06:17:44 +00002073 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattner7ed31012006-02-01 01:29:47 +00002074 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2075
2076 // Remove the braces from around the name.
Benjamin Kramer68e49452009-11-12 20:36:59 +00002077 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner7ad77df2006-02-22 00:56:39 +00002078
Hal Finkel943f76d2012-12-18 17:50:58 +00002079 std::pair<unsigned, const TargetRegisterClass*> R =
2080 std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
2081
Chris Lattner7ad77df2006-02-22 00:56:39 +00002082 // Figure out which register class contains this reg.
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00002083 const TargetRegisterInfo *RI = getTargetMachine().getRegisterInfo();
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002084 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner7ad77df2006-02-22 00:56:39 +00002085 E = RI->regclass_end(); RCI != E; ++RCI) {
2086 const TargetRegisterClass *RC = *RCI;
Wesley Peck527da1b2010-11-23 03:31:01 +00002087
2088 // If none of the value types for this register class are valid, we
Chris Lattner2e124af2006-02-22 23:00:51 +00002089 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen35163e22011-10-12 01:24:51 +00002090 if (!isLegalRC(RC))
2091 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002092
2093 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002094 I != E; ++I) {
Hal Finkel943f76d2012-12-18 17:50:58 +00002095 if (RegName.equals_lower(RI->getName(*I))) {
2096 std::pair<unsigned, const TargetRegisterClass*> S =
2097 std::make_pair(*I, RC);
2098
2099 // If this register class has the requested value type, return it,
2100 // otherwise keep searching and return the first class found
2101 // if no other is found which explicitly has the requested type.
2102 if (RC->hasType(VT))
2103 return S;
2104 else if (!R.second)
2105 R = S;
2106 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00002107 }
Chris Lattner32fef532006-01-26 20:37:03 +00002108 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002109
Hal Finkel943f76d2012-12-18 17:50:58 +00002110 return R;
Chris Lattner32fef532006-01-26 20:37:03 +00002111}
Evan Chengaf598d22006-03-13 23:18:16 +00002112
2113//===----------------------------------------------------------------------===//
Chris Lattner47935152008-04-27 00:09:47 +00002114// Constraint Selection.
2115
Chris Lattner860df6e2008-10-17 16:47:46 +00002116/// isMatchingInputConstraint - Return true of this is an input operand that is
2117/// a matching constraint like "4".
2118bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattneref890172008-10-17 16:21:11 +00002119 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei83c74e92013-02-12 21:21:59 +00002120 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattneref890172008-10-17 16:21:11 +00002121}
2122
2123/// getMatchedOperand - If this is an input matching constraint, this method
2124/// returns the output operand it matches.
2125unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2126 assert(!ConstraintCode.empty() && "No known constraint!");
2127 return atoi(ConstraintCode.c_str());
2128}
2129
Wesley Peck527da1b2010-11-23 03:31:01 +00002130
John Thompson1094c802010-09-13 18:15:37 +00002131/// ParseConstraints - Split up the constraint string from the inline
2132/// assembly value into the specific constraints and their prefixes,
2133/// and also tie in the associated operand values.
2134/// If this returns an empty vector, and if the constraint string itself
2135/// isn't empty, there was an error parsing.
John Thompsone8360b72010-10-29 17:29:13 +00002136TargetLowering::AsmOperandInfoVector TargetLowering::ParseConstraints(
John Thompson1094c802010-09-13 18:15:37 +00002137 ImmutableCallSite CS) const {
2138 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00002139 AsmOperandInfoVector ConstraintOperands;
John Thompson1094c802010-09-13 18:15:37 +00002140 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompsonc467aa22010-09-21 22:04:54 +00002141 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompson1094c802010-09-13 18:15:37 +00002142
2143 // Do a prepass over the constraints, canonicalizing them, and building up the
2144 // ConstraintOperands list.
John Thompsone8360b72010-10-29 17:29:13 +00002145 InlineAsm::ConstraintInfoVector
John Thompson1094c802010-09-13 18:15:37 +00002146 ConstraintInfos = IA->ParseConstraints();
Wesley Peck527da1b2010-11-23 03:31:01 +00002147
John Thompson1094c802010-09-13 18:15:37 +00002148 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2149 unsigned ResNo = 0; // ResNo - The result number of the next output.
2150
2151 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
2152 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
2153 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2154
John Thompsonc467aa22010-09-21 22:04:54 +00002155 // Update multiple alternative constraint count.
2156 if (OpInfo.multipleAlternatives.size() > maCount)
2157 maCount = OpInfo.multipleAlternatives.size();
2158
John Thompsone8360b72010-10-29 17:29:13 +00002159 OpInfo.ConstraintVT = MVT::Other;
John Thompson1094c802010-09-13 18:15:37 +00002160
2161 // Compute the value type for each operand.
2162 switch (OpInfo.Type) {
2163 case InlineAsm::isOutput:
2164 // Indirect outputs just consume an argument.
2165 if (OpInfo.isIndirect) {
2166 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2167 break;
2168 }
2169
2170 // The return value of the call is this value. As such, there is no
2171 // corresponding argument.
2172 assert(!CS.getType()->isVoidTy() &&
2173 "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00002174 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002175 OpInfo.ConstraintVT = getSimpleValueType(STy->getElementType(ResNo));
John Thompson1094c802010-09-13 18:15:37 +00002176 } else {
2177 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundf9934612012-12-19 15:19:11 +00002178 OpInfo.ConstraintVT = getSimpleValueType(CS.getType());
John Thompson1094c802010-09-13 18:15:37 +00002179 }
2180 ++ResNo;
2181 break;
2182 case InlineAsm::isInput:
2183 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2184 break;
2185 case InlineAsm::isClobber:
2186 // Nothing to do.
2187 break;
2188 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002189
John Thompsone8360b72010-10-29 17:29:13 +00002190 if (OpInfo.CallOperandVal) {
Chris Lattner229907c2011-07-18 04:54:35 +00002191 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002192 if (OpInfo.isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00002193 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002194 if (!PtrTy)
2195 report_fatal_error("Indirect operand for inline asm not a pointer!");
2196 OpTy = PtrTy->getElementType();
2197 }
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002198
Eric Christopher44804282011-05-09 20:04:43 +00002199 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00002200 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00002201 if (STy->getNumElements() == 1)
2202 OpTy = STy->getElementType(0);
2203
John Thompsone8360b72010-10-29 17:29:13 +00002204 // If OpTy is not a single value, it may be a struct/union that we
2205 // can tile with integers.
2206 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00002207 unsigned BitSize = getDataLayout()->getTypeSizeInBits(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002208 switch (BitSize) {
2209 default: break;
2210 case 1:
2211 case 8:
2212 case 16:
2213 case 32:
2214 case 64:
2215 case 128:
Dale Johannesenf11ea9c2010-11-09 01:15:07 +00002216 OpInfo.ConstraintVT =
Patrik Hagglundf9934612012-12-19 15:19:11 +00002217 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompsone8360b72010-10-29 17:29:13 +00002218 break;
2219 }
Micah Villmow89021e42012-10-09 16:06:12 +00002220 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Matt Arsenaulta98c3b12013-10-10 19:09:05 +00002221 unsigned PtrSize
2222 = getDataLayout()->getPointerSizeInBits(PT->getAddressSpace());
2223 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompsone8360b72010-10-29 17:29:13 +00002224 } else {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002225 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompsone8360b72010-10-29 17:29:13 +00002226 }
2227 }
John Thompson1094c802010-09-13 18:15:37 +00002228 }
2229
2230 // If we have multiple alternative constraints, select the best alternative.
2231 if (ConstraintInfos.size()) {
John Thompson1094c802010-09-13 18:15:37 +00002232 if (maCount) {
2233 unsigned bestMAIndex = 0;
2234 int bestWeight = -1;
2235 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2236 int weight = -1;
2237 unsigned maIndex;
2238 // Compute the sums of the weights for each alternative, keeping track
2239 // of the best (highest weight) one so far.
2240 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2241 int weightSum = 0;
2242 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2243 cIndex != eIndex; ++cIndex) {
2244 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2245 if (OpInfo.Type == InlineAsm::isClobber)
2246 continue;
John Thompson1094c802010-09-13 18:15:37 +00002247
John Thompsone8360b72010-10-29 17:29:13 +00002248 // If this is an output operand with a matching input operand,
2249 // look up the matching input. If their types mismatch, e.g. one
2250 // is an integer, the other is floating point, or their sizes are
2251 // different, flag it as an maCantMatch.
John Thompson1094c802010-09-13 18:15:37 +00002252 if (OpInfo.hasMatchingInput()) {
2253 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson1094c802010-09-13 18:15:37 +00002254 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2255 if ((OpInfo.ConstraintVT.isInteger() !=
2256 Input.ConstraintVT.isInteger()) ||
2257 (OpInfo.ConstraintVT.getSizeInBits() !=
2258 Input.ConstraintVT.getSizeInBits())) {
2259 weightSum = -1; // Can't match.
2260 break;
2261 }
John Thompson1094c802010-09-13 18:15:37 +00002262 }
2263 }
John Thompson1094c802010-09-13 18:15:37 +00002264 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2265 if (weight == -1) {
2266 weightSum = -1;
2267 break;
2268 }
2269 weightSum += weight;
2270 }
2271 // Update best.
2272 if (weightSum > bestWeight) {
2273 bestWeight = weightSum;
2274 bestMAIndex = maIndex;
2275 }
2276 }
2277
2278 // Now select chosen alternative in each constraint.
2279 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2280 cIndex != eIndex; ++cIndex) {
2281 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2282 if (cInfo.Type == InlineAsm::isClobber)
2283 continue;
2284 cInfo.selectAlternative(bestMAIndex);
2285 }
2286 }
2287 }
2288
2289 // Check and hook up tied operands, choose constraint code to use.
2290 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2291 cIndex != eIndex; ++cIndex) {
2292 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peck527da1b2010-11-23 03:31:01 +00002293
John Thompson1094c802010-09-13 18:15:37 +00002294 // If this is an output operand with a matching input operand, look up the
2295 // matching input. If their types mismatch, e.g. one is an integer, the
2296 // other is floating point, or their sizes are different, flag it as an
2297 // error.
2298 if (OpInfo.hasMatchingInput()) {
2299 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsone8360b72010-10-29 17:29:13 +00002300
John Thompson1094c802010-09-13 18:15:37 +00002301 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00002302 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
2303 getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
2304 OpInfo.ConstraintVT);
2305 std::pair<unsigned, const TargetRegisterClass*> InputRC =
2306 getRegForInlineAsmConstraint(Input.ConstraintCode,
2307 Input.ConstraintVT);
John Thompson1094c802010-09-13 18:15:37 +00002308 if ((OpInfo.ConstraintVT.isInteger() !=
2309 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00002310 (MatchRC.second != InputRC.second)) {
John Thompson1094c802010-09-13 18:15:37 +00002311 report_fatal_error("Unsupported asm: input constraint"
2312 " with a matching output constraint of"
2313 " incompatible type!");
2314 }
John Thompson1094c802010-09-13 18:15:37 +00002315 }
John Thompsone8360b72010-10-29 17:29:13 +00002316
John Thompson1094c802010-09-13 18:15:37 +00002317 }
2318 }
2319
2320 return ConstraintOperands;
2321}
2322
Chris Lattneref890172008-10-17 16:21:11 +00002323
Chris Lattner47935152008-04-27 00:09:47 +00002324/// getConstraintGenerality - Return an integer indicating how general CT
2325/// is.
2326static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2327 switch (CT) {
Chris Lattner47935152008-04-27 00:09:47 +00002328 case TargetLowering::C_Other:
2329 case TargetLowering::C_Unknown:
2330 return 0;
2331 case TargetLowering::C_Register:
2332 return 1;
2333 case TargetLowering::C_RegisterClass:
2334 return 2;
2335 case TargetLowering::C_Memory:
2336 return 3;
2337 }
Chandler Carruthf3e85022012-01-10 18:08:01 +00002338 llvm_unreachable("Invalid constraint type");
Chris Lattner47935152008-04-27 00:09:47 +00002339}
2340
John Thompsone8360b72010-10-29 17:29:13 +00002341/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002342/// This object must already have been set up with the operand type
2343/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002344TargetLowering::ConstraintWeight
2345 TargetLowering::getMultipleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002346 AsmOperandInfo &info, int maIndex) const {
John Thompsone8360b72010-10-29 17:29:13 +00002347 InlineAsm::ConstraintCodeVector *rCodes;
John Thompsonc467aa22010-09-21 22:04:54 +00002348 if (maIndex >= (int)info.multipleAlternatives.size())
2349 rCodes = &info.Codes;
2350 else
2351 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompsone8360b72010-10-29 17:29:13 +00002352 ConstraintWeight BestWeight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002353
2354 // Loop over the options, keeping track of the most general one.
John Thompsonc467aa22010-09-21 22:04:54 +00002355 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompsone8360b72010-10-29 17:29:13 +00002356 ConstraintWeight weight =
2357 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompson1094c802010-09-13 18:15:37 +00002358 if (weight > BestWeight)
2359 BestWeight = weight;
2360 }
2361
2362 return BestWeight;
2363}
2364
John Thompsone8360b72010-10-29 17:29:13 +00002365/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002366/// This object must already have been set up with the operand type
2367/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002368TargetLowering::ConstraintWeight
2369 TargetLowering::getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002370 AsmOperandInfo &info, const char *constraint) const {
John Thompsone8360b72010-10-29 17:29:13 +00002371 ConstraintWeight weight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002372 Value *CallOperandVal = info.CallOperandVal;
2373 // If we don't have a value, we can't do a match,
2374 // but allow it at the lowest weight.
2375 if (CallOperandVal == NULL)
John Thompsone8360b72010-10-29 17:29:13 +00002376 return CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002377 // Look at the constraint type.
2378 switch (*constraint) {
2379 case 'i': // immediate integer.
2380 case 'n': // immediate integer with a known value.
John Thompsone8360b72010-10-29 17:29:13 +00002381 if (isa<ConstantInt>(CallOperandVal))
2382 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002383 break;
2384 case 's': // non-explicit intregal immediate.
John Thompsone8360b72010-10-29 17:29:13 +00002385 if (isa<GlobalValue>(CallOperandVal))
2386 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002387 break;
John Thompsone8360b72010-10-29 17:29:13 +00002388 case 'E': // immediate float if host format.
2389 case 'F': // immediate float.
2390 if (isa<ConstantFP>(CallOperandVal))
2391 weight = CW_Constant;
2392 break;
2393 case '<': // memory operand with autodecrement.
2394 case '>': // memory operand with autoincrement.
John Thompson1094c802010-09-13 18:15:37 +00002395 case 'm': // memory operand.
2396 case 'o': // offsettable memory operand
2397 case 'V': // non-offsettable memory operand
John Thompsone8360b72010-10-29 17:29:13 +00002398 weight = CW_Memory;
John Thompson1094c802010-09-13 18:15:37 +00002399 break;
John Thompsone8360b72010-10-29 17:29:13 +00002400 case 'r': // general register.
John Thompson1094c802010-09-13 18:15:37 +00002401 case 'g': // general register, memory operand or immediate integer.
John Thompsone8360b72010-10-29 17:29:13 +00002402 // note: Clang converts "g" to "imr".
2403 if (CallOperandVal->getType()->isIntegerTy())
2404 weight = CW_Register;
John Thompson1094c802010-09-13 18:15:37 +00002405 break;
John Thompsone8360b72010-10-29 17:29:13 +00002406 case 'X': // any operand.
John Thompson1094c802010-09-13 18:15:37 +00002407 default:
John Thompsone8360b72010-10-29 17:29:13 +00002408 weight = CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002409 break;
2410 }
2411 return weight;
2412}
2413
Chris Lattner47935152008-04-27 00:09:47 +00002414/// ChooseConstraint - If there are multiple different constraints that we
2415/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner58b9ece2008-04-27 01:49:46 +00002416/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner47935152008-04-27 00:09:47 +00002417/// Other -> immediates and magic values
2418/// Register -> one specific register
2419/// RegisterClass -> a group of regs
2420/// Memory -> memory
2421/// Ideally, we would pick the most specific constraint possible: if we have
2422/// something that fits into a register, we would pick it. The problem here
2423/// is that if we have something that could either be in a register or in
2424/// memory that use of the register could cause selection of *other*
2425/// operands to fail: they might only succeed if we pick memory. Because of
2426/// this the heuristic we use is:
2427///
2428/// 1) If there is an 'other' constraint, and if the operand is valid for
2429/// that constraint, use it. This makes us take advantage of 'i'
2430/// constraints when available.
2431/// 2) Otherwise, pick the most general constraint present. This prefers
2432/// 'm' over 'r', for example.
2433///
2434static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesence97d552010-06-25 21:55:36 +00002435 const TargetLowering &TLI,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002436 SDValue Op, SelectionDAG *DAG) {
Chris Lattner47935152008-04-27 00:09:47 +00002437 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2438 unsigned BestIdx = 0;
2439 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2440 int BestGenerality = -1;
Dale Johannesen17feb072010-06-28 22:09:45 +00002441
Chris Lattner47935152008-04-27 00:09:47 +00002442 // Loop over the options, keeping track of the most general one.
2443 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2444 TargetLowering::ConstraintType CType =
2445 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesen17feb072010-06-28 22:09:45 +00002446
Chris Lattner22379732008-04-27 00:37:18 +00002447 // If this is an 'other' constraint, see if the operand is valid for it.
2448 // For example, on X86 we might have an 'rI' constraint. If the operand
2449 // is an integer in the range [0..31] we want to use I (saving a load
2450 // of a register), otherwise we must use 'r'.
Gabor Greiff304a7a2008-08-28 21:40:38 +00002451 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner22379732008-04-27 00:37:18 +00002452 assert(OpInfo.Codes[i].size() == 1 &&
2453 "Unhandled multi-letter 'other' constraint");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002454 std::vector<SDValue> ResultOps;
Eric Christopherde9399b2011-06-02 23:16:42 +00002455 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner22379732008-04-27 00:37:18 +00002456 ResultOps, *DAG);
2457 if (!ResultOps.empty()) {
2458 BestType = CType;
2459 BestIdx = i;
2460 break;
2461 }
2462 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002463
Dale Johannesen17feb072010-06-28 22:09:45 +00002464 // Things with matching constraints can only be registers, per gcc
2465 // documentation. This mainly affects "g" constraints.
2466 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2467 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002468
Chris Lattner47935152008-04-27 00:09:47 +00002469 // This constraint letter is more general than the previous one, use it.
2470 int Generality = getConstraintGenerality(CType);
2471 if (Generality > BestGenerality) {
2472 BestType = CType;
2473 BestIdx = i;
2474 BestGenerality = Generality;
2475 }
2476 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002477
Chris Lattner47935152008-04-27 00:09:47 +00002478 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2479 OpInfo.ConstraintType = BestType;
2480}
2481
2482/// ComputeConstraintToUse - Determines the constraint code and constraint
2483/// type to use for the specific AsmOperandInfo, setting
2484/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner22379732008-04-27 00:37:18 +00002485void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peck527da1b2010-11-23 03:31:01 +00002486 SDValue Op,
Chris Lattner22379732008-04-27 00:37:18 +00002487 SelectionDAG *DAG) const {
Chris Lattner47935152008-04-27 00:09:47 +00002488 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peck527da1b2010-11-23 03:31:01 +00002489
Chris Lattner47935152008-04-27 00:09:47 +00002490 // Single-letter constraints ('r') are very common.
2491 if (OpInfo.Codes.size() == 1) {
2492 OpInfo.ConstraintCode = OpInfo.Codes[0];
2493 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2494 } else {
Dale Johannesence97d552010-06-25 21:55:36 +00002495 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner47935152008-04-27 00:09:47 +00002496 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002497
Chris Lattner47935152008-04-27 00:09:47 +00002498 // 'X' matches anything.
2499 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2500 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen4e331152009-07-07 23:26:33 +00002501 // that matches labels). For Functions, the type here is the type of
Dale Johannesenade297d2009-07-20 23:27:39 +00002502 // the result, which is not what we want to look at; leave them alone.
2503 Value *v = OpInfo.CallOperandVal;
Dale Johannesen4e331152009-07-07 23:26:33 +00002504 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2505 OpInfo.CallOperandVal = v;
Chris Lattner47935152008-04-27 00:09:47 +00002506 return;
Dale Johannesen4e331152009-07-07 23:26:33 +00002507 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002508
Chris Lattner47935152008-04-27 00:09:47 +00002509 // Otherwise, try to resolve it to something we know about by looking at
2510 // the actual operand type.
2511 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2512 OpInfo.ConstraintCode = Repl;
2513 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2514 }
2515 }
2516}
2517
David Majnemer0fc86702013-06-08 23:51:45 +00002518/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9960a252011-07-08 10:31:30 +00002519/// with the multiplicative inverse of the constant.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002520SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, SDLoc dl,
Benjamin Kramer9960a252011-07-08 10:31:30 +00002521 SelectionDAG &DAG) const {
2522 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
2523 APInt d = C->getAPIntValue();
2524 assert(d != 0 && "Division by zero!");
2525
2526 // Shift the value upfront if it is even, so the LSB is one.
2527 unsigned ShAmt = d.countTrailingZeros();
2528 if (ShAmt) {
2529 // TODO: For UDIV use SRL instead of SRA.
2530 SDValue Amt = DAG.getConstant(ShAmt, getShiftAmountTy(Op1.getValueType()));
2531 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt);
2532 d = d.ashr(ShAmt);
2533 }
2534
2535 // Calculate the multiplicative inverse, using Newton's method.
2536 APInt t, xn = d;
2537 while ((t = d*xn) != 1)
2538 xn *= APInt(d.getBitWidth(), 2) - t;
2539
2540 Op2 = DAG.getConstant(xn, Op1.getValueType());
2541 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2542}
2543
David Majnemer0fc86702013-06-08 23:51:45 +00002544/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002545/// return a DAG expression to select that will generate the same value by
2546/// multiplying by a magic number. See:
2547/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne561fac42011-11-07 17:09:05 +00002548SDValue TargetLowering::
2549BuildSDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
Eric Christopher200dd762012-12-10 22:00:20 +00002550 std::vector<SDNode*> *Created) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002551 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002552 SDLoc dl(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00002553
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002554 // Check to see if we can do this.
Eli Friedmanc8228d22008-11-30 06:35:39 +00002555 // FIXME: We should be more aggressive here.
2556 if (!isTypeLegal(VT))
2557 return SDValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002558
Eli Friedmanc8228d22008-11-30 06:35:39 +00002559 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foadfe0c6482009-04-30 10:15:35 +00002560 APInt::ms magics = d.magic();
Wesley Peck527da1b2010-11-23 03:31:01 +00002561
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002562 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanc8228d22008-11-30 06:35:39 +00002563 // FIXME: We should support doing a MUL in a wider type
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002564 SDValue Q;
Richard Osborne561fac42011-11-07 17:09:05 +00002565 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2566 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002567 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohmana1603612007-10-08 18:33:35 +00002568 DAG.getConstant(magics.m, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002569 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2570 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002571 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohmana1603612007-10-08 18:33:35 +00002572 N->getOperand(0),
Gabor Greiff304a7a2008-08-28 21:40:38 +00002573 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002574 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002575 return SDValue(); // No mulhs or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002576 // If d > 0 and m < 0, add the numerator
Wesley Peck527da1b2010-11-23 03:31:01 +00002577 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002578 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002579 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002580 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002581 }
2582 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanc8228d22008-11-30 06:35:39 +00002583 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002584 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002585 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002586 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002587 }
2588 // Shift right algebraic if shift value is nonzero
2589 if (magics.s > 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +00002590 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002591 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002592 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002593 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002594 }
2595 // Extract the sign bit and add it to the quotient
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002596 SDValue T =
Dale Johannesenf1163e92009-02-03 00:47:48 +00002597 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002598 getShiftAmountTy(Q.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002599 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002600 Created->push_back(T.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002601 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002602}
2603
David Majnemer0fc86702013-06-08 23:51:45 +00002604/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002605/// return a DAG expression to select that will generate the same value by
2606/// multiplying by a magic number. See:
2607/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne561fac42011-11-07 17:09:05 +00002608SDValue TargetLowering::
2609BuildUDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
Eric Christopher200dd762012-12-10 22:00:20 +00002610 std::vector<SDNode*> *Created) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002611 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002612 SDLoc dl(N);
Eli Friedman1b7fc152008-11-30 06:02:26 +00002613
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002614 // Check to see if we can do this.
Eli Friedman1b7fc152008-11-30 06:02:26 +00002615 // FIXME: We should be more aggressive here.
2616 if (!isTypeLegal(VT))
2617 return SDValue();
2618
2619 // FIXME: We should use a narrower constant when the upper
2620 // bits are known to be zero.
Benjamin Kramercfcea122011-03-17 20:39:14 +00002621 const APInt &N1C = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
2622 APInt::mu magics = N1C.magicu();
2623
2624 SDValue Q = N->getOperand(0);
2625
2626 // If the divisor is even, we can avoid using the expensive fixup by shifting
2627 // the divided value upfront.
2628 if (magics.a != 0 && !N1C[0]) {
2629 unsigned Shift = N1C.countTrailingZeros();
2630 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
2631 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
2632 if (Created)
2633 Created->push_back(Q.getNode());
2634
2635 // Get magic number for the shifted divisor.
2636 magics = N1C.lshr(Shift).magicu(Shift);
2637 assert(magics.a == 0 && "Should use cheap fixup now");
2638 }
Eli Friedman1b7fc152008-11-30 06:02:26 +00002639
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002640 // Multiply the numerator (operand 0) by the magic value
Eli Friedman1b7fc152008-11-30 06:02:26 +00002641 // FIXME: We should support doing a MUL in a wider type
Richard Osborne561fac42011-11-07 17:09:05 +00002642 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2643 isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002644 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002645 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2646 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002647 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
2648 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002649 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002650 return SDValue(); // No mulhu or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002651 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002652 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002653
2654 if (magics.a == 0) {
Benjamin Kramercfcea122011-03-17 20:39:14 +00002655 assert(magics.s < N1C.getBitWidth() &&
Eli Friedman1b7fc152008-11-30 06:02:26 +00002656 "We shouldn't generate an undefined shift!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002657 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002658 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002659 } else {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002660 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002661 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002662 Created->push_back(NPQ.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002663 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002664 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002665 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002666 Created->push_back(NPQ.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002667 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002668 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002669 Created->push_back(NPQ.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002670 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002671 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002672 }
2673}
Bill Wendling908bf812014-01-06 00:43:20 +00002674
2675bool TargetLowering::
2676verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
2677 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2678 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2679 "be a constant integer");
2680 return true;
2681 }
2682
2683 return false;
2684}