blob: a065d3a0803a42aa2179ab78da0bf2572825df18 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- SparcFrameLowering.cpp - Sparc Frame Information ------------------===//
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov2f931282011-01-10 12:39:04 +000010// This file contains the Sparc implementation of TargetFrameLowering class.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov2f931282011-01-10 12:39:04 +000014#include "SparcFrameLowering.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000015#include "SparcInstrInfo.h"
16#include "SparcMachineFunctionInfo.h"
Eric Christopher55414d42014-06-26 22:33:50 +000017#include "SparcSubtarget.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineModuleInfo.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000023#include "llvm/IR/DataLayout.h"
24#include "llvm/IR/Function.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000025#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/Target/TargetOptions.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000027
28using namespace llvm;
29
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000030static cl::opt<bool>
31DisableLeafProc("disable-sparc-leaf-proc",
Venkatraman Govindaraju3e8c7d92013-06-02 02:24:27 +000032 cl::init(false),
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000033 cl::desc("Disable Sparc leaf procedure optimization."),
34 cl::Hidden);
35
Eric Christopher55414d42014-06-26 22:33:50 +000036SparcFrameLowering::SparcFrameLowering(const SparcSubtarget &ST)
37 : TargetFrameLowering(TargetFrameLowering::StackGrowsDown,
38 ST.is64Bit() ? 16 : 8, 0, ST.is64Bit() ? 16 : 8) {}
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000039
Venkatraman Govindaraju11168682013-11-24 20:23:25 +000040void SparcFrameLowering::emitSPAdjustment(MachineFunction &MF,
41 MachineBasicBlock &MBB,
42 MachineBasicBlock::iterator MBBI,
43 int NumBytes,
44 unsigned ADDrr,
45 unsigned ADDri) const {
46
47 DebugLoc dl = (MBBI != MBB.end()) ? MBBI->getDebugLoc() : DebugLoc();
48 const SparcInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +000049 *static_cast<const SparcInstrInfo *>(MF.getSubtarget().getInstrInfo());
Venkatraman Govindaraju11168682013-11-24 20:23:25 +000050
51 if (NumBytes >= -4096 && NumBytes < 4096) {
52 BuildMI(MBB, MBBI, dl, TII.get(ADDri), SP::O6)
53 .addReg(SP::O6).addImm(NumBytes);
54 return;
55 }
56
57 // Emit this the hard way. This clobbers G1 which we always know is
58 // available here.
59 if (NumBytes >= 0) {
60 // Emit nonnegative numbers with sethi + or.
61 // sethi %hi(NumBytes), %g1
62 // or %g1, %lo(NumBytes), %g1
63 // add %sp, %g1, %sp
64 BuildMI(MBB, MBBI, dl, TII.get(SP::SETHIi), SP::G1)
65 .addImm(HI22(NumBytes));
66 BuildMI(MBB, MBBI, dl, TII.get(SP::ORri), SP::G1)
67 .addReg(SP::G1).addImm(LO10(NumBytes));
68 BuildMI(MBB, MBBI, dl, TII.get(ADDrr), SP::O6)
69 .addReg(SP::O6).addReg(SP::G1);
70 return ;
71 }
72
73 // Emit negative numbers with sethi + xor.
74 // sethi %hix(NumBytes), %g1
75 // xor %g1, %lox(NumBytes), %g1
76 // add %sp, %g1, %sp
77 BuildMI(MBB, MBBI, dl, TII.get(SP::SETHIi), SP::G1)
78 .addImm(HIX22(NumBytes));
79 BuildMI(MBB, MBBI, dl, TII.get(SP::XORri), SP::G1)
80 .addReg(SP::G1).addImm(LOX10(NumBytes));
81 BuildMI(MBB, MBBI, dl, TII.get(ADDrr), SP::O6)
82 .addReg(SP::O6).addReg(SP::G1);
83}
84
Anton Korobeynikov2f931282011-01-10 12:39:04 +000085void SparcFrameLowering::emitPrologue(MachineFunction &MF) const {
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000086 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000087
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000088 MachineBasicBlock &MBB = MF.front();
89 MachineFrameInfo *MFI = MF.getFrameInfo();
90 const SparcInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +000091 *static_cast<const SparcInstrInfo *>(MF.getSubtarget().getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000092 MachineBasicBlock::iterator MBBI = MBB.begin();
93 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
94
95 // Get the number of bytes to allocate from the FrameInfo
96 int NumBytes = (int) MFI->getStackSize();
97
Venkatraman Govindaraju3521dcd2013-06-01 04:51:18 +000098 unsigned SAVEri = SP::SAVEri;
99 unsigned SAVErr = SP::SAVErr;
100 if (FuncInfo->isLeafProc()) {
101 if (NumBytes == 0)
102 return;
103 SAVEri = SP::ADDri;
104 SAVErr = SP::ADDrr;
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000105 }
Eric Christopherf5e94062015-01-30 23:46:43 +0000106 NumBytes = -MF.getSubtarget<SparcSubtarget>().getAdjustedFrameSize(NumBytes);
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000107 emitSPAdjustment(MF, MBB, MBBI, NumBytes, SAVErr, SAVEri);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000108
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000109 MachineModuleInfo &MMI = MF.getMMI();
110 const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000111 unsigned regFP = MRI->getDwarfRegNum(SP::I6, true);
112
113 // Emit ".cfi_def_cfa_register 30".
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000114 unsigned CFIIndex =
115 MMI.addFrameInst(MCCFIInstruction::createDefCfaRegister(nullptr, regFP));
Eric Christopher612bb692014-04-29 00:16:46 +0000116 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
117 .addCFIIndex(CFIIndex);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000118
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000119 // Emit ".cfi_window_save".
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000120 CFIIndex = MMI.addFrameInst(MCCFIInstruction::createWindowSave(nullptr));
Eric Christopher612bb692014-04-29 00:16:46 +0000121 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
122 .addCFIIndex(CFIIndex);
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000123
124 unsigned regInRA = MRI->getDwarfRegNum(SP::I7, true);
125 unsigned regOutRA = MRI->getDwarfRegNum(SP::O7, true);
126 // Emit ".cfi_register 15, 31".
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000127 CFIIndex = MMI.addFrameInst(
128 MCCFIInstruction::createRegister(nullptr, regOutRA, regInRA));
Eric Christopher612bb692014-04-29 00:16:46 +0000129 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
130 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000131}
132
Eli Bendersky8da87162013-02-21 20:05:00 +0000133void SparcFrameLowering::
134eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
135 MachineBasicBlock::iterator I) const {
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000136 if (!hasReservedCallFrame(MF)) {
137 MachineInstr &MI = *I;
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000138 int Size = MI.getOperand(0).getImm();
139 if (MI.getOpcode() == SP::ADJCALLSTACKDOWN)
140 Size = -Size;
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000141
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000142 if (Size)
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000143 emitSPAdjustment(MF, MBB, I, Size, SP::ADDrr, SP::ADDri);
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000144 }
Eli Bendersky8da87162013-02-21 20:05:00 +0000145 MBB.erase(I);
146}
147
148
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000149void SparcFrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000150 MachineBasicBlock &MBB) const {
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000151 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000152 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000153 const SparcInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +0000154 *static_cast<const SparcInstrInfo *>(MF.getSubtarget().getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000155 DebugLoc dl = MBBI->getDebugLoc();
156 assert(MBBI->getOpcode() == SP::RETL &&
157 "Can only put epilog before 'retl' instruction!");
Venkatraman Govindaraju3521dcd2013-06-01 04:51:18 +0000158 if (!FuncInfo->isLeafProc()) {
159 BuildMI(MBB, MBBI, dl, TII.get(SP::RESTORErr), SP::G0).addReg(SP::G0)
160 .addReg(SP::G0);
161 return;
162 }
163 MachineFrameInfo *MFI = MF.getFrameInfo();
164
165 int NumBytes = (int) MFI->getStackSize();
166 if (NumBytes == 0)
167 return;
168
Eric Christopherf5e94062015-01-30 23:46:43 +0000169 NumBytes = MF.getSubtarget<SparcSubtarget>().getAdjustedFrameSize(NumBytes);
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000170 emitSPAdjustment(MF, MBB, MBBI, NumBytes, SP::ADDrr, SP::ADDri);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000171}
Venkatraman Govindaraju641b0b52013-05-17 15:14:34 +0000172
173bool SparcFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000174 // Reserve call frame if there are no variable sized objects on the stack.
Venkatraman Govindaraju641b0b52013-05-17 15:14:34 +0000175 return !MF.getFrameInfo()->hasVarSizedObjects();
176}
177
178// hasFP - Return true if the specified function should have a dedicated frame
179// pointer register. This is true if the function has variable sized allocas or
180// if frame pointer elimination is disabled.
181bool SparcFrameLowering::hasFP(const MachineFunction &MF) const {
182 const MachineFrameInfo *MFI = MF.getFrameInfo();
183 return MF.getTarget().Options.DisableFramePointerElim(MF) ||
184 MFI->hasVarSizedObjects() || MFI->isFrameAddressTaken();
185}
186
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000187
NAKAMURA Takumidbd3bbe2013-05-29 12:10:42 +0000188static bool LLVM_ATTRIBUTE_UNUSED verifyLeafProcRegUse(MachineRegisterInfo *MRI)
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000189{
190
191 for (unsigned reg = SP::I0; reg <= SP::I7; ++reg)
192 if (MRI->isPhysRegUsed(reg))
193 return false;
194
195 for (unsigned reg = SP::L0; reg <= SP::L7; ++reg)
196 if (MRI->isPhysRegUsed(reg))
197 return false;
198
199 return true;
200}
201
202bool SparcFrameLowering::isLeafProc(MachineFunction &MF) const
203{
204
205 MachineRegisterInfo &MRI = MF.getRegInfo();
206 MachineFrameInfo *MFI = MF.getFrameInfo();
207
208 return !(MFI->hasCalls() // has calls
209 || MRI.isPhysRegUsed(SP::L0) // Too many registers needed
210 || MRI.isPhysRegUsed(SP::O6) // %SP is used
211 || hasFP(MF)); // need %FP
212}
213
214void SparcFrameLowering::remapRegsForLeafProc(MachineFunction &MF) const {
215
216 MachineRegisterInfo &MRI = MF.getRegInfo();
217
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000218 // Remap %i[0-7] to %o[0-7].
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000219 for (unsigned reg = SP::I0; reg <= SP::I7; ++reg) {
220 if (!MRI.isPhysRegUsed(reg))
221 continue;
222 unsigned mapped_reg = (reg - SP::I0 + SP::O0);
223 assert(!MRI.isPhysRegUsed(mapped_reg));
224
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000225 // Replace I register with O register.
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000226 MRI.replaceRegWith(reg, mapped_reg);
227
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000228 // Mark the reg unused.
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000229 MRI.setPhysRegUnused(reg);
230 }
231
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +0000232 // Rewrite MBB's Live-ins.
233 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
234 MBB != E; ++MBB) {
235 for (unsigned reg = SP::I0; reg <= SP::I7; ++reg) {
236 if (!MBB->isLiveIn(reg))
237 continue;
238 MBB->removeLiveIn(reg);
239 MBB->addLiveIn(reg - SP::I0 + SP::O0);
240 }
241 }
242
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000243 assert(verifyLeafProcRegUse(&MRI));
244#ifdef XDEBUG
245 MF.verify(0, "After LeafProc Remapping");
246#endif
247}
248
249void SparcFrameLowering::processFunctionBeforeCalleeSavedScan
250 (MachineFunction &MF, RegScavenger *RS) const {
251
252 if (!DisableLeafProc && isLeafProc(MF)) {
253 SparcMachineFunctionInfo *MFI = MF.getInfo<SparcMachineFunctionInfo>();
254 MFI->setLeafProc(true);
255
256 remapRegsForLeafProc(MF);
257 }
258
259}