blob: c884c0cece9730802035dd9cb1cfa17ec769a99f [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/Constants.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000040using namespace llvm;
41
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +000042// FIXME: Remove this once soft-float is supported.
43static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic",
44cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden);
45
Hal Finkel595817e2012-06-04 02:21:00 +000046static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
47cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000048
Hal Finkel4e9f1a82012-06-10 19:32:29 +000049static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
50cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
51
Hal Finkel8d7fbc92013-03-15 15:27:13 +000052static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
53cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
54
Hal Finkel940ab932014-02-28 00:27:01 +000055// FIXME: Remove this once the bug has been fixed!
56extern cl::opt<bool> ANDIGlueBug;
57
Eric Christopher89958332014-05-31 00:07:32 +000058static TargetLoweringObjectFile *createTLOF(const Triple &TT) {
Eric Christophera84189a2014-06-02 17:29:07 +000059 // If it isn't a Mach-O file then it's going to be a linux ELF
60 // object file.
Eric Christopher89958332014-05-31 00:07:32 +000061 if (TT.isOSDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Eric Christophera84189a2014-06-02 17:29:07 +000063
64 return new PPC64LinuxTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +000065}
66
Eric Christopherf6ed33e2014-10-01 21:36:28 +000067PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM)
Eric Christopher89958332014-05-31 00:07:32 +000068 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000069 Subtarget(*TM.getSubtargetImpl()) {
Sanjay Patel2cdea4c2014-08-21 22:31:48 +000070 setPow2SDivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000071
Chris Lattnera028e7a2005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000075
Chris Lattnerd10babf2010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000078 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000079 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000080
Chris Lattnerf22556d2005-08-16 17:14:42 +000081 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000082 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
83 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
84 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000085
Evan Cheng5d9fd972006-10-04 00:56:09 +000086 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000087 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
88 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000089
Owen Anderson9f944592009-08-11 20:47:22 +000090 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000091
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000092 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000093 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +0000103
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000104 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000105 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
106
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000107 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000108 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
109 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
110 isPPC64 ? MVT::i64 : MVT::i32);
111 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
112 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
113 isPPC64 ? MVT::i64 : MVT::i32);
114 } else {
115 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
116 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
117 }
Hal Finkel940ab932014-02-28 00:27:01 +0000118
119 // PowerPC does not support direct load / store of condition registers
120 setOperationAction(ISD::LOAD, MVT::i1, Custom);
121 setOperationAction(ISD::STORE, MVT::i1, Custom);
122
123 // FIXME: Remove this once the ANDI glue bug is fixed:
124 if (ANDIGlueBug)
125 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
126
127 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
128 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
129 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
130 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
131 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
132 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
133
134 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
135 }
136
Dale Johannesen666323e2007-10-10 01:01:31 +0000137 // This is used in the ppcf128->int sequence. Note it has different semantics
138 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000139 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000140
Roman Divacky1faf5b02012-08-16 18:19:29 +0000141 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000142 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
143 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
144 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
145 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
146 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000147 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000148
Chris Lattnerf22556d2005-08-16 17:14:42 +0000149 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000150 setOperationAction(ISD::SREM, MVT::i32, Expand);
151 setOperationAction(ISD::UREM, MVT::i32, Expand);
152 setOperationAction(ISD::SREM, MVT::i64, Expand);
153 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000154
155 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000156 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
157 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
158 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
159 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
160 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
161 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
162 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
163 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000164
Dan Gohman482732a2007-10-11 23:21:31 +0000165 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000166 setOperationAction(ISD::FSIN , MVT::f64, Expand);
167 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000168 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000169 setOperationAction(ISD::FREM , MVT::f64, Expand);
170 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000171 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000172 setOperationAction(ISD::FSIN , MVT::f32, Expand);
173 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000174 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FREM , MVT::f32, Expand);
176 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000177 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000178
Owen Anderson9f944592009-08-11 20:47:22 +0000179 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000180
Chris Lattnerf22556d2005-08-16 17:14:42 +0000181 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000182 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000183 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000184 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000185 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000186
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000187 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000188 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000189 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000190 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000191
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000192 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000193 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
194 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
195 } else {
196 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
197 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
198 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000199
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000200 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
202 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
203 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000204 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000205
206 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
207 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
208 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000209 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000210 }
211
Nate Begeman2fba8a32006-01-14 03:14:10 +0000212 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000217 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000218 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000219 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
220 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000221
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000222 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000223 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000224 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
225 } else {
226 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
227 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
228 }
229
Nate Begeman1b8121b2006-01-11 21:21:00 +0000230 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000231 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
232 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000233
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000234 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000235 // PowerPC does not have Select
236 setOperationAction(ISD::SELECT, MVT::i32, Expand);
237 setOperationAction(ISD::SELECT, MVT::i64, Expand);
238 setOperationAction(ISD::SELECT, MVT::f32, Expand);
239 setOperationAction(ISD::SELECT, MVT::f64, Expand);
240 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000241
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000242 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000243 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
244 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000245
Nate Begeman7e7f4392006-02-01 07:19:44 +0000246 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000247 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000248 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000249
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000250 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000251 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000252 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000253
Owen Anderson9f944592009-08-11 20:47:22 +0000254 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000255
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000256 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000257 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000258
Jim Laskey6267b2c2005-08-17 00:40:22 +0000259 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000260 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
261 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000262
Wesley Peck527da1b2010-11-23 03:31:01 +0000263 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
264 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
265 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
266 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000267
Chris Lattner84b49d52006-04-28 21:56:10 +0000268 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000270
Hal Finkel1996f3d2013-03-27 19:10:42 +0000271 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000272 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
273 // support continuation, user-level threading, and etc.. As a result, no
274 // other SjLj exception interfaces are implemented and please don't build
275 // your own exception handling based on them.
276 // LLVM/Clang supports zero-cost DWARF exception handling.
277 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
278 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000279
280 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000281 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000282 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000284 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000285 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
286 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
287 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
288 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000289 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
291 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000292
Nate Begemanf69d13b2008-08-11 17:36:31 +0000293 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000294 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
296 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000297 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
298 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000299
Nate Begemane74795c2006-01-25 18:21:52 +0000300 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000301 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000302
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000303 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000304 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000305 // VAARG always uses double-word chunks, so promote anything smaller.
306 setOperationAction(ISD::VAARG, MVT::i1, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i8, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::i16, Promote);
311 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
312 setOperationAction(ISD::VAARG, MVT::i32, Promote);
313 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
314 setOperationAction(ISD::VAARG, MVT::Other, Expand);
315 } else {
316 // VAARG is custom lowered with the 32-bit SVR4 ABI.
317 setOperationAction(ISD::VAARG, MVT::Other, Custom);
318 setOperationAction(ISD::VAARG, MVT::i64, Custom);
319 }
Roman Divacky4394e682011-06-28 15:30:42 +0000320 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000321 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000322
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000323 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000324 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
325 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
326 else
327 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
328
Chris Lattner5bd514d2006-01-15 09:02:48 +0000329 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000330 setOperationAction(ISD::VAEND , MVT::Other, Expand);
331 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
332 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
333 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
334 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000335
Chris Lattner6961fc72006-03-26 10:06:40 +0000336 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000337 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000338
Hal Finkel25c19922013-05-15 21:37:41 +0000339 // To handle counter-based loop conditions.
340 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
341
Dale Johannesen160be0f2008-11-07 22:54:33 +0000342 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000343 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
351 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
352 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
353 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
354 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000355
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000356 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000357 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000358 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
359 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
360 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
361 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000362 // This is just the low 32 bits of a (signed) fp->i64 conversion.
363 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000364 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000365
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000366 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000367 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000368 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000369 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000370 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000371 }
372
Hal Finkelf6d45f22013-04-01 17:52:07 +0000373 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000374 if (Subtarget.hasFPCVT()) {
375 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000376 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
377 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
378 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
379 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
380 }
381
382 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
383 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
384 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
385 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
386 }
387
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000388 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000389 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000390 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000391 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000392 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000393 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000394 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
395 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
396 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000397 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000398 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000399 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
400 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
401 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000402 }
Evan Cheng19264272006-03-01 01:11:20 +0000403
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000404 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000405 // First set operation action for all vector types to expand. Then we
406 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000407 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
408 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
409 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000410
Chris Lattner06a21ba2006-04-16 01:37:57 +0000411 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::ADD , VT, Legal);
413 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000414
Chris Lattner95c7adc2006-04-04 17:25:31 +0000415 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000418
419 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000428 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000429 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000431 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000432
Chris Lattner06a21ba2006-04-16 01:37:57 +0000433 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000434 setOperationAction(ISD::MUL , VT, Expand);
435 setOperationAction(ISD::SDIV, VT, Expand);
436 setOperationAction(ISD::SREM, VT, Expand);
437 setOperationAction(ISD::UDIV, VT, Expand);
438 setOperationAction(ISD::UREM, VT, Expand);
439 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000440 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000441 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000442 setOperationAction(ISD::FSQRT, VT, Expand);
443 setOperationAction(ISD::FLOG, VT, Expand);
444 setOperationAction(ISD::FLOG10, VT, Expand);
445 setOperationAction(ISD::FLOG2, VT, Expand);
446 setOperationAction(ISD::FEXP, VT, Expand);
447 setOperationAction(ISD::FEXP2, VT, Expand);
448 setOperationAction(ISD::FSIN, VT, Expand);
449 setOperationAction(ISD::FCOS, VT, Expand);
450 setOperationAction(ISD::FABS, VT, Expand);
451 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000452 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000453 setOperationAction(ISD::FCEIL, VT, Expand);
454 setOperationAction(ISD::FTRUNC, VT, Expand);
455 setOperationAction(ISD::FRINT, VT, Expand);
456 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000457 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
458 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
459 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000460 setOperationAction(ISD::MULHU, VT, Expand);
461 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000462 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
463 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
464 setOperationAction(ISD::UDIVREM, VT, Expand);
465 setOperationAction(ISD::SDIVREM, VT, Expand);
466 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
467 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000468 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000469 setOperationAction(ISD::CTPOP, VT, Expand);
470 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000471 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000472 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000473 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000474 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000475 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
476
477 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
478 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
479 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
480 setTruncStoreAction(VT, InnerVT, Expand);
481 }
482 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
483 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
484 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000485 }
486
Chris Lattner95c7adc2006-04-04 17:25:31 +0000487 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
488 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000489 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000490
Owen Anderson9f944592009-08-11 20:47:22 +0000491 setOperationAction(ISD::AND , MVT::v4i32, Legal);
492 setOperationAction(ISD::OR , MVT::v4i32, Legal);
493 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
494 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000495 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000496 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000497 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000498 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
499 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
500 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
501 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000502 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
503 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
504 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
505 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000506
Craig Topperabadc662012-04-20 06:31:50 +0000507 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
508 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
509 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
510 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000511
Owen Anderson9f944592009-08-11 20:47:22 +0000512 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000513 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000514
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000515 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000516 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
517 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
518 }
519
Owen Anderson9f944592009-08-11 20:47:22 +0000520 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
521 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
522 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000523
Owen Anderson9f944592009-08-11 20:47:22 +0000524 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
525 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000526
Owen Anderson9f944592009-08-11 20:47:22 +0000527 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
528 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
529 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
530 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000531
532 // Altivec does not contain unordered floating-point compare instructions
533 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
534 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000535 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
536 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000537
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000538 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000539 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000540 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000541
542 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
543 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
544 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
545 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
546 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
547
548 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
549
550 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
551 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
552
553 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
554 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
555
Hal Finkel732f0f72014-03-26 12:49:28 +0000556 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
559 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
560 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
561
Hal Finkel27774d92014-03-13 07:58:58 +0000562 // Share the Altivec comparison restrictions.
563 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
564 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000565 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
566 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
567
Hal Finkel9281c9a2014-03-26 18:26:30 +0000568 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
569 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
570
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000571 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
572
Hal Finkel19be5062014-03-29 05:29:01 +0000573 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000574
575 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
576 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000577
578 // VSX v2i64 only supports non-arithmetic operations.
579 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
580 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
581
Hal Finkelad801b72014-03-27 21:26:33 +0000582 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
583 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
584 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
585
Hal Finkel777c9dd2014-03-29 16:04:40 +0000586 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
587
Hal Finkel9281c9a2014-03-26 18:26:30 +0000588 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
589 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
590 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
591 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
592
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000593 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
594
Hal Finkel7279f4b2014-03-26 19:13:54 +0000595 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
596 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
597 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
598 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
599
Hal Finkel5c0d1452014-03-30 13:22:59 +0000600 // Vector operation legalization checks the result type of
601 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
602 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
603 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
604 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
606
Hal Finkela6c8b512014-03-26 16:12:58 +0000607 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000608 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000609 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000610
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000611 if (Subtarget.has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000612 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000613 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
614 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000615
Eli Friedman7dfa7912011-08-29 18:23:02 +0000616 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
617 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000618 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
619 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000620
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000621 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000622 // Altivec instructions set fields to all zeros or all ones.
623 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000624
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000625 if (!isPPC64) {
626 // These libcalls are not available in 32-bit.
627 setLibcallName(RTLIB::SHL_I128, nullptr);
628 setLibcallName(RTLIB::SRL_I128, nullptr);
629 setLibcallName(RTLIB::SRA_I128, nullptr);
630 }
631
Evan Cheng39e90022012-07-02 22:39:56 +0000632 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000633 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000634 setExceptionPointerRegister(PPC::X3);
635 setExceptionSelectorRegister(PPC::X4);
636 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000637 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000638 setExceptionPointerRegister(PPC::R3);
639 setExceptionSelectorRegister(PPC::R4);
640 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000641
Chris Lattnerf4184352006-03-01 04:57:39 +0000642 // We have target-specific dag combine patterns for the following nodes:
643 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000644 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000645 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000646 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000647 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000648 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000649 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000650 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000651
Hal Finkel46043ed2014-03-01 21:36:57 +0000652 setTargetDAGCombine(ISD::SIGN_EXTEND);
653 setTargetDAGCombine(ISD::ZERO_EXTEND);
654 setTargetDAGCombine(ISD::ANY_EXTEND);
655
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000656 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000657 setTargetDAGCombine(ISD::TRUNCATE);
658 setTargetDAGCombine(ISD::SETCC);
659 setTargetDAGCombine(ISD::SELECT_CC);
660 }
661
Hal Finkel2e103312013-04-03 04:01:11 +0000662 // Use reciprocal estimates.
663 if (TM.Options.UnsafeFPMath) {
664 setTargetDAGCombine(ISD::FDIV);
665 setTargetDAGCombine(ISD::FSQRT);
666 }
667
Dale Johannesen10432e52007-10-19 00:59:18 +0000668 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000669 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000670 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000671 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
672 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000673 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
674 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000675 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
676 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
677 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
678 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
679 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000680 }
681
Hal Finkel940ab932014-02-28 00:27:01 +0000682 // With 32 condition bits, we don't need to sink (and duplicate) compares
683 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000684 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000685 setHasMultipleConditionRegisters();
686
Hal Finkel65298572011-10-17 18:53:03 +0000687 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000688 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000689 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000690
Eli Friedman30a49e92011-08-03 21:06:02 +0000691 setInsertFencesForAtomic(true);
692
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000693 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000694 setSchedulingPreference(Sched::Source);
695 else
696 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000697
Chris Lattnerf22556d2005-08-16 17:14:42 +0000698 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000699
700 // The Freescale cores does better with aggressive inlining of memcpy and
701 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000702 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
703 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000704 MaxStoresPerMemset = 32;
705 MaxStoresPerMemsetOptSize = 16;
706 MaxStoresPerMemcpy = 32;
707 MaxStoresPerMemcpyOptSize = 8;
708 MaxStoresPerMemmove = 32;
709 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000710
711 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000712 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000713}
714
Hal Finkel262a2242013-09-12 23:20:06 +0000715/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
716/// the desired ByVal argument alignment.
717static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
718 unsigned MaxMaxAlign) {
719 if (MaxAlign == MaxMaxAlign)
720 return;
721 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
722 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
723 MaxAlign = 32;
724 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
725 MaxAlign = 16;
726 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
727 unsigned EltAlign = 0;
728 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
729 if (EltAlign > MaxAlign)
730 MaxAlign = EltAlign;
731 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
732 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
733 unsigned EltAlign = 0;
734 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
735 if (EltAlign > MaxAlign)
736 MaxAlign = EltAlign;
737 if (MaxAlign == MaxMaxAlign)
738 break;
739 }
740 }
741}
742
Dale Johannesencbde4c22008-02-28 22:31:51 +0000743/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
744/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000745unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000746 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000747 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000748 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000749
750 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000751 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000752 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
753 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
754 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000755 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000756}
757
Chris Lattner347ed8a2006-01-09 23:52:17 +0000758const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
759 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000760 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000761 case PPCISD::FSEL: return "PPCISD::FSEL";
762 case PPCISD::FCFID: return "PPCISD::FCFID";
763 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
764 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000765 case PPCISD::FRE: return "PPCISD::FRE";
766 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000767 case PPCISD::STFIWX: return "PPCISD::STFIWX";
768 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
769 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
770 case PPCISD::VPERM: return "PPCISD::VPERM";
771 case PPCISD::Hi: return "PPCISD::Hi";
772 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000773 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000774 case PPCISD::LOAD: return "PPCISD::LOAD";
775 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000776 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
777 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
778 case PPCISD::SRL: return "PPCISD::SRL";
779 case PPCISD::SRA: return "PPCISD::SRA";
780 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000781 case PPCISD::CALL: return "PPCISD::CALL";
782 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000783 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000784 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000785 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000786 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
787 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000788 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000789 case PPCISD::VCMP: return "PPCISD::VCMP";
790 case PPCISD::VCMPo: return "PPCISD::VCMPo";
791 case PPCISD::LBRX: return "PPCISD::LBRX";
792 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000793 case PPCISD::LARX: return "PPCISD::LARX";
794 case PPCISD::STCX: return "PPCISD::STCX";
795 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000796 case PPCISD::BDNZ: return "PPCISD::BDNZ";
797 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000798 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000799 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000800 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000801 case PPCISD::CR6SET: return "PPCISD::CR6SET";
802 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000803 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
804 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
805 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000806 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000807 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
808 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000809 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000810 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
811 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
812 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000813 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
814 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
815 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
816 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
817 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000818 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000819 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000820 }
821}
822
Matt Arsenault758659232013-05-18 00:21:46 +0000823EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000824 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000825 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000826 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000827}
828
Hal Finkel62ac7362014-09-19 11:42:56 +0000829bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
830 assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
831 return true;
832}
833
Chris Lattner4211ca92006-04-14 06:01:58 +0000834//===----------------------------------------------------------------------===//
835// Node matching predicates, for use by the tblgen matching code.
836//===----------------------------------------------------------------------===//
837
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000838/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000839static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000840 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000841 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000842 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000843 // Maybe this has already been legalized into the constant pool?
844 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000845 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000846 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000847 }
848 return false;
849}
850
Chris Lattnere8b83b42006-04-06 17:23:16 +0000851/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
852/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000853static bool isConstantOrUndef(int Op, int Val) {
854 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000855}
856
857/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
858/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000859/// The ShuffleKind distinguishes between big-endian operations with
860/// two different inputs (0), either-endian operations with two identical
861/// inputs (1), and little-endian operantion with two different inputs (2).
862/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
863bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000864 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000865 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000866 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000867 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000868 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000869 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000870 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000871 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000872 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000873 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000874 return false;
875 for (unsigned i = 0; i != 16; ++i)
876 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
877 return false;
878 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000879 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000880 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000881 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
882 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000883 return false;
884 }
Chris Lattner1d338192006-04-06 18:26:28 +0000885 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000886}
887
888/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
889/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000890/// The ShuffleKind distinguishes between big-endian operations with
891/// two different inputs (0), either-endian operations with two identical
892/// inputs (1), and little-endian operantion with two different inputs (2).
893/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
894bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000895 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000896 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000897 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000898 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000899 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000900 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000901 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
902 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000903 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000904 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000905 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000906 return false;
907 for (unsigned i = 0; i != 16; i += 2)
908 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
909 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
910 return false;
911 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000912 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000913 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000914 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
915 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
916 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
917 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000918 return false;
919 }
Chris Lattner1d338192006-04-06 18:26:28 +0000920 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000921}
922
Chris Lattnerf38e0332006-04-06 22:02:42 +0000923/// isVMerge - Common function, used to match vmrg* shuffles.
924///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000925static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000926 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000927 if (N->getValueType(0) != MVT::v16i8)
928 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000929 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
930 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000931
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000932 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
933 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000934 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000935 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000936 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000937 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000938 return false;
939 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000940 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000941}
942
943/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000944/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000945/// The ShuffleKind distinguishes between big-endian merges with two
946/// different inputs (0), either-endian merges with two identical inputs (1),
947/// and little-endian merges with two different inputs (2). For the latter,
948/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000949bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000950 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000951 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000952 if (ShuffleKind == 1) // unary
953 return isVMerge(N, UnitSize, 0, 0);
954 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000955 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000956 else
957 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000958 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000959 if (ShuffleKind == 1) // unary
960 return isVMerge(N, UnitSize, 8, 8);
961 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000962 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000963 else
964 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000965 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000966}
967
968/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000969/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000970/// The ShuffleKind distinguishes between big-endian merges with two
971/// different inputs (0), either-endian merges with two identical inputs (1),
972/// and little-endian merges with two different inputs (2). For the latter,
973/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000974bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000975 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000976 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000977 if (ShuffleKind == 1) // unary
978 return isVMerge(N, UnitSize, 8, 8);
979 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000980 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000981 else
982 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000983 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000984 if (ShuffleKind == 1) // unary
985 return isVMerge(N, UnitSize, 0, 0);
986 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000987 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000988 else
989 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000990 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000991}
992
993
Chris Lattner1d338192006-04-06 18:26:28 +0000994/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
995/// amount, otherwise return -1.
Bill Schmidt42a69362014-08-05 20:47:25 +0000996/// The ShuffleKind distinguishes between big-endian operations with two
997/// different inputs (0), either-endian operations with two identical inputs
998/// (1), and little-endian operations with two different inputs (2). For the
999/// latter, the input operands are swapped (see PPCInstrAltivec.td).
1000int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
1001 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001002 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +00001003 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001004
1005 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00001006
Chris Lattner1d338192006-04-06 18:26:28 +00001007 // Find the first non-undef value in the shuffle mask.
1008 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001009 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001010 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001011
Chris Lattner1d338192006-04-06 18:26:28 +00001012 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001013
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001014 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001015 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001016 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001017 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001018
Bill Schmidtf04e9982014-08-04 23:21:01 +00001019 ShiftAmt -= i;
Bill Schmidt42a69362014-08-05 20:47:25 +00001020 bool isLE = DAG.getTarget().getSubtargetImpl()->getDataLayout()->
1021 isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001022
Bill Schmidt42a69362014-08-05 20:47:25 +00001023 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001024 // Check the rest of the elements to see if they are consecutive.
1025 for (++i; i != 16; ++i)
1026 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1027 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001028 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001029 // Check the rest of the elements to see if they are consecutive.
1030 for (++i; i != 16; ++i)
1031 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1032 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001033 } else
1034 return -1;
1035
1036 if (ShuffleKind == 2 && isLE)
1037 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001038
Chris Lattner1d338192006-04-06 18:26:28 +00001039 return ShiftAmt;
1040}
Chris Lattnerffc47562006-03-20 06:33:01 +00001041
1042/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1043/// specifies a splat of a single element that is suitable for input to
1044/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001045bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001046 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001047 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001048
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001049 // This is a splat operation if each element of the permute is the same, and
1050 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001051 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001052
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001053 // FIXME: Handle UNDEF elements too!
1054 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001055 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001056
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001057 // Check that the indices are consecutive, in the case of a multi-byte element
1058 // splatted with a v16i8 mask.
1059 for (unsigned i = 1; i != EltSize; ++i)
1060 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001061 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001062
Chris Lattner95c7adc2006-04-04 17:25:31 +00001063 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001064 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001065 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001066 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001067 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001068 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001069 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001070}
1071
Evan Cheng581d2792007-07-30 07:51:22 +00001072/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1073/// are -0.0.
1074bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001075 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1076
1077 APInt APVal, APUndef;
1078 unsigned BitSize;
1079 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001080
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001081 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001082 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001083 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001084
Evan Cheng581d2792007-07-30 07:51:22 +00001085 return false;
1086}
1087
Chris Lattnerffc47562006-03-20 06:33:01 +00001088/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1089/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001090unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1091 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001092 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1093 assert(isSplatShuffleMask(SVOp, EltSize));
Eric Christopherfc6de422014-08-05 02:39:49 +00001094 if (DAG.getSubtarget().getDataLayout()->isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001095 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1096 else
1097 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001098}
1099
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001100/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001101/// by using a vspltis[bhw] instruction of the specified element size, return
1102/// the constant being splatted. The ByteSize field indicates the number of
1103/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001104SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001105 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001106
1107 // If ByteSize of the splat is bigger than the element size of the
1108 // build_vector, then we have a case where we are checking for a splat where
1109 // multiple elements of the buildvector are folded together into a single
1110 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1111 unsigned EltSize = 16/N->getNumOperands();
1112 if (EltSize < ByteSize) {
1113 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001114 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001115 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001116
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001117 // See if all of the elements in the buildvector agree across.
1118 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1119 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1120 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001121 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001122
Scott Michelcf0da6c2009-02-17 22:15:04 +00001123
Craig Topper062a2ba2014-04-25 05:30:21 +00001124 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001125 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1126 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001127 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001128 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001129
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001130 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1131 // either constant or undef values that are identical for each chunk. See
1132 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001133
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001134 // Check to see if all of the leading entries are either 0 or -1. If
1135 // neither, then this won't fit into the immediate field.
1136 bool LeadingZero = true;
1137 bool LeadingOnes = true;
1138 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001139 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001140
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001141 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1142 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1143 }
1144 // Finally, check the least significant entry.
1145 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001146 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001147 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001148 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001149 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001150 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001151 }
1152 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001153 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001154 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001155 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001156 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001157 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001158 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001159
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001160 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001161 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001162
Chris Lattner2771e2c2006-03-25 06:12:06 +00001163 // Check to see if this buildvec has a single non-undef value in its elements.
1164 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1165 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001166 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001167 OpVal = N->getOperand(i);
1168 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001169 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001170 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001171
Craig Topper062a2ba2014-04-25 05:30:21 +00001172 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001173
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001174 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001175 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001176 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001177 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001178 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001179 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001180 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001181 }
1182
1183 // If the splat value is larger than the element value, then we can never do
1184 // this splat. The only case that we could fit the replicated bits into our
1185 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001186 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001187
Chris Lattner2771e2c2006-03-25 06:12:06 +00001188 // If the element value is larger than the splat value, cut it in half and
1189 // check to see if the two halves are equal. Continue doing this until we
1190 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1191 while (ValSizeInBytes > ByteSize) {
1192 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001193
Chris Lattner2771e2c2006-03-25 06:12:06 +00001194 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001195 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1196 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001197 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001198 }
1199
1200 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001201 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001202
Evan Chengb1ddc982006-03-26 09:52:32 +00001203 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001204 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001205
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001206 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001207 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001208 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001209 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001210}
1211
Chris Lattner4211ca92006-04-14 06:01:58 +00001212//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001213// Addressing Mode Selection
1214//===----------------------------------------------------------------------===//
1215
1216/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1217/// or 64-bit immediate, and if the value can be accurately represented as a
1218/// sign extension from a 16-bit value. If so, this returns true and the
1219/// immediate.
1220static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001221 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001222 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001223
Dan Gohmaneffb8942008-09-12 16:56:44 +00001224 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001225 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001226 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001227 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001228 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001229}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001230static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001231 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001232}
1233
1234
1235/// SelectAddressRegReg - Given the specified addressed, check to see if it
1236/// can be represented as an indexed [r+r] operation. Returns false if it
1237/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001238bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1239 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001240 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001241 short imm = 0;
1242 if (N.getOpcode() == ISD::ADD) {
1243 if (isIntS16Immediate(N.getOperand(1), imm))
1244 return false; // r+i
1245 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1246 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001247
Chris Lattnera801fced2006-11-08 02:15:41 +00001248 Base = N.getOperand(0);
1249 Index = N.getOperand(1);
1250 return true;
1251 } else if (N.getOpcode() == ISD::OR) {
1252 if (isIntS16Immediate(N.getOperand(1), imm))
1253 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001254
Chris Lattnera801fced2006-11-08 02:15:41 +00001255 // If this is an or of disjoint bitfields, we can codegen this as an add
1256 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1257 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001258 APInt LHSKnownZero, LHSKnownOne;
1259 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001260 DAG.computeKnownBits(N.getOperand(0),
1261 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001262
Dan Gohmanf19609a2008-02-27 01:23:58 +00001263 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001264 DAG.computeKnownBits(N.getOperand(1),
1265 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001266 // If all of the bits are known zero on the LHS or RHS, the add won't
1267 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001268 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001269 Base = N.getOperand(0);
1270 Index = N.getOperand(1);
1271 return true;
1272 }
1273 }
1274 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001275
Chris Lattnera801fced2006-11-08 02:15:41 +00001276 return false;
1277}
1278
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001279// If we happen to be doing an i64 load or store into a stack slot that has
1280// less than a 4-byte alignment, then the frame-index elimination may need to
1281// use an indexed load or store instruction (because the offset may not be a
1282// multiple of 4). The extra register needed to hold the offset comes from the
1283// register scavenger, and it is possible that the scavenger will need to use
1284// an emergency spill slot. As a result, we need to make sure that a spill slot
1285// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1286// stack slot.
1287static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1288 // FIXME: This does not handle the LWA case.
1289 if (VT != MVT::i64)
1290 return;
1291
Hal Finkel7ab3db52013-07-10 15:29:01 +00001292 // NOTE: We'll exclude negative FIs here, which come from argument
1293 // lowering, because there are no known test cases triggering this problem
1294 // using packed structures (or similar). We can remove this exclusion if
1295 // we find such a test case. The reason why this is so test-case driven is
1296 // because this entire 'fixup' is only to prevent crashes (from the
1297 // register scavenger) on not-really-valid inputs. For example, if we have:
1298 // %a = alloca i1
1299 // %b = bitcast i1* %a to i64*
1300 // store i64* a, i64 b
1301 // then the store should really be marked as 'align 1', but is not. If it
1302 // were marked as 'align 1' then the indexed form would have been
1303 // instruction-selected initially, and the problem this 'fixup' is preventing
1304 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001305 if (FrameIdx < 0)
1306 return;
1307
1308 MachineFunction &MF = DAG.getMachineFunction();
1309 MachineFrameInfo *MFI = MF.getFrameInfo();
1310
1311 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1312 if (Align >= 4)
1313 return;
1314
1315 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1316 FuncInfo->setHasNonRISpills();
1317}
1318
Chris Lattnera801fced2006-11-08 02:15:41 +00001319/// Returns true if the address N can be represented by a base register plus
1320/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001321/// represented as reg+reg. If Aligned is true, only accept displacements
1322/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001323bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001324 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001325 SelectionDAG &DAG,
1326 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001327 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001328 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001329 // If this can be more profitably realized as r+r, fail.
1330 if (SelectAddressRegReg(N, Disp, Base, DAG))
1331 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001332
Chris Lattnera801fced2006-11-08 02:15:41 +00001333 if (N.getOpcode() == ISD::ADD) {
1334 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001335 if (isIntS16Immediate(N.getOperand(1), imm) &&
1336 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001337 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001338 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1339 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001340 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001341 } else {
1342 Base = N.getOperand(0);
1343 }
1344 return true; // [r+i]
1345 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1346 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001347 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001348 && "Cannot handle constant offsets yet!");
1349 Disp = N.getOperand(1).getOperand(0); // The global address.
1350 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001351 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001352 Disp.getOpcode() == ISD::TargetConstantPool ||
1353 Disp.getOpcode() == ISD::TargetJumpTable);
1354 Base = N.getOperand(0);
1355 return true; // [&g+r]
1356 }
1357 } else if (N.getOpcode() == ISD::OR) {
1358 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001359 if (isIntS16Immediate(N.getOperand(1), imm) &&
1360 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001361 // If this is an or of disjoint bitfields, we can codegen this as an add
1362 // (for better address arithmetic) if the LHS and RHS of the OR are
1363 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001364 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001365 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001366
Dan Gohmanf19609a2008-02-27 01:23:58 +00001367 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001368 // If all of the bits are known zero on the LHS or RHS, the add won't
1369 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001370 if (FrameIndexSDNode *FI =
1371 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1372 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1373 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1374 } else {
1375 Base = N.getOperand(0);
1376 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001377 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001378 return true;
1379 }
1380 }
1381 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1382 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001383
Chris Lattnera801fced2006-11-08 02:15:41 +00001384 // If this address fits entirely in a 16-bit sext immediate field, codegen
1385 // this as "d, 0"
1386 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001387 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001388 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001389 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001390 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001391 return true;
1392 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001393
1394 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001395 if ((CN->getValueType(0) == MVT::i32 ||
1396 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1397 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001398 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001399
Chris Lattnera801fced2006-11-08 02:15:41 +00001400 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001401 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001402
Owen Anderson9f944592009-08-11 20:47:22 +00001403 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1404 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001405 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001406 return true;
1407 }
1408 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001409
Chris Lattnera801fced2006-11-08 02:15:41 +00001410 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001411 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001412 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001413 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1414 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001415 Base = N;
1416 return true; // [r+0]
1417}
1418
1419/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1420/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001421bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1422 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001423 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001424 // Check to see if we can easily represent this as an [r+r] address. This
1425 // will fail if it thinks that the address is more profitably represented as
1426 // reg+imm, e.g. where imm = 0.
1427 if (SelectAddressRegReg(N, Base, Index, DAG))
1428 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001429
Chris Lattnera801fced2006-11-08 02:15:41 +00001430 // If the operand is an addition, always emit this as [r+r], since this is
1431 // better (for code size, and execution, as the memop does the add for free)
1432 // than emitting an explicit add.
1433 if (N.getOpcode() == ISD::ADD) {
1434 Base = N.getOperand(0);
1435 Index = N.getOperand(1);
1436 return true;
1437 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001438
Chris Lattnera801fced2006-11-08 02:15:41 +00001439 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001440 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001441 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001442 Index = N;
1443 return true;
1444}
1445
Chris Lattnera801fced2006-11-08 02:15:41 +00001446/// getPreIndexedAddressParts - returns true by value, base pointer and
1447/// offset pointer and addressing mode by reference if the node's address
1448/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001449bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1450 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001451 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001452 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001453 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001454
Ulrich Weigande90b0222013-03-22 14:58:48 +00001455 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001456 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001457 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001458 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001459 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1460 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001461 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001462 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001463 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001464 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001465 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001466 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001467 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001468 } else
1469 return false;
1470
Chris Lattner68371252006-11-14 01:38:31 +00001471 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001472 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001473 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001474
Ulrich Weigande90b0222013-03-22 14:58:48 +00001475 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1476
1477 // Common code will reject creating a pre-inc form if the base pointer
1478 // is a frame index, or if N is a store and the base pointer is either
1479 // the same as or a predecessor of the value being stored. Check for
1480 // those situations here, and try with swapped Base/Offset instead.
1481 bool Swap = false;
1482
1483 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1484 Swap = true;
1485 else if (!isLoad) {
1486 SDValue Val = cast<StoreSDNode>(N)->getValue();
1487 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1488 Swap = true;
1489 }
1490
1491 if (Swap)
1492 std::swap(Base, Offset);
1493
Hal Finkelca542be2012-06-20 15:43:03 +00001494 AM = ISD::PRE_INC;
1495 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001496 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001497
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001498 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001499 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001500 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001501 return false;
1502 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001503 // LDU/STU need an address with at least 4-byte alignment.
1504 if (Alignment < 4)
1505 return false;
1506
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001507 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001508 return false;
1509 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001510
Chris Lattnerb314b152006-11-11 00:08:42 +00001511 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001512 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1513 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001514 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001515 LD->getExtensionType() == ISD::SEXTLOAD &&
1516 isa<ConstantSDNode>(Offset))
1517 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001518 }
1519
Chris Lattnerce645542006-11-10 02:08:47 +00001520 AM = ISD::PRE_INC;
1521 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001522}
1523
1524//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001525// LowerOperation implementation
1526//===----------------------------------------------------------------------===//
1527
Chris Lattneredb9d842010-11-15 02:46:57 +00001528/// GetLabelAccessInfo - Return true if we should reference labels using a
1529/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1530static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001531 unsigned &LoOpFlags,
1532 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001533 HiOpFlags = PPCII::MO_HA;
1534 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001535
Hal Finkel3ee2af72014-07-18 23:29:49 +00001536 // Don't use the pic base if not in PIC relocation model.
1537 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1538
Chris Lattnerdd6df842010-11-15 03:13:19 +00001539 if (isPIC) {
1540 HiOpFlags |= PPCII::MO_PIC_FLAG;
1541 LoOpFlags |= PPCII::MO_PIC_FLAG;
1542 }
1543
1544 // If this is a reference to a global value that requires a non-lazy-ptr, make
1545 // sure that instruction lowering adds it.
1546 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1547 HiOpFlags |= PPCII::MO_NLP_FLAG;
1548 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001549
Chris Lattnerdd6df842010-11-15 03:13:19 +00001550 if (GV->hasHiddenVisibility()) {
1551 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1552 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1553 }
1554 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001555
Chris Lattneredb9d842010-11-15 02:46:57 +00001556 return isPIC;
1557}
1558
1559static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1560 SelectionDAG &DAG) {
1561 EVT PtrVT = HiPart.getValueType();
1562 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001563 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001564
1565 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1566 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001567
Chris Lattneredb9d842010-11-15 02:46:57 +00001568 // With PIC, the first instruction is actually "GR+hi(&G)".
1569 if (isPIC)
1570 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1571 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001572
Chris Lattneredb9d842010-11-15 02:46:57 +00001573 // Generate non-pic code that has direct accesses to the constant pool.
1574 // The address of the global is just (hi(&g)+lo(&g)).
1575 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1576}
1577
Scott Michelcf0da6c2009-02-17 22:15:04 +00001578SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001579 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001580 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001581 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001582 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001583
Roman Divackyace47072012-08-24 16:26:02 +00001584 // 64-bit SVR4 ABI code is always position-independent.
1585 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001586 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001587 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001588 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001589 DAG.getRegister(PPC::X2, MVT::i64));
1590 }
1591
Chris Lattneredb9d842010-11-15 02:46:57 +00001592 unsigned MOHiFlag, MOLoFlag;
1593 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001594
1595 if (isPIC && Subtarget.isSVR4ABI()) {
1596 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1597 PPCII::MO_PIC_FLAG);
1598 SDLoc DL(CP);
1599 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1600 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1601 }
1602
Chris Lattneredb9d842010-11-15 02:46:57 +00001603 SDValue CPIHi =
1604 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1605 SDValue CPILo =
1606 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1607 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001608}
1609
Dan Gohman21cea8a2010-04-17 15:26:15 +00001610SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001611 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001612 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001613
Roman Divackyace47072012-08-24 16:26:02 +00001614 // 64-bit SVR4 ABI code is always position-independent.
1615 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001616 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001617 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001618 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001619 DAG.getRegister(PPC::X2, MVT::i64));
1620 }
1621
Chris Lattneredb9d842010-11-15 02:46:57 +00001622 unsigned MOHiFlag, MOLoFlag;
1623 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001624
1625 if (isPIC && Subtarget.isSVR4ABI()) {
1626 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1627 PPCII::MO_PIC_FLAG);
1628 SDLoc DL(GA);
1629 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1630 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1631 }
1632
Chris Lattneredb9d842010-11-15 02:46:57 +00001633 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1634 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1635 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001636}
1637
Dan Gohman21cea8a2010-04-17 15:26:15 +00001638SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1639 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001640 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001641
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001642 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001643
Chris Lattneredb9d842010-11-15 02:46:57 +00001644 unsigned MOHiFlag, MOLoFlag;
1645 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001646 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1647 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001648 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1649}
1650
Roman Divackye3f15c982012-06-04 17:36:38 +00001651SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1652 SelectionDAG &DAG) const {
1653
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001654 // FIXME: TLS addresses currently use medium model code sequences,
1655 // which is the most useful form. Eventually support for small and
1656 // large models could be added if users need it, at the cost of
1657 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001658 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001659 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001660 const GlobalValue *GV = GA->getGlobal();
1661 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001662 bool is64bit = Subtarget.isPPC64();
Roman Divackye3f15c982012-06-04 17:36:38 +00001663
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001664 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001665
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001666 if (Model == TLSModel::LocalExec) {
1667 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001668 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001669 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001670 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001671 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1672 is64bit ? MVT::i64 : MVT::i32);
1673 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1674 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1675 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001676
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001677 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001678 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001679 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1680 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001681 SDValue GOTPtr;
1682 if (is64bit) {
1683 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1684 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1685 PtrVT, GOTReg, TGA);
1686 } else
1687 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001688 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001689 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001690 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001691 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001692
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001693 if (Model == TLSModel::GeneralDynamic) {
1694 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001695 SDValue GOTPtr;
1696 if (is64bit) {
1697 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1698 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1699 GOTReg, TGA);
1700 } else {
1701 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
1702 }
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001703 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001704 GOTPtr, TGA);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001705
1706 // We need a chain node, and don't have one handy. The underlying
1707 // call has no side effects, so using the function entry node
1708 // suffices.
1709 SDValue Chain = DAG.getEntryNode();
Hal Finkel7c8ae532014-07-25 17:47:22 +00001710 Chain = DAG.getCopyToReg(Chain, dl,
1711 is64bit ? PPC::X3 : PPC::R3, GOTEntry);
1712 SDValue ParmReg = DAG.getRegister(is64bit ? PPC::X3 : PPC::R3,
1713 is64bit ? MVT::i64 : MVT::i32);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001714 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1715 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001716 // The return value from GET_TLS_ADDR really is in X3 already, but
1717 // some hacks are needed here to tie everything together. The extra
1718 // copies dissolve during subsequent transforms.
Hal Finkel7c8ae532014-07-25 17:47:22 +00001719 Chain = DAG.getCopyToReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, TLSAddr);
1720 return DAG.getCopyFromReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, PtrVT);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001721 }
1722
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001723 if (Model == TLSModel::LocalDynamic) {
1724 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001725 SDValue GOTPtr;
1726 if (is64bit) {
1727 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1728 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1729 GOTReg, TGA);
1730 } else {
1731 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
1732 }
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001733 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001734 GOTPtr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001735
1736 // We need a chain node, and don't have one handy. The underlying
1737 // call has no side effects, so using the function entry node
1738 // suffices.
1739 SDValue Chain = DAG.getEntryNode();
Hal Finkel7c8ae532014-07-25 17:47:22 +00001740 Chain = DAG.getCopyToReg(Chain, dl,
1741 is64bit ? PPC::X3 : PPC::R3, GOTEntry);
1742 SDValue ParmReg = DAG.getRegister(is64bit ? PPC::X3 : PPC::R3,
1743 is64bit ? MVT::i64 : MVT::i32);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001744 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1745 PtrVT, ParmReg, TGA);
1746 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1747 // some hacks are needed here to tie everything together. The extra
1748 // copies dissolve during subsequent transforms.
Hal Finkel7c8ae532014-07-25 17:47:22 +00001749 Chain = DAG.getCopyToReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, TLSAddr);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001750 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001751 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001752 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1753 }
1754
1755 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001756}
1757
Chris Lattneredb9d842010-11-15 02:46:57 +00001758SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1759 SelectionDAG &DAG) const {
1760 EVT PtrVT = Op.getValueType();
1761 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001762 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001763 const GlobalValue *GV = GSDN->getGlobal();
1764
Chris Lattneredb9d842010-11-15 02:46:57 +00001765 // 64-bit SVR4 ABI code is always position-independent.
1766 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001767 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001768 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1769 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1770 DAG.getRegister(PPC::X2, MVT::i64));
1771 }
1772
Chris Lattnerdd6df842010-11-15 03:13:19 +00001773 unsigned MOHiFlag, MOLoFlag;
1774 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001775
Hal Finkel3ee2af72014-07-18 23:29:49 +00001776 if (isPIC && Subtarget.isSVR4ABI()) {
1777 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1778 GSDN->getOffset(),
1779 PPCII::MO_PIC_FLAG);
1780 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1781 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1782 }
1783
Chris Lattnerdd6df842010-11-15 03:13:19 +00001784 SDValue GAHi =
1785 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1786 SDValue GALo =
1787 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001788
Chris Lattnerdd6df842010-11-15 03:13:19 +00001789 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001790
Chris Lattnerdd6df842010-11-15 03:13:19 +00001791 // If the global reference is actually to a non-lazy-pointer, we have to do an
1792 // extra load to get the address of the global.
1793 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1794 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001795 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001796 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001797}
1798
Dan Gohman21cea8a2010-04-17 15:26:15 +00001799SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001800 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001801 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001802
Hal Finkel777c9dd2014-03-29 16:04:40 +00001803 if (Op.getValueType() == MVT::v2i64) {
1804 // When the operands themselves are v2i64 values, we need to do something
1805 // special because VSX has no underlying comparison operations for these.
1806 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1807 // Equality can be handled by casting to the legal type for Altivec
1808 // comparisons, everything else needs to be expanded.
1809 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1810 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1811 DAG.getSetCC(dl, MVT::v4i32,
1812 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1813 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1814 CC));
1815 }
1816
1817 return SDValue();
1818 }
1819
1820 // We handle most of these in the usual way.
1821 return Op;
1822 }
1823
Chris Lattner4211ca92006-04-14 06:01:58 +00001824 // If we're comparing for equality to zero, expose the fact that this is
1825 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1826 // fold the new nodes.
1827 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1828 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001829 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001830 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001831 if (VT.bitsLT(MVT::i32)) {
1832 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001833 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001834 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001835 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001836 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1837 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001838 DAG.getConstant(Log2b, MVT::i32));
1839 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001840 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001841 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001842 // optimized. FIXME: revisit this when we can custom lower all setcc
1843 // optimizations.
1844 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001845 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001846 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001847
Chris Lattner4211ca92006-04-14 06:01:58 +00001848 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001849 // by xor'ing the rhs with the lhs, which is faster than setting a
1850 // condition register, reading it back out, and masking the correct bit. The
1851 // normal approach here uses sub to do this instead of xor. Using xor exposes
1852 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001853 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001854 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001855 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001856 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001857 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001858 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001859 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001860 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001861}
1862
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001863SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001864 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001865 SDNode *Node = Op.getNode();
1866 EVT VT = Node->getValueType(0);
1867 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1868 SDValue InChain = Node->getOperand(0);
1869 SDValue VAListPtr = Node->getOperand(1);
1870 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001871 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001872
Roman Divacky4394e682011-06-28 15:30:42 +00001873 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1874
1875 // gpr_index
1876 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1877 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001878 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001879 InChain = GprIndex.getValue(1);
1880
1881 if (VT == MVT::i64) {
1882 // Check if GprIndex is even
1883 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1884 DAG.getConstant(1, MVT::i32));
1885 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1886 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1887 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1888 DAG.getConstant(1, MVT::i32));
1889 // Align GprIndex to be even if it isn't
1890 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1891 GprIndex);
1892 }
1893
1894 // fpr index is 1 byte after gpr
1895 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1896 DAG.getConstant(1, MVT::i32));
1897
1898 // fpr
1899 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1900 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001901 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001902 InChain = FprIndex.getValue(1);
1903
1904 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1905 DAG.getConstant(8, MVT::i32));
1906
1907 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1908 DAG.getConstant(4, MVT::i32));
1909
1910 // areas
1911 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001912 MachinePointerInfo(), false, false,
1913 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001914 InChain = OverflowArea.getValue(1);
1915
1916 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001917 MachinePointerInfo(), false, false,
1918 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001919 InChain = RegSaveArea.getValue(1);
1920
1921 // select overflow_area if index > 8
1922 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1923 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1924
Roman Divacky4394e682011-06-28 15:30:42 +00001925 // adjustment constant gpr_index * 4/8
1926 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1927 VT.isInteger() ? GprIndex : FprIndex,
1928 DAG.getConstant(VT.isInteger() ? 4 : 8,
1929 MVT::i32));
1930
1931 // OurReg = RegSaveArea + RegConstant
1932 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1933 RegConstant);
1934
1935 // Floating types are 32 bytes into RegSaveArea
1936 if (VT.isFloatingPoint())
1937 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1938 DAG.getConstant(32, MVT::i32));
1939
1940 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1941 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1942 VT.isInteger() ? GprIndex : FprIndex,
1943 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1944 MVT::i32));
1945
1946 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1947 VT.isInteger() ? VAListPtr : FprPtr,
1948 MachinePointerInfo(SV),
1949 MVT::i8, false, false, 0);
1950
1951 // determine if we should load from reg_save_area or overflow_area
1952 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1953
1954 // increase overflow_area by 4/8 if gpr/fpr > 8
1955 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1956 DAG.getConstant(VT.isInteger() ? 4 : 8,
1957 MVT::i32));
1958
1959 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1960 OverflowAreaPlusN);
1961
1962 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1963 OverflowAreaPtr,
1964 MachinePointerInfo(),
1965 MVT::i32, false, false, 0);
1966
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001967 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001968 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001969}
1970
Roman Divackyc3825df2013-07-25 21:36:47 +00001971SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1972 const PPCSubtarget &Subtarget) const {
1973 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1974
1975 // We have to copy the entire va_list struct:
1976 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1977 return DAG.getMemcpy(Op.getOperand(0), Op,
1978 Op.getOperand(1), Op.getOperand(2),
1979 DAG.getConstant(12, MVT::i32), 8, false, true,
1980 MachinePointerInfo(), MachinePointerInfo());
1981}
1982
Duncan Sandsa0984362011-09-06 13:37:06 +00001983SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1984 SelectionDAG &DAG) const {
1985 return Op.getOperand(0);
1986}
1987
1988SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1989 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001990 SDValue Chain = Op.getOperand(0);
1991 SDValue Trmp = Op.getOperand(1); // trampoline
1992 SDValue FPtr = Op.getOperand(2); // nested function
1993 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001994 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001995
Owen Anderson53aa7a92009-08-10 22:56:29 +00001996 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001997 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001998 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001999 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00002000 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002001
Scott Michelcf0da6c2009-02-17 22:15:04 +00002002 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002003 TargetLowering::ArgListEntry Entry;
2004
2005 Entry.Ty = IntPtrTy;
2006 Entry.Node = Trmp; Args.push_back(Entry);
2007
2008 // TrampSize == (isPPC64 ? 48 : 40);
2009 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002010 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002011 Args.push_back(Entry);
2012
2013 Entry.Node = FPtr; Args.push_back(Entry);
2014 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002015
Bill Wendling95e1af22008-09-17 00:30:57 +00002016 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002017 TargetLowering::CallLoweringInfo CLI(DAG);
2018 CLI.setDebugLoc(dl).setChain(Chain)
2019 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002020 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2021 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002022
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002023 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002024 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002025}
2026
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002027SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002028 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002029 MachineFunction &MF = DAG.getMachineFunction();
2030 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2031
Andrew Trickef9de2a2013-05-25 02:42:55 +00002032 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002033
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002034 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002035 // vastart just stores the address of the VarArgsFrameIndex slot into the
2036 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002037 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002038 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002039 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002040 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2041 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002042 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002043 }
2044
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002045 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002046 // We suppose the given va_list is already allocated.
2047 //
2048 // typedef struct {
2049 // char gpr; /* index into the array of 8 GPRs
2050 // * stored in the register save area
2051 // * gpr=0 corresponds to r3,
2052 // * gpr=1 to r4, etc.
2053 // */
2054 // char fpr; /* index into the array of 8 FPRs
2055 // * stored in the register save area
2056 // * fpr=0 corresponds to f1,
2057 // * fpr=1 to f2, etc.
2058 // */
2059 // char *overflow_arg_area;
2060 // /* location on stack that holds
2061 // * the next overflow argument
2062 // */
2063 // char *reg_save_area;
2064 // /* where r3:r10 and f1:f8 (if saved)
2065 // * are stored
2066 // */
2067 // } va_list[1];
2068
2069
Dan Gohman31ae5862010-04-17 14:41:14 +00002070 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2071 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002072
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002073
Owen Anderson53aa7a92009-08-10 22:56:29 +00002074 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002075
Dan Gohman31ae5862010-04-17 14:41:14 +00002076 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2077 PtrVT);
2078 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2079 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002080
Duncan Sands13237ac2008-06-06 12:08:01 +00002081 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002082 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002083
Duncan Sands13237ac2008-06-06 12:08:01 +00002084 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002085 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002086
2087 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002088 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002089
Dan Gohman2d489b52008-02-06 22:27:42 +00002090 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002091
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002092 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002093 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002094 Op.getOperand(1),
2095 MachinePointerInfo(SV),
2096 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002097 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002098 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002099 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002100
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002101 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002102 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002103 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2104 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002105 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002106 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002107 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002108
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002109 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002110 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002111 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2112 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002113 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002114 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002115 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002116
2117 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002118 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2119 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002120 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002121
Chris Lattner4211ca92006-04-14 06:01:58 +00002122}
2123
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002124#include "PPCGenCallingConv.inc"
2125
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002126// Function whose sole purpose is to kill compiler warnings
2127// stemming from unused functions included from PPCGenCallingConv.inc.
2128CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002129 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002130}
2131
Bill Schmidt230b4512013-06-12 16:39:22 +00002132bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2133 CCValAssign::LocInfo &LocInfo,
2134 ISD::ArgFlagsTy &ArgFlags,
2135 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002136 return true;
2137}
2138
Bill Schmidt230b4512013-06-12 16:39:22 +00002139bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2140 MVT &LocVT,
2141 CCValAssign::LocInfo &LocInfo,
2142 ISD::ArgFlagsTy &ArgFlags,
2143 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002144 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002145 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2146 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2147 };
2148 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002149
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002150 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2151
2152 // Skip one register if the first unallocated register has an even register
2153 // number and there are still argument registers available which have not been
2154 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2155 // need to skip a register if RegNum is odd.
2156 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2157 State.AllocateReg(ArgRegs[RegNum]);
2158 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002159
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002160 // Always return false here, as this function only makes sure that the first
2161 // unallocated register has an odd register number and does not actually
2162 // allocate a register for the current argument.
2163 return false;
2164}
2165
Bill Schmidt230b4512013-06-12 16:39:22 +00002166bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2167 MVT &LocVT,
2168 CCValAssign::LocInfo &LocInfo,
2169 ISD::ArgFlagsTy &ArgFlags,
2170 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002171 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002172 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2173 PPC::F8
2174 };
2175
2176 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002177
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002178 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2179
2180 // If there is only one Floating-point register left we need to put both f64
2181 // values of a split ppc_fp128 value on the stack.
2182 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2183 State.AllocateReg(ArgRegs[RegNum]);
2184 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002185
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002186 // Always return false here, as this function only makes sure that the two f64
2187 // values a ppc_fp128 value is split into are both passed in registers or both
2188 // passed on the stack and does not actually allocate a register for the
2189 // current argument.
2190 return false;
2191}
2192
Chris Lattner43df5b32007-02-25 05:34:32 +00002193/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002194/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002195static const MCPhysReg *GetFPR() {
2196 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002197 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002198 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002199 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002200
Chris Lattner43df5b32007-02-25 05:34:32 +00002201 return FPR;
2202}
2203
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002204/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2205/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002206static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002207 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002208 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002209 if (Flags.isByVal())
2210 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002211
2212 // Round up to multiples of the pointer size, except for array members,
2213 // which are always packed.
2214 if (!Flags.isInConsecutiveRegs())
2215 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002216
2217 return ArgSize;
2218}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002219
2220/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2221/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002222static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2223 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002224 unsigned PtrByteSize) {
2225 unsigned Align = PtrByteSize;
2226
2227 // Altivec parameters are padded to a 16 byte boundary.
2228 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2229 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2230 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2231 Align = 16;
2232
2233 // ByVal parameters are aligned as requested.
2234 if (Flags.isByVal()) {
2235 unsigned BVAlign = Flags.getByValAlign();
2236 if (BVAlign > PtrByteSize) {
2237 if (BVAlign % PtrByteSize != 0)
2238 llvm_unreachable(
2239 "ByVal alignment is not a multiple of the pointer size");
2240
2241 Align = BVAlign;
2242 }
2243 }
2244
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002245 // Array members are always packed to their original alignment.
2246 if (Flags.isInConsecutiveRegs()) {
2247 // If the array member was split into multiple registers, the first
2248 // needs to be aligned to the size of the full type. (Except for
2249 // ppcf128, which is only aligned as its f64 components.)
2250 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2251 Align = OrigVT.getStoreSize();
2252 else
2253 Align = ArgVT.getStoreSize();
2254 }
2255
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002256 return Align;
2257}
2258
Ulrich Weigand8658f172014-07-20 23:43:15 +00002259/// CalculateStackSlotUsed - Return whether this argument will use its
2260/// stack slot (instead of being passed in registers). ArgOffset,
2261/// AvailableFPRs, and AvailableVRs must hold the current argument
2262/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002263static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2264 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002265 unsigned PtrByteSize,
2266 unsigned LinkageSize,
2267 unsigned ParamAreaSize,
2268 unsigned &ArgOffset,
2269 unsigned &AvailableFPRs,
2270 unsigned &AvailableVRs) {
2271 bool UseMemory = false;
2272
2273 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002274 unsigned Align =
2275 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002276 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2277 // If there's no space left in the argument save area, we must
2278 // use memory (this check also catches zero-sized arguments).
2279 if (ArgOffset >= LinkageSize + ParamAreaSize)
2280 UseMemory = true;
2281
2282 // Allocate argument on the stack.
2283 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002284 if (Flags.isInConsecutiveRegsLast())
2285 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002286 // If we overran the argument save area, we must use memory
2287 // (this check catches arguments passed partially in memory)
2288 if (ArgOffset > LinkageSize + ParamAreaSize)
2289 UseMemory = true;
2290
2291 // However, if the argument is actually passed in an FPR or a VR,
2292 // we don't use memory after all.
2293 if (!Flags.isByVal()) {
2294 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2295 if (AvailableFPRs > 0) {
2296 --AvailableFPRs;
2297 return false;
2298 }
2299 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2300 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2301 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2302 if (AvailableVRs > 0) {
2303 --AvailableVRs;
2304 return false;
2305 }
2306 }
2307
2308 return UseMemory;
2309}
2310
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002311/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2312/// ensure minimum alignment required for target.
2313static unsigned EnsureStackAlignment(const TargetMachine &Target,
2314 unsigned NumBytes) {
Eric Christopherd9134482014-08-04 21:25:23 +00002315 unsigned TargetAlign =
2316 Target.getSubtargetImpl()->getFrameLowering()->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002317 unsigned AlignMask = TargetAlign - 1;
2318 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2319 return NumBytes;
2320}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002321
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002322SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002323PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002324 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002325 const SmallVectorImpl<ISD::InputArg>
2326 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002327 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002328 SmallVectorImpl<SDValue> &InVals)
2329 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002330 if (Subtarget.isSVR4ABI()) {
2331 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002332 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2333 dl, DAG, InVals);
2334 else
2335 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2336 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002337 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002338 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2339 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002340 }
2341}
2342
2343SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002344PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002345 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002346 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002347 const SmallVectorImpl<ISD::InputArg>
2348 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002349 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002350 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002351
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002352 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002353 // +-----------------------------------+
2354 // +--> | Back chain |
2355 // | +-----------------------------------+
2356 // | | Floating-point register save area |
2357 // | +-----------------------------------+
2358 // | | General register save area |
2359 // | +-----------------------------------+
2360 // | | CR save word |
2361 // | +-----------------------------------+
2362 // | | VRSAVE save word |
2363 // | +-----------------------------------+
2364 // | | Alignment padding |
2365 // | +-----------------------------------+
2366 // | | Vector register save area |
2367 // | +-----------------------------------+
2368 // | | Local variable space |
2369 // | +-----------------------------------+
2370 // | | Parameter list area |
2371 // | +-----------------------------------+
2372 // | | LR save word |
2373 // | +-----------------------------------+
2374 // SP--> +--- | Back chain |
2375 // +-----------------------------------+
2376 //
2377 // Specifications:
2378 // System V Application Binary Interface PowerPC Processor Supplement
2379 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002380
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002381 MachineFunction &MF = DAG.getMachineFunction();
2382 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002383 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002384
Owen Anderson53aa7a92009-08-10 22:56:29 +00002385 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002386 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002387 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2388 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002389 unsigned PtrByteSize = 4;
2390
2391 // Assign locations to all of the incoming arguments.
2392 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002393 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2394 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002395
2396 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002397 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002398 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002399
Bill Schmidtef17c142013-02-06 17:33:58 +00002400 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002401
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002402 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2403 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002404
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002405 // Arguments stored in registers.
2406 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002407 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002408 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002409
Owen Anderson9f944592009-08-11 20:47:22 +00002410 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002411 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002412 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002413 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002414 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002415 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002416 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002417 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002418 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002419 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002420 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002421 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002422 RC = &PPC::VSFRCRegClass;
2423 else
2424 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002425 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002426 case MVT::v16i8:
2427 case MVT::v8i16:
2428 case MVT::v4i32:
2429 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002430 RC = &PPC::VRRCRegClass;
2431 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002432 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002433 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002434 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002435 break;
2436 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002437
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002438 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002439 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002440 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2441 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2442
2443 if (ValVT == MVT::i1)
2444 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002445
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002446 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002447 } else {
2448 // Argument stored in memory.
2449 assert(VA.isMemLoc());
2450
Hal Finkel940ab932014-02-28 00:27:01 +00002451 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002452 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002453 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002454
2455 // Create load nodes to retrieve arguments from the stack.
2456 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002457 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2458 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002459 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002460 }
2461 }
2462
2463 // Assign locations to all of the incoming aggregate by value arguments.
2464 // Aggregates passed by value are stored in the local variable space of the
2465 // caller's stack frame, right above the parameter list area.
2466 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002467 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002468 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002469
2470 // Reserve stack space for the allocations in CCInfo.
2471 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2472
Bill Schmidtef17c142013-02-06 17:33:58 +00002473 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002474
2475 // Area that is at least reserved in the caller of this function.
2476 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002477 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002478
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002479 // Set the size that is at least reserved in caller of this function. Tail
2480 // call optimized function's reserved stack space needs to be aligned so that
2481 // taking the difference between two stack areas will result in an aligned
2482 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002483 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2484 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002485
2486 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002487
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002488 // If the function takes variable number of arguments, make a frame index for
2489 // the start of the first vararg value... for expansion of llvm.va_start.
2490 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002491 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002492 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2493 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2494 };
2495 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2496
Craig Topper840beec2014-04-04 05:16:06 +00002497 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002498 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2499 PPC::F8
2500 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002501 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2502 if (DisablePPCFloatInVariadic)
2503 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002504
Dan Gohman31ae5862010-04-17 14:41:14 +00002505 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2506 NumGPArgRegs));
2507 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2508 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002509
2510 // Make room for NumGPArgRegs and NumFPArgRegs.
2511 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Craig Topper7ff15922014-09-10 04:51:36 +00002512 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002513
Dan Gohman31ae5862010-04-17 14:41:14 +00002514 FuncInfo->setVarArgsStackOffset(
2515 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002516 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002517
Dan Gohman31ae5862010-04-17 14:41:14 +00002518 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2519 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002520
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002521 // The fixed integer arguments of a variadic function are stored to the
2522 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2523 // the result of va_next.
2524 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2525 // Get an existing live-in vreg, or add a new one.
2526 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2527 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002528 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002529
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002530 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002531 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2532 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002533 MemOps.push_back(Store);
2534 // Increment the address by four for the next argument to store
2535 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2536 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2537 }
2538
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002539 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2540 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002541 // The double arguments are stored to the VarArgsFrameIndex
2542 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002543 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2544 // Get an existing live-in vreg, or add a new one.
2545 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2546 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002547 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002548
Owen Anderson9f944592009-08-11 20:47:22 +00002549 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002550 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2551 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002552 MemOps.push_back(Store);
2553 // Increment the address by eight for the next argument to store
Craig Topper7ff15922014-09-10 04:51:36 +00002554 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002555 PtrVT);
2556 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2557 }
2558 }
2559
2560 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002561 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002562
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002563 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002564}
2565
Bill Schmidt57d6de52012-10-23 15:51:16 +00002566// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2567// value to MVT::i64 and then truncate to the correct register size.
2568SDValue
2569PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2570 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002571 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002572 if (Flags.isSExt())
2573 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2574 DAG.getValueType(ObjectVT));
2575 else if (Flags.isZExt())
2576 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2577 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002578
Hal Finkel940ab932014-02-28 00:27:01 +00002579 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002580}
2581
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002582SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002583PPCTargetLowering::LowerFormalArguments_64SVR4(
2584 SDValue Chain,
2585 CallingConv::ID CallConv, bool isVarArg,
2586 const SmallVectorImpl<ISD::InputArg>
2587 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002588 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002589 SmallVectorImpl<SDValue> &InVals) const {
2590 // TODO: add description of PPC stack frame format, or at least some docs.
2591 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002592 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002593 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002594 MachineFunction &MF = DAG.getMachineFunction();
2595 MachineFrameInfo *MFI = MF.getFrameInfo();
2596 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2597
2598 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2599 // Potential tail calls could cause overwriting of argument stack slots.
2600 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2601 (CallConv == CallingConv::Fast));
2602 unsigned PtrByteSize = 8;
2603
Ulrich Weigand8658f172014-07-20 23:43:15 +00002604 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2605 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002606
Craig Topper840beec2014-04-04 05:16:06 +00002607 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002608 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2609 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2610 };
2611
Craig Topper840beec2014-04-04 05:16:06 +00002612 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002613
Craig Topper840beec2014-04-04 05:16:06 +00002614 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002615 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2616 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2617 };
Craig Topper840beec2014-04-04 05:16:06 +00002618 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002619 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2620 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2621 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002622
2623 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2624 const unsigned Num_FPR_Regs = 13;
2625 const unsigned Num_VR_Regs = array_lengthof(VR);
2626
Ulrich Weigand8658f172014-07-20 23:43:15 +00002627 // Do a first pass over the arguments to determine whether the ABI
2628 // guarantees that our caller has allocated the parameter save area
2629 // on its stack frame. In the ELFv1 ABI, this is always the case;
2630 // in the ELFv2 ABI, it is true if this is a vararg function or if
2631 // any parameter is located in a stack slot.
2632
2633 bool HasParameterArea = !isELFv2ABI || isVarArg;
2634 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2635 unsigned NumBytes = LinkageSize;
2636 unsigned AvailableFPRs = Num_FPR_Regs;
2637 unsigned AvailableVRs = Num_VR_Regs;
2638 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002639 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002640 PtrByteSize, LinkageSize, ParamAreaSize,
2641 NumBytes, AvailableFPRs, AvailableVRs))
2642 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002643
2644 // Add DAG nodes to load the arguments or copy them out of registers. On
2645 // entry to a function on PPC, the arguments start after the linkage area,
2646 // although the first ones are often in registers.
2647
Ulrich Weigand8658f172014-07-20 23:43:15 +00002648 unsigned ArgOffset = LinkageSize;
2649 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002650 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002651 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002652 unsigned CurArgIdx = 0;
2653 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002654 SDValue ArgVal;
2655 bool needsLoad = false;
2656 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002657 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002658 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002659 unsigned ArgSize = ObjSize;
2660 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002661 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2662 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002663
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002664 /* Respect alignment of argument on the stack. */
2665 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002666 CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002667 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002668 unsigned CurArgOffset = ArgOffset;
2669
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002670 /* Compute GPR index associated with argument offset. */
2671 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2672 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002673
2674 // FIXME the codegen can be much improved in some cases.
2675 // We do not have to keep everything in memory.
2676 if (Flags.isByVal()) {
2677 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2678 ObjSize = Flags.getByValSize();
2679 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002680 // Empty aggregate parameters do not take up registers. Examples:
2681 // struct { } a;
2682 // union { } b;
2683 // int c[0];
2684 // etc. However, we have to provide a place-holder in InVals, so
2685 // pretend we have an 8-byte item at the current address for that
2686 // purpose.
2687 if (!ObjSize) {
2688 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2689 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2690 InVals.push_back(FIN);
2691 continue;
2692 }
Hal Finkel262a2242013-09-12 23:20:06 +00002693
Ulrich Weigand24195972014-07-20 22:36:52 +00002694 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002695 // by the argument. If the argument is (fully or partially) on
2696 // the stack, or if the argument is fully in registers but the
2697 // caller has allocated the parameter save anyway, we can refer
2698 // directly to the caller's stack frame. Otherwise, create a
2699 // local copy in our own frame.
2700 int FI;
2701 if (HasParameterArea ||
2702 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Hal Finkel41a55ad2014-08-16 00:17:05 +00002703 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002704 else
2705 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002706 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002707
Ulrich Weigand24195972014-07-20 22:36:52 +00002708 // Handle aggregates smaller than 8 bytes.
2709 if (ObjSize < PtrByteSize) {
2710 // The value of the object is its address, which differs from the
2711 // address of the enclosing doubleword on big-endian systems.
2712 SDValue Arg = FIN;
2713 if (!isLittleEndian) {
2714 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2715 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2716 }
2717 InVals.push_back(Arg);
2718
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002719 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002720 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002721 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002722 SDValue Store;
2723
2724 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2725 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2726 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002727 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002728 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002729 ObjType, false, false, 0);
2730 } else {
2731 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2732 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002733 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002734 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002735 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002736 false, false, 0);
2737 }
2738
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002739 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002740 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002741 // Whether we copied from a register or not, advance the offset
2742 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002743 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002744 continue;
2745 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002746
Ulrich Weigand24195972014-07-20 22:36:52 +00002747 // The value of the object is its address, which is the address of
2748 // its first stack doubleword.
2749 InVals.push_back(FIN);
2750
2751 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002752 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002753 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002754 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002755
2756 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2757 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2758 SDValue Addr = FIN;
2759 if (j) {
2760 SDValue Off = DAG.getConstant(j, PtrVT);
2761 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002762 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002763 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2764 MachinePointerInfo(FuncArg, j),
2765 false, false, 0);
2766 MemOps.push_back(Store);
2767 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002768 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002769 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002770 continue;
2771 }
2772
2773 switch (ObjectVT.getSimpleVT().SimpleTy) {
2774 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002775 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002776 case MVT::i32:
2777 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002778 // These can be scalar arguments or elements of an integer array type
2779 // passed directly. Clang may use those instead of "byval" aggregate
2780 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002781 if (GPR_idx != Num_GPR_Regs) {
2782 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2783 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2784
Hal Finkel940ab932014-02-28 00:27:01 +00002785 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002786 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2787 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002788 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002789 } else {
2790 needsLoad = true;
2791 ArgSize = PtrByteSize;
2792 }
2793 ArgOffset += 8;
2794 break;
2795
2796 case MVT::f32:
2797 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002798 // These can be scalar arguments or elements of a float array type
2799 // passed directly. The latter are used to implement ELFv2 homogenous
2800 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002801 if (FPR_idx != Num_FPR_Regs) {
2802 unsigned VReg;
2803
2804 if (ObjectVT == MVT::f32)
2805 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2806 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002807 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002808 &PPC::VSFRCRegClass :
2809 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002810
2811 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2812 ++FPR_idx;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002813 } else if (GPR_idx != Num_GPR_Regs) {
2814 // This can only ever happen in the presence of f32 array types,
2815 // since otherwise we never run out of FPRs before running out
2816 // of GPRs.
2817 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2818 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2819
2820 if (ObjectVT == MVT::f32) {
2821 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2822 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2823 DAG.getConstant(32, MVT::i32));
2824 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2825 }
2826
2827 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002828 } else {
2829 needsLoad = true;
2830 }
2831
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002832 // When passing an array of floats, the array occupies consecutive
2833 // space in the argument area; only round up to the next doubleword
2834 // at the end of the array. Otherwise, each float takes 8 bytes.
2835 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2836 ArgOffset += ArgSize;
2837 if (Flags.isInConsecutiveRegsLast())
2838 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002839 break;
2840 case MVT::v4f32:
2841 case MVT::v4i32:
2842 case MVT::v8i16:
2843 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002844 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002845 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002846 // These can be scalar arguments or elements of a vector array type
2847 // passed directly. The latter are used to implement ELFv2 homogenous
2848 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002849 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002850 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2851 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2852 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002853 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002854 ++VR_idx;
2855 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002856 needsLoad = true;
2857 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002858 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002859 break;
2860 }
2861
2862 // We need to load the argument to a virtual register if we determined
2863 // above that we ran out of physical registers of the appropriate type.
2864 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002865 if (ObjSize < ArgSize && !isLittleEndian)
2866 CurArgOffset += ArgSize - ObjSize;
2867 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002868 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2869 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2870 false, false, false, 0);
2871 }
2872
2873 InVals.push_back(ArgVal);
2874 }
2875
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002876 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002877 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002878 if (HasParameterArea)
2879 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2880 else
2881 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002882
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002883 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002884 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002885 // taking the difference between two stack areas will result in an aligned
2886 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002887 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2888 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002889
2890 // If the function takes variable number of arguments, make a frame index for
2891 // the start of the first vararg value... for expansion of llvm.va_start.
2892 if (isVarArg) {
2893 int Depth = ArgOffset;
2894
2895 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002896 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002897 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2898
2899 // If this function is vararg, store any remaining integer argument regs
2900 // to their spots on the stack so that they may be loaded by deferencing the
2901 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002902 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2903 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002904 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2905 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2906 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2907 MachinePointerInfo(), false, false, 0);
2908 MemOps.push_back(Store);
2909 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002910 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002911 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2912 }
2913 }
2914
2915 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002916 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002917
2918 return Chain;
2919}
2920
2921SDValue
2922PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002923 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002924 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002925 const SmallVectorImpl<ISD::InputArg>
2926 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002927 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002928 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002929 // TODO: add description of PPC stack frame format, or at least some docs.
2930 //
2931 MachineFunction &MF = DAG.getMachineFunction();
2932 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002933 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002934
Owen Anderson53aa7a92009-08-10 22:56:29 +00002935 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002936 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002937 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002938 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2939 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002940 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002941
Ulrich Weigand8658f172014-07-20 23:43:15 +00002942 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
2943 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002944 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002945 // Area that is at least reserved in caller of this function.
2946 unsigned MinReservedArea = ArgOffset;
2947
Craig Topper840beec2014-04-04 05:16:06 +00002948 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002949 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2950 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2951 };
Craig Topper840beec2014-04-04 05:16:06 +00002952 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002953 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2954 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2955 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002956
Craig Topper840beec2014-04-04 05:16:06 +00002957 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002958
Craig Topper840beec2014-04-04 05:16:06 +00002959 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002960 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2961 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2962 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002963
Owen Andersone2f23a32007-09-07 04:06:50 +00002964 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002965 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002966 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002967
2968 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002969
Craig Topper840beec2014-04-04 05:16:06 +00002970 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002971
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002972 // In 32-bit non-varargs functions, the stack space for vectors is after the
2973 // stack space for non-vectors. We do not use this space unless we have
2974 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002975 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002976 // that out...for the pathological case, compute VecArgOffset as the
2977 // start of the vector parameter area. Computing VecArgOffset is the
2978 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002979 unsigned VecArgOffset = ArgOffset;
2980 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002981 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002982 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002983 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002984 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002985
Duncan Sandsd97eea32008-03-21 09:14:45 +00002986 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002987 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002988 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002989 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002990 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2991 VecArgOffset += ArgSize;
2992 continue;
2993 }
2994
Owen Anderson9f944592009-08-11 20:47:22 +00002995 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002996 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002997 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002998 case MVT::i32:
2999 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003000 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003001 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003002 case MVT::i64: // PPC64
3003 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003004 // FIXME: We are guaranteed to be !isPPC64 at this point.
3005 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003006 VecArgOffset += 8;
3007 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003008 case MVT::v4f32:
3009 case MVT::v4i32:
3010 case MVT::v8i16:
3011 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003012 // Nothing to do, we're only looking at Nonvector args here.
3013 break;
3014 }
3015 }
3016 }
3017 // We've found where the vector parameter area in memory is. Skip the
3018 // first 12 parameters; these don't use that memory.
3019 VecArgOffset = ((VecArgOffset+15)/16)*16;
3020 VecArgOffset += 12*16;
3021
Chris Lattner4302e8f2006-05-16 18:18:50 +00003022 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003023 // entry to a function on PPC, the arguments start after the linkage area,
3024 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003025
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003026 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003027 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003028 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003029 unsigned CurArgIdx = 0;
3030 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003031 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003032 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003033 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003034 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003035 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003036 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003037 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3038 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003039
Chris Lattner318f0d22006-05-16 18:51:52 +00003040 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003041
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003042 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003043 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3044 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003045 if (isVarArg || isPPC64) {
3046 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003047 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003048 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003049 PtrByteSize);
3050 } else nAltivecParamsAtEnd++;
3051 } else
3052 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003053 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003054 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003055 PtrByteSize);
3056
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003057 // FIXME the codegen can be much improved in some cases.
3058 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003059 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003060 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003061 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003062 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003063 // Objects of size 1 and 2 are right justified, everything else is
3064 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003065 if (ObjSize==1 || ObjSize==2) {
3066 CurArgOffset = CurArgOffset + (4 - ObjSize);
3067 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003068 // The value of the object is its address.
Hal Finkel41a55ad2014-08-16 00:17:05 +00003069 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003070 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003071 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003072 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003073 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003074 unsigned VReg;
3075 if (isPPC64)
3076 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3077 else
3078 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003079 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003080 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003081 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003082 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003083 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003084 MemOps.push_back(Store);
3085 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003086 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003087
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003088 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003089
Dale Johannesen21a8f142008-03-08 01:41:42 +00003090 continue;
3091 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003092 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3093 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003094 // to memory. ArgOffset will be the address of the beginning
3095 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003096 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003097 unsigned VReg;
3098 if (isPPC64)
3099 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3100 else
3101 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003102 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003103 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003104 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003105 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003106 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003107 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003108 MemOps.push_back(Store);
3109 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003110 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003111 } else {
3112 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3113 break;
3114 }
3115 }
3116 continue;
3117 }
3118
Owen Anderson9f944592009-08-11 20:47:22 +00003119 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003120 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003121 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003122 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003123 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003124 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003125 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003126 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003127
3128 if (ObjectVT == MVT::i1)
3129 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3130
Bill Wendling968f32c2008-03-07 20:49:02 +00003131 ++GPR_idx;
3132 } else {
3133 needsLoad = true;
3134 ArgSize = PtrByteSize;
3135 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003136 // All int arguments reserve stack space in the Darwin ABI.
3137 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003138 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003139 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003140 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003141 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003142 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003143 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003144 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003145
Hal Finkel940ab932014-02-28 00:27:01 +00003146 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003147 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003148 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003149 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003150
Chris Lattnerec78cad2006-06-26 22:48:35 +00003151 ++GPR_idx;
3152 } else {
3153 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003154 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003155 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003156 // All int arguments reserve stack space in the Darwin ABI.
3157 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003158 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003159
Owen Anderson9f944592009-08-11 20:47:22 +00003160 case MVT::f32:
3161 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003162 // Every 4 bytes of argument space consumes one of the GPRs available for
3163 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003164 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003165 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003166 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003167 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003168 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003169 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003170 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003171
Owen Anderson9f944592009-08-11 20:47:22 +00003172 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003173 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003174 else
Devang Patelf3292b22011-02-21 23:21:26 +00003175 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003176
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003177 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003178 ++FPR_idx;
3179 } else {
3180 needsLoad = true;
3181 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003182
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003183 // All FP arguments reserve stack space in the Darwin ABI.
3184 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003185 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003186 case MVT::v4f32:
3187 case MVT::v4i32:
3188 case MVT::v8i16:
3189 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003190 // Note that vector arguments in registers don't reserve stack space,
3191 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003192 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003193 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003194 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003195 if (isVarArg) {
3196 while ((ArgOffset % 16) != 0) {
3197 ArgOffset += PtrByteSize;
3198 if (GPR_idx != Num_GPR_Regs)
3199 GPR_idx++;
3200 }
3201 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003202 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003203 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003204 ++VR_idx;
3205 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003206 if (!isVarArg && !isPPC64) {
3207 // Vectors go after all the nonvectors.
3208 CurArgOffset = VecArgOffset;
3209 VecArgOffset += 16;
3210 } else {
3211 // Vectors are aligned.
3212 ArgOffset = ((ArgOffset+15)/16)*16;
3213 CurArgOffset = ArgOffset;
3214 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003215 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003216 needsLoad = true;
3217 }
3218 break;
3219 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003220
Chris Lattner4302e8f2006-05-16 18:18:50 +00003221 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003222 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003223 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003224 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003225 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003226 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003227 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003228 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003229 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003230 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003231
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003232 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003233 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003234
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003235 // Allow for Altivec parameters at the end, if needed.
3236 if (nAltivecParamsAtEnd) {
3237 MinReservedArea = ((MinReservedArea+15)/16)*16;
3238 MinReservedArea += 16*nAltivecParamsAtEnd;
3239 }
3240
3241 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003242 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003243
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003244 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003245 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003246 // taking the difference between two stack areas will result in an aligned
3247 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003248 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3249 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003250
Chris Lattner4302e8f2006-05-16 18:18:50 +00003251 // If the function takes variable number of arguments, make a frame index for
3252 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003253 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003254 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003255
Dan Gohman31ae5862010-04-17 14:41:14 +00003256 FuncInfo->setVarArgsFrameIndex(
3257 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003258 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003259 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003260
Chris Lattner4302e8f2006-05-16 18:18:50 +00003261 // If this function is vararg, store any remaining integer argument regs
3262 // to their spots on the stack so that they may be loaded by deferencing the
3263 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003264 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003265 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003266
Chris Lattner2cca3852006-11-18 01:57:19 +00003267 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003268 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003269 else
Devang Patelf3292b22011-02-21 23:21:26 +00003270 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003271
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003272 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003273 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3274 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003275 MemOps.push_back(Store);
3276 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003277 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003278 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003279 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003280 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003281
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003282 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003283 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003284
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003285 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003286}
3287
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003288/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003289/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003290static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003291 unsigned ParamSize) {
3292
Dale Johannesen86dcae12009-11-24 01:09:07 +00003293 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003294
3295 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3296 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3297 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3298 // Remember only if the new adjustement is bigger.
3299 if (SPDiff < FI->getTailCallSPDelta())
3300 FI->setTailCallSPDelta(SPDiff);
3301
3302 return SPDiff;
3303}
3304
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003305/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3306/// for tail call optimization. Targets which want to do tail call
3307/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003308bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003309PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003310 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003311 bool isVarArg,
3312 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003313 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003314 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003315 return false;
3316
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003317 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003318 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003319 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003320
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003321 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003322 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003323 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3324 // Functions containing by val parameters are not supported.
3325 for (unsigned i = 0; i != Ins.size(); i++) {
3326 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3327 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003328 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003329
Alp Tokerf907b892013-12-05 05:44:44 +00003330 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003331 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3332 return true;
3333
3334 // At the moment we can only do local tail calls (in same module, hidden
3335 // or protected) if we are generating PIC.
3336 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3337 return G->getGlobal()->hasHiddenVisibility()
3338 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003339 }
3340
3341 return false;
3342}
3343
Chris Lattnereb755fc2006-05-17 19:00:46 +00003344/// isCallCompatibleAddress - Return the immediate to use if the specified
3345/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003346static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003347 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003348 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003349
Dan Gohmaneffb8942008-09-12 16:56:44 +00003350 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003351 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003352 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003353 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003354
Dan Gohmaneffb8942008-09-12 16:56:44 +00003355 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003356 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003357}
3358
Dan Gohmand78c4002008-05-13 00:00:25 +00003359namespace {
3360
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003361struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003362 SDValue Arg;
3363 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003364 int FrameIdx;
3365
3366 TailCallArgumentInfo() : FrameIdx(0) {}
3367};
3368
Dan Gohmand78c4002008-05-13 00:00:25 +00003369}
3370
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003371/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3372static void
3373StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003374 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003375 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3376 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003377 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003378 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003379 SDValue Arg = TailCallArgs[i].Arg;
3380 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003381 int FI = TailCallArgs[i].FrameIdx;
3382 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003383 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003384 MachinePointerInfo::getFixedStack(FI),
3385 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003386 }
3387}
3388
3389/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3390/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003391static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003392 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003393 SDValue Chain,
3394 SDValue OldRetAddr,
3395 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003396 int SPDiff,
3397 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003398 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003399 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003400 if (SPDiff) {
3401 // Calculate the new stack slot for the return address.
3402 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003403 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003404 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003405 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003406 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003407 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003408 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003409 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003410 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003411 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003412
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003413 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3414 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003415 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003416 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003417 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003418 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003419 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003420 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3421 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003422 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003423 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003424 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003425 }
3426 return Chain;
3427}
3428
3429/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3430/// the position of the argument.
3431static void
3432CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003433 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003434 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003435 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003436 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003437 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003438 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003439 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003440 TailCallArgumentInfo Info;
3441 Info.Arg = Arg;
3442 Info.FrameIdxOp = FIN;
3443 Info.FrameIdx = FI;
3444 TailCallArguments.push_back(Info);
3445}
3446
3447/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3448/// stack slot. Returns the chain as result and the loaded frame pointers in
3449/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003450SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003451 int SPDiff,
3452 SDValue Chain,
3453 SDValue &LROpOut,
3454 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003455 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003456 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003457 if (SPDiff) {
3458 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003459 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003460 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003461 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003462 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003463 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003464
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003465 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3466 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003467 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003468 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003469 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003470 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003471 Chain = SDValue(FPOpOut.getNode(), 1);
3472 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003473 }
3474 return Chain;
3475}
3476
Dale Johannesen85d41a12008-03-04 23:17:14 +00003477/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003478/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003479/// specified by the specific parameter attribute. The copy will be passed as
3480/// a byval function parameter.
3481/// Sometimes what we are copying is the end of a larger object, the part that
3482/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003483static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003484CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003485 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003486 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003487 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003488 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003489 false, false, MachinePointerInfo(),
3490 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003491}
Chris Lattner43df5b32007-02-25 05:34:32 +00003492
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003493/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3494/// tail calls.
3495static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003496LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3497 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003498 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003499 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3500 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003501 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003502 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003503 if (!isTailCall) {
3504 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003505 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003506 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003507 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003508 else
Owen Anderson9f944592009-08-11 20:47:22 +00003509 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003510 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003511 DAG.getConstant(ArgOffset, PtrVT));
3512 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003513 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3514 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003515 // Calculate and remember argument location.
3516 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3517 TailCallArguments);
3518}
3519
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003520static
3521void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003522 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003523 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003524 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003525 MachineFunction &MF = DAG.getMachineFunction();
3526
3527 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3528 // might overwrite each other in case of tail call optimization.
3529 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003530 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003531 InFlag = SDValue();
3532 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3533 MemOpChains2, dl);
3534 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003535 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003536
3537 // Store the return address to the appropriate stack slot.
3538 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3539 isPPC64, isDarwinABI, dl);
3540
3541 // Emit callseq_end just before tailcall node.
3542 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003543 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003544 InFlag = Chain.getValue(1);
3545}
3546
3547static
3548unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003549 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003550 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3551 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003552 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003553
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003554 bool isPPC64 = Subtarget.isPPC64();
3555 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003556 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003557
Owen Anderson53aa7a92009-08-10 22:56:29 +00003558 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003559 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003560 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003561
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003562 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003563
Torok Edwin31e90d22010-08-04 20:47:44 +00003564 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003565 if (!isSVR4ABI || !isPPC64)
3566 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3567 // If this is an absolute destination address, use the munged value.
3568 Callee = SDValue(Dest, 0);
3569 needIndirectCall = false;
3570 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003571
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003572 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Eric Christopher79cc1e32014-09-02 22:28:02 +00003573 unsigned OpFlags = 0;
3574 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3575 (Subtarget.getTargetTriple().isMacOSX() &&
3576 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
3577 (G->getGlobal()->isDeclaration() ||
3578 G->getGlobal()->isWeakForLinker())) ||
3579 (Subtarget.isTargetELF() && !isPPC64 &&
3580 !G->getGlobal()->hasLocalLinkage() &&
3581 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
3582 // PC-relative references to external symbols should go through $stub,
3583 // unless we're building with the leopard linker or later, which
3584 // automatically synthesizes these stubs.
3585 OpFlags = PPCII::MO_PLT_OR_STUB;
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00003586 }
Eric Christopher79cc1e32014-09-02 22:28:02 +00003587
3588 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3589 // every direct call is) turn it into a TargetGlobalAddress /
3590 // TargetExternalSymbol node so that legalize doesn't hack it.
3591 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
3592 Callee.getValueType(), 0, OpFlags);
3593 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003594 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003595
Torok Edwin31e90d22010-08-04 20:47:44 +00003596 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003597 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003598
Hal Finkel3ee2af72014-07-18 23:29:49 +00003599 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3600 (Subtarget.getTargetTriple().isMacOSX() &&
3601 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3602 (Subtarget.isTargetELF() && !isPPC64 &&
3603 DAG.getTarget().getRelocationModel() == Reloc::PIC_) ) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003604 // PC-relative references to external symbols should go through $stub,
3605 // unless we're building with the leopard linker or later, which
3606 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003607 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003608 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003609
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003610 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3611 OpFlags);
3612 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003613 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003614
Torok Edwin31e90d22010-08-04 20:47:44 +00003615 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003616 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3617 // to do the call, we can't use PPCISD::CALL.
3618 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003619
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003620 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003621 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3622 // entry point, but to the function descriptor (the function entry point
3623 // address is part of the function descriptor though).
3624 // The function descriptor is a three doubleword structure with the
3625 // following fields: function entry point, TOC base address and
3626 // environment pointer.
3627 // Thus for a call through a function pointer, the following actions need
3628 // to be performed:
3629 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003630 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003631 // 2. Load the address of the function entry point from the function
3632 // descriptor.
3633 // 3. Load the TOC of the callee from the function descriptor into r2.
3634 // 4. Load the environment pointer from the function descriptor into
3635 // r11.
3636 // 5. Branch to the function entry point address.
3637 // 6. On return of the callee, the TOC of the caller needs to be
3638 // restored (this is done in FinishCall()).
3639 //
3640 // All those operations are flagged together to ensure that no other
3641 // operations can be scheduled in between. E.g. without flagging the
3642 // operations together, a TOC access in the caller could be scheduled
3643 // between the load of the callee TOC and the branch to the callee, which
3644 // results in the TOC access going through the TOC of the callee instead
3645 // of going through the TOC of the caller, which leads to incorrect code.
3646
3647 // Load the address of the function entry point from the function
3648 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003649 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003650 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003651 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003652 Chain = LoadFuncPtr.getValue(1);
3653 InFlag = LoadFuncPtr.getValue(2);
3654
3655 // Load environment pointer into r11.
3656 // Offset of the environment pointer within the function descriptor.
3657 SDValue PtrOff = DAG.getIntPtrConstant(16);
3658
3659 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3660 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3661 InFlag);
3662 Chain = LoadEnvPtr.getValue(1);
3663 InFlag = LoadEnvPtr.getValue(2);
3664
3665 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3666 InFlag);
3667 Chain = EnvVal.getValue(0);
3668 InFlag = EnvVal.getValue(1);
3669
3670 // Load TOC of the callee into r2. We are using a target-specific load
3671 // with r2 hard coded, because the result of a target-independent load
3672 // would never go directly into r2, since r2 is a reserved register (which
3673 // prevents the register allocator from allocating it), resulting in an
3674 // additional register being allocated and an unnecessary move instruction
3675 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003676 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003677 SDValue TOCOff = DAG.getIntPtrConstant(8);
3678 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003679 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003680 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003681 Chain = LoadTOCPtr.getValue(0);
3682 InFlag = LoadTOCPtr.getValue(1);
3683
3684 MTCTROps[0] = Chain;
3685 MTCTROps[1] = LoadFuncPtr;
3686 MTCTROps[2] = InFlag;
3687 }
3688
Craig Topper48d114b2014-04-26 18:35:24 +00003689 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003690 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003691 InFlag = Chain.getValue(1);
3692
3693 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003694 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003695 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003696 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003697 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003698 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003699 // Add use of X11 (holding environment pointer)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003700 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003701 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003702 // Add CTR register as callee so a bctr can be emitted later.
3703 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003704 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003705 }
3706
3707 // If this is a direct call, pass the chain and the callee.
3708 if (Callee.getNode()) {
3709 Ops.push_back(Chain);
3710 Ops.push_back(Callee);
3711 }
3712 // If this is a tail call add stack pointer delta.
3713 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003714 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003715
3716 // Add argument registers to the end of the list so that they are known live
3717 // into the call.
3718 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3719 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3720 RegsToPass[i].second.getValueType()));
3721
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003722 // Direct calls in the ELFv2 ABI need the TOC register live into the call.
3723 if (Callee.getNode() && isELFv2ABI)
3724 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3725
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003726 return CallOpc;
3727}
3728
Roman Divacky76293062012-09-18 16:47:58 +00003729static
3730bool isLocalCall(const SDValue &Callee)
3731{
3732 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003733 return !G->getGlobal()->isDeclaration() &&
3734 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003735 return false;
3736}
3737
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003738SDValue
3739PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003740 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003741 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003742 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003743 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003744
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003745 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003746 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
3747 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003748 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003749
3750 // Copy all of the result registers out of their specified physreg.
3751 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3752 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003753 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003754
3755 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3756 VA.getLocReg(), VA.getLocVT(), InFlag);
3757 Chain = Val.getValue(1);
3758 InFlag = Val.getValue(2);
3759
3760 switch (VA.getLocInfo()) {
3761 default: llvm_unreachable("Unknown loc info!");
3762 case CCValAssign::Full: break;
3763 case CCValAssign::AExt:
3764 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3765 break;
3766 case CCValAssign::ZExt:
3767 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3768 DAG.getValueType(VA.getValVT()));
3769 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3770 break;
3771 case CCValAssign::SExt:
3772 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3773 DAG.getValueType(VA.getValVT()));
3774 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3775 break;
3776 }
3777
3778 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003779 }
3780
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003781 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003782}
3783
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003784SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003785PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003786 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003787 SelectionDAG &DAG,
3788 SmallVector<std::pair<unsigned, SDValue>, 8>
3789 &RegsToPass,
3790 SDValue InFlag, SDValue Chain,
3791 SDValue &Callee,
3792 int SPDiff, unsigned NumBytes,
3793 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003794 SmallVectorImpl<SDValue> &InVals) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003795
3796 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003797 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003798 SmallVector<SDValue, 8> Ops;
3799 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3800 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003801 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003802
Hal Finkel5ab37802012-08-28 02:10:27 +00003803 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003804 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003805 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3806
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003807 // When performing tail call optimization the callee pops its arguments off
3808 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003809 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003810 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003811 (CallConv == CallingConv::Fast &&
3812 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003813
Roman Divackyef21be22012-03-06 16:41:49 +00003814 // Add a register mask operand representing the call-preserved registers.
Eric Christopherd9134482014-08-04 21:25:23 +00003815 const TargetRegisterInfo *TRI =
3816 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Roman Divackyef21be22012-03-06 16:41:49 +00003817 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3818 assert(Mask && "Missing call preserved mask for calling convention");
3819 Ops.push_back(DAG.getRegisterMask(Mask));
3820
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003821 if (InFlag.getNode())
3822 Ops.push_back(InFlag);
3823
3824 // Emit tail call.
3825 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003826 assert(((Callee.getOpcode() == ISD::Register &&
3827 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3828 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3829 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3830 isa<ConstantSDNode>(Callee)) &&
3831 "Expecting an global address, external symbol, absolute value or register");
3832
Craig Topper48d114b2014-04-26 18:35:24 +00003833 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003834 }
3835
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003836 // Add a NOP immediately after the branch instruction when using the 64-bit
3837 // SVR4 ABI. At link time, if caller and callee are in a different module and
3838 // thus have a different TOC, the call will be replaced with a call to a stub
3839 // function which saves the current TOC, loads the TOC of the callee and
3840 // branches to the callee. The NOP will be replaced with a load instruction
3841 // which restores the TOC of the caller from the TOC save slot of the current
3842 // stack frame. If caller and callee belong to the same module (and have the
3843 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003844
3845 bool needsTOCRestore = false;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003846 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003847 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003848 // This is a call through a function pointer.
3849 // Restore the caller TOC from the save area into R2.
3850 // See PrepareCall() for more information about calls through function
3851 // pointers in the 64-bit SVR4 ABI.
3852 // We are using a target-specific load with r2 hard coded, because the
3853 // result of a target-independent load would never go directly into r2,
3854 // since r2 is a reserved register (which prevents the register allocator
3855 // from allocating it), resulting in an additional register being
3856 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003857 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003858 } else if ((CallOpc == PPCISD::CALL) &&
3859 (!isLocalCall(Callee) ||
3860 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003861 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003862 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003863 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003864 }
3865
Craig Topper48d114b2014-04-26 18:35:24 +00003866 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003867 InFlag = Chain.getValue(1);
3868
3869 if (needsTOCRestore) {
3870 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003871 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3872 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
Ulrich Weigand8658f172014-07-20 23:43:15 +00003873 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003874 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3875 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3876 Chain = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, AddTOC, InFlag);
Hal Finkel51861b42012-03-31 14:45:15 +00003877 InFlag = Chain.getValue(1);
3878 }
3879
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003880 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3881 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003882 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003883 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003884 InFlag = Chain.getValue(1);
3885
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003886 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3887 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003888}
3889
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003890SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003891PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003892 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003893 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003894 SDLoc &dl = CLI.DL;
3895 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3896 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3897 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003898 SDValue Chain = CLI.Chain;
3899 SDValue Callee = CLI.Callee;
3900 bool &isTailCall = CLI.IsTailCall;
3901 CallingConv::ID CallConv = CLI.CallConv;
3902 bool isVarArg = CLI.IsVarArg;
3903
Evan Cheng67a69dd2010-01-27 00:07:07 +00003904 if (isTailCall)
3905 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3906 Ins, DAG);
3907
Reid Kleckner5772b772014-04-24 20:14:34 +00003908 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3909 report_fatal_error("failed to perform tail call elimination on a call "
3910 "site marked musttail");
3911
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003912 if (Subtarget.isSVR4ABI()) {
3913 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003914 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3915 isTailCall, Outs, OutVals, Ins,
3916 dl, DAG, InVals);
3917 else
3918 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3919 isTailCall, Outs, OutVals, Ins,
3920 dl, DAG, InVals);
3921 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003922
Bill Schmidt57d6de52012-10-23 15:51:16 +00003923 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3924 isTailCall, Outs, OutVals, Ins,
3925 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003926}
3927
3928SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003929PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3930 CallingConv::ID CallConv, bool isVarArg,
3931 bool isTailCall,
3932 const SmallVectorImpl<ISD::OutputArg> &Outs,
3933 const SmallVectorImpl<SDValue> &OutVals,
3934 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003935 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003936 SmallVectorImpl<SDValue> &InVals) const {
3937 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003938 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003939
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003940 assert((CallConv == CallingConv::C ||
3941 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003942
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003943 unsigned PtrByteSize = 4;
3944
3945 MachineFunction &MF = DAG.getMachineFunction();
3946
3947 // Mark this function as potentially containing a function that contains a
3948 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3949 // and restoring the callers stack pointer in this functions epilog. This is
3950 // done because by tail calling the called function might overwrite the value
3951 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003952 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3953 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003954 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003955
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003956 // Count how many bytes are to be pushed on the stack, including the linkage
3957 // area, parameter list area and the part of the local variable space which
3958 // contains copies of aggregates which are passed by value.
3959
3960 // Assign locations to all of the outgoing arguments.
3961 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003962 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
3963 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003964
3965 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00003966 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
3967 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003968
3969 if (isVarArg) {
3970 // Handle fixed and variable vector arguments differently.
3971 // Fixed vector arguments go into registers as long as registers are
3972 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003973 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003974
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003975 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003976 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003977 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003978 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003979
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003980 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003981 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3982 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003983 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003984 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3985 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003986 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003987
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003988 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003989#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003990 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003991 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003992#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003993 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003994 }
3995 }
3996 } else {
3997 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00003998 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003999 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004000
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004001 // Assign locations to all of the outgoing aggregate by value arguments.
4002 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004003 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004004 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004005
4006 // Reserve stack space for the allocations in CCInfo.
4007 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4008
Bill Schmidtef17c142013-02-06 17:33:58 +00004009 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004010
4011 // Size of the linkage area, parameter list area and the part of the local
4012 // space variable where copies of aggregates which are passed by value are
4013 // stored.
4014 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004015
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004016 // Calculate by how many bytes the stack has to be adjusted in case of tail
4017 // call optimization.
4018 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4019
4020 // Adjust the stack pointer for the new arguments...
4021 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004022 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4023 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004024 SDValue CallSeqStart = Chain;
4025
4026 // Load the return address and frame pointer so it can be moved somewhere else
4027 // later.
4028 SDValue LROp, FPOp;
4029 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4030 dl);
4031
4032 // Set up a copy of the stack pointer for use loading and storing any
4033 // arguments that may not fit in the registers available for argument
4034 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004035 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004036
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004037 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4038 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4039 SmallVector<SDValue, 8> MemOpChains;
4040
Roman Divacky71038e72011-08-30 17:04:16 +00004041 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004042 // Walk the register/memloc assignments, inserting copies/loads.
4043 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4044 i != e;
4045 ++i) {
4046 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004047 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004048 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004049
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004050 if (Flags.isByVal()) {
4051 // Argument is an aggregate which is passed by value, thus we need to
4052 // create a copy of it in the local variable space of the current stack
4053 // frame (which is the stack frame of the caller) and pass the address of
4054 // this copy to the callee.
4055 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4056 CCValAssign &ByValVA = ByValArgLocs[j++];
4057 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004058
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004059 // Memory reserved in the local variable space of the callers stack frame.
4060 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004061
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004062 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4063 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004064
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004065 // Create a copy of the argument in the local area of the current
4066 // stack frame.
4067 SDValue MemcpyCall =
4068 CreateCopyOfByValArgument(Arg, PtrOff,
4069 CallSeqStart.getNode()->getOperand(0),
4070 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004071
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004072 // This must go outside the CALLSEQ_START..END.
4073 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004074 CallSeqStart.getNode()->getOperand(1),
4075 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004076 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4077 NewCallSeqStart.getNode());
4078 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004079
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004080 // Pass the address of the aggregate copy on the stack either in a
4081 // physical register or in the parameter list area of the current stack
4082 // frame to the callee.
4083 Arg = PtrOff;
4084 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004085
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004086 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004087 if (Arg.getValueType() == MVT::i1)
4088 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4089
Roman Divacky71038e72011-08-30 17:04:16 +00004090 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004091 // Put argument in a physical register.
4092 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4093 } else {
4094 // Put argument in the parameter list area of the current stack frame.
4095 assert(VA.isMemLoc());
4096 unsigned LocMemOffset = VA.getLocMemOffset();
4097
4098 if (!isTailCall) {
4099 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4100 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4101
4102 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004103 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004104 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004105 } else {
4106 // Calculate and remember argument location.
4107 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4108 TailCallArguments);
4109 }
4110 }
4111 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004112
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004113 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004114 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004115
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004116 // Build a sequence of copy-to-reg nodes chained together with token chain
4117 // and flag operands which copy the outgoing args into the appropriate regs.
4118 SDValue InFlag;
4119 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4120 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4121 RegsToPass[i].second, InFlag);
4122 InFlag = Chain.getValue(1);
4123 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004124
Hal Finkel5ab37802012-08-28 02:10:27 +00004125 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4126 // registers.
4127 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004128 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4129 SDValue Ops[] = { Chain, InFlag };
4130
Hal Finkel5ab37802012-08-28 02:10:27 +00004131 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004132 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004133
Hal Finkel5ab37802012-08-28 02:10:27 +00004134 InFlag = Chain.getValue(1);
4135 }
4136
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004137 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004138 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4139 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004140
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004141 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4142 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4143 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004144}
4145
Bill Schmidt57d6de52012-10-23 15:51:16 +00004146// Copy an argument into memory, being careful to do this outside the
4147// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004148SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004149PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4150 SDValue CallSeqStart,
4151 ISD::ArgFlagsTy Flags,
4152 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004153 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004154 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4155 CallSeqStart.getNode()->getOperand(0),
4156 Flags, DAG, dl);
4157 // The MEMCPY must go outside the CALLSEQ_START..END.
4158 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004159 CallSeqStart.getNode()->getOperand(1),
4160 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004161 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4162 NewCallSeqStart.getNode());
4163 return NewCallSeqStart;
4164}
4165
4166SDValue
4167PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004168 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004169 bool isTailCall,
4170 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004171 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004172 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004173 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004174 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004175
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004176 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004177 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004178 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004179
Bill Schmidt57d6de52012-10-23 15:51:16 +00004180 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4181 unsigned PtrByteSize = 8;
4182
4183 MachineFunction &MF = DAG.getMachineFunction();
4184
4185 // Mark this function as potentially containing a function that contains a
4186 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4187 // and restoring the callers stack pointer in this functions epilog. This is
4188 // done because by tail calling the called function might overwrite the value
4189 // in this function's (MF) stack pointer stack slot 0(SP).
4190 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4191 CallConv == CallingConv::Fast)
4192 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4193
Bill Schmidt57d6de52012-10-23 15:51:16 +00004194 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004195 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4196 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4197 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4198 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4199 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004200 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004201
4202 // Add up all the space actually used.
4203 for (unsigned i = 0; i != NumOps; ++i) {
4204 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4205 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004206 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004207
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004208 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004209 unsigned Align =
4210 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004211 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004212
4213 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004214 if (Flags.isInConsecutiveRegsLast())
4215 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004216 }
4217
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004218 unsigned NumBytesActuallyUsed = NumBytes;
4219
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004220 // The prolog code of the callee may store up to 8 GPR argument registers to
4221 // the stack, allowing va_start to index over them in memory if its varargs.
4222 // Because we cannot tell if this is needed on the caller side, we have to
4223 // conservatively assume that it is needed. As such, make sure we have at
4224 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004225 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004226 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004227
4228 // Tail call needs the stack to be aligned.
4229 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4230 CallConv == CallingConv::Fast)
4231 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004232
4233 // Calculate by how many bytes the stack has to be adjusted in case of tail
4234 // call optimization.
4235 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4236
4237 // To protect arguments on the stack from being clobbered in a tail call,
4238 // force all the loads to happen before doing any other lowering.
4239 if (isTailCall)
4240 Chain = DAG.getStackArgumentTokenFactor(Chain);
4241
4242 // Adjust the stack pointer for the new arguments...
4243 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004244 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4245 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004246 SDValue CallSeqStart = Chain;
4247
4248 // Load the return address and frame pointer so it can be move somewhere else
4249 // later.
4250 SDValue LROp, FPOp;
4251 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4252 dl);
4253
4254 // Set up a copy of the stack pointer for use loading and storing any
4255 // arguments that may not fit in the registers available for argument
4256 // passing.
4257 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4258
4259 // Figure out which arguments are going to go in registers, and which in
4260 // memory. Also, if this is a vararg function, floating point operations
4261 // must be stored to our stack, and loaded into integer regs as well, if
4262 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004263 unsigned ArgOffset = LinkageSize;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004264 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004265
Craig Topper840beec2014-04-04 05:16:06 +00004266 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004267 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4268 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4269 };
Craig Topper840beec2014-04-04 05:16:06 +00004270 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004271
Craig Topper840beec2014-04-04 05:16:06 +00004272 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004273 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4274 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4275 };
Craig Topper840beec2014-04-04 05:16:06 +00004276 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004277 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4278 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4279 };
4280
Bill Schmidt57d6de52012-10-23 15:51:16 +00004281 const unsigned NumGPRs = array_lengthof(GPR);
4282 const unsigned NumFPRs = 13;
4283 const unsigned NumVRs = array_lengthof(VR);
4284
4285 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4286 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4287
4288 SmallVector<SDValue, 8> MemOpChains;
4289 for (unsigned i = 0; i != NumOps; ++i) {
4290 SDValue Arg = OutVals[i];
4291 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004292 EVT ArgVT = Outs[i].VT;
4293 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004294
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004295 /* Respect alignment of argument on the stack. */
4296 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004297 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004298 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
4299
4300 /* Compute GPR index associated with argument offset. */
4301 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4302 GPR_idx = std::min(GPR_idx, NumGPRs);
4303
Bill Schmidt57d6de52012-10-23 15:51:16 +00004304 // PtrOff will be used to store the current argument to the stack if a
4305 // register cannot be found for it.
4306 SDValue PtrOff;
4307
4308 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4309
4310 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4311
4312 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004313 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004314 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4315 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4316 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4317 }
4318
4319 // FIXME memcpy is used way more than necessary. Correctness first.
4320 // Note: "by value" is code for passing a structure by value, not
4321 // basic types.
4322 if (Flags.isByVal()) {
4323 // Note: Size includes alignment padding, so
4324 // struct x { short a; char b; }
4325 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4326 // These are the proper values we need for right-justifying the
4327 // aggregate in a parameter register.
4328 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004329
4330 // An empty aggregate parameter takes up no storage and no
4331 // registers.
4332 if (Size == 0)
4333 continue;
4334
Bill Schmidt57d6de52012-10-23 15:51:16 +00004335 // All aggregates smaller than 8 bytes must be passed right-justified.
4336 if (Size==1 || Size==2 || Size==4) {
4337 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4338 if (GPR_idx != NumGPRs) {
4339 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4340 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004341 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004342 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004343 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004344
4345 ArgOffset += PtrByteSize;
4346 continue;
4347 }
4348 }
4349
4350 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004351 SDValue AddPtr = PtrOff;
4352 if (!isLittleEndian) {
4353 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4354 PtrOff.getValueType());
4355 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4356 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004357 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4358 CallSeqStart,
4359 Flags, DAG, dl);
4360 ArgOffset += PtrByteSize;
4361 continue;
4362 }
4363 // Copy entire object into memory. There are cases where gcc-generated
4364 // code assumes it is there, even if it could be put entirely into
4365 // registers. (This is not what the doc says.)
4366
4367 // FIXME: The above statement is likely due to a misunderstanding of the
4368 // documents. All arguments must be copied into the parameter area BY
4369 // THE CALLEE in the event that the callee takes the address of any
4370 // formal argument. That has not yet been implemented. However, it is
4371 // reasonable to use the stack area as a staging area for the register
4372 // load.
4373
4374 // Skip this for small aggregates, as we will use the same slot for a
4375 // right-justified copy, below.
4376 if (Size >= 8)
4377 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4378 CallSeqStart,
4379 Flags, DAG, dl);
4380
4381 // When a register is available, pass a small aggregate right-justified.
4382 if (Size < 8 && GPR_idx != NumGPRs) {
4383 // The easiest way to get this right-justified in a register
4384 // is to copy the structure into the rightmost portion of a
4385 // local variable slot, then load the whole slot into the
4386 // register.
4387 // FIXME: The memcpy seems to produce pretty awful code for
4388 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004389 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004390 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004391 SDValue AddPtr = PtrOff;
4392 if (!isLittleEndian) {
4393 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4394 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4395 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004396 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4397 CallSeqStart,
4398 Flags, DAG, dl);
4399
4400 // Load the slot into the register.
4401 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4402 MachinePointerInfo(),
4403 false, false, false, 0);
4404 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004405 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004406
4407 // Done with this argument.
4408 ArgOffset += PtrByteSize;
4409 continue;
4410 }
4411
4412 // For aggregates larger than PtrByteSize, copy the pieces of the
4413 // object that fit into registers from the parameter save area.
4414 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4415 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4416 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4417 if (GPR_idx != NumGPRs) {
4418 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4419 MachinePointerInfo(),
4420 false, false, false, 0);
4421 MemOpChains.push_back(Load.getValue(1));
4422 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4423 ArgOffset += PtrByteSize;
4424 } else {
4425 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4426 break;
4427 }
4428 }
4429 continue;
4430 }
4431
Craig Topper56710102013-08-15 02:33:50 +00004432 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004433 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004434 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004435 case MVT::i32:
4436 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004437 // These can be scalar arguments or elements of an integer array type
4438 // passed directly. Clang may use those instead of "byval" aggregate
4439 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004440 if (GPR_idx != NumGPRs) {
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004441 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004442 } else {
4443 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4444 true, isTailCall, false, MemOpChains,
4445 TailCallArguments, dl);
4446 }
4447 ArgOffset += PtrByteSize;
4448 break;
4449 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004450 case MVT::f64: {
4451 // These can be scalar arguments or elements of a float array type
4452 // passed directly. The latter are used to implement ELFv2 homogenous
4453 // float aggregates.
4454
4455 // Named arguments go into FPRs first, and once they overflow, the
4456 // remaining arguments go into GPRs and then the parameter save area.
4457 // Unnamed arguments for vararg functions always go to GPRs and
4458 // then the parameter save area. For now, put all arguments to vararg
4459 // routines always in both locations (FPR *and* GPR or stack slot).
4460 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
4461
4462 // First load the argument into the next available FPR.
4463 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004464 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4465
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004466 // Next, load the argument into GPR or stack slot if needed.
4467 if (!NeedGPROrStack)
4468 ;
4469 else if (GPR_idx != NumGPRs) {
4470 // In the non-vararg case, this can only ever happen in the
4471 // presence of f32 array types, since otherwise we never run
4472 // out of FPRs before running out of GPRs.
4473 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004474
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004475 // Double values are always passed in a single GPR.
4476 if (Arg.getValueType() != MVT::f32) {
4477 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004478
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004479 // Non-array float values are extended and passed in a GPR.
4480 } else if (!Flags.isInConsecutiveRegs()) {
4481 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4482 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4483
4484 // If we have an array of floats, we collect every odd element
4485 // together with its predecessor into one GPR.
4486 } else if (ArgOffset % PtrByteSize != 0) {
4487 SDValue Lo, Hi;
4488 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4489 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4490 if (!isLittleEndian)
4491 std::swap(Lo, Hi);
4492 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4493
4494 // The final element, if even, goes into the first half of a GPR.
4495 } else if (Flags.isInConsecutiveRegsLast()) {
4496 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4497 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4498 if (!isLittleEndian)
4499 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4500 DAG.getConstant(32, MVT::i32));
4501
4502 // Non-final even elements are skipped; they will be handled
4503 // together the with subsequent argument on the next go-around.
4504 } else
4505 ArgVal = SDValue();
4506
4507 if (ArgVal.getNode())
4508 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004509 } else {
4510 // Single-precision floating-point values are mapped to the
4511 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004512 if (Arg.getValueType() == MVT::f32 &&
4513 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004514 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4515 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4516 }
4517
4518 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4519 true, isTailCall, false, MemOpChains,
4520 TailCallArguments, dl);
4521 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004522 // When passing an array of floats, the array occupies consecutive
4523 // space in the argument area; only round up to the next doubleword
4524 // at the end of the array. Otherwise, each float takes 8 bytes.
4525 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4526 Flags.isInConsecutiveRegs()) ? 4 : 8;
4527 if (Flags.isInConsecutiveRegsLast())
4528 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004529 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004530 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004531 case MVT::v4f32:
4532 case MVT::v4i32:
4533 case MVT::v8i16:
4534 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004535 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004536 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004537 // These can be scalar arguments or elements of a vector array type
4538 // passed directly. The latter are used to implement ELFv2 homogenous
4539 // vector aggregates.
4540
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004541 // For a varargs call, named arguments go into VRs or on the stack as
4542 // usual; unnamed arguments always go to the stack or the corresponding
4543 // GPRs when within range. For now, we always put the value in both
4544 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004545 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004546 // We could elide this store in the case where the object fits
4547 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004548 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4549 MachinePointerInfo(), false, false, 0);
4550 MemOpChains.push_back(Store);
4551 if (VR_idx != NumVRs) {
4552 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4553 MachinePointerInfo(),
4554 false, false, false, 0);
4555 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004556
4557 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4558 Arg.getSimpleValueType() == MVT::v2i64) ?
4559 VSRH[VR_idx] : VR[VR_idx];
4560 ++VR_idx;
4561
4562 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004563 }
4564 ArgOffset += 16;
4565 for (unsigned i=0; i<16; i+=PtrByteSize) {
4566 if (GPR_idx == NumGPRs)
4567 break;
4568 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4569 DAG.getConstant(i, PtrVT));
4570 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4571 false, false, false, 0);
4572 MemOpChains.push_back(Load.getValue(1));
4573 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4574 }
4575 break;
4576 }
4577
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004578 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004579 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004580 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4581 Arg.getSimpleValueType() == MVT::v2i64) ?
4582 VSRH[VR_idx] : VR[VR_idx];
4583 ++VR_idx;
4584
4585 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004586 } else {
4587 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4588 true, isTailCall, true, MemOpChains,
4589 TailCallArguments, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004590 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004591 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004592 break;
4593 }
4594 }
4595
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004596 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004597 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004598
Bill Schmidt57d6de52012-10-23 15:51:16 +00004599 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004600 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004601
4602 // Check if this is an indirect call (MTCTR/BCTRL).
4603 // See PrepareCall() for more information about calls through function
4604 // pointers in the 64-bit SVR4 ABI.
4605 if (!isTailCall &&
4606 !dyn_cast<GlobalAddressSDNode>(Callee) &&
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004607 !dyn_cast<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004608 // Load r2 into a virtual register and store it to the TOC save area.
4609 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4610 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004611 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004612 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004613 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4614 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4615 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004616 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4617 // This does not mean the MTCTR instruction must use R12; it's easier
4618 // to model this as an extra parameter, so do that.
4619 if (isELFv2ABI)
4620 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004621 }
4622
4623 // Build a sequence of copy-to-reg nodes chained together with token chain
4624 // and flag operands which copy the outgoing args into the appropriate regs.
4625 SDValue InFlag;
4626 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4627 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4628 RegsToPass[i].second, InFlag);
4629 InFlag = Chain.getValue(1);
4630 }
4631
4632 if (isTailCall)
4633 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4634 FPOp, true, TailCallArguments);
4635
4636 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4637 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4638 Ins, InVals);
4639}
4640
4641SDValue
4642PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4643 CallingConv::ID CallConv, bool isVarArg,
4644 bool isTailCall,
4645 const SmallVectorImpl<ISD::OutputArg> &Outs,
4646 const SmallVectorImpl<SDValue> &OutVals,
4647 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004648 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004649 SmallVectorImpl<SDValue> &InVals) const {
4650
4651 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004652
Owen Anderson53aa7a92009-08-10 22:56:29 +00004653 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004654 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004655 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004656
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004657 MachineFunction &MF = DAG.getMachineFunction();
4658
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004659 // Mark this function as potentially containing a function that contains a
4660 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4661 // and restoring the callers stack pointer in this functions epilog. This is
4662 // done because by tail calling the called function might overwrite the value
4663 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004664 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4665 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004666 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4667
Chris Lattneraa40ec12006-05-16 22:56:08 +00004668 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004669 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004670 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004671 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4672 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004673 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004674
4675 // Add up all the space actually used.
4676 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4677 // they all go in registers, but we must reserve stack space for them for
4678 // possible use by the caller. In varargs or 64-bit calls, parameters are
4679 // assigned stack space in order, with padding so Altivec parameters are
4680 // 16-byte aligned.
4681 unsigned nAltivecParamsAtEnd = 0;
4682 for (unsigned i = 0; i != NumOps; ++i) {
4683 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4684 EVT ArgVT = Outs[i].VT;
4685 // Varargs Altivec parameters are padded to a 16 byte boundary.
4686 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4687 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4688 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4689 if (!isVarArg && !isPPC64) {
4690 // Non-varargs Altivec parameters go after all the non-Altivec
4691 // parameters; handle those later so we know how much padding we need.
4692 nAltivecParamsAtEnd++;
4693 continue;
4694 }
4695 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4696 NumBytes = ((NumBytes+15)/16)*16;
4697 }
4698 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4699 }
4700
4701 // Allow for Altivec parameters at the end, if needed.
4702 if (nAltivecParamsAtEnd) {
4703 NumBytes = ((NumBytes+15)/16)*16;
4704 NumBytes += 16*nAltivecParamsAtEnd;
4705 }
4706
4707 // The prolog code of the callee may store up to 8 GPR argument registers to
4708 // the stack, allowing va_start to index over them in memory if its varargs.
4709 // Because we cannot tell if this is needed on the caller side, we have to
4710 // conservatively assume that it is needed. As such, make sure we have at
4711 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004712 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004713
4714 // Tail call needs the stack to be aligned.
4715 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4716 CallConv == CallingConv::Fast)
4717 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004718
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004719 // Calculate by how many bytes the stack has to be adjusted in case of tail
4720 // call optimization.
4721 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004722
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004723 // To protect arguments on the stack from being clobbered in a tail call,
4724 // force all the loads to happen before doing any other lowering.
4725 if (isTailCall)
4726 Chain = DAG.getStackArgumentTokenFactor(Chain);
4727
Chris Lattnerb7552a82006-05-17 00:15:40 +00004728 // Adjust the stack pointer for the new arguments...
4729 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004730 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4731 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004732 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004733
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004734 // Load the return address and frame pointer so it can be move somewhere else
4735 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004736 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004737 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4738 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004739
Chris Lattnerb7552a82006-05-17 00:15:40 +00004740 // Set up a copy of the stack pointer for use loading and storing any
4741 // arguments that may not fit in the registers available for argument
4742 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004743 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004744 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004745 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004746 else
Owen Anderson9f944592009-08-11 20:47:22 +00004747 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004748
Chris Lattnerb7552a82006-05-17 00:15:40 +00004749 // Figure out which arguments are going to go in registers, and which in
4750 // memory. Also, if this is a vararg function, floating point operations
4751 // must be stored to our stack, and loaded into integer regs as well, if
4752 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004753 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004754 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004755
Craig Topper840beec2014-04-04 05:16:06 +00004756 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004757 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4758 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4759 };
Craig Topper840beec2014-04-04 05:16:06 +00004760 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004761 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4762 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4763 };
Craig Topper840beec2014-04-04 05:16:06 +00004764 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004765
Craig Topper840beec2014-04-04 05:16:06 +00004766 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004767 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4768 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4769 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004770 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004771 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004772 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004773
Craig Topper840beec2014-04-04 05:16:06 +00004774 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004775
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004776 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004777 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4778
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004779 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004780 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004781 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004782 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004783
Chris Lattnerb7552a82006-05-17 00:15:40 +00004784 // PtrOff will be used to store the current argument to the stack if a
4785 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004786 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004787
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004788 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004789
Dale Johannesen679073b2009-02-04 02:34:38 +00004790 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004791
4792 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004793 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004794 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4795 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004796 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004797 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004798
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004799 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004800 // Note: "by value" is code for passing a structure by value, not
4801 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004802 if (Flags.isByVal()) {
4803 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004804 // Very small objects are passed right-justified. Everything else is
4805 // passed left-justified.
4806 if (Size==1 || Size==2) {
4807 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004808 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004809 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004810 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004811 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004812 MemOpChains.push_back(Load.getValue(1));
4813 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004814
4815 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004816 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004817 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4818 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004819 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004820 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4821 CallSeqStart,
4822 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004823 ArgOffset += PtrByteSize;
4824 }
4825 continue;
4826 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004827 // Copy entire object into memory. There are cases where gcc-generated
4828 // code assumes it is there, even if it could be put entirely into
4829 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004830 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4831 CallSeqStart,
4832 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004833
4834 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4835 // copy the pieces of the object that fit into registers from the
4836 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004837 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004838 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004839 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004840 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004841 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4842 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004843 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004844 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004845 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004846 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004847 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004848 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004849 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004850 }
4851 }
4852 continue;
4853 }
4854
Craig Topper56710102013-08-15 02:33:50 +00004855 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004856 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004857 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004858 case MVT::i32:
4859 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004860 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004861 if (Arg.getValueType() == MVT::i1)
4862 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4863
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004864 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004865 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004866 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4867 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004868 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004869 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004870 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004871 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004872 case MVT::f32:
4873 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004874 if (FPR_idx != NumFPRs) {
4875 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4876
Chris Lattnerb7552a82006-05-17 00:15:40 +00004877 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004878 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4879 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004880 MemOpChains.push_back(Store);
4881
Chris Lattnerb7552a82006-05-17 00:15:40 +00004882 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004883 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004884 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004885 MachinePointerInfo(), false, false,
4886 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004887 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004888 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004889 }
Owen Anderson9f944592009-08-11 20:47:22 +00004890 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004891 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004892 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004893 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4894 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004895 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004896 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004897 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004898 }
4899 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004900 // If we have any FPRs remaining, we may also have GPRs remaining.
4901 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4902 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004903 if (GPR_idx != NumGPRs)
4904 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004905 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004906 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4907 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004908 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004909 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004910 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4911 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004912 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004913 if (isPPC64)
4914 ArgOffset += 8;
4915 else
Owen Anderson9f944592009-08-11 20:47:22 +00004916 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004917 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004918 case MVT::v4f32:
4919 case MVT::v4i32:
4920 case MVT::v8i16:
4921 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004922 if (isVarArg) {
4923 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004924 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004925 // V registers; in fact gcc does this only for arguments that are
4926 // prototyped, not for those that match the ... We do it for all
4927 // arguments, seems to work.
4928 while (ArgOffset % 16 !=0) {
4929 ArgOffset += PtrByteSize;
4930 if (GPR_idx != NumGPRs)
4931 GPR_idx++;
4932 }
4933 // We could elide this store in the case where the object fits
4934 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004935 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004936 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004937 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4938 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004939 MemOpChains.push_back(Store);
4940 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004941 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004942 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004943 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004944 MemOpChains.push_back(Load.getValue(1));
4945 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4946 }
4947 ArgOffset += 16;
4948 for (unsigned i=0; i<16; i+=PtrByteSize) {
4949 if (GPR_idx == NumGPRs)
4950 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004951 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004952 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004953 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004954 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004955 MemOpChains.push_back(Load.getValue(1));
4956 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4957 }
4958 break;
4959 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004960
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004961 // Non-varargs Altivec params generally go in registers, but have
4962 // stack space allocated at the end.
4963 if (VR_idx != NumVRs) {
4964 // Doesn't have GPR space allocated.
4965 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4966 } else if (nAltivecParamsAtEnd==0) {
4967 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004968 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4969 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004970 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004971 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004972 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004973 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004974 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004975 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004976 // If all Altivec parameters fit in registers, as they usually do,
4977 // they get stack space following the non-Altivec parameters. We
4978 // don't track this here because nobody below needs it.
4979 // If there are more Altivec parameters than fit in registers emit
4980 // the stores here.
4981 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4982 unsigned j = 0;
4983 // Offset is aligned; skip 1st 12 params which go in V registers.
4984 ArgOffset = ((ArgOffset+15)/16)*16;
4985 ArgOffset += 12*16;
4986 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004987 SDValue Arg = OutVals[i];
4988 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004989 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4990 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004991 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004992 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004993 // We are emitting Altivec params in order.
4994 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4995 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004996 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004997 ArgOffset += 16;
4998 }
4999 }
5000 }
5001 }
5002
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005003 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005004 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005005
Dale Johannesen90eab672010-03-09 20:15:42 +00005006 // On Darwin, R12 must contain the address of an indirect callee. This does
5007 // not mean the MTCTR instruction must use R12; it's easier to model this as
5008 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005009 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005010 !dyn_cast<GlobalAddressSDNode>(Callee) &&
5011 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
5012 !isBLACompatibleAddress(Callee, DAG))
5013 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5014 PPC::R12), Callee));
5015
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005016 // Build a sequence of copy-to-reg nodes chained together with token chain
5017 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005018 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005019 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005020 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005021 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005022 InFlag = Chain.getValue(1);
5023 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005024
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005025 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005026 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5027 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005028
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005029 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
5030 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
5031 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005032}
5033
Hal Finkel450128a2011-10-14 19:51:36 +00005034bool
5035PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5036 MachineFunction &MF, bool isVarArg,
5037 const SmallVectorImpl<ISD::OutputArg> &Outs,
5038 LLVMContext &Context) const {
5039 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005040 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005041 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5042}
5043
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005044SDValue
5045PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005046 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005047 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005048 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005049 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005050
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005051 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005052 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5053 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005054 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005055
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005056 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005057 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005058
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005059 // Copy the result values into the output registers.
5060 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5061 CCValAssign &VA = RVLocs[i];
5062 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005063
5064 SDValue Arg = OutVals[i];
5065
5066 switch (VA.getLocInfo()) {
5067 default: llvm_unreachable("Unknown loc info!");
5068 case CCValAssign::Full: break;
5069 case CCValAssign::AExt:
5070 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5071 break;
5072 case CCValAssign::ZExt:
5073 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5074 break;
5075 case CCValAssign::SExt:
5076 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5077 break;
5078 }
5079
5080 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005081 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005082 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005083 }
5084
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005085 RetOps[0] = Chain; // Update chain.
5086
5087 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005088 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005089 RetOps.push_back(Flag);
5090
Craig Topper48d114b2014-04-26 18:35:24 +00005091 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005092}
5093
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005094SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005095 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005096 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005097 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005098
Jim Laskeye4f4d042006-12-04 22:04:42 +00005099 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005100 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005101
5102 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005103 bool isPPC64 = Subtarget.isPPC64();
5104 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005105 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005106
5107 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005108 SDValue Chain = Op.getOperand(0);
5109 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005110
Jim Laskeye4f4d042006-12-04 22:04:42 +00005111 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005112 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5113 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005114 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005115
Jim Laskeye4f4d042006-12-04 22:04:42 +00005116 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005117 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005118
Jim Laskeye4f4d042006-12-04 22:04:42 +00005119 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005120 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005121 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005122}
5123
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005124
5125
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005126SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005127PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005128 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005129 bool isPPC64 = Subtarget.isPPC64();
5130 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005131 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005132
5133 // Get current frame pointer save index. The users of this index will be
5134 // primarily DYNALLOC instructions.
5135 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5136 int RASI = FI->getReturnAddrSaveIndex();
5137
5138 // If the frame pointer save index hasn't been defined yet.
5139 if (!RASI) {
5140 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005141 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005142 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005143 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005144 // Save the result.
5145 FI->setReturnAddrSaveIndex(RASI);
5146 }
5147 return DAG.getFrameIndex(RASI, PtrVT);
5148}
5149
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005150SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005151PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5152 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005153 bool isPPC64 = Subtarget.isPPC64();
5154 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005155 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005156
5157 // Get current frame pointer save index. The users of this index will be
5158 // primarily DYNALLOC instructions.
5159 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5160 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005161
Jim Laskey48850c12006-11-16 22:43:37 +00005162 // If the frame pointer save index hasn't been defined yet.
5163 if (!FPSI) {
5164 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005165 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005166 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005167
Jim Laskey48850c12006-11-16 22:43:37 +00005168 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005169 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005170 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005171 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005172 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005173 return DAG.getFrameIndex(FPSI, PtrVT);
5174}
Jim Laskey48850c12006-11-16 22:43:37 +00005175
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005176SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005177 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005178 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005179 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005180 SDValue Chain = Op.getOperand(0);
5181 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005182 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005183
Jim Laskey48850c12006-11-16 22:43:37 +00005184 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005185 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005186 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005187 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005188 DAG.getConstant(0, PtrVT), Size);
5189 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005190 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005191 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005192 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005193 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005194 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005195}
5196
Hal Finkel756810f2013-03-21 21:37:52 +00005197SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5198 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005199 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005200 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5201 DAG.getVTList(MVT::i32, MVT::Other),
5202 Op.getOperand(0), Op.getOperand(1));
5203}
5204
5205SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5206 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005207 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005208 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5209 Op.getOperand(0), Op.getOperand(1));
5210}
5211
Hal Finkel940ab932014-02-28 00:27:01 +00005212SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5213 assert(Op.getValueType() == MVT::i1 &&
5214 "Custom lowering only for i1 loads");
5215
5216 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5217
5218 SDLoc dl(Op);
5219 LoadSDNode *LD = cast<LoadSDNode>(Op);
5220
5221 SDValue Chain = LD->getChain();
5222 SDValue BasePtr = LD->getBasePtr();
5223 MachineMemOperand *MMO = LD->getMemOperand();
5224
5225 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5226 BasePtr, MVT::i8, MMO);
5227 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5228
5229 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005230 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005231}
5232
5233SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5234 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5235 "Custom lowering only for i1 stores");
5236
5237 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5238
5239 SDLoc dl(Op);
5240 StoreSDNode *ST = cast<StoreSDNode>(Op);
5241
5242 SDValue Chain = ST->getChain();
5243 SDValue BasePtr = ST->getBasePtr();
5244 SDValue Value = ST->getValue();
5245 MachineMemOperand *MMO = ST->getMemOperand();
5246
5247 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5248 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5249}
5250
5251// FIXME: Remove this once the ANDI glue bug is fixed:
5252SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5253 assert(Op.getValueType() == MVT::i1 &&
5254 "Custom lowering only for i1 results");
5255
5256 SDLoc DL(Op);
5257 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5258 Op.getOperand(0));
5259}
5260
Chris Lattner4211ca92006-04-14 06:01:58 +00005261/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5262/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005263SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005264 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005265 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5266 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005267 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005268
Hal Finkel81f87992013-04-07 22:11:09 +00005269 // We might be able to do better than this under some circumstances, but in
5270 // general, fsel-based lowering of select is a finite-math-only optimization.
5271 // For more information, see section F.3 of the 2.06 ISA specification.
5272 if (!DAG.getTarget().Options.NoInfsFPMath ||
5273 !DAG.getTarget().Options.NoNaNsFPMath)
5274 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005275
Hal Finkel81f87992013-04-07 22:11:09 +00005276 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005277
Owen Anderson53aa7a92009-08-10 22:56:29 +00005278 EVT ResVT = Op.getValueType();
5279 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005280 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5281 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005282 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005283
Chris Lattner4211ca92006-04-14 06:01:58 +00005284 // If the RHS of the comparison is a 0.0, we don't need to do the
5285 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005286 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005287 if (isFloatingPointZero(RHS))
5288 switch (CC) {
5289 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005290 case ISD::SETNE:
5291 std::swap(TV, FV);
5292 case ISD::SETEQ:
5293 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5294 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5295 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5296 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5297 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5298 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5299 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005300 case ISD::SETULT:
5301 case ISD::SETLT:
5302 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005303 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005304 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005305 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5306 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005307 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005308 case ISD::SETUGT:
5309 case ISD::SETGT:
5310 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005311 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005312 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005313 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5314 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005315 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005316 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005317 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005318
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005319 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005320 switch (CC) {
5321 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005322 case ISD::SETNE:
5323 std::swap(TV, FV);
5324 case ISD::SETEQ:
5325 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5326 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5327 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5328 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5329 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5330 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5331 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5332 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005333 case ISD::SETULT:
5334 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005335 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005336 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5337 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005338 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005339 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005340 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005341 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005342 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5343 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005344 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005345 case ISD::SETUGT:
5346 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005347 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005348 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5349 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005350 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005351 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005352 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005353 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005354 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5355 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005356 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005357 }
Eli Friedman5806e182009-05-28 04:31:08 +00005358 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005359}
5360
Chris Lattner57ee7c62007-11-28 18:44:47 +00005361// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005362SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005363 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005364 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005365 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005366 if (Src.getValueType() == MVT::f32)
5367 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005368
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005369 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005370 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005371 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005372 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005373 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005374 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005375 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005376 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005377 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005378 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005379 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005380 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005381 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5382 PPCISD::FCTIDUZ,
5383 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005384 break;
5385 }
Duncan Sands2a287912008-07-19 16:26:02 +00005386
Chris Lattner4211ca92006-04-14 06:01:58 +00005387 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005388 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5389 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005390 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5391 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5392 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005393
Chris Lattner06a49542007-10-15 20:14:52 +00005394 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005395 SDValue Chain;
5396 if (i32Stack) {
5397 MachineFunction &MF = DAG.getMachineFunction();
5398 MachineMemOperand *MMO =
5399 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5400 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5401 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005402 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005403 } else
5404 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5405 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005406
5407 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5408 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005409 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005410 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005411 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005412 MPI = MachinePointerInfo();
5413 }
5414
5415 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005416 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005417}
5418
Hal Finkelf6d45f22013-04-01 17:52:07 +00005419SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005420 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005421 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005422 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005423 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005424 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005425
Hal Finkel6a56b212014-03-05 22:14:00 +00005426 if (Op.getOperand(0).getValueType() == MVT::i1)
5427 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5428 DAG.getConstantFP(1.0, Op.getValueType()),
5429 DAG.getConstantFP(0.0, Op.getValueType()));
5430
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005431 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005432 "UINT_TO_FP is supported only with FPCVT");
5433
5434 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005435 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005436 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005437 (Op.getOpcode() == ISD::UINT_TO_FP ?
5438 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5439 (Op.getOpcode() == ISD::UINT_TO_FP ?
5440 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005441 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005442 MVT::f32 : MVT::f64;
5443
Owen Anderson9f944592009-08-11 20:47:22 +00005444 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005445 SDValue SINT = Op.getOperand(0);
5446 // When converting to single-precision, we actually need to convert
5447 // to double-precision first and then round to single-precision.
5448 // To avoid double-rounding effects during that operation, we have
5449 // to prepare the input operand. Bits that might be truncated when
5450 // converting to double-precision are replaced by a bit that won't
5451 // be lost at this stage, but is below the single-precision rounding
5452 // position.
5453 //
5454 // However, if -enable-unsafe-fp-math is in effect, accept double
5455 // rounding to avoid the extra overhead.
5456 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005457 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005458 !DAG.getTarget().Options.UnsafeFPMath) {
5459
5460 // Twiddle input to make sure the low 11 bits are zero. (If this
5461 // is the case, we are guaranteed the value will fit into the 53 bit
5462 // mantissa of an IEEE double-precision value without rounding.)
5463 // If any of those low 11 bits were not zero originally, make sure
5464 // bit 12 (value 2048) is set instead, so that the final rounding
5465 // to single-precision gets the correct result.
5466 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5467 SINT, DAG.getConstant(2047, MVT::i64));
5468 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5469 Round, DAG.getConstant(2047, MVT::i64));
5470 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5471 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5472 Round, DAG.getConstant(-2048, MVT::i64));
5473
5474 // However, we cannot use that value unconditionally: if the magnitude
5475 // of the input value is small, the bit-twiddling we did above might
5476 // end up visibly changing the output. Fortunately, in that case, we
5477 // don't need to twiddle bits since the original input will convert
5478 // exactly to double-precision floating-point already. Therefore,
5479 // construct a conditional to use the original value if the top 11
5480 // bits are all sign-bit copies, and use the rounded value computed
5481 // above otherwise.
5482 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5483 SINT, DAG.getConstant(53, MVT::i32));
5484 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5485 Cond, DAG.getConstant(1, MVT::i64));
5486 Cond = DAG.getSetCC(dl, MVT::i32,
5487 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5488
5489 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5490 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005491
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005492 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005493 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5494
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005495 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005496 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005497 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005498 return FP;
5499 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005500
Owen Anderson9f944592009-08-11 20:47:22 +00005501 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005502 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005503 // Since we only generate this in 64-bit mode, we can take advantage of
5504 // 64-bit registers. In particular, sign extend the input value into the
5505 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5506 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005507 MachineFunction &MF = DAG.getMachineFunction();
5508 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005509 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005510
Hal Finkelbeb296b2013-03-31 10:12:51 +00005511 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005512 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005513 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5514 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005515
Hal Finkelbeb296b2013-03-31 10:12:51 +00005516 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5517 MachinePointerInfo::getFixedStack(FrameIdx),
5518 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005519
Hal Finkelbeb296b2013-03-31 10:12:51 +00005520 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5521 "Expected an i32 store");
5522 MachineMemOperand *MMO =
5523 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5524 MachineMemOperand::MOLoad, 4, 4);
5525 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005526 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5527 PPCISD::LFIWZX : PPCISD::LFIWAX,
5528 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005529 Ops, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005530 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005531 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005532 "i32->FP without LFIWAX supported only on PPC64");
5533
Hal Finkelbeb296b2013-03-31 10:12:51 +00005534 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5535 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5536
5537 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5538 Op.getOperand(0));
5539
5540 // STD the extended value into the stack slot.
5541 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5542 MachinePointerInfo::getFixedStack(FrameIdx),
5543 false, false, 0);
5544
5545 // Load the value as a double.
5546 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5547 MachinePointerInfo::getFixedStack(FrameIdx),
5548 false, false, false, 0);
5549 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005550
Chris Lattner4211ca92006-04-14 06:01:58 +00005551 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005552 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005553 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005554 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005555 return FP;
5556}
5557
Dan Gohman21cea8a2010-04-17 15:26:15 +00005558SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5559 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005560 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005561 /*
5562 The rounding mode is in bits 30:31 of FPSR, and has the following
5563 settings:
5564 00 Round to nearest
5565 01 Round to 0
5566 10 Round to +inf
5567 11 Round to -inf
5568
5569 FLT_ROUNDS, on the other hand, expects the following:
5570 -1 Undefined
5571 0 Round to 0
5572 1 Round to nearest
5573 2 Round to +inf
5574 3 Round to -inf
5575
5576 To perform the conversion, we do:
5577 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5578 */
5579
5580 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005581 EVT VT = Op.getValueType();
5582 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005583
5584 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005585 EVT NodeTys[] = {
5586 MVT::f64, // return register
5587 MVT::Glue // unused in this context
5588 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005589 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005590
5591 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005592 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005593 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005594 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005595 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005596
5597 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005598 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005599 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005600 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005601 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005602
5603 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005604 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005605 DAG.getNode(ISD::AND, dl, MVT::i32,
5606 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005607 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005608 DAG.getNode(ISD::SRL, dl, MVT::i32,
5609 DAG.getNode(ISD::AND, dl, MVT::i32,
5610 DAG.getNode(ISD::XOR, dl, MVT::i32,
5611 CWD, DAG.getConstant(3, MVT::i32)),
5612 DAG.getConstant(3, MVT::i32)),
5613 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005614
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005615 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005616 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005617
Duncan Sands13237ac2008-06-06 12:08:01 +00005618 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005619 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005620}
5621
Dan Gohman21cea8a2010-04-17 15:26:15 +00005622SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005623 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005624 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005625 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005626 assert(Op.getNumOperands() == 3 &&
5627 VT == Op.getOperand(1).getValueType() &&
5628 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005629
Chris Lattner601b8652006-09-20 03:47:40 +00005630 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005631 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005632 SDValue Lo = Op.getOperand(0);
5633 SDValue Hi = Op.getOperand(1);
5634 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005635 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005636
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005637 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005638 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005639 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5640 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5641 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5642 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005643 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005644 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5645 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5646 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005647 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005648 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005649}
5650
Dan Gohman21cea8a2010-04-17 15:26:15 +00005651SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005652 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005653 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005654 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005655 assert(Op.getNumOperands() == 3 &&
5656 VT == Op.getOperand(1).getValueType() &&
5657 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005658
Dan Gohman8d2ead22008-03-07 20:36:53 +00005659 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005660 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005661 SDValue Lo = Op.getOperand(0);
5662 SDValue Hi = Op.getOperand(1);
5663 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005664 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005665
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005666 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005667 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005668 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5669 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5670 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5671 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005672 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005673 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5674 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5675 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005676 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005677 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005678}
5679
Dan Gohman21cea8a2010-04-17 15:26:15 +00005680SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005681 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005682 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005683 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005684 assert(Op.getNumOperands() == 3 &&
5685 VT == Op.getOperand(1).getValueType() &&
5686 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005687
Dan Gohman8d2ead22008-03-07 20:36:53 +00005688 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005689 SDValue Lo = Op.getOperand(0);
5690 SDValue Hi = Op.getOperand(1);
5691 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005692 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005693
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005694 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005695 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005696 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5697 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5698 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5699 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005700 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005701 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5702 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5703 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005704 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005705 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005706 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005707}
5708
5709//===----------------------------------------------------------------------===//
5710// Vector related lowering.
5711//
5712
Chris Lattner2a099c02006-04-17 06:00:21 +00005713/// BuildSplatI - Build a canonical splati of Val with an element size of
5714/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005715static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005716 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005717 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005718
Owen Anderson53aa7a92009-08-10 22:56:29 +00005719 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005720 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005721 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005722
Owen Anderson9f944592009-08-11 20:47:22 +00005723 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005724
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005725 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5726 if (Val == -1)
5727 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005728
Owen Anderson53aa7a92009-08-10 22:56:29 +00005729 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005730
Chris Lattner2a099c02006-04-17 06:00:21 +00005731 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005732 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005733 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005734 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005735 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005736 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005737}
5738
Hal Finkelcf2e9082013-05-24 23:00:14 +00005739/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5740/// specified intrinsic ID.
5741static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005742 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005743 EVT DestVT = MVT::Other) {
5744 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5745 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5746 DAG.getConstant(IID, MVT::i32), Op);
5747}
5748
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005749/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005750/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005751static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005752 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005753 EVT DestVT = MVT::Other) {
5754 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005755 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005756 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005757}
5758
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005759/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5760/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005761static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005762 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005763 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005764 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005765 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005766 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005767}
5768
5769
Chris Lattner264c9082006-04-17 17:55:10 +00005770/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5771/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005772static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005773 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005774 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005775 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5776 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005777
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005778 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005779 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005780 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005781 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005782 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005783}
5784
Chris Lattner19e90552006-04-14 05:19:18 +00005785// If this is a case we can't handle, return null and let the default
5786// expansion code take care of it. If we CAN select this case, and if it
5787// selects to a single instruction, return Op. Otherwise, if we can codegen
5788// this case more efficiently than a constant pool load, lower it to the
5789// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005790SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5791 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005792 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005793 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005794 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005795
Bob Wilson85cefe82009-03-02 23:24:16 +00005796 // Check if this is a splat of a constant value.
5797 APInt APSplatBits, APSplatUndef;
5798 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005799 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005800 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005801 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005802 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005803
Bob Wilson530e0382009-03-03 19:26:27 +00005804 unsigned SplatBits = APSplatBits.getZExtValue();
5805 unsigned SplatUndef = APSplatUndef.getZExtValue();
5806 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005807
Bob Wilson530e0382009-03-03 19:26:27 +00005808 // First, handle single instruction cases.
5809
5810 // All zeros?
5811 if (SplatBits == 0) {
5812 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005813 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5814 SDValue Z = DAG.getConstant(0, MVT::i32);
5815 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005816 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005817 }
Bob Wilson530e0382009-03-03 19:26:27 +00005818 return Op;
5819 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005820
Bob Wilson530e0382009-03-03 19:26:27 +00005821 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5822 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5823 (32-SplatBitSize));
5824 if (SextVal >= -16 && SextVal <= 15)
5825 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005826
5827
Bob Wilson530e0382009-03-03 19:26:27 +00005828 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005829
Bob Wilson530e0382009-03-03 19:26:27 +00005830 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005831 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5832 // If this value is in the range [17,31] and is odd, use:
5833 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5834 // If this value is in the range [-31,-17] and is odd, use:
5835 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5836 // Note the last two are three-instruction sequences.
5837 if (SextVal >= -32 && SextVal <= 31) {
5838 // To avoid having these optimizations undone by constant folding,
5839 // we convert to a pseudo that will be expanded later into one of
5840 // the above forms.
5841 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005842 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5843 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5844 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5845 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5846 if (VT == Op.getValueType())
5847 return RetVal;
5848 else
5849 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005850 }
5851
5852 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5853 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5854 // for fneg/fabs.
5855 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5856 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005857 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005858
5859 // Make the VSLW intrinsic, computing 0x8000_0000.
5860 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5861 OnesV, DAG, dl);
5862
5863 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005864 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005865 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005866 }
5867
Bill Schmidt4aedff82014-06-06 14:06:26 +00005868 // The remaining cases assume either big endian element order or
5869 // a splat-size that equates to the element size of the vector
5870 // to be built. An example that doesn't work for little endian is
5871 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
5872 // and a vector element size of 16 bits. The code below will
5873 // produce the vector in big endian element order, which for little
5874 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
5875
5876 // For now, just avoid these optimizations in that case.
5877 // FIXME: Develop correct optimizations for LE with mismatched
5878 // splat and element sizes.
5879
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005880 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00005881 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
5882 return SDValue();
5883
Bob Wilson530e0382009-03-03 19:26:27 +00005884 // Check to see if this is a wide variety of vsplti*, binop self cases.
5885 static const signed char SplatCsts[] = {
5886 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5887 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5888 };
5889
5890 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5891 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5892 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5893 int i = SplatCsts[idx];
5894
5895 // Figure out what shift amount will be used by altivec if shifted by i in
5896 // this splat size.
5897 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5898
5899 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005900 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005901 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005902 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5903 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5904 Intrinsic::ppc_altivec_vslw
5905 };
5906 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005907 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005908 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005909
Bob Wilson530e0382009-03-03 19:26:27 +00005910 // vsplti + srl self.
5911 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005912 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005913 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5914 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5915 Intrinsic::ppc_altivec_vsrw
5916 };
5917 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005918 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005919 }
5920
Bob Wilson530e0382009-03-03 19:26:27 +00005921 // vsplti + sra self.
5922 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005923 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005924 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5925 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5926 Intrinsic::ppc_altivec_vsraw
5927 };
5928 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005929 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005930 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005931
Bob Wilson530e0382009-03-03 19:26:27 +00005932 // vsplti + rol self.
5933 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5934 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005935 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005936 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5937 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5938 Intrinsic::ppc_altivec_vrlw
5939 };
5940 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005941 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005942 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005943
Bob Wilson530e0382009-03-03 19:26:27 +00005944 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005945 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005946 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005947 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005948 }
Bob Wilson530e0382009-03-03 19:26:27 +00005949 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005950 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005951 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005952 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005953 }
Bob Wilson530e0382009-03-03 19:26:27 +00005954 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005955 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005956 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005957 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5958 }
5959 }
5960
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005961 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005962}
5963
Chris Lattner071ad012006-04-17 05:28:54 +00005964/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5965/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005966static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005967 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005968 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005969 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005970 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005971 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005972
Chris Lattner071ad012006-04-17 05:28:54 +00005973 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005974 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005975 OP_VMRGHW,
5976 OP_VMRGLW,
5977 OP_VSPLTISW0,
5978 OP_VSPLTISW1,
5979 OP_VSPLTISW2,
5980 OP_VSPLTISW3,
5981 OP_VSLDOI4,
5982 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005983 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005984 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005985
Chris Lattner071ad012006-04-17 05:28:54 +00005986 if (OpNum == OP_COPY) {
5987 if (LHSID == (1*9+2)*9+3) return LHS;
5988 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5989 return RHS;
5990 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005991
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005992 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005993 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5994 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005995
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005996 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00005997 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005998 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00005999 case OP_VMRGHW:
6000 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
6001 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
6002 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
6003 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
6004 break;
6005 case OP_VMRGLW:
6006 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6007 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6008 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6009 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6010 break;
6011 case OP_VSPLTISW0:
6012 for (unsigned i = 0; i != 16; ++i)
6013 ShufIdxs[i] = (i&3)+0;
6014 break;
6015 case OP_VSPLTISW1:
6016 for (unsigned i = 0; i != 16; ++i)
6017 ShufIdxs[i] = (i&3)+4;
6018 break;
6019 case OP_VSPLTISW2:
6020 for (unsigned i = 0; i != 16; ++i)
6021 ShufIdxs[i] = (i&3)+8;
6022 break;
6023 case OP_VSPLTISW3:
6024 for (unsigned i = 0; i != 16; ++i)
6025 ShufIdxs[i] = (i&3)+12;
6026 break;
6027 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006028 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006029 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006030 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006031 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006032 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006033 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006034 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006035 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6036 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006037 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006038 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006039}
6040
Chris Lattner19e90552006-04-14 05:19:18 +00006041/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6042/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6043/// return the code it can be lowered into. Worst case, it can always be
6044/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006045SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006046 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006047 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006048 SDValue V1 = Op.getOperand(0);
6049 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006050 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006051 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006052 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006053
Chris Lattner19e90552006-04-14 05:19:18 +00006054 // Cases that are handled by instructions that take permute immediates
6055 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6056 // selected by the instruction selector.
6057 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006058 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6059 PPC::isSplatShuffleMask(SVOp, 2) ||
6060 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006061 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
6062 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006063 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006064 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6065 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6066 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6067 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6068 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6069 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006070 return Op;
6071 }
6072 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006073
Chris Lattner19e90552006-04-14 05:19:18 +00006074 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6075 // and produce a fixed permutation. If any of these match, do not lower to
6076 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006077 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006078 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
6079 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006080 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006081 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6082 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6083 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6084 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6085 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6086 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006087 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006088
Chris Lattner071ad012006-04-17 05:28:54 +00006089 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6090 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006091 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006092
Chris Lattner071ad012006-04-17 05:28:54 +00006093 unsigned PFIndexes[4];
6094 bool isFourElementShuffle = true;
6095 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6096 unsigned EltNo = 8; // Start out undef.
6097 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006098 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006099 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006100
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006101 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006102 if ((ByteSource & 3) != j) {
6103 isFourElementShuffle = false;
6104 break;
6105 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006106
Chris Lattner071ad012006-04-17 05:28:54 +00006107 if (EltNo == 8) {
6108 EltNo = ByteSource/4;
6109 } else if (EltNo != ByteSource/4) {
6110 isFourElementShuffle = false;
6111 break;
6112 }
6113 }
6114 PFIndexes[i] = EltNo;
6115 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006116
6117 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006118 // perfect shuffle vector to determine if it is cost effective to do this as
6119 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006120 // For now, we skip this for little endian until such time as we have a
6121 // little-endian perfect shuffle table.
6122 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006123 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006124 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006125 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006126
Chris Lattner071ad012006-04-17 05:28:54 +00006127 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6128 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006129
Chris Lattner071ad012006-04-17 05:28:54 +00006130 // Determining when to avoid vperm is tricky. Many things affect the cost
6131 // of vperm, particularly how many times the perm mask needs to be computed.
6132 // For example, if the perm mask can be hoisted out of a loop or is already
6133 // used (perhaps because there are multiple permutes with the same shuffle
6134 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6135 // the loop requires an extra register.
6136 //
6137 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006138 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006139 // available, if this block is within a loop, we should avoid using vperm
6140 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006141 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006142 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006143 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006144
Chris Lattner19e90552006-04-14 05:19:18 +00006145 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6146 // vector that will get spilled to the constant pool.
6147 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006148
Chris Lattner19e90552006-04-14 05:19:18 +00006149 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6150 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006151
6152 // For little endian, the order of the input vectors is reversed, and
6153 // the permutation mask is complemented with respect to 31. This is
6154 // necessary to produce proper semantics with the big-endian-biased vperm
6155 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006156 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006157 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006158
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006159 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006160 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6161 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006162
Chris Lattner19e90552006-04-14 05:19:18 +00006163 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006164 if (isLittleEndian)
6165 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6166 MVT::i32));
6167 else
6168 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6169 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006170 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006171
Owen Anderson9f944592009-08-11 20:47:22 +00006172 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006173 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006174 if (isLittleEndian)
6175 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6176 V2, V1, VPermMask);
6177 else
6178 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6179 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006180}
6181
Chris Lattner9754d142006-04-18 17:59:36 +00006182/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6183/// altivec comparison. If it is, return true and fill in Opc/isDot with
6184/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006185static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006186 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006187 unsigned IntrinsicID =
6188 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006189 CompareOpc = -1;
6190 isDot = false;
6191 switch (IntrinsicID) {
6192 default: return false;
6193 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006194 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6195 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6196 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6197 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6198 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6199 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6200 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6201 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6202 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6203 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6204 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6205 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6206 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006207
Chris Lattner4211ca92006-04-14 06:01:58 +00006208 // Normal Comparisons.
6209 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6210 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6211 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6212 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6213 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6214 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6215 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6216 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6217 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6218 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6219 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6220 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6221 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6222 }
Chris Lattner9754d142006-04-18 17:59:36 +00006223 return true;
6224}
6225
6226/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6227/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006228SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006229 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006230 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6231 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006232 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006233 int CompareOpc;
6234 bool isDot;
6235 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006236 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006237
Chris Lattner9754d142006-04-18 17:59:36 +00006238 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006239 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006240 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006241 Op.getOperand(1), Op.getOperand(2),
6242 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006243 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006244 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006245
Chris Lattner4211ca92006-04-14 06:01:58 +00006246 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006247 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006248 Op.getOperand(2), // LHS
6249 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006250 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006251 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006252 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006253 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006254
Chris Lattner4211ca92006-04-14 06:01:58 +00006255 // Now that we have the comparison, emit a copy from the CR to a GPR.
6256 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006257 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006258 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006259 CompNode.getValue(1));
6260
Chris Lattner4211ca92006-04-14 06:01:58 +00006261 // Unpack the result based on how the target uses it.
6262 unsigned BitNo; // Bit # of CR6.
6263 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006264 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006265 default: // Can't happen, don't crash on invalid number though.
6266 case 0: // Return the value of the EQ bit of CR6.
6267 BitNo = 0; InvertBit = false;
6268 break;
6269 case 1: // Return the inverted value of the EQ bit of CR6.
6270 BitNo = 0; InvertBit = true;
6271 break;
6272 case 2: // Return the value of the LT bit of CR6.
6273 BitNo = 2; InvertBit = false;
6274 break;
6275 case 3: // Return the inverted value of the LT bit of CR6.
6276 BitNo = 2; InvertBit = true;
6277 break;
6278 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006279
Chris Lattner4211ca92006-04-14 06:01:58 +00006280 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006281 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6282 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006283 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006284 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6285 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006286
Chris Lattner4211ca92006-04-14 06:01:58 +00006287 // If we are supposed to, toggle the bit.
6288 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006289 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6290 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006291 return Flags;
6292}
6293
Hal Finkel5c0d1452014-03-30 13:22:59 +00006294SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6295 SelectionDAG &DAG) const {
6296 SDLoc dl(Op);
6297 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6298 // instructions), but for smaller types, we need to first extend up to v2i32
6299 // before doing going farther.
6300 if (Op.getValueType() == MVT::v2i64) {
6301 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6302 if (ExtVT != MVT::v2i32) {
6303 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6304 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6305 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6306 ExtVT.getVectorElementType(), 4)));
6307 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6308 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6309 DAG.getValueType(MVT::v2i32));
6310 }
6311
6312 return Op;
6313 }
6314
6315 return SDValue();
6316}
6317
Scott Michelcf0da6c2009-02-17 22:15:04 +00006318SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006319 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006320 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006321 // Create a stack slot that is 16-byte aligned.
6322 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006323 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006324 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006325 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006326
Chris Lattner4211ca92006-04-14 06:01:58 +00006327 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006328 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006329 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006330 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006331 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006332 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006333 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006334}
6335
Dan Gohman21cea8a2010-04-17 15:26:15 +00006336SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006337 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006338 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006339 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006340
Owen Anderson9f944592009-08-11 20:47:22 +00006341 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6342 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006343
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006344 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006345 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006346
Chris Lattner7e4398742006-04-18 03:43:48 +00006347 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006348 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6349 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6350 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006351
Chris Lattner7e4398742006-04-18 03:43:48 +00006352 // Low parts multiplied together, generating 32-bit results (we ignore the
6353 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006354 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006355 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006356
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006357 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006358 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006359 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006360 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006361 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006362 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6363 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006364 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006365
Owen Anderson9f944592009-08-11 20:47:22 +00006366 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006367
Chris Lattner96d50482006-04-18 04:28:57 +00006368 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006369 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006370 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006371 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006372 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006373
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006374 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006375 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006376 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006377 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006378
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006379 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006380 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006381 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006382 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006383
Bill Schmidt42995e82014-06-09 16:06:29 +00006384 // Merge the results together. Because vmuleub and vmuloub are
6385 // instructions with a big-endian bias, we must reverse the
6386 // element numbering and reverse the meaning of "odd" and "even"
6387 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006388 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006389 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006390 if (isLittleEndian) {
6391 Ops[i*2 ] = 2*i;
6392 Ops[i*2+1] = 2*i+16;
6393 } else {
6394 Ops[i*2 ] = 2*i+1;
6395 Ops[i*2+1] = 2*i+1+16;
6396 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006397 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006398 if (isLittleEndian)
6399 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6400 else
6401 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006402 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006403 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006404 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006405}
6406
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006407/// LowerOperation - Provide custom lowering hooks for some operations.
6408///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006409SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006410 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006411 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006412 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006413 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006414 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006415 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006416 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006417 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006418 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6419 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006420 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006421 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006422
6423 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006424 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006425
Roman Divackyc3825df2013-07-25 21:36:47 +00006426 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006427 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006428
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006429 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006430 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006431 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006432
Hal Finkel756810f2013-03-21 21:37:52 +00006433 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6434 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6435
Hal Finkel940ab932014-02-28 00:27:01 +00006436 case ISD::LOAD: return LowerLOAD(Op, DAG);
6437 case ISD::STORE: return LowerSTORE(Op, DAG);
6438 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006439 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006440 case ISD::FP_TO_UINT:
6441 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006442 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006443 case ISD::UINT_TO_FP:
6444 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006445 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006446
Chris Lattner4211ca92006-04-14 06:01:58 +00006447 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006448 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6449 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6450 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006451
Chris Lattner4211ca92006-04-14 06:01:58 +00006452 // Vector-related lowering.
6453 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6454 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6455 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6456 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006457 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006458 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006459
Hal Finkel25c19922013-05-15 21:37:41 +00006460 // For counter-based loop handling.
6461 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6462
Chris Lattnerf6a81562007-12-08 06:59:59 +00006463 // Frame & Return address.
6464 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006465 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006466 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006467}
6468
Duncan Sands6ed40142008-12-01 11:39:25 +00006469void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6470 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006471 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006472 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006473 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006474 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006475 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006476 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006477 case ISD::INTRINSIC_W_CHAIN: {
6478 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6479 Intrinsic::ppc_is_decremented_ctr_nonzero)
6480 break;
6481
6482 assert(N->getValueType(0) == MVT::i1 &&
6483 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006484 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006485 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6486 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6487 N->getOperand(1));
6488
6489 Results.push_back(NewInt);
6490 Results.push_back(NewInt.getValue(1));
6491 break;
6492 }
Roman Divacky4394e682011-06-28 15:30:42 +00006493 case ISD::VAARG: {
6494 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6495 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6496 return;
6497
6498 EVT VT = N->getValueType(0);
6499
6500 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006501 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006502
6503 Results.push_back(NewNode);
6504 Results.push_back(NewNode.getValue(1));
6505 }
6506 return;
6507 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006508 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006509 assert(N->getValueType(0) == MVT::ppcf128);
6510 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006511 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006512 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006513 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006514 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006515 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006516 DAG.getIntPtrConstant(1));
6517
Ulrich Weigand874fc622013-03-26 10:56:22 +00006518 // Add the two halves of the long double in round-to-zero mode.
6519 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006520
6521 // We know the low half is about to be thrown away, so just use something
6522 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006523 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006524 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006525 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006526 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006527 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006528 // LowerFP_TO_INT() can only handle f32 and f64.
6529 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6530 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006531 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006532 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006533 }
6534}
6535
6536
Chris Lattner4211ca92006-04-14 06:01:58 +00006537//===----------------------------------------------------------------------===//
6538// Other Lowering Code
6539//===----------------------------------------------------------------------===//
6540
Robin Morisset22129962014-09-23 20:46:49 +00006541static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
6542 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
6543 Function *Func = Intrinsic::getDeclaration(M, Id);
6544 return Builder.CreateCall(Func);
6545}
6546
6547// The mappings for emitLeading/TrailingFence is taken from
6548// http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
6549Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
6550 AtomicOrdering Ord, bool IsStore,
6551 bool IsLoad) const {
6552 if (Ord == SequentiallyConsistent)
6553 return callIntrinsic(Builder, Intrinsic::ppc_sync);
6554 else if (isAtLeastRelease(Ord))
6555 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6556 else
6557 return nullptr;
6558}
6559
6560Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
6561 AtomicOrdering Ord, bool IsStore,
6562 bool IsLoad) const {
6563 if (IsLoad && isAtLeastAcquire(Ord))
6564 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6565 // FIXME: this is too conservative, a dependent branch + isync is enough.
6566 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
6567 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
6568 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
6569 else
6570 return nullptr;
6571}
6572
Chris Lattner9b577f12005-08-26 21:23:58 +00006573MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006574PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006575 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006576 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006577 const TargetInstrInfo *TII =
6578 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006579
6580 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6581 MachineFunction *F = BB->getParent();
6582 MachineFunction::iterator It = BB;
6583 ++It;
6584
6585 unsigned dest = MI->getOperand(0).getReg();
6586 unsigned ptrA = MI->getOperand(1).getReg();
6587 unsigned ptrB = MI->getOperand(2).getReg();
6588 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006589 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006590
6591 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6592 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6593 F->insert(It, loopMBB);
6594 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006595 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006596 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006597 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006598
6599 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006600 unsigned TmpReg = (!BinOpcode) ? incr :
6601 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006602 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6603 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006604
6605 // thisMBB:
6606 // ...
6607 // fallthrough --> loopMBB
6608 BB->addSuccessor(loopMBB);
6609
6610 // loopMBB:
6611 // l[wd]arx dest, ptr
6612 // add r0, dest, incr
6613 // st[wd]cx. r0, ptr
6614 // bne- loopMBB
6615 // fallthrough --> exitMBB
6616 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006617 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006618 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006619 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006620 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6621 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006622 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006623 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006624 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006625 BB->addSuccessor(loopMBB);
6626 BB->addSuccessor(exitMBB);
6627
6628 // exitMBB:
6629 // ...
6630 BB = exitMBB;
6631 return BB;
6632}
6633
6634MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006635PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006636 MachineBasicBlock *BB,
6637 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006638 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006639 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006640 const TargetInstrInfo *TII =
6641 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00006642 // In 64 bit mode we have to use 64 bits for addresses, even though the
6643 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6644 // registers without caring whether they're 32 or 64, but here we're
6645 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006646 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006647 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006648
6649 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6650 MachineFunction *F = BB->getParent();
6651 MachineFunction::iterator It = BB;
6652 ++It;
6653
6654 unsigned dest = MI->getOperand(0).getReg();
6655 unsigned ptrA = MI->getOperand(1).getReg();
6656 unsigned ptrB = MI->getOperand(2).getReg();
6657 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006658 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006659
6660 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6661 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6662 F->insert(It, loopMBB);
6663 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006664 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006665 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006666 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006667
6668 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006669 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006670 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6671 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006672 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6673 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6674 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6675 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6676 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6677 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6678 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6679 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6680 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6681 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006682 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006683 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006684 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006685
6686 // thisMBB:
6687 // ...
6688 // fallthrough --> loopMBB
6689 BB->addSuccessor(loopMBB);
6690
6691 // The 4-byte load must be aligned, while a char or short may be
6692 // anywhere in the word. Hence all this nasty bookkeeping code.
6693 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6694 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006695 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006696 // rlwinm ptr, ptr1, 0, 0, 29
6697 // slw incr2, incr, shift
6698 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6699 // slw mask, mask2, shift
6700 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006701 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006702 // add tmp, tmpDest, incr2
6703 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006704 // and tmp3, tmp, mask
6705 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006706 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006707 // bne- loopMBB
6708 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006709 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006710 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006711 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006712 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006713 .addReg(ptrA).addReg(ptrB);
6714 } else {
6715 Ptr1Reg = ptrB;
6716 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006717 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006718 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006719 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006720 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6721 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006722 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006723 .addReg(Ptr1Reg).addImm(0).addImm(61);
6724 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006725 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006726 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006727 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006728 .addReg(incr).addReg(ShiftReg);
6729 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006730 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006731 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006732 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6733 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006734 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006735 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006736 .addReg(Mask2Reg).addReg(ShiftReg);
6737
6738 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006739 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006740 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006741 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006742 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006743 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006744 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006745 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006746 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006747 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006748 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006749 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006750 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006751 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006752 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006753 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006754 BB->addSuccessor(loopMBB);
6755 BB->addSuccessor(exitMBB);
6756
6757 // exitMBB:
6758 // ...
6759 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006760 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6761 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006762 return BB;
6763}
6764
Hal Finkel756810f2013-03-21 21:37:52 +00006765llvm::MachineBasicBlock*
6766PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6767 MachineBasicBlock *MBB) const {
6768 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00006769 const TargetInstrInfo *TII =
6770 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00006771
6772 MachineFunction *MF = MBB->getParent();
6773 MachineRegisterInfo &MRI = MF->getRegInfo();
6774
6775 const BasicBlock *BB = MBB->getBasicBlock();
6776 MachineFunction::iterator I = MBB;
6777 ++I;
6778
6779 // Memory Reference
6780 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6781 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6782
6783 unsigned DstReg = MI->getOperand(0).getReg();
6784 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6785 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6786 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6787 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6788
6789 MVT PVT = getPointerTy();
6790 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6791 "Invalid Pointer Size!");
6792 // For v = setjmp(buf), we generate
6793 //
6794 // thisMBB:
6795 // SjLjSetup mainMBB
6796 // bl mainMBB
6797 // v_restore = 1
6798 // b sinkMBB
6799 //
6800 // mainMBB:
6801 // buf[LabelOffset] = LR
6802 // v_main = 0
6803 //
6804 // sinkMBB:
6805 // v = phi(main, restore)
6806 //
6807
6808 MachineBasicBlock *thisMBB = MBB;
6809 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6810 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6811 MF->insert(I, mainMBB);
6812 MF->insert(I, sinkMBB);
6813
6814 MachineInstrBuilder MIB;
6815
6816 // Transfer the remainder of BB and its successor edges to sinkMBB.
6817 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006818 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006819 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6820
6821 // Note that the structure of the jmp_buf used here is not compatible
6822 // with that used by libc, and is not designed to be. Specifically, it
6823 // stores only those 'reserved' registers that LLVM does not otherwise
6824 // understand how to spill. Also, by convention, by the time this
6825 // intrinsic is called, Clang has already stored the frame address in the
6826 // first slot of the buffer and stack address in the third. Following the
6827 // X86 target code, we'll store the jump address in the second slot. We also
6828 // need to save the TOC pointer (R2) to handle jumps between shared
6829 // libraries, and that will be stored in the fourth slot. The thread
6830 // identifier (R13) is not affected.
6831
6832 // thisMBB:
6833 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6834 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006835 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006836
6837 // Prepare IP either in reg.
6838 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6839 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6840 unsigned BufReg = MI->getOperand(1).getReg();
6841
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006842 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006843 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6844 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006845 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006846 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006847 MIB.setMemRefs(MMOBegin, MMOEnd);
6848 }
6849
Hal Finkelf05d6c72013-07-17 23:50:51 +00006850 // Naked functions never have a base pointer, and so we use r1. For all
6851 // other functions, this decision must be delayed until during PEI.
6852 unsigned BaseReg;
6853 if (MF->getFunction()->getAttributes().hasAttribute(
6854 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006855 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006856 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006857 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006858
6859 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006860 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00006861 .addReg(BaseReg)
6862 .addImm(BPOffset)
6863 .addReg(BufReg);
6864 MIB.setMemRefs(MMOBegin, MMOEnd);
6865
Hal Finkel756810f2013-03-21 21:37:52 +00006866 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006867 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006868 const PPCRegisterInfo *TRI =
Eric Christopherd9134482014-08-04 21:25:23 +00006869 getTargetMachine().getSubtarget<PPCSubtarget>().getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006870 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006871
6872 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6873
6874 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6875 .addMBB(mainMBB);
6876 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6877
6878 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6879 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6880
6881 // mainMBB:
6882 // mainDstReg = 0
6883 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006884 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006885
6886 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006887 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006888 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6889 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006890 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006891 .addReg(BufReg);
6892 } else {
6893 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6894 .addReg(LabelReg)
6895 .addImm(LabelOffset)
6896 .addReg(BufReg);
6897 }
6898
6899 MIB.setMemRefs(MMOBegin, MMOEnd);
6900
6901 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6902 mainMBB->addSuccessor(sinkMBB);
6903
6904 // sinkMBB:
6905 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6906 TII->get(PPC::PHI), DstReg)
6907 .addReg(mainDstReg).addMBB(mainMBB)
6908 .addReg(restoreDstReg).addMBB(thisMBB);
6909
6910 MI->eraseFromParent();
6911 return sinkMBB;
6912}
6913
6914MachineBasicBlock *
6915PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6916 MachineBasicBlock *MBB) const {
6917 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00006918 const TargetInstrInfo *TII =
6919 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00006920
6921 MachineFunction *MF = MBB->getParent();
6922 MachineRegisterInfo &MRI = MF->getRegInfo();
6923
6924 // Memory Reference
6925 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6926 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6927
6928 MVT PVT = getPointerTy();
6929 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6930 "Invalid Pointer Size!");
6931
6932 const TargetRegisterClass *RC =
6933 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6934 unsigned Tmp = MRI.createVirtualRegister(RC);
6935 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6936 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6937 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00006938 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
6939 (Subtarget.isSVR4ABI() &&
6940 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
6941 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00006942
6943 MachineInstrBuilder MIB;
6944
6945 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6946 const int64_t SPOffset = 2 * PVT.getStoreSize();
6947 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006948 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006949
6950 unsigned BufReg = MI->getOperand(0).getReg();
6951
6952 // Reload FP (the jumped-to function may not have had a
6953 // frame pointer, and if so, then its r31 will be restored
6954 // as necessary).
6955 if (PVT == MVT::i64) {
6956 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6957 .addImm(0)
6958 .addReg(BufReg);
6959 } else {
6960 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6961 .addImm(0)
6962 .addReg(BufReg);
6963 }
6964 MIB.setMemRefs(MMOBegin, MMOEnd);
6965
6966 // Reload IP
6967 if (PVT == MVT::i64) {
6968 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006969 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006970 .addReg(BufReg);
6971 } else {
6972 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6973 .addImm(LabelOffset)
6974 .addReg(BufReg);
6975 }
6976 MIB.setMemRefs(MMOBegin, MMOEnd);
6977
6978 // Reload SP
6979 if (PVT == MVT::i64) {
6980 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006981 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006982 .addReg(BufReg);
6983 } else {
6984 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6985 .addImm(SPOffset)
6986 .addReg(BufReg);
6987 }
6988 MIB.setMemRefs(MMOBegin, MMOEnd);
6989
Hal Finkelf05d6c72013-07-17 23:50:51 +00006990 // Reload BP
6991 if (PVT == MVT::i64) {
6992 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6993 .addImm(BPOffset)
6994 .addReg(BufReg);
6995 } else {
6996 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6997 .addImm(BPOffset)
6998 .addReg(BufReg);
6999 }
7000 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00007001
7002 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007003 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007004 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007005 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007006 .addReg(BufReg);
7007
7008 MIB.setMemRefs(MMOBegin, MMOEnd);
7009 }
7010
7011 // Jump
7012 BuildMI(*MBB, MI, DL,
7013 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
7014 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
7015
7016 MI->eraseFromParent();
7017 return MBB;
7018}
7019
Dale Johannesena32affb2008-08-28 17:53:09 +00007020MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007021PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007022 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00007023 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
7024 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
7025 return emitEHSjLjSetJmp(MI, BB);
7026 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
7027 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
7028 return emitEHSjLjLongJmp(MI, BB);
7029 }
7030
Eric Christopherd9134482014-08-04 21:25:23 +00007031 const TargetInstrInfo *TII =
7032 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00007033
7034 // To "insert" these instructions we actually have to insert their
7035 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00007036 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007037 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00007038 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00007039
Dan Gohman3b460302008-07-07 23:14:23 +00007040 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00007041
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007042 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007043 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7044 MI->getOpcode() == PPC::SELECT_I4 ||
7045 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00007046 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00007047 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7048 MI->getOpcode() == PPC::SELECT_CC_I8)
7049 Cond.push_back(MI->getOperand(4));
7050 else
7051 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00007052 Cond.push_back(MI->getOperand(1));
7053
Hal Finkel460e94d2012-06-22 23:10:08 +00007054 DebugLoc dl = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007055 const TargetInstrInfo *TII =
7056 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007057 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7058 Cond, MI->getOperand(2).getReg(),
7059 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007060 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7061 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7062 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7063 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007064 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
7065 MI->getOpcode() == PPC::SELECT_I4 ||
7066 MI->getOpcode() == PPC::SELECT_I8 ||
7067 MI->getOpcode() == PPC::SELECT_F4 ||
7068 MI->getOpcode() == PPC::SELECT_F8 ||
7069 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007070 // The incoming instruction knows the destination vreg to set, the
7071 // condition code register to branch on, the true/false values to
7072 // select between, and a branch opcode to use.
7073
7074 // thisMBB:
7075 // ...
7076 // TrueVal = ...
7077 // cmpTY ccX, r1, r2
7078 // bCC copy1MBB
7079 // fallthrough --> copy0MBB
7080 MachineBasicBlock *thisMBB = BB;
7081 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7082 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007083 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007084 F->insert(It, copy0MBB);
7085 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007086
7087 // Transfer the remainder of BB and its successor edges to sinkMBB.
7088 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007089 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007090 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7091
Evan Cheng32e376f2008-07-12 02:23:19 +00007092 // Next, add the true and fallthrough blocks as its successors.
7093 BB->addSuccessor(copy0MBB);
7094 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007095
Hal Finkel940ab932014-02-28 00:27:01 +00007096 if (MI->getOpcode() == PPC::SELECT_I4 ||
7097 MI->getOpcode() == PPC::SELECT_I8 ||
7098 MI->getOpcode() == PPC::SELECT_F4 ||
7099 MI->getOpcode() == PPC::SELECT_F8 ||
7100 MI->getOpcode() == PPC::SELECT_VRRC) {
7101 BuildMI(BB, dl, TII->get(PPC::BC))
7102 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7103 } else {
7104 unsigned SelectPred = MI->getOperand(4).getImm();
7105 BuildMI(BB, dl, TII->get(PPC::BCC))
7106 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7107 }
Dan Gohman34396292010-07-06 20:24:04 +00007108
Evan Cheng32e376f2008-07-12 02:23:19 +00007109 // copy0MBB:
7110 // %FalseValue = ...
7111 // # fallthrough to sinkMBB
7112 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007113
Evan Cheng32e376f2008-07-12 02:23:19 +00007114 // Update machine-CFG edges
7115 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007116
Evan Cheng32e376f2008-07-12 02:23:19 +00007117 // sinkMBB:
7118 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7119 // ...
7120 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007121 BuildMI(*BB, BB->begin(), dl,
7122 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007123 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7124 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7125 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007126 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7127 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7128 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7129 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007130 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7131 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7132 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7133 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007134
7135 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7136 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7137 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7138 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007139 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7140 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7141 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7142 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007143
7144 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7145 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7146 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7147 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007148 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7149 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7150 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7151 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007152
7153 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7154 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7155 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7156 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007157 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7158 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7159 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7160 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007161
7162 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007163 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007164 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007165 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007166 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007167 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007168 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007169 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007170
7171 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7172 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7173 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7174 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007175 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7176 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7177 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7178 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007179
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007180 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7181 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7182 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7183 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7184 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7185 BB = EmitAtomicBinary(MI, BB, false, 0);
7186 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7187 BB = EmitAtomicBinary(MI, BB, true, 0);
7188
Evan Cheng32e376f2008-07-12 02:23:19 +00007189 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7190 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7191 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7192
7193 unsigned dest = MI->getOperand(0).getReg();
7194 unsigned ptrA = MI->getOperand(1).getReg();
7195 unsigned ptrB = MI->getOperand(2).getReg();
7196 unsigned oldval = MI->getOperand(3).getReg();
7197 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007198 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007199
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007200 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7201 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7202 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007203 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007204 F->insert(It, loop1MBB);
7205 F->insert(It, loop2MBB);
7206 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007207 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007208 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007209 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007210 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007211
7212 // thisMBB:
7213 // ...
7214 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007215 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007216
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007217 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007218 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007219 // cmp[wd] dest, oldval
7220 // bne- midMBB
7221 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007222 // st[wd]cx. newval, ptr
7223 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007224 // b exitBB
7225 // midMBB:
7226 // st[wd]cx. dest, ptr
7227 // exitBB:
7228 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007229 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007230 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007231 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007232 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007233 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007234 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7235 BB->addSuccessor(loop2MBB);
7236 BB->addSuccessor(midMBB);
7237
7238 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007239 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007240 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007241 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007242 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007243 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007244 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007245 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007246
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007247 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007248 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007249 .addReg(dest).addReg(ptrA).addReg(ptrB);
7250 BB->addSuccessor(exitMBB);
7251
Evan Cheng32e376f2008-07-12 02:23:19 +00007252 // exitMBB:
7253 // ...
7254 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007255 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7256 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7257 // We must use 64-bit registers for addresses when targeting 64-bit,
7258 // since we're actually doing arithmetic on them. Other registers
7259 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007260 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007261 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7262
7263 unsigned dest = MI->getOperand(0).getReg();
7264 unsigned ptrA = MI->getOperand(1).getReg();
7265 unsigned ptrB = MI->getOperand(2).getReg();
7266 unsigned oldval = MI->getOperand(3).getReg();
7267 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007268 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007269
7270 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7271 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7272 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7273 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7274 F->insert(It, loop1MBB);
7275 F->insert(It, loop2MBB);
7276 F->insert(It, midMBB);
7277 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007278 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007279 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007280 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007281
7282 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00007283 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00007284 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
7285 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007286 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7287 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7288 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7289 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7290 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7291 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7292 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7293 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7294 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7295 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7296 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7297 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7298 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7299 unsigned Ptr1Reg;
7300 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007301 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007302 // thisMBB:
7303 // ...
7304 // fallthrough --> loopMBB
7305 BB->addSuccessor(loop1MBB);
7306
7307 // The 4-byte load must be aligned, while a char or short may be
7308 // anywhere in the word. Hence all this nasty bookkeeping code.
7309 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7310 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007311 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007312 // rlwinm ptr, ptr1, 0, 0, 29
7313 // slw newval2, newval, shift
7314 // slw oldval2, oldval,shift
7315 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7316 // slw mask, mask2, shift
7317 // and newval3, newval2, mask
7318 // and oldval3, oldval2, mask
7319 // loop1MBB:
7320 // lwarx tmpDest, ptr
7321 // and tmp, tmpDest, mask
7322 // cmpw tmp, oldval3
7323 // bne- midMBB
7324 // loop2MBB:
7325 // andc tmp2, tmpDest, mask
7326 // or tmp4, tmp2, newval3
7327 // stwcx. tmp4, ptr
7328 // bne- loop1MBB
7329 // b exitBB
7330 // midMBB:
7331 // stwcx. tmpDest, ptr
7332 // exitBB:
7333 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007334 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007335 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007336 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007337 .addReg(ptrA).addReg(ptrB);
7338 } else {
7339 Ptr1Reg = ptrB;
7340 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007341 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007342 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007343 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007344 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7345 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007346 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007347 .addReg(Ptr1Reg).addImm(0).addImm(61);
7348 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007349 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007350 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007351 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007352 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007353 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007354 .addReg(oldval).addReg(ShiftReg);
7355 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007356 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007357 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007358 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7359 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7360 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007361 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007362 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007363 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007364 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007365 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007366 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007367 .addReg(OldVal2Reg).addReg(MaskReg);
7368
7369 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007370 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007371 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007372 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7373 .addReg(TmpDestReg).addReg(MaskReg);
7374 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007375 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007376 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007377 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7378 BB->addSuccessor(loop2MBB);
7379 BB->addSuccessor(midMBB);
7380
7381 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007382 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7383 .addReg(TmpDestReg).addReg(MaskReg);
7384 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7385 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7386 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007387 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007388 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007389 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007390 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007391 BB->addSuccessor(loop1MBB);
7392 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007393
Dale Johannesen340d2642008-08-30 00:08:53 +00007394 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007395 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007396 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007397 BB->addSuccessor(exitMBB);
7398
7399 // exitMBB:
7400 // ...
7401 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007402 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7403 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007404 } else if (MI->getOpcode() == PPC::FADDrtz) {
7405 // This pseudo performs an FADD with rounding mode temporarily forced
7406 // to round-to-zero. We emit this via custom inserter since the FPSCR
7407 // is not modeled at the SelectionDAG level.
7408 unsigned Dest = MI->getOperand(0).getReg();
7409 unsigned Src1 = MI->getOperand(1).getReg();
7410 unsigned Src2 = MI->getOperand(2).getReg();
7411 DebugLoc dl = MI->getDebugLoc();
7412
7413 MachineRegisterInfo &RegInfo = F->getRegInfo();
7414 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7415
7416 // Save FPSCR value.
7417 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7418
7419 // Set rounding mode to round-to-zero.
7420 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7421 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7422
7423 // Perform addition.
7424 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7425
7426 // Restore FPSCR value.
7427 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007428 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7429 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7430 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7431 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7432 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7433 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7434 PPC::ANDIo8 : PPC::ANDIo;
7435 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7436 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7437
7438 MachineRegisterInfo &RegInfo = F->getRegInfo();
7439 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7440 &PPC::GPRCRegClass :
7441 &PPC::G8RCRegClass);
7442
7443 DebugLoc dl = MI->getDebugLoc();
7444 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7445 .addReg(MI->getOperand(1).getReg()).addImm(1);
7446 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7447 MI->getOperand(0).getReg())
7448 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007449 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007450 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007451 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007452
Dan Gohman34396292010-07-06 20:24:04 +00007453 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007454 return BB;
7455}
7456
Chris Lattner4211ca92006-04-14 06:01:58 +00007457//===----------------------------------------------------------------------===//
7458// Target Optimization Hooks
7459//===----------------------------------------------------------------------===//
7460
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007461SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand,
7462 DAGCombinerInfo &DCI,
7463 unsigned &RefinementSteps) const {
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007464 EVT VT = Operand.getValueType();
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007465 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7466 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7467 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7468 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007469 // Convergence is quadratic, so we essentially double the number of digits
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007470 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7471 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7472 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7473 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007474 if (VT.getScalarType() == MVT::f64)
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007475 ++RefinementSteps;
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007476 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
Hal Finkel2e103312013-04-03 04:01:11 +00007477 }
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007478 return SDValue();
7479}
7480
7481SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand,
7482 DAGCombinerInfo &DCI,
7483 unsigned &RefinementSteps) const {
7484 EVT VT = Operand.getValueType();
7485 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7486 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7487 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7488 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
7489 // Convergence is quadratic, so we essentially double the number of digits
7490 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7491 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7492 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7493 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
7494 if (VT.getScalarType() == MVT::f64)
7495 ++RefinementSteps;
7496 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
7497 }
7498 return SDValue();
Hal Finkel2e103312013-04-03 04:01:11 +00007499}
7500
Hal Finkel3604bf72014-08-01 01:02:01 +00007501static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007502 unsigned Bytes, int Dist,
7503 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007504 if (VT.getSizeInBits() / 8 != Bytes)
7505 return false;
7506
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007507 SDValue BaseLoc = Base->getBasePtr();
7508 if (Loc.getOpcode() == ISD::FrameIndex) {
7509 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7510 return false;
7511 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7512 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7513 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7514 int FS = MFI->getObjectSize(FI);
7515 int BFS = MFI->getObjectSize(BFI);
7516 if (FS != BFS || FS != (int)Bytes) return false;
7517 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7518 }
7519
7520 // Handle X+C
7521 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7522 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7523 return true;
7524
7525 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007526 const GlobalValue *GV1 = nullptr;
7527 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007528 int64_t Offset1 = 0;
7529 int64_t Offset2 = 0;
7530 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7531 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7532 if (isGA1 && isGA2 && GV1 == GV2)
7533 return Offset1 == (Offset2 + Dist*Bytes);
7534 return false;
7535}
7536
Hal Finkel3604bf72014-08-01 01:02:01 +00007537// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7538// not enforce equality of the chain operands.
7539static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
7540 unsigned Bytes, int Dist,
7541 SelectionDAG &DAG) {
7542 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
7543 EVT VT = LS->getMemoryVT();
7544 SDValue Loc = LS->getBasePtr();
7545 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
7546 }
7547
7548 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
7549 EVT VT;
7550 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7551 default: return false;
7552 case Intrinsic::ppc_altivec_lvx:
7553 case Intrinsic::ppc_altivec_lvxl:
7554 VT = MVT::v4i32;
7555 break;
7556 case Intrinsic::ppc_altivec_lvebx:
7557 VT = MVT::i8;
7558 break;
7559 case Intrinsic::ppc_altivec_lvehx:
7560 VT = MVT::i16;
7561 break;
7562 case Intrinsic::ppc_altivec_lvewx:
7563 VT = MVT::i32;
7564 break;
7565 }
7566
7567 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
7568 }
7569
7570 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
7571 EVT VT;
7572 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7573 default: return false;
7574 case Intrinsic::ppc_altivec_stvx:
7575 case Intrinsic::ppc_altivec_stvxl:
7576 VT = MVT::v4i32;
7577 break;
7578 case Intrinsic::ppc_altivec_stvebx:
7579 VT = MVT::i8;
7580 break;
7581 case Intrinsic::ppc_altivec_stvehx:
7582 VT = MVT::i16;
7583 break;
7584 case Intrinsic::ppc_altivec_stvewx:
7585 VT = MVT::i32;
7586 break;
7587 }
7588
7589 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
7590 }
7591
7592 return false;
7593}
7594
Hal Finkel7d8a6912013-05-26 18:08:30 +00007595// Return true is there is a nearyby consecutive load to the one provided
7596// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00007597// token factors and other loads (but nothing else). As a result, a true result
7598// indicates that it is safe to create a new consecutive load adjacent to the
7599// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00007600static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7601 SDValue Chain = LD->getChain();
7602 EVT VT = LD->getMemoryVT();
7603
7604 SmallSet<SDNode *, 16> LoadRoots;
7605 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7606 SmallSet<SDNode *, 16> Visited;
7607
7608 // First, search up the chain, branching to follow all token-factor operands.
7609 // If we find a consecutive load, then we're done, otherwise, record all
7610 // nodes just above the top-level loads and token factors.
7611 while (!Queue.empty()) {
7612 SDNode *ChainNext = Queue.pop_back_val();
7613 if (!Visited.insert(ChainNext))
7614 continue;
7615
Hal Finkel3604bf72014-08-01 01:02:01 +00007616 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007617 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007618 return true;
7619
7620 if (!Visited.count(ChainLD->getChain().getNode()))
7621 Queue.push_back(ChainLD->getChain().getNode());
7622 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00007623 for (const SDUse &O : ChainNext->ops())
7624 if (!Visited.count(O.getNode()))
7625 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00007626 } else
7627 LoadRoots.insert(ChainNext);
7628 }
7629
7630 // Second, search down the chain, starting from the top-level nodes recorded
7631 // in the first phase. These top-level nodes are the nodes just above all
7632 // loads and token factors. Starting with their uses, recursively look though
7633 // all loads (just the chain uses) and token factors to find a consecutive
7634 // load.
7635 Visited.clear();
7636 Queue.clear();
7637
7638 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7639 IE = LoadRoots.end(); I != IE; ++I) {
7640 Queue.push_back(*I);
7641
7642 while (!Queue.empty()) {
7643 SDNode *LoadRoot = Queue.pop_back_val();
7644 if (!Visited.insert(LoadRoot))
7645 continue;
7646
Hal Finkel3604bf72014-08-01 01:02:01 +00007647 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007648 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007649 return true;
7650
7651 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7652 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00007653 if (((isa<MemSDNode>(*UI) &&
7654 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00007655 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7656 Queue.push_back(*UI);
7657 }
7658 }
7659
7660 return false;
7661}
7662
Hal Finkel940ab932014-02-28 00:27:01 +00007663SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7664 DAGCombinerInfo &DCI) const {
7665 SelectionDAG &DAG = DCI.DAG;
7666 SDLoc dl(N);
7667
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007668 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007669 "Expecting to be tracking CR bits");
7670 // If we're tracking CR bits, we need to be careful that we don't have:
7671 // trunc(binary-ops(zext(x), zext(y)))
7672 // or
7673 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7674 // such that we're unnecessarily moving things into GPRs when it would be
7675 // better to keep them in CR bits.
7676
7677 // Note that trunc here can be an actual i1 trunc, or can be the effective
7678 // truncation that comes from a setcc or select_cc.
7679 if (N->getOpcode() == ISD::TRUNCATE &&
7680 N->getValueType(0) != MVT::i1)
7681 return SDValue();
7682
7683 if (N->getOperand(0).getValueType() != MVT::i32 &&
7684 N->getOperand(0).getValueType() != MVT::i64)
7685 return SDValue();
7686
7687 if (N->getOpcode() == ISD::SETCC ||
7688 N->getOpcode() == ISD::SELECT_CC) {
7689 // If we're looking at a comparison, then we need to make sure that the
7690 // high bits (all except for the first) don't matter the result.
7691 ISD::CondCode CC =
7692 cast<CondCodeSDNode>(N->getOperand(
7693 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7694 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7695
7696 if (ISD::isSignedIntSetCC(CC)) {
7697 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7698 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7699 return SDValue();
7700 } else if (ISD::isUnsignedIntSetCC(CC)) {
7701 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7702 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7703 !DAG.MaskedValueIsZero(N->getOperand(1),
7704 APInt::getHighBitsSet(OpBits, OpBits-1)))
7705 return SDValue();
7706 } else {
7707 // This is neither a signed nor an unsigned comparison, just make sure
7708 // that the high bits are equal.
7709 APInt Op1Zero, Op1One;
7710 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007711 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7712 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007713
7714 // We don't really care about what is known about the first bit (if
7715 // anything), so clear it in all masks prior to comparing them.
7716 Op1Zero.clearBit(0); Op1One.clearBit(0);
7717 Op2Zero.clearBit(0); Op2One.clearBit(0);
7718
7719 if (Op1Zero != Op2Zero || Op1One != Op2One)
7720 return SDValue();
7721 }
7722 }
7723
7724 // We now know that the higher-order bits are irrelevant, we just need to
7725 // make sure that all of the intermediate operations are bit operations, and
7726 // all inputs are extensions.
7727 if (N->getOperand(0).getOpcode() != ISD::AND &&
7728 N->getOperand(0).getOpcode() != ISD::OR &&
7729 N->getOperand(0).getOpcode() != ISD::XOR &&
7730 N->getOperand(0).getOpcode() != ISD::SELECT &&
7731 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7732 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7733 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7734 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7735 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7736 return SDValue();
7737
7738 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7739 N->getOperand(1).getOpcode() != ISD::AND &&
7740 N->getOperand(1).getOpcode() != ISD::OR &&
7741 N->getOperand(1).getOpcode() != ISD::XOR &&
7742 N->getOperand(1).getOpcode() != ISD::SELECT &&
7743 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7744 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7745 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7746 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7747 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7748 return SDValue();
7749
7750 SmallVector<SDValue, 4> Inputs;
7751 SmallVector<SDValue, 8> BinOps, PromOps;
7752 SmallPtrSet<SDNode *, 16> Visited;
7753
7754 for (unsigned i = 0; i < 2; ++i) {
7755 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7756 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7757 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7758 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7759 isa<ConstantSDNode>(N->getOperand(i)))
7760 Inputs.push_back(N->getOperand(i));
7761 else
7762 BinOps.push_back(N->getOperand(i));
7763
7764 if (N->getOpcode() == ISD::TRUNCATE)
7765 break;
7766 }
7767
7768 // Visit all inputs, collect all binary operations (and, or, xor and
7769 // select) that are all fed by extensions.
7770 while (!BinOps.empty()) {
7771 SDValue BinOp = BinOps.back();
7772 BinOps.pop_back();
7773
7774 if (!Visited.insert(BinOp.getNode()))
7775 continue;
7776
7777 PromOps.push_back(BinOp);
7778
7779 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7780 // The condition of the select is not promoted.
7781 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7782 continue;
7783 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7784 continue;
7785
7786 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7787 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7788 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7789 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7790 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7791 Inputs.push_back(BinOp.getOperand(i));
7792 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7793 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7794 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7795 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7796 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7797 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7798 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7799 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7800 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7801 BinOps.push_back(BinOp.getOperand(i));
7802 } else {
7803 // We have an input that is not an extension or another binary
7804 // operation; we'll abort this transformation.
7805 return SDValue();
7806 }
7807 }
7808 }
7809
7810 // Make sure that this is a self-contained cluster of operations (which
7811 // is not quite the same thing as saying that everything has only one
7812 // use).
7813 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7814 if (isa<ConstantSDNode>(Inputs[i]))
7815 continue;
7816
7817 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7818 UE = Inputs[i].getNode()->use_end();
7819 UI != UE; ++UI) {
7820 SDNode *User = *UI;
7821 if (User != N && !Visited.count(User))
7822 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007823
7824 // Make sure that we're not going to promote the non-output-value
7825 // operand(s) or SELECT or SELECT_CC.
7826 // FIXME: Although we could sometimes handle this, and it does occur in
7827 // practice that one of the condition inputs to the select is also one of
7828 // the outputs, we currently can't deal with this.
7829 if (User->getOpcode() == ISD::SELECT) {
7830 if (User->getOperand(0) == Inputs[i])
7831 return SDValue();
7832 } else if (User->getOpcode() == ISD::SELECT_CC) {
7833 if (User->getOperand(0) == Inputs[i] ||
7834 User->getOperand(1) == Inputs[i])
7835 return SDValue();
7836 }
Hal Finkel940ab932014-02-28 00:27:01 +00007837 }
7838 }
7839
7840 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7841 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7842 UE = PromOps[i].getNode()->use_end();
7843 UI != UE; ++UI) {
7844 SDNode *User = *UI;
7845 if (User != N && !Visited.count(User))
7846 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007847
7848 // Make sure that we're not going to promote the non-output-value
7849 // operand(s) or SELECT or SELECT_CC.
7850 // FIXME: Although we could sometimes handle this, and it does occur in
7851 // practice that one of the condition inputs to the select is also one of
7852 // the outputs, we currently can't deal with this.
7853 if (User->getOpcode() == ISD::SELECT) {
7854 if (User->getOperand(0) == PromOps[i])
7855 return SDValue();
7856 } else if (User->getOpcode() == ISD::SELECT_CC) {
7857 if (User->getOperand(0) == PromOps[i] ||
7858 User->getOperand(1) == PromOps[i])
7859 return SDValue();
7860 }
Hal Finkel940ab932014-02-28 00:27:01 +00007861 }
7862 }
7863
7864 // Replace all inputs with the extension operand.
7865 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7866 // Constants may have users outside the cluster of to-be-promoted nodes,
7867 // and so we need to replace those as we do the promotions.
7868 if (isa<ConstantSDNode>(Inputs[i]))
7869 continue;
7870 else
7871 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7872 }
7873
7874 // Replace all operations (these are all the same, but have a different
7875 // (i1) return type). DAG.getNode will validate that the types of
7876 // a binary operator match, so go through the list in reverse so that
7877 // we've likely promoted both operands first. Any intermediate truncations or
7878 // extensions disappear.
7879 while (!PromOps.empty()) {
7880 SDValue PromOp = PromOps.back();
7881 PromOps.pop_back();
7882
7883 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7884 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7885 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7886 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7887 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7888 PromOp.getOperand(0).getValueType() != MVT::i1) {
7889 // The operand is not yet ready (see comment below).
7890 PromOps.insert(PromOps.begin(), PromOp);
7891 continue;
7892 }
7893
7894 SDValue RepValue = PromOp.getOperand(0);
7895 if (isa<ConstantSDNode>(RepValue))
7896 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7897
7898 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7899 continue;
7900 }
7901
7902 unsigned C;
7903 switch (PromOp.getOpcode()) {
7904 default: C = 0; break;
7905 case ISD::SELECT: C = 1; break;
7906 case ISD::SELECT_CC: C = 2; break;
7907 }
7908
7909 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7910 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7911 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7912 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7913 // The to-be-promoted operands of this node have not yet been
7914 // promoted (this should be rare because we're going through the
7915 // list backward, but if one of the operands has several users in
7916 // this cluster of to-be-promoted nodes, it is possible).
7917 PromOps.insert(PromOps.begin(), PromOp);
7918 continue;
7919 }
7920
7921 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7922 PromOp.getNode()->op_end());
7923
7924 // If there are any constant inputs, make sure they're replaced now.
7925 for (unsigned i = 0; i < 2; ++i)
7926 if (isa<ConstantSDNode>(Ops[C+i]))
7927 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7928
7929 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007930 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007931 }
7932
7933 // Now we're left with the initial truncation itself.
7934 if (N->getOpcode() == ISD::TRUNCATE)
7935 return N->getOperand(0);
7936
7937 // Otherwise, this is a comparison. The operands to be compared have just
7938 // changed type (to i1), but everything else is the same.
7939 return SDValue(N, 0);
7940}
7941
7942SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
7943 DAGCombinerInfo &DCI) const {
7944 SelectionDAG &DAG = DCI.DAG;
7945 SDLoc dl(N);
7946
Hal Finkel940ab932014-02-28 00:27:01 +00007947 // If we're tracking CR bits, we need to be careful that we don't have:
7948 // zext(binary-ops(trunc(x), trunc(y)))
7949 // or
7950 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
7951 // such that we're unnecessarily moving things into CR bits that can more
7952 // efficiently stay in GPRs. Note that if we're not certain that the high
7953 // bits are set as required by the final extension, we still may need to do
7954 // some masking to get the proper behavior.
7955
Hal Finkel46043ed2014-03-01 21:36:57 +00007956 // This same functionality is important on PPC64 when dealing with
7957 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
7958 // the return values of functions. Because it is so similar, it is handled
7959 // here as well.
7960
Hal Finkel940ab932014-02-28 00:27:01 +00007961 if (N->getValueType(0) != MVT::i32 &&
7962 N->getValueType(0) != MVT::i64)
7963 return SDValue();
7964
Hal Finkel46043ed2014-03-01 21:36:57 +00007965 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007966 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00007967 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007968 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00007969 return SDValue();
7970
7971 if (N->getOperand(0).getOpcode() != ISD::AND &&
7972 N->getOperand(0).getOpcode() != ISD::OR &&
7973 N->getOperand(0).getOpcode() != ISD::XOR &&
7974 N->getOperand(0).getOpcode() != ISD::SELECT &&
7975 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
7976 return SDValue();
7977
7978 SmallVector<SDValue, 4> Inputs;
7979 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
7980 SmallPtrSet<SDNode *, 16> Visited;
7981
7982 // Visit all inputs, collect all binary operations (and, or, xor and
7983 // select) that are all fed by truncations.
7984 while (!BinOps.empty()) {
7985 SDValue BinOp = BinOps.back();
7986 BinOps.pop_back();
7987
7988 if (!Visited.insert(BinOp.getNode()))
7989 continue;
7990
7991 PromOps.push_back(BinOp);
7992
7993 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7994 // The condition of the select is not promoted.
7995 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7996 continue;
7997 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7998 continue;
7999
8000 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8001 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8002 Inputs.push_back(BinOp.getOperand(i));
8003 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8004 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8005 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8006 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8007 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
8008 BinOps.push_back(BinOp.getOperand(i));
8009 } else {
8010 // We have an input that is not a truncation or another binary
8011 // operation; we'll abort this transformation.
8012 return SDValue();
8013 }
8014 }
8015 }
8016
8017 // Make sure that this is a self-contained cluster of operations (which
8018 // is not quite the same thing as saying that everything has only one
8019 // use).
8020 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8021 if (isa<ConstantSDNode>(Inputs[i]))
8022 continue;
8023
8024 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8025 UE = Inputs[i].getNode()->use_end();
8026 UI != UE; ++UI) {
8027 SDNode *User = *UI;
8028 if (User != N && !Visited.count(User))
8029 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008030
8031 // Make sure that we're not going to promote the non-output-value
8032 // operand(s) or SELECT or SELECT_CC.
8033 // FIXME: Although we could sometimes handle this, and it does occur in
8034 // practice that one of the condition inputs to the select is also one of
8035 // the outputs, we currently can't deal with this.
8036 if (User->getOpcode() == ISD::SELECT) {
8037 if (User->getOperand(0) == Inputs[i])
8038 return SDValue();
8039 } else if (User->getOpcode() == ISD::SELECT_CC) {
8040 if (User->getOperand(0) == Inputs[i] ||
8041 User->getOperand(1) == Inputs[i])
8042 return SDValue();
8043 }
Hal Finkel940ab932014-02-28 00:27:01 +00008044 }
8045 }
8046
8047 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8048 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8049 UE = PromOps[i].getNode()->use_end();
8050 UI != UE; ++UI) {
8051 SDNode *User = *UI;
8052 if (User != N && !Visited.count(User))
8053 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008054
8055 // Make sure that we're not going to promote the non-output-value
8056 // operand(s) or SELECT or SELECT_CC.
8057 // FIXME: Although we could sometimes handle this, and it does occur in
8058 // practice that one of the condition inputs to the select is also one of
8059 // the outputs, we currently can't deal with this.
8060 if (User->getOpcode() == ISD::SELECT) {
8061 if (User->getOperand(0) == PromOps[i])
8062 return SDValue();
8063 } else if (User->getOpcode() == ISD::SELECT_CC) {
8064 if (User->getOperand(0) == PromOps[i] ||
8065 User->getOperand(1) == PromOps[i])
8066 return SDValue();
8067 }
Hal Finkel940ab932014-02-28 00:27:01 +00008068 }
8069 }
8070
Hal Finkel46043ed2014-03-01 21:36:57 +00008071 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008072 bool ReallyNeedsExt = false;
8073 if (N->getOpcode() != ISD::ANY_EXTEND) {
8074 // If all of the inputs are not already sign/zero extended, then
8075 // we'll still need to do that at the end.
8076 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8077 if (isa<ConstantSDNode>(Inputs[i]))
8078 continue;
8079
8080 unsigned OpBits =
8081 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008082 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8083
Hal Finkel940ab932014-02-28 00:27:01 +00008084 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8085 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008086 APInt::getHighBitsSet(OpBits,
8087 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008088 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008089 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8090 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008091 ReallyNeedsExt = true;
8092 break;
8093 }
8094 }
8095 }
8096
8097 // Replace all inputs, either with the truncation operand, or a
8098 // truncation or extension to the final output type.
8099 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8100 // Constant inputs need to be replaced with the to-be-promoted nodes that
8101 // use them because they might have users outside of the cluster of
8102 // promoted nodes.
8103 if (isa<ConstantSDNode>(Inputs[i]))
8104 continue;
8105
8106 SDValue InSrc = Inputs[i].getOperand(0);
8107 if (Inputs[i].getValueType() == N->getValueType(0))
8108 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8109 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8110 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8111 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8112 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8113 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8114 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8115 else
8116 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8117 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8118 }
8119
8120 // Replace all operations (these are all the same, but have a different
8121 // (promoted) return type). DAG.getNode will validate that the types of
8122 // a binary operator match, so go through the list in reverse so that
8123 // we've likely promoted both operands first.
8124 while (!PromOps.empty()) {
8125 SDValue PromOp = PromOps.back();
8126 PromOps.pop_back();
8127
8128 unsigned C;
8129 switch (PromOp.getOpcode()) {
8130 default: C = 0; break;
8131 case ISD::SELECT: C = 1; break;
8132 case ISD::SELECT_CC: C = 2; break;
8133 }
8134
8135 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8136 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8137 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8138 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8139 // The to-be-promoted operands of this node have not yet been
8140 // promoted (this should be rare because we're going through the
8141 // list backward, but if one of the operands has several users in
8142 // this cluster of to-be-promoted nodes, it is possible).
8143 PromOps.insert(PromOps.begin(), PromOp);
8144 continue;
8145 }
8146
8147 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8148 PromOp.getNode()->op_end());
8149
8150 // If this node has constant inputs, then they'll need to be promoted here.
8151 for (unsigned i = 0; i < 2; ++i) {
8152 if (!isa<ConstantSDNode>(Ops[C+i]))
8153 continue;
8154 if (Ops[C+i].getValueType() == N->getValueType(0))
8155 continue;
8156
8157 if (N->getOpcode() == ISD::SIGN_EXTEND)
8158 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8159 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8160 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8161 else
8162 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8163 }
8164
8165 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008166 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008167 }
8168
8169 // Now we're left with the initial extension itself.
8170 if (!ReallyNeedsExt)
8171 return N->getOperand(0);
8172
Hal Finkel46043ed2014-03-01 21:36:57 +00008173 // To zero extend, just mask off everything except for the first bit (in the
8174 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008175 if (N->getOpcode() == ISD::ZERO_EXTEND)
8176 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008177 DAG.getConstant(APInt::getLowBitsSet(
8178 N->getValueSizeInBits(0), PromBits),
8179 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008180
8181 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8182 "Invalid extension type");
8183 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8184 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008185 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008186 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8187 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8188 N->getOperand(0), ShiftCst), ShiftCst);
8189}
8190
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008191SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8192 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008193 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008194 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008195 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008196 switch (N->getOpcode()) {
8197 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008198 case PPCISD::SHL:
8199 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008200 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008201 return N->getOperand(0);
8202 }
8203 break;
8204 case PPCISD::SRL:
8205 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008206 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008207 return N->getOperand(0);
8208 }
8209 break;
8210 case PPCISD::SRA:
8211 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008212 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008213 C->isAllOnesValue()) // -1 >>s V -> -1.
8214 return N->getOperand(0);
8215 }
8216 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008217 case ISD::SIGN_EXTEND:
8218 case ISD::ZERO_EXTEND:
8219 case ISD::ANY_EXTEND:
8220 return DAGCombineExtBoolTrunc(N, DCI);
8221 case ISD::TRUNCATE:
8222 case ISD::SETCC:
8223 case ISD::SELECT_CC:
8224 return DAGCombineTruncBoolExt(N, DCI);
Chris Lattnerf4184352006-03-01 04:57:39 +00008225 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00008226 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008227 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
8228 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
8229 // We allow the src/dst to be either f32/f64, but the intermediate
8230 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00008231 if (N->getOperand(0).getValueType() == MVT::i64 &&
8232 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008233 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008234 if (Val.getValueType() == MVT::f32) {
8235 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008236 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008237 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008238
Owen Anderson9f944592009-08-11 20:47:22 +00008239 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008240 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008241 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008242 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008243 if (N->getValueType(0) == MVT::f32) {
8244 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00008245 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00008246 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008247 }
8248 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00008249 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008250 // If the intermediate type is i32, we can avoid the load/store here
8251 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00008252 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008253 }
8254 }
8255 break;
Chris Lattner27f53452006-03-01 05:50:56 +00008256 case ISD::STORE:
8257 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8258 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008259 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008260 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008261 N->getOperand(1).getValueType() == MVT::i32 &&
8262 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008263 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008264 if (Val.getValueType() == MVT::f32) {
8265 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008266 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008267 }
Owen Anderson9f944592009-08-11 20:47:22 +00008268 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008269 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008270
Hal Finkel60c75102013-04-01 15:37:53 +00008271 SDValue Ops[] = {
8272 N->getOperand(0), Val, N->getOperand(2),
8273 DAG.getValueType(N->getOperand(1).getValueType())
8274 };
8275
8276 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008277 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008278 cast<StoreSDNode>(N)->getMemoryVT(),
8279 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008280 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008281 return Val;
8282 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008283
Chris Lattnera7976d32006-07-10 20:56:58 +00008284 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008285 if (cast<StoreSDNode>(N)->isUnindexed() &&
8286 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008287 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008288 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008289 N->getOperand(1).getValueType() == MVT::i16 ||
8290 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008291 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008292 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008293 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008294 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008295 if (BSwapOp.getValueType() == MVT::i16)
8296 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008297
Dan Gohman48b185d2009-09-25 20:36:54 +00008298 SDValue Ops[] = {
8299 N->getOperand(0), BSwapOp, N->getOperand(2),
8300 DAG.getValueType(N->getOperand(1).getValueType())
8301 };
8302 return
8303 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008304 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008305 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008306 }
8307 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00008308 case ISD::LOAD: {
8309 LoadSDNode *LD = cast<LoadSDNode>(N);
8310 EVT VT = LD->getValueType(0);
8311 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8312 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8313 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8314 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008315 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8316 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008317 LD->getAlignment() < ABIAlignment) {
8318 // This is a type-legal unaligned Altivec load.
8319 SDValue Chain = LD->getChain();
8320 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008321 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008322
8323 // This implements the loading of unaligned vectors as described in
8324 // the venerable Apple Velocity Engine overview. Specifically:
8325 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8326 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8327 //
8328 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008329 // loads into an alignment-based permutation-control instruction (lvsl
8330 // or lvsr), a series of regular vector loads (which always truncate
8331 // their input address to an aligned address), and a series of
8332 // permutations. The results of these permutations are the requested
8333 // loaded values. The trick is that the last "extra" load is not taken
8334 // from the address you might suspect (sizeof(vector) bytes after the
8335 // last requested load), but rather sizeof(vector) - 1 bytes after the
8336 // last requested vector. The point of this is to avoid a page fault if
8337 // the base address happened to be aligned. This works because if the
8338 // base address is aligned, then adding less than a full vector length
8339 // will cause the last vector in the sequence to be (re)loaded.
8340 // Otherwise, the next vector will be fetched as you might suspect was
8341 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008342
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008343 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008344 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008345 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8346 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008347 Intrinsic::ID Intr = (isLittleEndian ?
8348 Intrinsic::ppc_altivec_lvsr :
8349 Intrinsic::ppc_altivec_lvsl);
8350 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008351
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008352 // Create the new MMO for the new base load. It is like the original MMO,
8353 // but represents an area in memory almost twice the vector size centered
8354 // on the original address. If the address is unaligned, we might start
8355 // reading up to (sizeof(vector)-1) bytes below the address of the
8356 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008357 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008358 MachineMemOperand *BaseMMO =
8359 MF.getMachineMemOperand(LD->getMemOperand(),
8360 -LD->getMemoryVT().getStoreSize()+1,
8361 2*LD->getMemoryVT().getStoreSize()-1);
8362
8363 // Create the new base load.
8364 SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx,
8365 getPointerTy());
8366 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
8367 SDValue BaseLoad =
8368 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8369 DAG.getVTList(MVT::v4i32, MVT::Other),
8370 BaseLoadOps, MVT::v4i32, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008371
8372 // Note that the value of IncOffset (which is provided to the next
8373 // load's pointer info offset value, and thus used to calculate the
8374 // alignment), and the value of IncValue (which is actually used to
8375 // increment the pointer value) are different! This is because we
8376 // require the next load to appear to be aligned, even though it
8377 // is actually offset from the base pointer by a lesser amount.
8378 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008379 int IncValue = IncOffset;
8380
8381 // Walk (both up and down) the chain looking for another load at the real
8382 // (aligned) offset (the alignment of the other load does not matter in
8383 // this case). If found, then do not use the offset reduction trick, as
8384 // that will prevent the loads from being later combined (as they would
8385 // otherwise be duplicates).
8386 if (!findConsecutiveLoad(LD, DAG))
8387 --IncValue;
8388
Hal Finkelcf2e9082013-05-24 23:00:14 +00008389 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8390 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8391
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008392 MachineMemOperand *ExtraMMO =
8393 MF.getMachineMemOperand(LD->getMemOperand(),
8394 1, 2*LD->getMemoryVT().getStoreSize()-1);
8395 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +00008396 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008397 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8398 DAG.getVTList(MVT::v4i32, MVT::Other),
8399 ExtraLoadOps, MVT::v4i32, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008400
8401 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8402 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8403
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008404 // Because vperm has a big-endian bias, we must reverse the order
8405 // of the input vectors and complement the permute control vector
8406 // when generating little endian code. We have already handled the
8407 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8408 // and ExtraLoad here.
8409 SDValue Perm;
8410 if (isLittleEndian)
8411 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8412 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8413 else
8414 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8415 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008416
8417 if (VT != MVT::v4i32)
8418 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8419
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008420 // The output of the permutation is our loaded result, the TokenFactor is
8421 // our new chain.
8422 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008423 return SDValue(N, 0);
8424 }
8425 }
8426 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008427 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008428 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008429 Intrinsic::ID Intr = (isLittleEndian ?
8430 Intrinsic::ppc_altivec_lvsr :
8431 Intrinsic::ppc_altivec_lvsl);
8432 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008433 N->getOperand(1)->getOpcode() == ISD::ADD) {
8434 SDValue Add = N->getOperand(1);
8435
8436 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8437 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8438 Add.getValueType().getScalarType().getSizeInBits()))) {
8439 SDNode *BasePtr = Add->getOperand(0).getNode();
8440 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8441 UE = BasePtr->use_end(); UI != UE; ++UI) {
8442 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8443 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008444 Intr) {
8445 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008446 // multiple of that one. The results will be the same, so use the
8447 // one we've just found instead.
8448
8449 return SDValue(*UI, 0);
8450 }
8451 }
8452 }
8453 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008454 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008455
8456 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008457 case ISD::BSWAP:
8458 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008459 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008460 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008461 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8462 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008463 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008464 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008465 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008466 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008467 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008468 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008469 LD->getChain(), // Chain
8470 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008471 DAG.getValueType(N->getValueType(0)) // VT
8472 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008473 SDValue BSLoad =
8474 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008475 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8476 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008477 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008478
Scott Michelcf0da6c2009-02-17 22:15:04 +00008479 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008480 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008481 if (N->getValueType(0) == MVT::i16)
8482 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008483
Chris Lattnera7976d32006-07-10 20:56:58 +00008484 // First, combine the bswap away. This makes the value produced by the
8485 // load dead.
8486 DCI.CombineTo(N, ResVal);
8487
8488 // Next, combine the load away, we give it a bogus result value but a real
8489 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008490 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008491
Chris Lattnera7976d32006-07-10 20:56:58 +00008492 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008493 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008494 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008495
Chris Lattner27f53452006-03-01 05:50:56 +00008496 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008497 case PPCISD::VCMP: {
8498 // If a VCMPo node already exists with exactly the same operands as this
8499 // node, use its result instead of this node (VCMPo computes both a CR6 and
8500 // a normal output).
8501 //
8502 if (!N->getOperand(0).hasOneUse() &&
8503 !N->getOperand(1).hasOneUse() &&
8504 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008505
Chris Lattnerd4058a52006-03-31 06:02:07 +00008506 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008507 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008508
Gabor Greiff304a7a2008-08-28 21:40:38 +00008509 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008510 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8511 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008512 if (UI->getOpcode() == PPCISD::VCMPo &&
8513 UI->getOperand(1) == N->getOperand(1) &&
8514 UI->getOperand(2) == N->getOperand(2) &&
8515 UI->getOperand(0) == N->getOperand(0)) {
8516 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008517 break;
8518 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008519
Chris Lattner518834c2006-04-18 18:28:22 +00008520 // If there is no VCMPo node, or if the flag value has a single use, don't
8521 // transform this.
8522 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8523 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008524
8525 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008526 // chain, this transformation is more complex. Note that multiple things
8527 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008528 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008529 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008530 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008531 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008532 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008533 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008534 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008535 FlagUser = User;
8536 break;
8537 }
8538 }
8539 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008540
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008541 // If the user is a MFOCRF instruction, we know this is safe.
8542 // Otherwise we give up for right now.
8543 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008544 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008545 }
8546 break;
8547 }
Hal Finkel940ab932014-02-28 00:27:01 +00008548 case ISD::BRCOND: {
8549 SDValue Cond = N->getOperand(1);
8550 SDValue Target = N->getOperand(2);
8551
8552 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8553 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8554 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8555
8556 // We now need to make the intrinsic dead (it cannot be instruction
8557 // selected).
8558 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8559 assert(Cond.getNode()->hasOneUse() &&
8560 "Counter decrement has more than one use");
8561
8562 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8563 N->getOperand(0), Target);
8564 }
8565 }
8566 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008567 case ISD::BR_CC: {
8568 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008569 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008570 // lowering is done pre-legalize, because the legalizer lowers the predicate
8571 // compare down to code that is difficult to reassemble.
8572 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008573 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008574
8575 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8576 // value. If so, pass-through the AND to get to the intrinsic.
8577 if (LHS.getOpcode() == ISD::AND &&
8578 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8579 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8580 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8581 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8582 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8583 isZero())
8584 LHS = LHS.getOperand(0);
8585
8586 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8587 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8588 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8589 isa<ConstantSDNode>(RHS)) {
8590 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8591 "Counter decrement comparison is not EQ or NE");
8592
8593 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8594 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8595 (CC == ISD::SETNE && !Val);
8596
8597 // We now need to make the intrinsic dead (it cannot be instruction
8598 // selected).
8599 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8600 assert(LHS.getNode()->hasOneUse() &&
8601 "Counter decrement has more than one use");
8602
8603 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8604 N->getOperand(0), N->getOperand(4));
8605 }
8606
Chris Lattner9754d142006-04-18 17:59:36 +00008607 int CompareOpc;
8608 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008609
Chris Lattner9754d142006-04-18 17:59:36 +00008610 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8611 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8612 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8613 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008614
Chris Lattner9754d142006-04-18 17:59:36 +00008615 // If this is a comparison against something other than 0/1, then we know
8616 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008617 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008618 if (Val != 0 && Val != 1) {
8619 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8620 return N->getOperand(0);
8621 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008622 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008623 N->getOperand(0), N->getOperand(4));
8624 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008625
Chris Lattner9754d142006-04-18 17:59:36 +00008626 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008627
Chris Lattner9754d142006-04-18 17:59:36 +00008628 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008629 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008630 LHS.getOperand(2), // LHS of compare
8631 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008632 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008633 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008634 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00008635 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008636
Chris Lattner9754d142006-04-18 17:59:36 +00008637 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008638 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008639 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008640 default: // Can't happen, don't crash on invalid number though.
8641 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008642 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008643 break;
8644 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008645 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008646 break;
8647 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008648 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008649 break;
8650 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008651 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008652 break;
8653 }
8654
Owen Anderson9f944592009-08-11 20:47:22 +00008655 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8656 DAG.getConstant(CompOpc, MVT::i32),
8657 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008658 N->getOperand(4), CompNode.getValue(1));
8659 }
8660 break;
8661 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008662 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008663
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008664 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008665}
8666
Chris Lattner4211ca92006-04-14 06:01:58 +00008667//===----------------------------------------------------------------------===//
8668// Inline Assembly Support
8669//===----------------------------------------------------------------------===//
8670
Jay Foada0653a32014-05-14 21:14:37 +00008671void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
8672 APInt &KnownZero,
8673 APInt &KnownOne,
8674 const SelectionDAG &DAG,
8675 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008676 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008677 switch (Op.getOpcode()) {
8678 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008679 case PPCISD::LBRX: {
8680 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008681 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008682 KnownZero = 0xFFFF0000;
8683 break;
8684 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008685 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008686 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008687 default: break;
8688 case Intrinsic::ppc_altivec_vcmpbfp_p:
8689 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8690 case Intrinsic::ppc_altivec_vcmpequb_p:
8691 case Intrinsic::ppc_altivec_vcmpequh_p:
8692 case Intrinsic::ppc_altivec_vcmpequw_p:
8693 case Intrinsic::ppc_altivec_vcmpgefp_p:
8694 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8695 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8696 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8697 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8698 case Intrinsic::ppc_altivec_vcmpgtub_p:
8699 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8700 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8701 KnownZero = ~1U; // All bits but the low one are known to be zero.
8702 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008703 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008704 }
8705 }
8706}
8707
8708
Chris Lattnerd6855142007-03-25 02:14:49 +00008709/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008710/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008711PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008712PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8713 if (Constraint.size() == 1) {
8714 switch (Constraint[0]) {
8715 default: break;
8716 case 'b':
8717 case 'r':
8718 case 'f':
8719 case 'v':
8720 case 'y':
8721 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008722 case 'Z':
8723 // FIXME: While Z does indicate a memory constraint, it specifically
8724 // indicates an r+r address (used in conjunction with the 'y' modifier
8725 // in the replacement string). Currently, we're forcing the base
8726 // register to be r0 in the asm printer (which is interpreted as zero)
8727 // and forming the complete address in the second register. This is
8728 // suboptimal.
8729 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008730 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008731 } else if (Constraint == "wc") { // individual CR bits.
8732 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008733 } else if (Constraint == "wa" || Constraint == "wd" ||
8734 Constraint == "wf" || Constraint == "ws") {
8735 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008736 }
8737 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008738}
8739
John Thompsone8360b72010-10-29 17:29:13 +00008740/// Examine constraint type and operand type and determine a weight value.
8741/// This object must already have been set up with the operand type
8742/// and the current alternative constraint selected.
8743TargetLowering::ConstraintWeight
8744PPCTargetLowering::getSingleConstraintMatchWeight(
8745 AsmOperandInfo &info, const char *constraint) const {
8746 ConstraintWeight weight = CW_Invalid;
8747 Value *CallOperandVal = info.CallOperandVal;
8748 // If we don't have a value, we can't do a match,
8749 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00008750 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00008751 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008752 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008753
John Thompsone8360b72010-10-29 17:29:13 +00008754 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008755 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8756 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008757 else if ((StringRef(constraint) == "wa" ||
8758 StringRef(constraint) == "wd" ||
8759 StringRef(constraint) == "wf") &&
8760 type->isVectorTy())
8761 return CW_Register;
8762 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8763 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008764
John Thompsone8360b72010-10-29 17:29:13 +00008765 switch (*constraint) {
8766 default:
8767 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8768 break;
8769 case 'b':
8770 if (type->isIntegerTy())
8771 weight = CW_Register;
8772 break;
8773 case 'f':
8774 if (type->isFloatTy())
8775 weight = CW_Register;
8776 break;
8777 case 'd':
8778 if (type->isDoubleTy())
8779 weight = CW_Register;
8780 break;
8781 case 'v':
8782 if (type->isVectorTy())
8783 weight = CW_Register;
8784 break;
8785 case 'y':
8786 weight = CW_Register;
8787 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008788 case 'Z':
8789 weight = CW_Memory;
8790 break;
John Thompsone8360b72010-10-29 17:29:13 +00008791 }
8792 return weight;
8793}
8794
Scott Michelcf0da6c2009-02-17 22:15:04 +00008795std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008796PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008797 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008798 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008799 // GCC RS6000 Constraint Letters
8800 switch (Constraint[0]) {
8801 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008802 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00008803 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8804 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008805 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008806 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008807 return std::make_pair(0U, &PPC::G8RCRegClass);
8808 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008809 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008810 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008811 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008812 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008813 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008814 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008815 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008816 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008817 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008818 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008819 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008820 } else if (Constraint == "wc") { // an individual CR bit.
8821 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008822 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00008823 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00008824 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00008825 } else if (Constraint == "ws") {
8826 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008827 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008828
Hal Finkelb176acb2013-08-03 12:25:10 +00008829 std::pair<unsigned, const TargetRegisterClass*> R =
8830 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8831
8832 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8833 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8834 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8835 // register.
8836 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8837 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008838 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00008839 PPC::GPRCRegClass.contains(R.first)) {
Eric Christopherd9134482014-08-04 21:25:23 +00008840 const TargetRegisterInfo *TRI =
8841 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Hal Finkelb176acb2013-08-03 12:25:10 +00008842 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00008843 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00008844 &PPC::G8RCRegClass);
8845 }
8846
8847 return R;
Chris Lattner01513612006-01-31 19:20:21 +00008848}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008849
Chris Lattner584a11a2006-11-02 01:44:04 +00008850
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008851/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00008852/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00008853void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00008854 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008855 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00008856 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00008857 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008858
Eric Christopherde9399b2011-06-02 23:16:42 +00008859 // Only support length 1 constraints.
8860 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008861
Eric Christopherde9399b2011-06-02 23:16:42 +00008862 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008863 switch (Letter) {
8864 default: break;
8865 case 'I':
8866 case 'J':
8867 case 'K':
8868 case 'L':
8869 case 'M':
8870 case 'N':
8871 case 'O':
8872 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00008873 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008874 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008875 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008876 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00008877 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008878 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008879 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008880 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008881 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008882 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
8883 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008884 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008885 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008886 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008887 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008888 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008889 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008890 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008891 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008892 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008893 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008894 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008895 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008896 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008897 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008898 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008899 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008900 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008901 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008902 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008903 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008904 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008905 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008906 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008907 }
8908 break;
8909 }
8910 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008911
Gabor Greiff304a7a2008-08-28 21:40:38 +00008912 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008913 Ops.push_back(Result);
8914 return;
8915 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008916
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008917 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00008918 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008919}
Evan Cheng2dd2c652006-03-13 23:20:37 +00008920
Chris Lattner1eb94d92007-03-30 23:15:24 +00008921// isLegalAddressingMode - Return true if the addressing mode represented
8922// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008923bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00008924 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00008925 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00008926
Chris Lattner1eb94d92007-03-30 23:15:24 +00008927 // PPC allows a sign-extended 16-bit immediate field.
8928 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
8929 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008930
Chris Lattner1eb94d92007-03-30 23:15:24 +00008931 // No global is ever allowed as a base.
8932 if (AM.BaseGV)
8933 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008934
8935 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00008936 switch (AM.Scale) {
8937 case 0: // "r+i" or just "i", depending on HasBaseReg.
8938 break;
8939 case 1:
8940 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
8941 return false;
8942 // Otherwise we have r+r or r+i.
8943 break;
8944 case 2:
8945 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
8946 return false;
8947 // Allow 2*r as r+r.
8948 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00008949 default:
8950 // No other scales are supported.
8951 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00008952 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008953
Chris Lattner1eb94d92007-03-30 23:15:24 +00008954 return true;
8955}
8956
Dan Gohman21cea8a2010-04-17 15:26:15 +00008957SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
8958 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00008959 MachineFunction &MF = DAG.getMachineFunction();
8960 MachineFrameInfo *MFI = MF.getFrameInfo();
8961 MFI->setReturnAddressIsTaken(true);
8962
Bill Wendling908bf812014-01-06 00:43:20 +00008963 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008964 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008965
Andrew Trickef9de2a2013-05-25 02:42:55 +00008966 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008967 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00008968
Dale Johannesen81bfca72010-05-03 22:59:34 +00008969 // Make sure the function does not optimize away the store of the RA to
8970 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00008971 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008972 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008973 bool isPPC64 = Subtarget.isPPC64();
8974 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008975
8976 if (Depth > 0) {
8977 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8978 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00008979
Anton Korobeynikov2f931282011-01-10 12:39:04 +00008980 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00008981 isPPC64? MVT::i64 : MVT::i32);
8982 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
8983 DAG.getNode(ISD::ADD, dl, getPointerTy(),
8984 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008985 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008986 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00008987
Chris Lattnerf6a81562007-12-08 06:59:59 +00008988 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008989 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008990 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008991 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00008992}
8993
Dan Gohman21cea8a2010-04-17 15:26:15 +00008994SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
8995 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00008996 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008997 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00008998
Owen Anderson53aa7a92009-08-10 22:56:29 +00008999 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009000 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009001
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009002 MachineFunction &MF = DAG.getMachineFunction();
9003 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009004 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009005
9006 // Naked functions never have a frame pointer, and so we use r1. For all
9007 // other functions, this decision must be delayed until during PEI.
9008 unsigned FrameReg;
9009 if (MF.getFunction()->getAttributes().hasAttribute(
9010 AttributeSet::FunctionIndex, Attribute::Naked))
9011 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9012 else
9013 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9014
Dale Johannesen81bfca72010-05-03 22:59:34 +00009015 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9016 PtrVT);
9017 while (Depth--)
9018 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009019 FrameAddr, MachinePointerInfo(), false, false,
9020 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009021 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009022}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009023
Hal Finkel0d8db462014-05-11 19:29:11 +00009024// FIXME? Maybe this could be a TableGen attribute on some registers and
9025// this table could be generated automatically from RegInfo.
9026unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9027 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009028 bool isPPC64 = Subtarget.isPPC64();
9029 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009030
9031 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9032 (!isPPC64 && VT != MVT::i32))
9033 report_fatal_error("Invalid register global variable type");
9034
9035 bool is64Bit = isPPC64 && VT == MVT::i64;
9036 unsigned Reg = StringSwitch<unsigned>(RegName)
9037 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9038 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9039 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9040 (is64Bit ? PPC::X13 : PPC::R13))
9041 .Default(0);
9042
9043 if (Reg)
9044 return Reg;
9045 report_fatal_error("Invalid register name global variable");
9046}
9047
Dan Gohmanc14e5222008-10-21 03:41:46 +00009048bool
9049PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9050 // The PowerPC target isn't yet aware of offsets.
9051 return false;
9052}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009053
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009054bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
9055 const CallInst &I,
9056 unsigned Intrinsic) const {
9057
9058 switch (Intrinsic) {
9059 case Intrinsic::ppc_altivec_lvx:
9060 case Intrinsic::ppc_altivec_lvxl:
9061 case Intrinsic::ppc_altivec_lvebx:
9062 case Intrinsic::ppc_altivec_lvehx:
9063 case Intrinsic::ppc_altivec_lvewx: {
9064 EVT VT;
9065 switch (Intrinsic) {
9066 case Intrinsic::ppc_altivec_lvebx:
9067 VT = MVT::i8;
9068 break;
9069 case Intrinsic::ppc_altivec_lvehx:
9070 VT = MVT::i16;
9071 break;
9072 case Intrinsic::ppc_altivec_lvewx:
9073 VT = MVT::i32;
9074 break;
9075 default:
9076 VT = MVT::v4i32;
9077 break;
9078 }
9079
9080 Info.opc = ISD::INTRINSIC_W_CHAIN;
9081 Info.memVT = VT;
9082 Info.ptrVal = I.getArgOperand(0);
9083 Info.offset = -VT.getStoreSize()+1;
9084 Info.size = 2*VT.getStoreSize()-1;
9085 Info.align = 1;
9086 Info.vol = false;
9087 Info.readMem = true;
9088 Info.writeMem = false;
9089 return true;
9090 }
9091 case Intrinsic::ppc_altivec_stvx:
9092 case Intrinsic::ppc_altivec_stvxl:
9093 case Intrinsic::ppc_altivec_stvebx:
9094 case Intrinsic::ppc_altivec_stvehx:
9095 case Intrinsic::ppc_altivec_stvewx: {
9096 EVT VT;
9097 switch (Intrinsic) {
9098 case Intrinsic::ppc_altivec_stvebx:
9099 VT = MVT::i8;
9100 break;
9101 case Intrinsic::ppc_altivec_stvehx:
9102 VT = MVT::i16;
9103 break;
9104 case Intrinsic::ppc_altivec_stvewx:
9105 VT = MVT::i32;
9106 break;
9107 default:
9108 VT = MVT::v4i32;
9109 break;
9110 }
9111
9112 Info.opc = ISD::INTRINSIC_VOID;
9113 Info.memVT = VT;
9114 Info.ptrVal = I.getArgOperand(1);
9115 Info.offset = -VT.getStoreSize()+1;
9116 Info.size = 2*VT.getStoreSize()-1;
9117 Info.align = 1;
9118 Info.vol = false;
9119 Info.readMem = false;
9120 Info.writeMem = true;
9121 return true;
9122 }
9123 default:
9124 break;
9125 }
9126
9127 return false;
9128}
9129
Evan Chengd9929f02010-04-01 20:10:42 +00009130/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009131/// and store operations as a result of memset, memcpy, and memmove
9132/// lowering. If DstAlign is zero that means it's safe to destination
9133/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9134/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009135/// probably because the source does not need to be loaded. If 'IsMemset' is
9136/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9137/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9138/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009139/// It returns EVT::Other if the type should be determined using generic
9140/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009141EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9142 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009143 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009144 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009145 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009146 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009147 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009148 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009149 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009150 }
9151}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009152
Hal Finkel34974ed2014-04-12 21:52:38 +00009153/// \brief Returns true if it is beneficial to convert a load of a constant
9154/// to just the constant itself.
9155bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9156 Type *Ty) const {
9157 assert(Ty->isIntegerTy());
9158
9159 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9160 if (BitSize == 0 || BitSize > 64)
9161 return false;
9162 return true;
9163}
9164
9165bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9166 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9167 return false;
9168 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9169 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9170 return NumBits1 == 64 && NumBits2 == 32;
9171}
9172
9173bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9174 if (!VT1.isInteger() || !VT2.isInteger())
9175 return false;
9176 unsigned NumBits1 = VT1.getSizeInBits();
9177 unsigned NumBits2 = VT2.getSizeInBits();
9178 return NumBits1 == 64 && NumBits2 == 32;
9179}
9180
9181bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9182 return isInt<16>(Imm) || isUInt<16>(Imm);
9183}
9184
9185bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9186 return isInt<16>(Imm) || isUInt<16>(Imm);
9187}
9188
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009189bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9190 unsigned,
9191 unsigned,
9192 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009193 if (DisablePPCUnaligned)
9194 return false;
9195
9196 // PowerPC supports unaligned memory access for simple non-vector types.
9197 // Although accessing unaligned addresses is not as efficient as accessing
9198 // aligned addresses, it is generally more efficient than manual expansion,
9199 // and generally only traps for software emulation when crossing page
9200 // boundaries.
9201
9202 if (!VT.isSimple())
9203 return false;
9204
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009205 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009206 if (Subtarget.hasVSX()) {
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009207 if (VT != MVT::v2f64 && VT != MVT::v2i64)
9208 return false;
9209 } else {
9210 return false;
9211 }
9212 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009213
9214 if (VT == MVT::ppcf128)
9215 return false;
9216
9217 if (Fast)
9218 *Fast = true;
9219
9220 return true;
9221}
9222
Stephen Lin73de7bf2013-07-09 18:16:56 +00009223bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9224 VT = VT.getScalarType();
9225
Hal Finkel0a479ae2012-06-22 00:49:52 +00009226 if (!VT.isSimple())
9227 return false;
9228
9229 switch (VT.getSimpleVT().SimpleTy) {
9230 case MVT::f32:
9231 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009232 return true;
9233 default:
9234 break;
9235 }
9236
9237 return false;
9238}
9239
Hal Finkelb4240ca2014-03-31 17:48:16 +00009240bool
9241PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9242 EVT VT , unsigned DefinedValues) const {
9243 if (VT == MVT::v2i64)
9244 return false;
9245
9246 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9247}
9248
Hal Finkel88ed4e32012-04-01 19:23:08 +00009249Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009250 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009251 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009252
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009253 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009254}
9255
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009256// Create a fast isel object.
9257FastISel *
9258PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9259 const TargetLibraryInfo *LibInfo) const {
9260 return PPC::createFastISel(FuncInfo, LibInfo);
9261}