blob: 77aab2dd031e805f197547ca874e4e92c8ce6c13 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00009//
Chris Lattner73785d22005-08-15 23:47:04 +000010// Top-level implementation for the PowerPC target.
Misha Brukmane05203f2004-06-21 16:55:25 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "PPC.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000016#include "PPCTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000017#include "PPCTargetTransformInfo.h"
Matthias Braunf84547c2016-04-28 23:42:51 +000018#include "llvm/CodeGen/LiveVariables.h"
Andrew Trickccb67362012-02-03 05:12:41 +000019#include "llvm/CodeGen/Passes.h"
Eric Christopher3faf2f12014-10-06 06:45:36 +000020#include "llvm/IR/Function.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000021#include "llvm/IR/LegacyPassManager.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCStreamer.h"
Hal Finkel96c2d4d2012-06-08 15:38:21 +000023#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000024#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/Target/TargetOptions.h"
Hal Finkelf413be12014-11-21 04:35:51 +000027#include "llvm/Transforms/Scalar.h"
Misha Brukmane05203f2004-06-21 16:55:25 +000028using namespace llvm;
29
Hal Finkel96c2d4d2012-06-08 15:38:21 +000030static cl::
Hal Finkelc6b5deb2012-06-08 19:19:53 +000031opt<bool> DisableCTRLoops("disable-ppc-ctrloops", cl::Hidden,
32 cl::desc("Disable CTR loops for PPC"));
Hal Finkel96c2d4d2012-06-08 15:38:21 +000033
Hal Finkelc9dd0202015-02-05 18:43:00 +000034static cl::
35opt<bool> DisablePreIncPrep("disable-ppc-preinc-prep", cl::Hidden,
36 cl::desc("Disable PPC loop preinc prep"));
37
Hal Finkel174e5902014-03-25 23:29:21 +000038static cl::opt<bool>
39VSXFMAMutateEarly("schedule-ppc-vsx-fma-mutation-early",
40 cl::Hidden, cl::desc("Schedule VSX FMA instruction mutation early"));
41
Bill Schmidtfe723b92015-04-27 19:57:34 +000042static cl::
43opt<bool> DisableVSXSwapRemoval("disable-ppc-vsx-swap-removal", cl::Hidden,
44 cl::desc("Disable VSX Swap Removal for PPC"));
45
Bill Schmidt34af5e12015-11-10 21:38:26 +000046static cl::
Hal Finkelfc353912016-03-31 20:39:41 +000047opt<bool> DisableQPXLoadSplat("disable-ppc-qpx-load-splat", cl::Hidden,
48 cl::desc("Disable QPX load splat simplification"));
49
50static cl::
Bill Schmidt34af5e12015-11-10 21:38:26 +000051opt<bool> DisableMIPeephole("disable-ppc-peephole", cl::Hidden,
52 cl::desc("Disable machine peepholes for PPC"));
53
Hal Finkelf413be12014-11-21 04:35:51 +000054static cl::opt<bool>
55EnableGEPOpt("ppc-gep-opt", cl::Hidden,
56 cl::desc("Enable optimizations on complex GEPs"),
57 cl::init(true));
58
Hal Finkele5aaf3f2015-02-20 05:08:21 +000059static cl::opt<bool>
60EnablePrefetch("enable-ppc-prefetching",
61 cl::desc("disable software prefetching on PPC"),
62 cl::init(false), cl::Hidden);
63
Hal Finkel8340de12015-05-18 06:25:59 +000064static cl::opt<bool>
65EnableExtraTOCRegDeps("enable-ppc-extra-toc-reg-deps",
66 cl::desc("Add extra TOC register dependencies"),
67 cl::init(true), cl::Hidden);
68
Hal Finkel5d36b232015-07-15 08:23:05 +000069static cl::opt<bool>
70EnableMachineCombinerPass("ppc-machine-combiner",
71 cl::desc("Enable the machine combiner pass"),
72 cl::init(true), cl::Hidden);
73
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000074extern "C" void LLVMInitializePowerPCTarget() {
75 // Register the targets
Andrew Trick808a7a62012-02-03 05:12:30 +000076 RegisterTargetMachine<PPC32TargetMachine> A(ThePPC32Target);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000077 RegisterTargetMachine<PPC64TargetMachine> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +000078 RegisterTargetMachine<PPC64TargetMachine> C(ThePPC64LETarget);
Kit Bartona1c712f2015-12-07 20:50:29 +000079
80 PassRegistry &PR = *PassRegistry::getPassRegistry();
81 initializePPCBoolRetToIntPass(PR);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000082}
Douglas Gregor1b731d52009-06-16 20:12:29 +000083
Eric Christopher8b770652015-01-26 19:03:15 +000084/// Return the datalayout string of a subtarget.
85static std::string getDataLayoutString(const Triple &T) {
86 bool is64Bit = T.getArch() == Triple::ppc64 || T.getArch() == Triple::ppc64le;
87 std::string Ret;
88
89 // Most PPC* platforms are big endian, PPC64LE is little endian.
90 if (T.getArch() == Triple::ppc64le)
91 Ret = "e";
92 else
93 Ret = "E";
94
95 Ret += DataLayout::getManglingComponent(T);
96
97 // PPC32 has 32 bit pointers. The PS3 (OS Lv2) is a PPC64 machine with 32 bit
98 // pointers.
99 if (!is64Bit || T.getOS() == Triple::Lv2)
100 Ret += "-p:32:32";
101
102 // Note, the alignment values for f64 and i64 on ppc64 in Darwin
103 // documentation are wrong; these are correct (i.e. "what gcc does").
104 if (is64Bit || !T.isOSDarwin())
105 Ret += "-i64:64";
106 else
107 Ret += "-f64:32:64";
108
109 // PPC64 has 32 and 64 bit registers, PPC32 has only 32 bit ones.
110 if (is64Bit)
111 Ret += "-n32:64";
112 else
113 Ret += "-n32";
114
115 return Ret;
116}
117
Daniel Sanders335487a2015-06-16 13:15:50 +0000118static std::string computeFSAdditions(StringRef FS, CodeGenOpt::Level OL,
119 const Triple &TT) {
Eric Christopher36448af2014-10-01 20:38:26 +0000120 std::string FullFS = FS;
Eric Christopher36448af2014-10-01 20:38:26 +0000121
122 // Make sure 64-bit features are available when CPUname is generic
Daniel Sanders335487a2015-06-16 13:15:50 +0000123 if (TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le) {
Eric Christopher36448af2014-10-01 20:38:26 +0000124 if (!FullFS.empty())
125 FullFS = "+64bit," + FullFS;
126 else
127 FullFS = "+64bit";
128 }
129
130 if (OL >= CodeGenOpt::Default) {
131 if (!FullFS.empty())
132 FullFS = "+crbits," + FullFS;
133 else
134 FullFS = "+crbits";
135 }
Hal Finkele2ab0f12015-01-15 21:17:34 +0000136
137 if (OL != CodeGenOpt::None) {
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000138 if (!FullFS.empty())
Hal Finkele2ab0f12015-01-15 21:17:34 +0000139 FullFS = "+invariant-function-descriptors," + FullFS;
140 else
141 FullFS = "+invariant-function-descriptors";
142 }
143
Eric Christopher36448af2014-10-01 20:38:26 +0000144 return FullFS;
145}
146
Aditya Nandakumara2719322014-11-13 09:26:31 +0000147static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
148 // If it isn't a Mach-O file then it's going to be a linux ELF
149 // object file.
150 if (TT.isOSDarwin())
151 return make_unique<TargetLoweringObjectFileMachO>();
152
153 return make_unique<PPC64LinuxTargetObjectFile>();
154}
155
Eric Christopherfee6aaf2015-02-17 06:45:15 +0000156static PPCTargetMachine::PPCABI computeTargetABI(const Triple &TT,
157 const TargetOptions &Options) {
158 if (Options.MCOptions.getABIName().startswith("elfv1"))
159 return PPCTargetMachine::PPC_ABI_ELFv1;
160 else if (Options.MCOptions.getABIName().startswith("elfv2"))
161 return PPCTargetMachine::PPC_ABI_ELFv2;
162
163 assert(Options.MCOptions.getABIName().empty() &&
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000164 "Unknown target-abi option!");
Eric Christopherfee6aaf2015-02-17 06:45:15 +0000165
166 if (!TT.isMacOSX()) {
167 switch (TT.getArch()) {
168 case Triple::ppc64le:
169 return PPCTargetMachine::PPC_ABI_ELFv2;
170 case Triple::ppc64:
171 return PPCTargetMachine::PPC_ABI_ELFv1;
172 default:
173 // Fallthrough.
174 ;
175 }
176 }
177 return PPCTargetMachine::PPC_ABI_UNKNOWN;
178}
179
NAKAMURA Takumi84965032015-09-22 11:14:12 +0000180// The FeatureString here is a little subtle. We are modifying the feature
181// string with what are (currently) non-function specific overrides as it goes
182// into the LLVMTargetMachine constructor and then using the stored value in the
Eric Christopher36448af2014-10-01 20:38:26 +0000183// Subtarget constructor below it.
Daniel Sanders3e5de882015-06-11 19:41:26 +0000184PPCTargetMachine::PPCTargetMachine(const Target &T, const Triple &TT,
185 StringRef CPU, StringRef FS,
186 const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +0000187 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher3770cf52014-08-09 04:38:56 +0000188 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000189 : LLVMTargetMachine(T, getDataLayoutString(TT), TT, CPU,
Daniel Sanders335487a2015-06-16 13:15:50 +0000190 computeFSAdditions(FS, OL, TT), Options, RM, CM, OL),
Daniel Sandersc81f4502015-06-16 15:44:21 +0000191 TLOF(createTLOF(getTargetTriple())),
Hal Finkelcbf08922015-07-12 02:33:57 +0000192 TargetABI(computeTargetABI(TT, Options)),
193 Subtarget(TargetTriple, CPU, computeFSAdditions(FS, OL, TT), *this) {
194
195 // For the estimates, convergence is quadratic, so we essentially double the
196 // number of digits correct after every iteration. For both FRE and FRSQRTE,
197 // the minimum architected relative accuracy is 2^-5. When hasRecipPrec(),
198 // this is 2^-14. IEEE float has 23 digits and double has 52 digits.
199 unsigned RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3,
200 RefinementSteps64 = RefinementSteps + 1;
201
202 this->Options.Reciprocals.setDefaults("sqrtf", true, RefinementSteps);
203 this->Options.Reciprocals.setDefaults("vec-sqrtf", true, RefinementSteps);
204 this->Options.Reciprocals.setDefaults("divf", true, RefinementSteps);
205 this->Options.Reciprocals.setDefaults("vec-divf", true, RefinementSteps);
206
207 this->Options.Reciprocals.setDefaults("sqrtd", true, RefinementSteps64);
208 this->Options.Reciprocals.setDefaults("vec-sqrtd", true, RefinementSteps64);
209 this->Options.Reciprocals.setDefaults("divd", true, RefinementSteps64);
210 this->Options.Reciprocals.setDefaults("vec-divd", true, RefinementSteps64);
211
Rafael Espindola227144c2013-05-13 01:16:13 +0000212 initAsmInfo();
Nate Begeman6cca84e2005-10-16 05:39:50 +0000213}
214
Reid Kleckner357600e2014-11-20 23:37:18 +0000215PPCTargetMachine::~PPCTargetMachine() {}
216
David Blaikiea379b1812011-12-20 02:50:00 +0000217void PPC32TargetMachine::anchor() { }
218
Daniel Sanders3e5de882015-06-11 19:41:26 +0000219PPC32TargetMachine::PPC32TargetMachine(const Target &T, const Triple &TT,
Evan Chengefd9b422011-07-20 07:51:56 +0000220 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000221 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000222 Reloc::Model RM, CodeModel::Model CM,
223 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000224 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Chris Lattner0c4aa142006-06-16 01:37:27 +0000225
David Blaikiea379b1812011-12-20 02:50:00 +0000226void PPC64TargetMachine::anchor() { }
Chris Lattner0c4aa142006-06-16 01:37:27 +0000227
Daniel Sanders3e5de882015-06-11 19:41:26 +0000228PPC64TargetMachine::PPC64TargetMachine(const Target &T, const Triple &TT,
229 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000230 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000231 Reloc::Model RM, CodeModel::Model CM,
232 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000233 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Chris Lattner0c4aa142006-06-16 01:37:27 +0000234
Eric Christopher3faf2f12014-10-06 06:45:36 +0000235const PPCSubtarget *
236PPCTargetMachine::getSubtargetImpl(const Function &F) const {
Duncan P. N. Exon Smith5bedaf932015-02-14 02:54:07 +0000237 Attribute CPUAttr = F.getFnAttribute("target-cpu");
238 Attribute FSAttr = F.getFnAttribute("target-features");
Eric Christopher3faf2f12014-10-06 06:45:36 +0000239
240 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
241 ? CPUAttr.getValueAsString().str()
242 : TargetCPU;
243 std::string FS = !FSAttr.hasAttribute(Attribute::None)
244 ? FSAttr.getValueAsString().str()
245 : TargetFS;
246
Petar Jovanovic280f7102015-12-14 17:57:33 +0000247 // FIXME: This is related to the code below to reset the target options,
248 // we need to know whether or not the soft float flag is set on the
249 // function before we can generate a subtarget. We also need to use
250 // it as a key for the subtarget since that can be the only difference
251 // between two functions.
252 bool SoftFloat =
Nirav Dave8dd66e52016-03-30 15:41:12 +0000253 F.getFnAttribute("use-soft-float").getValueAsString() == "true";
Petar Jovanovic280f7102015-12-14 17:57:33 +0000254 // If the soft float attribute is set on the function turn on the soft float
255 // subtarget feature.
256 if (SoftFloat)
257 FS += FS.empty() ? "+soft-float" : ",+soft-float";
258
Eric Christopher3faf2f12014-10-06 06:45:36 +0000259 auto &I = SubtargetMap[CPU + FS];
260 if (!I) {
261 // This needs to be done before we create a new subtarget since any
262 // creation will depend on the TM and the code generation flags on the
263 // function that reside in TargetOptions.
264 resetTargetOptions(F);
Eric Christophered1042b2015-03-26 00:50:23 +0000265 I = llvm::make_unique<PPCSubtarget>(
Daniel Sandersc81f4502015-06-16 15:44:21 +0000266 TargetTriple, CPU,
Eric Christophered1042b2015-03-26 00:50:23 +0000267 // FIXME: It would be good to have the subtarget additions here
268 // not necessary. Anything that turns them on/off (overrides) ends
269 // up being put at the end of the feature string, but the defaults
270 // shouldn't require adding them. Fixing this means pulling Feature64Bit
271 // out of most of the target cpus in the .td file and making it set only
272 // as part of initialization via the TargetTriple.
273 computeFSAdditions(FS, getOptLevel(), getTargetTriple()), *this);
Eric Christopher3faf2f12014-10-06 06:45:36 +0000274 }
275 return I.get();
276}
Misha Brukmanb4402432005-04-21 23:30:14 +0000277
Chris Lattner12e97302006-09-04 04:14:57 +0000278//===----------------------------------------------------------------------===//
279// Pass Pipeline Configuration
280//===----------------------------------------------------------------------===//
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000281
Andrew Trickccb67362012-02-03 05:12:41 +0000282namespace {
283/// PPC Code Generator Pass Configuration Options.
284class PPCPassConfig : public TargetPassConfig {
285public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000286 PPCPassConfig(PPCTargetMachine *TM, PassManagerBase &PM)
287 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000288
289 PPCTargetMachine &getPPCTargetMachine() const {
290 return getTM<PPCTargetMachine>();
291 }
292
Robin Morisset22129962014-09-23 20:46:49 +0000293 void addIRPasses() override;
Craig Topper0d3fa922014-04-29 07:57:37 +0000294 bool addPreISel() override;
295 bool addILPOpts() override;
296 bool addInstSelector() override;
Bill Schmidtfe723b92015-04-27 19:57:34 +0000297 void addMachineSSAOptimization() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000298 void addPreRegAlloc() override;
299 void addPreSched2() override;
300 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000301};
302} // namespace
303
Andrew Trickf8ea1082012-02-04 02:56:59 +0000304TargetPassConfig *PPCTargetMachine::createPassConfig(PassManagerBase &PM) {
Hal Finkeleb50c2d2012-06-09 03:14:50 +0000305 return new PPCPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000306}
307
Robin Morisset22129962014-09-23 20:46:49 +0000308void PPCPassConfig::addIRPasses() {
Kit Bartona1c712f2015-12-07 20:50:29 +0000309 if (TM->getOptLevel() != CodeGenOpt::None)
310 addPass(createPPCBoolRetToIntPass());
Robin Morisset22129962014-09-23 20:46:49 +0000311 addPass(createAtomicExpandPass(&getPPCTargetMachine()));
Hal Finkelf413be12014-11-21 04:35:51 +0000312
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000313 // For the BG/Q (or if explicitly requested), add explicit data prefetch
314 // intrinsics.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000315 bool UsePrefetching = TM->getTargetTriple().getVendor() == Triple::BGQ &&
316 getOptLevel() != CodeGenOpt::None;
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000317 if (EnablePrefetch.getNumOccurrences() > 0)
318 UsePrefetching = EnablePrefetch;
319 if (UsePrefetching)
Adam Nemet9d9cb272016-02-18 21:38:19 +0000320 addPass(createLoopDataPrefetchPass());
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000321
Ehsan Amiri4701a912016-04-07 15:30:55 +0000322 if (TM->getOptLevel() >= CodeGenOpt::Default && EnableGEPOpt) {
Hal Finkelf413be12014-11-21 04:35:51 +0000323 // Call SeparateConstOffsetFromGEP pass to extract constants within indices
324 // and lower a GEP with multiple indices to either arithmetic operations or
325 // multiple GEPs with single index.
326 addPass(createSeparateConstOffsetFromGEPPass(TM, true));
327 // Call EarlyCSE pass to find and remove subexpressions in the lowered
328 // result.
329 addPass(createEarlyCSEPass());
330 // Do loop invariant code motion in case part of the lowered result is
331 // invariant.
332 addPass(createLICMPass());
333 }
334
Robin Morisset22129962014-09-23 20:46:49 +0000335 TargetPassConfig::addIRPasses();
336}
337
Hal Finkel25c19922013-05-15 21:37:41 +0000338bool PPCPassConfig::addPreISel() {
Hal Finkelc9dd0202015-02-05 18:43:00 +0000339 if (!DisablePreIncPrep && getOptLevel() != CodeGenOpt::None)
340 addPass(createPPCLoopPreIncPrepPass(getPPCTargetMachine()));
341
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000342 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
Hal Finkel25c19922013-05-15 21:37:41 +0000343 addPass(createPPCCTRLoops(getPPCTargetMachine()));
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000344
345 return false;
346}
347
Hal Finkeled6a2852013-04-05 23:29:01 +0000348bool PPCPassConfig::addILPOpts() {
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000349 addPass(&EarlyIfConverterID);
Hal Finkel5d36b232015-07-15 08:23:05 +0000350
351 if (EnableMachineCombinerPass)
352 addPass(&MachineCombinerID);
353
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000354 return true;
Hal Finkeled6a2852013-04-05 23:29:01 +0000355}
356
Andrew Trickccb67362012-02-03 05:12:41 +0000357bool PPCPassConfig::addInstSelector() {
Chris Lattnerc6aa8062005-08-17 19:33:30 +0000358 // Install an instruction selector.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000359 addPass(createPPCISelDag(getPPCTargetMachine()));
Hal Finkel8ca38842013-05-20 16:08:17 +0000360
361#ifndef NDEBUG
362 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
363 addPass(createPPCCTRLoopsVerify());
364#endif
365
Eric Christopherd71e4442014-05-22 01:21:35 +0000366 addPass(createPPCVSXCopyPass());
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000367 return false;
368}
369
Bill Schmidtfe723b92015-04-27 19:57:34 +0000370void PPCPassConfig::addMachineSSAOptimization() {
371 TargetPassConfig::addMachineSSAOptimization();
372 // For little endian, remove where possible the vector swap instructions
373 // introduced at code generation to normalize vector element order.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000374 if (TM->getTargetTriple().getArch() == Triple::ppc64le &&
Bill Schmidtfe723b92015-04-27 19:57:34 +0000375 !DisableVSXSwapRemoval)
376 addPass(createPPCVSXSwapRemovalPass());
Bill Schmidt34af5e12015-11-10 21:38:26 +0000377 // Target-specific peephole cleanups performed after instruction
378 // selection.
379 if (!DisableMIPeephole) {
380 addPass(createPPCMIPeepholePass());
381 addPass(&DeadMachineInstructionElimID);
382 }
Bill Schmidtfe723b92015-04-27 19:57:34 +0000383}
384
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000385void PPCPassConfig::addPreRegAlloc() {
Andrew Kaylor289bd5f2016-04-27 19:39:32 +0000386 if (getOptLevel() != CodeGenOpt::None) {
387 initializePPCVSXFMAMutatePass(*PassRegistry::getPassRegistry());
388 insertPass(VSXFMAMutateEarly ? &RegisterCoalescerID : &MachineSchedulerID,
389 &PPCVSXFMAMutateID);
390 }
Matthias Braunf84547c2016-04-28 23:42:51 +0000391 if (getPPCTargetMachine().getRelocationModel() == Reloc::PIC_) {
392 // FIXME: LiveVariables should not be necessary here!
393 // PPCTLSDYnamicCallPass uses LiveIntervals which previously dependet on
394 // LiveVariables. This (unnecessary) dependency has been removed now,
395 // however a stage-2 clang build fails without LiveVariables computed here.
396 addPass(&LiveVariablesID, false);
Bill Schmidt82f1c772015-02-10 19:09:05 +0000397 addPass(createPPCTLSDynamicCallPass());
Matthias Braunf84547c2016-04-28 23:42:51 +0000398 }
Hal Finkel8340de12015-05-18 06:25:59 +0000399 if (EnableExtraTOCRegDeps)
400 addPass(createPPCTOCRegDepsPass());
Hal Finkel174e5902014-03-25 23:29:21 +0000401}
402
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000403void PPCPassConfig::addPreSched2() {
Hal Finkelfc353912016-03-31 20:39:41 +0000404 if (getOptLevel() != CodeGenOpt::None) {
Hal Finkel5711eca2013-04-09 22:58:37 +0000405 addPass(&IfConverterID);
Hal Finkelfc353912016-03-31 20:39:41 +0000406
407 // This optimization must happen after anything that might do store-to-load
408 // forwarding. Here we're after RA (and, thus, when spills are inserted)
409 // but before post-RA scheduling.
410 if (!DisableQPXLoadSplat)
411 addPass(createPPCQPXLoadSplatPass());
412 }
Hal Finkel5711eca2013-04-09 22:58:37 +0000413}
414
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000415void PPCPassConfig::addPreEmitPass() {
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000416 if (getOptLevel() != CodeGenOpt::None)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000417 addPass(createPPCEarlyReturnPass(), false);
Chris Lattner12e97302006-09-04 04:14:57 +0000418 // Must run branch selection immediately preceding the asm printer.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000419 addPass(createPPCBranchSelectionPass(), false);
Chris Lattner12e97302006-09-04 04:14:57 +0000420}
421
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000422TargetIRAnalysis PPCTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000423 return TargetIRAnalysis([this](const Function &F) {
424 return TargetTransformInfo(PPCTTIImpl(this, F));
425 });
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000426}