blob: e32c05f554b5ef73ac6912ccb2b2aae703fe86fd [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===- AMDGPUMCInstLower.cpp - Lower AMDGPU MachineInstr to an MCInst -----===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// Code to lower AMDGPU MachineInstrs to their corresponding MCInst.
Tom Stellard75aadc22012-12-11 21:25:42 +000011//
12//===----------------------------------------------------------------------===//
13//
14
Tom Stellard75aadc22012-12-11 21:25:42 +000015#include "AMDGPUAsmPrinter.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000016#include "AMDGPUSubtarget.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000017#include "AMDGPUTargetMachine.h"
Tom Stellarded699252013-10-12 05:02:51 +000018#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000019#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Tom Stellardc5015012018-05-24 20:02:01 +000020#include "R600AsmPrinter.h"
Tom Stellardc721a232014-05-16 20:56:47 +000021#include "SIInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000022#include "llvm/CodeGen/MachineBasicBlock.h"
23#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Marek Olsaka93603d2015-01-15 18:42:51 +000025#include "llvm/IR/Function.h"
Tom Stellard067c8152014-07-21 14:01:14 +000026#include "llvm/IR/GlobalVariable.h"
Tom Stellarded699252013-10-12 05:02:51 +000027#include "llvm/MC/MCCodeEmitter.h"
Tom Stellard067c8152014-07-21 14:01:14 +000028#include "llvm/MC/MCContext.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000029#include "llvm/MC/MCExpr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000030#include "llvm/MC/MCInst.h"
Tom Stellarded699252013-10-12 05:02:51 +000031#include "llvm/MC/MCObjectStreamer.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032#include "llvm/MC/MCStreamer.h"
33#include "llvm/Support/ErrorHandling.h"
Tom Stellarded699252013-10-12 05:02:51 +000034#include "llvm/Support/Format.h"
35#include <algorithm>
Tom Stellard75aadc22012-12-11 21:25:42 +000036
37using namespace llvm;
38
Tom Stellard79fffe32018-05-25 04:57:02 +000039namespace {
40
41class AMDGPUMCInstLower {
42 MCContext &Ctx;
Tom Stellard57b93422018-05-29 17:41:59 +000043 const TargetSubtargetInfo &ST;
Tom Stellard79fffe32018-05-25 04:57:02 +000044 const AsmPrinter &AP;
45
46 const MCExpr *getLongBranchBlockExpr(const MachineBasicBlock &SrcBB,
47 const MachineOperand &MO) const;
48
49public:
Tom Stellard57b93422018-05-29 17:41:59 +000050 AMDGPUMCInstLower(MCContext &ctx, const TargetSubtargetInfo &ST,
Tom Stellard79fffe32018-05-25 04:57:02 +000051 const AsmPrinter &AP);
52
53 bool lowerOperand(const MachineOperand &MO, MCOperand &MCOp) const;
54
55 /// Lower a MachineInstr to an MCInst
56 void lower(const MachineInstr *MI, MCInst &OutMI) const;
57
58};
59
Tom Stellard57b93422018-05-29 17:41:59 +000060class R600MCInstLower : public AMDGPUMCInstLower {
61public:
62 R600MCInstLower(MCContext &ctx, const R600Subtarget &ST,
63 const AsmPrinter &AP);
64
65 /// Lower a MachineInstr to an MCInst
66 void lower(const MachineInstr *MI, MCInst &OutMI) const;
67};
68
69
Tom Stellard79fffe32018-05-25 04:57:02 +000070} // End anonymous namespace
71
Matt Arsenault11f74022016-10-06 17:19:11 +000072#include "AMDGPUGenMCPseudoLowering.inc"
73
Tom Stellard57b93422018-05-29 17:41:59 +000074AMDGPUMCInstLower::AMDGPUMCInstLower(MCContext &ctx,
75 const TargetSubtargetInfo &st,
Tom Stellard1b9748c2016-09-26 17:29:25 +000076 const AsmPrinter &ap):
77 Ctx(ctx), ST(st), AP(ap) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000078
Tom Stellard418beb72016-07-13 14:23:33 +000079static MCSymbolRefExpr::VariantKind getVariantKind(unsigned MOFlags) {
80 switch (MOFlags) {
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +000081 default:
82 return MCSymbolRefExpr::VK_None;
83 case SIInstrInfo::MO_GOTPCREL:
84 return MCSymbolRefExpr::VK_GOTPCREL;
85 case SIInstrInfo::MO_GOTPCREL32_LO:
86 return MCSymbolRefExpr::VK_AMDGPU_GOTPCREL32_LO;
87 case SIInstrInfo::MO_GOTPCREL32_HI:
88 return MCSymbolRefExpr::VK_AMDGPU_GOTPCREL32_HI;
89 case SIInstrInfo::MO_REL32_LO:
90 return MCSymbolRefExpr::VK_AMDGPU_REL32_LO;
91 case SIInstrInfo::MO_REL32_HI:
92 return MCSymbolRefExpr::VK_AMDGPU_REL32_HI;
Tom Stellard418beb72016-07-13 14:23:33 +000093 }
94}
95
Matt Arsenault6bc43d82016-10-06 16:20:41 +000096const MCExpr *AMDGPUMCInstLower::getLongBranchBlockExpr(
97 const MachineBasicBlock &SrcBB,
98 const MachineOperand &MO) const {
99 const MCExpr *DestBBSym
100 = MCSymbolRefExpr::create(MO.getMBB()->getSymbol(), Ctx);
101 const MCExpr *SrcBBSym = MCSymbolRefExpr::create(SrcBB.getSymbol(), Ctx);
102
Matt Arsenaultf84ce752019-04-22 19:14:26 +0000103 // FIXME: The first half of this assert should be removed. This should
104 // probably be PC relative instead of using the source block symbol, and
105 // therefore the indirect branch expansion should use a bundle.
106 assert(
107 skipDebugInstructionsForward(SrcBB.begin(), SrcBB.end())->getOpcode() ==
108 AMDGPU::S_GETPC_B64 &&
109 ST.getInstrInfo()->get(AMDGPU::S_GETPC_B64).Size == 4);
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000110
111 // s_getpc_b64 returns the address of next instruction.
112 const MCConstantExpr *One = MCConstantExpr::create(4, Ctx);
113 SrcBBSym = MCBinaryExpr::createAdd(SrcBBSym, One, Ctx);
114
115 if (MO.getTargetFlags() == AMDGPU::TF_LONG_BRANCH_FORWARD)
116 return MCBinaryExpr::createSub(DestBBSym, SrcBBSym, Ctx);
117
118 assert(MO.getTargetFlags() == AMDGPU::TF_LONG_BRANCH_BACKWARD);
119 return MCBinaryExpr::createSub(SrcBBSym, DestBBSym, Ctx);
120}
121
Matt Arsenault11f74022016-10-06 17:19:11 +0000122bool AMDGPUMCInstLower::lowerOperand(const MachineOperand &MO,
123 MCOperand &MCOp) const {
124 switch (MO.getType()) {
125 default:
126 llvm_unreachable("unknown operand type");
127 case MachineOperand::MO_Immediate:
128 MCOp = MCOperand::createImm(MO.getImm());
129 return true;
130 case MachineOperand::MO_Register:
131 MCOp = MCOperand::createReg(AMDGPU::getMCReg(MO.getReg(), ST));
132 return true;
133 case MachineOperand::MO_MachineBasicBlock: {
134 if (MO.getTargetFlags() != 0) {
135 MCOp = MCOperand::createExpr(
136 getLongBranchBlockExpr(*MO.getParent()->getParent(), MO));
137 } else {
138 MCOp = MCOperand::createExpr(
139 MCSymbolRefExpr::create(MO.getMBB()->getSymbol(), Ctx));
140 }
141
142 return true;
143 }
144 case MachineOperand::MO_GlobalAddress: {
145 const GlobalValue *GV = MO.getGlobal();
146 SmallString<128> SymbolName;
147 AP.getNameWithPrefix(SymbolName, GV);
148 MCSymbol *Sym = Ctx.getOrCreateSymbol(SymbolName);
149 const MCExpr *SymExpr =
150 MCSymbolRefExpr::create(Sym, getVariantKind(MO.getTargetFlags()),Ctx);
151 const MCExpr *Expr = MCBinaryExpr::createAdd(SymExpr,
152 MCConstantExpr::create(MO.getOffset(), Ctx), Ctx);
153 MCOp = MCOperand::createExpr(Expr);
154 return true;
155 }
156 case MachineOperand::MO_ExternalSymbol: {
157 MCSymbol *Sym = Ctx.getOrCreateSymbol(StringRef(MO.getSymbolName()));
158 Sym->setExternal(true);
159 const MCSymbolRefExpr *Expr = MCSymbolRefExpr::create(Sym, Ctx);
160 MCOp = MCOperand::createExpr(Expr);
161 return true;
162 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000163 case MachineOperand::MO_RegisterMask:
164 // Regmasks are like implicit defs.
165 return false;
Matt Arsenault11f74022016-10-06 17:19:11 +0000166 }
167}
168
Tom Stellard75aadc22012-12-11 21:25:42 +0000169void AMDGPUMCInstLower::lower(const MachineInstr *MI, MCInst &OutMI) const {
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000170 unsigned Opcode = MI->getOpcode();
Tom Stellard57b93422018-05-29 17:41:59 +0000171 const auto *TII = static_cast<const SIInstrInfo*>(ST.getInstrInfo());
Tom Stellardc721a232014-05-16 20:56:47 +0000172
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000173 // FIXME: Should be able to handle this with emitPseudoExpansionLowering. We
174 // need to select it to the subtarget specific version, and there's no way to
175 // do that with a single pseudo source operation.
176 if (Opcode == AMDGPU::S_SETPC_B64_return)
177 Opcode = AMDGPU::S_SETPC_B64;
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000178 else if (Opcode == AMDGPU::SI_CALL) {
179 // SI_CALL is just S_SWAPPC_B64 with an additional operand to track the
Matt Arsenault1d6317c2017-08-02 01:42:04 +0000180 // called function (which we need to remove here).
181 OutMI.setOpcode(TII->pseudoToMCOpcode(AMDGPU::S_SWAPPC_B64));
182 MCOperand Dest, Src;
183 lowerOperand(MI->getOperand(0), Dest);
184 lowerOperand(MI->getOperand(1), Src);
185 OutMI.addOperand(Dest);
186 OutMI.addOperand(Src);
187 return;
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000188 } else if (Opcode == AMDGPU::SI_TCRETURN) {
189 // TODO: How to use branch immediate and avoid register+add?
190 Opcode = AMDGPU::S_SETPC_B64;
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000191 }
Marek Olsaka93603d2015-01-15 18:42:51 +0000192
Matt Arsenault1d6317c2017-08-02 01:42:04 +0000193 int MCOpcode = TII->pseudoToMCOpcode(Opcode);
Marek Olsaka93603d2015-01-15 18:42:51 +0000194 if (MCOpcode == -1) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000195 LLVMContext &C = MI->getParent()->getParent()->getFunction().getContext();
Marek Olsaka93603d2015-01-15 18:42:51 +0000196 C.emitError("AMDGPUMCInstLower::lower - Pseudo instruction doesn't have "
197 "a target-specific version: " + Twine(MI->getOpcode()));
198 }
199
200 OutMI.setOpcode(MCOpcode);
Tom Stellard75aadc22012-12-11 21:25:42 +0000201
David Blaikie2f771122014-04-05 22:42:04 +0000202 for (const MachineOperand &MO : MI->explicit_operands()) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000203 MCOperand MCOp;
Matt Arsenault11f74022016-10-06 17:19:11 +0000204 lowerOperand(MO, MCOp);
Tom Stellard75aadc22012-12-11 21:25:42 +0000205 OutMI.addOperand(MCOp);
206 }
207}
208
Matt Arsenault11f74022016-10-06 17:19:11 +0000209bool AMDGPUAsmPrinter::lowerOperand(const MachineOperand &MO,
210 MCOperand &MCOp) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000211 const GCNSubtarget &STI = MF->getSubtarget<GCNSubtarget>();
Matt Arsenault11f74022016-10-06 17:19:11 +0000212 AMDGPUMCInstLower MCInstLowering(OutContext, STI, *this);
213 return MCInstLowering.lowerOperand(MO, MCOp);
214}
215
Tom Stellardc5015012018-05-24 20:02:01 +0000216static const MCExpr *lowerAddrSpaceCast(const TargetMachine &TM,
217 const Constant *CV,
218 MCContext &OutContext) {
Yaxun Liu8f844f32017-02-07 00:43:21 +0000219 // TargetMachine does not support llvm-style cast. Use C++-style cast.
220 // This is safe since TM is always of type AMDGPUTargetMachine or its
221 // derived class.
Tom Stellardc5015012018-05-24 20:02:01 +0000222 auto &AT = static_cast<const AMDGPUTargetMachine&>(TM);
Yaxun Liu8f844f32017-02-07 00:43:21 +0000223 auto *CE = dyn_cast<ConstantExpr>(CV);
224
225 // Lower null pointers in private and local address space.
226 // Clang generates addrspacecast for null pointers in private and local
227 // address space, which needs to be lowered.
228 if (CE && CE->getOpcode() == Instruction::AddrSpaceCast) {
229 auto Op = CE->getOperand(0);
230 auto SrcAddr = Op->getType()->getPointerAddressSpace();
Tom Stellardc5015012018-05-24 20:02:01 +0000231 if (Op->isNullValue() && AT.getNullPointerValue(SrcAddr) == 0) {
Yaxun Liu8f844f32017-02-07 00:43:21 +0000232 auto DstAddr = CE->getType()->getPointerAddressSpace();
Tom Stellardc5015012018-05-24 20:02:01 +0000233 return MCConstantExpr::create(AT.getNullPointerValue(DstAddr),
Yaxun Liu8f844f32017-02-07 00:43:21 +0000234 OutContext);
235 }
236 }
Tom Stellardc5015012018-05-24 20:02:01 +0000237 return nullptr;
238}
239
240const MCExpr *AMDGPUAsmPrinter::lowerConstant(const Constant *CV) {
241 if (const MCExpr *E = lowerAddrSpaceCast(TM, CV, OutContext))
242 return E;
Yaxun Liu8f844f32017-02-07 00:43:21 +0000243 return AsmPrinter::lowerConstant(CV);
244}
245
Tom Stellard75aadc22012-12-11 21:25:42 +0000246void AMDGPUAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Matt Arsenault11f74022016-10-06 17:19:11 +0000247 if (emitPseudoExpansionLowering(*OutStreamer, MI))
248 return;
249
Tom Stellard5bfbae52018-07-11 20:59:01 +0000250 const GCNSubtarget &STI = MF->getSubtarget<GCNSubtarget>();
Tom Stellard1b9748c2016-09-26 17:29:25 +0000251 AMDGPUMCInstLower MCInstLowering(OutContext, STI, *this);
Tom Stellard75aadc22012-12-11 21:25:42 +0000252
Tom Stellard9b9e9262014-02-28 21:36:41 +0000253 StringRef Err;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000254 if (!STI.getInstrInfo()->verifyInstruction(*MI, Err)) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000255 LLVMContext &C = MI->getParent()->getParent()->getFunction().getContext();
Michel Danzer302f83a2016-03-16 09:10:42 +0000256 C.emitError("Illegal instruction detected: " + Err);
Matthias Braun8c209aa2017-01-28 02:02:38 +0000257 MI->print(errs());
Tom Stellard9b9e9262014-02-28 21:36:41 +0000258 }
Michel Danzer302f83a2016-03-16 09:10:42 +0000259
Tom Stellard75aadc22012-12-11 21:25:42 +0000260 if (MI->isBundle()) {
261 const MachineBasicBlock *MBB = MI->getParent();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000262 MachineBasicBlock::const_instr_iterator I = ++MI->getIterator();
Duncan P. N. Exon Smitha73371a2015-10-13 20:07:10 +0000263 while (I != MBB->instr_end() && I->isInsideBundle()) {
264 EmitInstruction(&*I);
Tom Stellard75aadc22012-12-11 21:25:42 +0000265 ++I;
266 }
267 } else {
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000268 // We don't want SI_MASK_BRANCH/SI_RETURN_TO_EPILOG encoded. They are
269 // placeholder terminator instructions and should only be printed as
270 // comments.
Matt Arsenault9babdf42016-06-22 20:15:28 +0000271 if (MI->getOpcode() == AMDGPU::SI_MASK_BRANCH) {
272 if (isVerbose()) {
273 SmallVector<char, 16> BBStr;
274 raw_svector_ostream Str(BBStr);
275
Matt Arsenaulta74374a2016-07-08 00:55:44 +0000276 const MachineBasicBlock *MBB = MI->getOperand(0).getMBB();
Matt Arsenault9babdf42016-06-22 20:15:28 +0000277 const MCSymbolRefExpr *Expr
278 = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
279 Expr->print(Str, MAI);
Reid Klecknerc18c12e2017-10-11 23:53:36 +0000280 OutStreamer->emitRawComment(Twine(" mask branch ") + BBStr);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000281 }
282
283 return;
284 }
285
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000286 if (MI->getOpcode() == AMDGPU::SI_RETURN_TO_EPILOG) {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000287 if (isVerbose())
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000288 OutStreamer->emitRawComment(" return to shader part epilog");
Matt Arsenault9babdf42016-06-22 20:15:28 +0000289 return;
290 }
291
Stanislav Mekhanoshinea91cca2016-11-15 19:00:15 +0000292 if (MI->getOpcode() == AMDGPU::WAVE_BARRIER) {
293 if (isVerbose())
294 OutStreamer->emitRawComment(" wave barrier");
295 return;
296 }
297
Yaxun Liu15a96b12017-04-21 19:32:02 +0000298 if (MI->getOpcode() == AMDGPU::SI_MASKED_UNREACHABLE) {
299 if (isVerbose())
300 OutStreamer->emitRawComment(" divergent unreachable");
301 return;
302 }
303
Tom Stellard75aadc22012-12-11 21:25:42 +0000304 MCInst TmpInst;
305 MCInstLowering.lower(MI, TmpInst);
Lang Hames9ff69c82015-04-24 19:11:51 +0000306 EmitToStreamer(*OutStreamer, TmpInst);
Tom Stellarded699252013-10-12 05:02:51 +0000307
Nicolai Haehnle283b9952018-08-29 07:46:09 +0000308#ifdef EXPENSIVE_CHECKS
309 // Sanity-check getInstSizeInBytes on explicitly specified CPUs (it cannot
310 // work correctly for the generic CPU).
311 //
312 // The isPseudo check really shouldn't be here, but unfortunately there are
313 // some negative lit tests that depend on being able to continue through
314 // here even when pseudo instructions haven't been lowered.
315 if (!MI->isPseudo() && STI.isCPUStringValid(STI.getCPU())) {
316 SmallVector<MCFixup, 4> Fixups;
317 SmallVector<char, 16> CodeBytes;
318 raw_svector_ostream CodeStream(CodeBytes);
319
320 std::unique_ptr<MCCodeEmitter> InstEmitter(createSIMCCodeEmitter(
321 *STI.getInstrInfo(), *OutContext.getRegisterInfo(), OutContext));
322 InstEmitter->encodeInstruction(TmpInst, CodeStream, Fixups, STI);
323
324 assert(CodeBytes.size() == STI.getInstrInfo()->getInstSizeInBytes(*MI));
325 }
326#endif
327
Eric Christopher7edca432015-02-19 01:10:53 +0000328 if (STI.dumpCode()) {
Tom Stellarded699252013-10-12 05:02:51 +0000329 // Disassemble instruction/operands to text.
330 DisasmLines.resize(DisasmLines.size() + 1);
331 std::string &DisasmLine = DisasmLines.back();
332 raw_string_ostream DisasmStream(DisasmLine);
333
Eric Christopherd9134482014-08-04 21:25:23 +0000334 AMDGPUInstPrinter InstPrinter(*TM.getMCAsmInfo(),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000335 *STI.getInstrInfo(),
336 *STI.getRegisterInfo());
337 InstPrinter.printInst(&TmpInst, DisasmStream, StringRef(), STI);
Tom Stellarded699252013-10-12 05:02:51 +0000338
339 // Disassemble instruction/operands to hex representation.
340 SmallVector<MCFixup, 4> Fixups;
341 SmallVector<char, 16> CodeBytes;
342 raw_svector_ostream CodeStream(CodeBytes);
343
Tom Stellardb81f4aa2015-05-04 16:45:08 +0000344 auto &ObjStreamer = static_cast<MCObjectStreamer&>(*OutStreamer);
345 MCCodeEmitter &InstEmitter = ObjStreamer.getAssembler().getEmitter();
Jim Grosbach91df21f2015-05-15 19:13:16 +0000346 InstEmitter.encodeInstruction(TmpInst, CodeStream, Fixups,
Eric Christopher7792e322015-01-30 23:24:40 +0000347 MF->getSubtarget<MCSubtargetInfo>());
Tom Stellarded699252013-10-12 05:02:51 +0000348 HexLines.resize(HexLines.size() + 1);
349 std::string &HexLine = HexLines.back();
350 raw_string_ostream HexStream(HexLine);
351
352 for (size_t i = 0; i < CodeBytes.size(); i += 4) {
353 unsigned int CodeDWord = *(unsigned int *)&CodeBytes[i];
354 HexStream << format("%s%08X", (i > 0 ? " " : ""), CodeDWord);
355 }
356
357 DisasmStream.flush();
358 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLine.size());
359 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000360 }
361}
Tom Stellardc5015012018-05-24 20:02:01 +0000362
Tom Stellard57b93422018-05-29 17:41:59 +0000363R600MCInstLower::R600MCInstLower(MCContext &Ctx, const R600Subtarget &ST,
364 const AsmPrinter &AP) :
365 AMDGPUMCInstLower(Ctx, ST, AP) { }
366
367void R600MCInstLower::lower(const MachineInstr *MI, MCInst &OutMI) const {
368 OutMI.setOpcode(MI->getOpcode());
369 for (const MachineOperand &MO : MI->explicit_operands()) {
370 MCOperand MCOp;
371 lowerOperand(MO, MCOp);
372 OutMI.addOperand(MCOp);
373 }
374}
375
Tom Stellardc5015012018-05-24 20:02:01 +0000376void R600AsmPrinter::EmitInstruction(const MachineInstr *MI) {
377 const R600Subtarget &STI = MF->getSubtarget<R600Subtarget>();
Tom Stellard57b93422018-05-29 17:41:59 +0000378 R600MCInstLower MCInstLowering(OutContext, STI, *this);
Tom Stellardc5015012018-05-24 20:02:01 +0000379
380 StringRef Err;
381 if (!STI.getInstrInfo()->verifyInstruction(*MI, Err)) {
382 LLVMContext &C = MI->getParent()->getParent()->getFunction().getContext();
383 C.emitError("Illegal instruction detected: " + Err);
384 MI->print(errs());
385 }
386
387 if (MI->isBundle()) {
388 const MachineBasicBlock *MBB = MI->getParent();
389 MachineBasicBlock::const_instr_iterator I = ++MI->getIterator();
390 while (I != MBB->instr_end() && I->isInsideBundle()) {
391 EmitInstruction(&*I);
392 ++I;
393 }
394 } else {
395 MCInst TmpInst;
396 MCInstLowering.lower(MI, TmpInst);
397 EmitToStreamer(*OutStreamer, TmpInst);
398 }
399}
400
401const MCExpr *R600AsmPrinter::lowerConstant(const Constant *CV) {
402 if (const MCExpr *E = lowerAddrSpaceCast(TM, CV, OutContext))
403 return E;
404 return AsmPrinter::lowerConstant(CV);
405}