blob: f27aaf4ed64fa93ec4315194bc4e5aee962c55f7 [file] [log] [blame]
Ehsan Amiria538b0f2016-08-03 18:17:35 +00001; RUN: llc -verify-machineinstrs < %s -mcpu=pwr7 -mattr=-vsx| FileCheck %s
2; RUN: llc -verify-machineinstrs < %s -mcpu=pwr7 -mattr=+vsx | FileCheck -check-prefix=CHECK-VSX %s
Hal Finkelb09680b2013-03-18 23:00:58 +00003target datalayout = "E-p:64:64:64-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:64:64-f32:32:32-f64:64:64-f128:128:128-v128:128:128-n32:64"
4target triple = "powerpc64-unknown-linux-gnu"
5
Ehsan Amiri4701a912016-04-07 15:30:55 +00006define void @copy_to_conceal(<8 x i16>* %inp) #0 {
Hal Finkelb09680b2013-03-18 23:00:58 +00007entry:
Ehsan Amiri4701a912016-04-07 15:30:55 +00008 store <8 x i16> zeroinitializer, <8 x i16>* %inp, align 2
9 br label %if.end210
Hal Finkelb09680b2013-03-18 23:00:58 +000010
11if.end210: ; preds = %entry
12 ret void
13
Hal Finkel66814862013-03-19 15:23:39 +000014; This will generate two align-1 i64 stores. Make sure that they are
15; indexed stores and not in r+i form (which require the offset to be
16; a multiple of 4).
Hal Finkelb09680b2013-03-18 23:00:58 +000017; CHECK: @copy_to_conceal
18; CHECK: stdx {{[0-9]+}}, 0,
Bill Schmidt2d1128a2014-10-17 15:13:38 +000019
20; CHECK-VSX: @copy_to_conceal
21; CHECK-VSX: stxvw4x {{[0-9]+}}, 0,
Hal Finkelb09680b2013-03-18 23:00:58 +000022}
23
Bill Wendling187d3dd2013-08-22 21:28:54 +000024attributes #0 = { nounwind "less-precise-fpmad"="false" "no-frame-pointer-elim"="false" "no-frame-pointer-elim-non-leaf" "no-infs-fp-math"="false" "no-nans-fp-math"="false" "unsafe-fp-math"="false" "use-soft-float"="false" }