blob: 7fd22d823d78d8a3b57d6e873f1dfc61a7b2dc6c [file] [log] [blame]
Tom Stellard5a6b0d82013-04-19 02:10:53 +00001; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck %s
Tom Stellard75aadc22012-12-11 21:25:42 +00002
Tom Stellard5a6b0d82013-04-19 02:10:53 +00003; CHECK: @fmul_f32
Tom Stellard75aadc22012-12-11 21:25:42 +00004; CHECK: MUL_IEEE T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
5
Tom Stellard5a6b0d82013-04-19 02:10:53 +00006define void @fmul_f32() {
Tom Stellard75aadc22012-12-11 21:25:42 +00007 %r0 = call float @llvm.R600.load.input(i32 0)
8 %r1 = call float @llvm.R600.load.input(i32 1)
9 %r2 = fmul float %r0, %r1
10 call void @llvm.AMDGPU.store.output(float %r2, i32 0)
11 ret void
12}
13
14declare float @llvm.R600.load.input(i32) readnone
15
16declare void @llvm.AMDGPU.store.output(float, i32)
17
Tom Stellard5a6b0d82013-04-19 02:10:53 +000018; CHECK: @fmul_v4f32
19; CHECK: MUL_IEEE T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
20; CHECK: MUL_IEEE T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
21; CHECK: MUL_IEEE T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
22; CHECK: MUL_IEEE T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
23
24define void @fmul_v4f32(<4 x float> addrspace(1)* %out, <4 x float> addrspace(1)* %in) {
25 %b_ptr = getelementptr <4 x float> addrspace(1)* %in, i32 1
26 %a = load <4 x float> addrspace(1) * %in
27 %b = load <4 x float> addrspace(1) * %b_ptr
28 %result = fmul <4 x float> %a, %b
29 store <4 x float> %result, <4 x float> addrspace(1)* %out
30 ret void
31}