blob: db9792a83628cf4a198da56cc2bf916cd2885b28 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ----------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file implements the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
Andrew Trickab722bd2012-09-18 03:18:56 +000015#include "ARMBaseInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "ARMBaseRegisterInfo.h"
Bill Wendling5a92eec2013-02-15 22:41:25 +000017#include "llvm/IR/Attributes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000018#include "llvm/IR/GlobalValue.h"
Bill Wendling5a92eec2013-02-15 22:41:25 +000019#include "llvm/IR/Function.h"
Bob Wilson45825302009-06-22 21:01:46 +000020#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/Target/TargetInstrInfo.h"
Renato Golinb4dd6c52013-03-21 18:47:47 +000022#include "llvm/Target/TargetOptions.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000023
Evan Cheng54b68e32011-07-01 20:45:01 +000024#define GET_SUBTARGETINFO_TARGET_DESC
Evan Cheng4d1ca962011-07-08 01:53:10 +000025#define GET_SUBTARGETINFO_CTOR
Evan Chengc9c090d2011-07-01 22:36:09 +000026#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000027
Evan Cheng10043e22007-01-19 07:51:42 +000028using namespace llvm;
29
Bob Wilson45825302009-06-22 21:01:46 +000030static cl::opt<bool>
31ReserveR9("arm-reserve-r9", cl::Hidden,
32 cl::desc("Reserve R9, making it unavailable as GPR"));
33
Anton Korobeynikov25229082009-11-24 00:44:37 +000034static cl::opt<bool>
Renato Golinca570632013-08-15 20:54:38 +000035ArmUseMOVT("arm-use-movt", cl::init(true), cl::Hidden);
Anton Korobeynikov25229082009-11-24 00:44:37 +000036
Bob Wilson3dc97322010-09-28 04:09:35 +000037static cl::opt<bool>
Bob Wilsone8a549c2012-09-29 21:43:49 +000038UseFusedMulOps("arm-use-mulops",
39 cl::init(true), cl::Hidden);
40
JF Bastien97b08c402013-05-17 23:49:01 +000041enum AlignMode {
42 DefaultAlign,
43 StrictAlign,
44 NoStrictAlign
45};
46
47static cl::opt<AlignMode>
48Align(cl::desc("Load/store alignment support"),
49 cl::Hidden, cl::init(DefaultAlign),
50 cl::values(
51 clEnumValN(DefaultAlign, "arm-default-align",
52 "Generate unaligned accesses only on hardware/OS "
53 "combinations that are known to support them"),
54 clEnumValN(StrictAlign, "arm-strict-align",
55 "Disallow all unaligned memory accesses"),
56 clEnumValN(NoStrictAlign, "arm-no-strict-align",
57 "Allow unaligned memory accesses"),
58 clEnumValEnd));
Bob Wilson3dc97322010-09-28 04:09:35 +000059
Evan Chengfe6e4052011-06-30 01:53:36 +000060ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &CPU,
Renato Golinb4dd6c52013-03-21 18:47:47 +000061 const std::string &FS, const TargetOptions &Options)
Evan Cheng1a72add62011-07-07 07:07:08 +000062 : ARMGenSubtargetInfo(TT, CPU, FS)
Evan Chengbf407072010-09-10 01:29:16 +000063 , ARMProcFamily(Others)
Amara Emerson330afb52013-09-23 14:26:15 +000064 , ARMProcClass(None)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000065 , stackAlignment(4)
Evan Chengfe6e4052011-06-30 01:53:36 +000066 , CPUString(CPU)
Evan Chenge45d6852011-01-11 21:46:47 +000067 , TargetTriple(TT)
Renato Golinb4dd6c52013-03-21 18:47:47 +000068 , Options(Options)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000069 , TargetABI(ARM_ABI_APCS) {
Bill Wendling61375d82013-02-16 01:36:26 +000070 initializeEnvironment();
Bill Wendling5a92eec2013-02-15 22:41:25 +000071 resetSubtargetFeatures(CPU, FS);
72}
73
Bill Wendling61375d82013-02-16 01:36:26 +000074void ARMSubtarget::initializeEnvironment() {
75 HasV4TOps = false;
76 HasV5TOps = false;
77 HasV5TEOps = false;
78 HasV6Ops = false;
Amara Emerson5035ee02013-10-07 16:55:23 +000079 HasV6MOps = false;
Bill Wendling61375d82013-02-16 01:36:26 +000080 HasV6T2Ops = false;
81 HasV7Ops = false;
Joey Goulyb3f550e2013-06-26 16:58:26 +000082 HasV8Ops = false;
Bill Wendling61375d82013-02-16 01:36:26 +000083 HasVFPv2 = false;
84 HasVFPv3 = false;
85 HasVFPv4 = false;
Joey Goulyccd04892013-09-13 13:46:57 +000086 HasFPARMv8 = false;
Bill Wendling61375d82013-02-16 01:36:26 +000087 HasNEON = false;
88 UseNEONForSinglePrecisionFP = false;
89 UseMulOps = UseFusedMulOps;
90 SlowFPVMLx = false;
91 HasVMLxForwarding = false;
92 SlowFPBrcc = false;
93 InThumbMode = false;
94 HasThumb2 = false;
Bill Wendling61375d82013-02-16 01:36:26 +000095 NoARM = false;
96 PostRAScheduler = false;
97 IsR9Reserved = ReserveR9;
98 UseMovt = false;
99 SupportsTailCall = false;
100 HasFP16 = false;
101 HasD16 = false;
102 HasHardwareDivide = false;
103 HasHardwareDivideInARM = false;
104 HasT2ExtractPack = false;
105 HasDataBarrier = false;
106 Pref32BitThumb = false;
107 AvoidCPSRPartialUpdate = false;
108 AvoidMOVsShifterOperand = false;
109 HasRAS = false;
110 HasMPExtension = false;
111 FPOnlySP = false;
Tim Northovercedd4812013-05-23 19:11:14 +0000112 HasPerfMon = false;
Tim Northoverc6047652013-04-10 12:08:35 +0000113 HasTrustZone = false;
Amara Emerson33089092013-09-19 11:59:01 +0000114 HasCrypto = false;
Amara Emersonf9a67fc2013-10-29 16:54:52 +0000115 HasCRC = false;
Bill Wendling61375d82013-02-16 01:36:26 +0000116 AllowsUnalignedMem = false;
117 Thumb2DSP = false;
118 UseNaClTrap = false;
Renato Golinb4dd6c52013-03-21 18:47:47 +0000119 UnsafeFPMath = false;
Bill Wendling61375d82013-02-16 01:36:26 +0000120}
121
Bill Wendling5a92eec2013-02-15 22:41:25 +0000122void ARMSubtarget::resetSubtargetFeatures(const MachineFunction *MF) {
123 AttributeSet FnAttrs = MF->getFunction()->getAttributes();
124 Attribute CPUAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
125 "target-cpu");
126 Attribute FSAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
127 "target-features");
128 std::string CPU =
129 !CPUAttr.hasAttribute(Attribute::None) ?CPUAttr.getValueAsString() : "";
130 std::string FS =
131 !FSAttr.hasAttribute(Attribute::None) ? FSAttr.getValueAsString() : "";
Bill Wendling61375d82013-02-16 01:36:26 +0000132 if (!FS.empty()) {
133 initializeEnvironment();
Bill Wendling5a92eec2013-02-15 22:41:25 +0000134 resetSubtargetFeatures(CPU, FS);
Bill Wendling61375d82013-02-16 01:36:26 +0000135 }
Bill Wendling5a92eec2013-02-15 22:41:25 +0000136}
137
138void ARMSubtarget::resetSubtargetFeatures(StringRef CPU, StringRef FS) {
Tilmann Scheller63872ce2013-09-02 17:09:01 +0000139 if (CPUString.empty()) {
140 if (isTargetIOS() && TargetTriple.getArchName().endswith("v7s"))
141 // Default to the Swift CPU when targeting armv7s/thumbv7s.
142 CPUString = "swift";
143 else
144 CPUString = "generic";
145 }
Evan Chengec415ef2009-03-08 04:02:49 +0000146
Evan Cheng0b33a322011-06-30 02:12:44 +0000147 // Insert the architecture feature derived from the target triple into the
148 // feature string. This is important for setting features that are implied
149 // based on the architecture version.
Bill Wendling5a92eec2013-02-15 22:41:25 +0000150 std::string ArchFS = ARM_MC::ParseARMTriple(TargetTriple.getTriple(),
151 CPUString);
Evan Cheng2bd65362011-07-07 00:08:19 +0000152 if (!FS.empty()) {
153 if (!ArchFS.empty())
Bill Wendling5a92eec2013-02-15 22:41:25 +0000154 ArchFS = ArchFS + "," + FS.str();
Evan Cheng2bd65362011-07-07 00:08:19 +0000155 else
156 ArchFS = FS;
157 }
Evan Cheng1a72add62011-07-07 07:07:08 +0000158 ParseSubtargetFeatures(CPUString, ArchFS);
Evan Cheng2bd65362011-07-07 00:08:19 +0000159
160 // Thumb2 implies at least V6T2. FIXME: Fix tests to explicitly specify a
161 // ARM version or CPU and then remove this.
Evan Cheng8b2bda02011-07-07 03:55:05 +0000162 if (!HasV6T2Ops && hasThumb2())
Amara Emerson5035ee02013-10-07 16:55:23 +0000163 HasV4TOps = HasV5TOps = HasV5TEOps = HasV6Ops = HasV6MOps = HasV6T2Ops = true;
Bob Wilsond0046ca2010-11-09 22:50:47 +0000164
Andrew Trick352abc12012-08-08 02:44:16 +0000165 // Keep a pointer to static instruction cost data for the specified CPU.
166 SchedModel = getSchedModelForCPU(CPUString);
167
Evan Cheng54b68e32011-07-01 20:45:01 +0000168 // Initialize scheduling itinerary for the specified CPU.
169 InstrItins = getInstrItineraryForCPU(CPUString);
170
Bill Wendling5a92eec2013-02-15 22:41:25 +0000171 if ((TargetTriple.getTriple().find("eabi") != std::string::npos) ||
172 (isTargetIOS() && isMClass()))
Evan Cheng0460ae82012-02-21 20:46:00 +0000173 // FIXME: We might want to separate AAPCS and EABI. Some systems, e.g.
174 // Darwin-EABI conforms to AACPS but not the rest of EABI.
Evan Cheng1a72add62011-07-07 07:07:08 +0000175 TargetABI = ARM_ABI_AAPCS;
176
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000177 if (isAAPCS_ABI())
178 stackAlignment = 8;
179
Renato Golinca570632013-08-15 20:54:38 +0000180 UseMovt = hasV6T2Ops() && ArmUseMOVT;
181
Renato Golin0a41d9a2013-08-15 20:45:13 +0000182 if (!isTargetIOS()) {
Renato Golin0a41d9a2013-08-15 20:45:13 +0000183 IsR9Reserved = ReserveR9;
184 } else {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000185 IsR9Reserved = ReserveR9 | !HasV6Ops;
Evan Cheng0460ae82012-02-21 20:46:00 +0000186 SupportsTailCall = !getTargetTriple().isOSVersionLT(5, 0);
Evan Chengdfce83c2011-01-17 08:03:18 +0000187 }
David Goodwin9a051a52009-10-01 21:46:35 +0000188
Evan Cheng03da4db2009-10-16 06:11:08 +0000189 if (!isThumb() || hasThumb2())
190 PostRAScheduler = true;
Bob Wilson3dc97322010-09-28 04:09:35 +0000191
JF Bastien97b08c402013-05-17 23:49:01 +0000192 switch (Align) {
193 case DefaultAlign:
194 // Assume pre-ARMv6 doesn't support unaligned accesses.
195 //
196 // ARMv6 may or may not support unaligned accesses depending on the
197 // SCTLR.U bit, which is architecture-specific. We assume ARMv6
198 // Darwin targets support unaligned accesses, and others don't.
199 //
200 // ARMv7 always has SCTLR.U set to 1, but it has a new SCTLR.A bit
201 // which raises an alignment fault on unaligned accesses. Linux
202 // defaults this bit to 0 and handles it as a system-wide (not
203 // per-process) setting. It is therefore safe to assume that ARMv7+
204 // Linux targets support unaligned accesses. The same goes for NaCl.
205 //
206 // The above behavior is consistent with GCC.
207 AllowsUnalignedMem = (
208 (hasV7Ops() && (isTargetLinux() || isTargetNaCl())) ||
209 (hasV6Ops() && isTargetDarwin()));
210 break;
211 case StrictAlign:
212 AllowsUnalignedMem = false;
213 break;
214 case NoStrictAlign:
215 AllowsUnalignedMem = true;
216 break;
217 }
Renato Golinb4dd6c52013-03-21 18:47:47 +0000218
219 // NEON f32 ops are non-IEEE 754 compliant. Darwin is ok with it by default.
220 uint64_t Bits = getFeatureBits();
221 if ((Bits & ARM::ProcA5 || Bits & ARM::ProcA8) && // Where this matters
222 (Options.UnsafeFPMath || isTargetDarwin()))
223 UseNEONForSinglePrecisionFP = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000224}
Evan Cheng43b9ca62009-08-28 23:18:09 +0000225
226/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng1b389522009-09-03 07:04:02 +0000227bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000228ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
229 Reloc::Model RelocM) const {
Evan Cheng1b389522009-09-03 07:04:02 +0000230 if (RelocM == Reloc::Static)
Evan Cheng43b9ca62009-08-28 23:18:09 +0000231 return false;
Evan Cheng1b389522009-09-03 07:04:02 +0000232
Jeffrey Yasskin091217b2010-01-27 20:34:15 +0000233 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
234 // load from stub.
Evan Cheng2ce66302011-02-22 06:58:34 +0000235 bool isDecl = GV->hasAvailableExternallyLinkage();
236 if (GV->isDeclaration() && !GV->isMaterializable())
237 isDecl = true;
Evan Cheng1b389522009-09-03 07:04:02 +0000238
239 if (!isTargetDarwin()) {
240 // Extra load is needed for all externally visible.
241 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
242 return false;
243 return true;
244 } else {
245 if (RelocM == Reloc::PIC_) {
246 // If this is a strong reference to a definition, it is definitely not
247 // through a stub.
248 if (!isDecl && !GV->isWeakForLinker())
249 return false;
250
251 // Unless we have a symbol with hidden visibility, we have to go through a
252 // normal $non_lazy_ptr stub because this symbol might be resolved late.
253 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
254 return true;
255
256 // If symbol visibility is hidden, we have a stub for common symbol
257 // references and external declarations.
258 if (isDecl || GV->hasCommonLinkage())
259 // Hidden $non_lazy_ptr reference.
260 return true;
261
262 return false;
263 } else {
264 // If this is a strong reference to a definition, it is definitely not
265 // through a stub.
266 if (!isDecl && !GV->isWeakForLinker())
267 return false;
Andrew Trickc416ba62010-12-24 04:28:06 +0000268
Evan Cheng1b389522009-09-03 07:04:02 +0000269 // Unless we have a symbol with hidden visibility, we have to go through a
270 // normal $non_lazy_ptr stub because this symbol might be resolved late.
271 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
272 return true;
273 }
274 }
275
276 return false;
Evan Cheng43b9ca62009-08-28 23:18:09 +0000277}
David Goodwin0d412c22009-11-10 00:48:55 +0000278
Owen Andersona3181e22010-09-28 21:57:50 +0000279unsigned ARMSubtarget::getMispredictionPenalty() const {
Andrew Trick352abc12012-08-08 02:44:16 +0000280 return SchedModel->MispredictPenalty;
Owen Andersona3181e22010-09-28 21:57:50 +0000281}
282
David Goodwin0d412c22009-11-10 00:48:55 +0000283bool ARMSubtarget::enablePostRAScheduler(
284 CodeGenOpt::Level OptLevel,
Evan Cheng0d639a22011-07-01 21:01:15 +0000285 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwinb9fe5d52009-11-13 19:52:48 +0000286 RegClassVector& CriticalPathRCs) const {
Andrew Trickd24698c2013-09-25 00:26:16 +0000287 Mode = TargetSubtargetInfo::ANTIDEP_NONE;
David Goodwin0d412c22009-11-10 00:48:55 +0000288 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
289}