blob: bc45262ab2de38a4b16d9b287ae8181b7d0e455b [file] [log] [blame]
Alex Bradbury6b2cca72016-11-01 23:47:30 +00001//===-- RISCVMCTargetDesc.cpp - RISCV Target Descriptions -----------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Bradbury6b2cca72016-11-01 23:47:30 +00006//
7//===----------------------------------------------------------------------===//
8///
9/// This file provides RISCV-specific target descriptions.
10///
11//===----------------------------------------------------------------------===//
12
13#include "RISCVMCTargetDesc.h"
Shiva Chen056d8352018-01-26 07:53:07 +000014#include "RISCVELFStreamer.h"
Richard Trieu00ecf672019-05-11 02:43:58 +000015#include "RISCVInstPrinter.h"
Alex Bradbury4f7f0da2017-09-06 09:21:21 +000016#include "RISCVMCAsmInfo.h"
Shiva Chen056d8352018-01-26 07:53:07 +000017#include "RISCVTargetStreamer.h"
Richard Trieu51fc56d2019-05-15 00:24:15 +000018#include "TargetInfo/RISCVTargetInfo.h"
Alex Bradbury6b2cca72016-11-01 23:47:30 +000019#include "llvm/ADT/STLExtras.h"
20#include "llvm/MC/MCAsmInfo.h"
21#include "llvm/MC/MCInstrInfo.h"
22#include "llvm/MC/MCRegisterInfo.h"
23#include "llvm/MC/MCStreamer.h"
24#include "llvm/MC/MCSubtargetInfo.h"
25#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/TargetRegistry.h"
27
28#define GET_INSTRINFO_MC_DESC
29#include "RISCVGenInstrInfo.inc"
30
31#define GET_REGINFO_MC_DESC
32#include "RISCVGenRegisterInfo.inc"
33
Alex Bradbury8ab4a962017-09-17 14:36:28 +000034#define GET_SUBTARGETINFO_MC_DESC
35#include "RISCVGenSubtargetInfo.inc"
36
Alex Bradbury6b2cca72016-11-01 23:47:30 +000037using namespace llvm;
38
39static MCInstrInfo *createRISCVMCInstrInfo() {
40 MCInstrInfo *X = new MCInstrInfo();
41 InitRISCVMCInstrInfo(X);
42 return X;
43}
44
45static MCRegisterInfo *createRISCVMCRegisterInfo(const Triple &TT) {
46 MCRegisterInfo *X = new MCRegisterInfo();
Alex Bradburyee7c7ec2017-10-19 14:29:03 +000047 InitRISCVMCRegisterInfo(X, RISCV::X1);
Alex Bradbury6b2cca72016-11-01 23:47:30 +000048 return X;
49}
50
51static MCAsmInfo *createRISCVMCAsmInfo(const MCRegisterInfo &MRI,
52 const Triple &TT) {
Hsiangkai Wang04ddf392019-06-12 03:04:22 +000053 MCAsmInfo *MAI = new RISCVMCAsmInfo(TT);
54
55 unsigned SP = MRI.getDwarfRegNum(RISCV::X2, true);
56 MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(nullptr, SP, 0);
57 MAI->addInitialFrameState(Inst);
58
59 return MAI;
Alex Bradbury6b2cca72016-11-01 23:47:30 +000060}
61
Alex Bradburyee7c7ec2017-10-19 14:29:03 +000062static MCSubtargetInfo *createRISCVMCSubtargetInfo(const Triple &TT,
63 StringRef CPU, StringRef FS) {
64 std::string CPUName = CPU;
65 if (CPUName.empty())
66 CPUName = TT.isArch64Bit() ? "generic-rv64" : "generic-rv32";
67 return createRISCVMCSubtargetInfoImpl(TT, CPUName, FS);
68}
69
Alex Bradbury2fee9ea2017-08-15 13:08:29 +000070static MCInstPrinter *createRISCVMCInstPrinter(const Triple &T,
71 unsigned SyntaxVariant,
72 const MCAsmInfo &MAI,
73 const MCInstrInfo &MII,
74 const MCRegisterInfo &MRI) {
75 return new RISCVInstPrinter(MAI, MII, MRI);
76}
77
Shiva Chen056d8352018-01-26 07:53:07 +000078static MCTargetStreamer *
79createRISCVObjectTargetStreamer(MCStreamer &S, const MCSubtargetInfo &STI) {
80 const Triple &TT = STI.getTargetTriple();
81 if (TT.isOSBinFormatELF())
82 return new RISCVTargetELFStreamer(S, STI);
Alex Bradburybca0c3c2018-05-11 17:30:28 +000083 return nullptr;
84}
85
86static MCTargetStreamer *createRISCVAsmTargetStreamer(MCStreamer &S,
87 formatted_raw_ostream &OS,
88 MCInstPrinter *InstPrint,
89 bool isVerboseAsm) {
90 return new RISCVTargetAsmStreamer(S, OS);
Shiva Chen056d8352018-01-26 07:53:07 +000091}
92
Tom Stellard4b0b2612019-06-11 03:21:13 +000093extern "C" void LLVMInitializeRISCVTargetMC() {
Alex Bradbury6b2cca72016-11-01 23:47:30 +000094 for (Target *T : {&getTheRISCV32Target(), &getTheRISCV64Target()}) {
Alex Bradburyd36e04c2017-02-14 05:15:24 +000095 TargetRegistry::RegisterMCAsmInfo(*T, createRISCVMCAsmInfo);
Alex Bradbury6b2cca72016-11-01 23:47:30 +000096 TargetRegistry::RegisterMCInstrInfo(*T, createRISCVMCInstrInfo);
97 TargetRegistry::RegisterMCRegInfo(*T, createRISCVMCRegisterInfo);
98 TargetRegistry::RegisterMCAsmBackend(*T, createRISCVAsmBackend);
99 TargetRegistry::RegisterMCCodeEmitter(*T, createRISCVMCCodeEmitter);
Alex Bradbury2fee9ea2017-08-15 13:08:29 +0000100 TargetRegistry::RegisterMCInstPrinter(*T, createRISCVMCInstPrinter);
Alex Bradburyee7c7ec2017-10-19 14:29:03 +0000101 TargetRegistry::RegisterMCSubtargetInfo(*T, createRISCVMCSubtargetInfo);
Shiva Chen056d8352018-01-26 07:53:07 +0000102 TargetRegistry::RegisterObjectTargetStreamer(
103 *T, createRISCVObjectTargetStreamer);
Alex Bradburybca0c3c2018-05-11 17:30:28 +0000104
105 // Register the asm target streamer.
106 TargetRegistry::RegisterAsmTargetStreamer(*T, createRISCVAsmTargetStreamer);
Alex Bradbury6b2cca72016-11-01 23:47:30 +0000107 }
108}