blob: a2b7e47f4d4b28caf9eb18cb80bd294e4354ec74 [file] [log] [blame]
Matt Arsenault248b7b62014-03-24 20:08:09 +00001;RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck --check-prefix=EG %s
2;RUN: llc < %s -march=r600 -mcpu=verde -verify-machineinstrs | FileCheck --check-prefix=SI %s
Tom Stellard4489b852013-05-03 17:21:31 +00003
Matt Arsenault248b7b62014-03-24 20:08:09 +00004; EG-LABEL: @or_v2i32
5; EG: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
6; EG: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Tom Stellard4489b852013-05-03 17:21:31 +00007
Matt Arsenault248b7b62014-03-24 20:08:09 +00008; SI-LABEL: @or_v2i32
9; SI: V_OR_B32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
10; SI: V_OR_B32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
Aaron Watry2fa162e2013-06-25 13:55:29 +000011
12define void @or_v2i32(<2 x i32> addrspace(1)* %out, <2 x i32> addrspace(1)* %in) {
13 %b_ptr = getelementptr <2 x i32> addrspace(1)* %in, i32 1
14 %a = load <2 x i32> addrspace(1) * %in
15 %b = load <2 x i32> addrspace(1) * %b_ptr
16 %result = or <2 x i32> %a, %b
17 store <2 x i32> %result, <2 x i32> addrspace(1)* %out
18 ret void
19}
20
Matt Arsenault248b7b62014-03-24 20:08:09 +000021; EG-LABEL: @or_v4i32
22; EG: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
23; EG: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
24; EG: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
25; EG: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Aaron Watry2fa162e2013-06-25 13:55:29 +000026
Matt Arsenault248b7b62014-03-24 20:08:09 +000027; SI-LABEL: @or_v4i32
28; SI: V_OR_B32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
29; SI: V_OR_B32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
30; SI: V_OR_B32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
31; SI: V_OR_B32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
Aaron Watry2fa162e2013-06-25 13:55:29 +000032
33define void @or_v4i32(<4 x i32> addrspace(1)* %out, <4 x i32> addrspace(1)* %in) {
34 %b_ptr = getelementptr <4 x i32> addrspace(1)* %in, i32 1
35 %a = load <4 x i32> addrspace(1) * %in
36 %b = load <4 x i32> addrspace(1) * %b_ptr
Tom Stellard4489b852013-05-03 17:21:31 +000037 %result = or <4 x i32> %a, %b
38 store <4 x i32> %result, <4 x i32> addrspace(1)* %out
39 ret void
40}
Tom Stellardfb961692013-10-23 00:44:19 +000041
Matt Arsenault248b7b62014-03-24 20:08:09 +000042; SI-LABEL: @scalar_or_i32
43; SI: S_OR_B32
Matt Arsenault8e2581b2014-03-21 18:01:18 +000044define void @scalar_or_i32(i32 addrspace(1)* %out, i32 %a, i32 %b) {
45 %or = or i32 %a, %b
46 store i32 %or, i32 addrspace(1)* %out
47 ret void
48}
49
Matt Arsenault248b7b62014-03-24 20:08:09 +000050; SI-LABEL: @vector_or_i32
51; SI: V_OR_B32_e32 v{{[0-9]}}
Matt Arsenault8e2581b2014-03-21 18:01:18 +000052define void @vector_or_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %a, i32 %b) {
53 %loada = load i32 addrspace(1)* %a
54 %or = or i32 %loada, %b
55 store i32 %or, i32 addrspace(1)* %out
56 ret void
57}
58
Matt Arsenault248b7b62014-03-24 20:08:09 +000059; EG-LABEL: @scalar_or_i64
60; EG-DAG: OR_INT * T{{[0-9]\.[XYZW]}}, KC0[2].W, KC0[3].Y
61; EG-DAG: OR_INT * T{{[0-9]\.[XYZW]}}, KC0[3].X, KC0[3].Z
62; SI-LABEL: @scalar_or_i64
63; SI: S_OR_B64
Matt Arsenaultf35182c2014-03-24 20:08:05 +000064define void @scalar_or_i64(i64 addrspace(1)* %out, i64 %a, i64 %b) {
65 %or = or i64 %a, %b
66 store i64 %or, i64 addrspace(1)* %out
67 ret void
68}
69
Matt Arsenault248b7b62014-03-24 20:08:09 +000070; SI-LABEL: @vector_or_i64
71; SI: V_OR_B32_e32 v{{[0-9]}}
72; SI: V_OR_B32_e32 v{{[0-9]}}
Matt Arsenaultf35182c2014-03-24 20:08:05 +000073define void @vector_or_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %a, i64 addrspace(1)* %b) {
74 %loada = load i64 addrspace(1)* %a, align 8
75 %loadb = load i64 addrspace(1)* %a, align 8
76 %or = or i64 %loada, %loadb
77 store i64 %or, i64 addrspace(1)* %out
78 ret void
79}
80
Matt Arsenault248b7b62014-03-24 20:08:09 +000081; SI-LABEL: @scalar_vector_or_i64
82; SI: V_OR_B32_e32 v{{[0-9]}}
83; SI: V_OR_B32_e32 v{{[0-9]}}
Matt Arsenaultf35182c2014-03-24 20:08:05 +000084define void @scalar_vector_or_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %a, i64 %b) {
85 %loada = load i64 addrspace(1)* %a
86 %or = or i64 %loada, %b
87 store i64 %or, i64 addrspace(1)* %out
88 ret void
Tom Stellardfb961692013-10-23 00:44:19 +000089}
Matt Arsenault248b7b62014-03-24 20:08:09 +000090
91; SI-LABEL: @vector_or_i64_loadimm
Matt Arsenault4d7d3832014-04-15 22:32:49 +000092; SI-DAG: S_MOV_B32 [[LO_S_IMM:s[0-9]+]], 0xdf77987f
93; SI-DAG: S_MOV_B32 [[HI_S_IMM:s[0-9]+]], 0x146f
Matt Arsenault684dc802014-03-24 20:08:13 +000094; SI-DAG: BUFFER_LOAD_DWORDX2 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}},
95; SI-DAG: V_OR_B32_e32 {{v[0-9]+}}, [[LO_S_IMM]], v[[LO_VREG]]
96; SI-DAG: V_OR_B32_e32 {{v[0-9]+}}, [[HI_S_IMM]], v[[HI_VREG]]
Matt Arsenault248b7b62014-03-24 20:08:09 +000097; SI: S_ENDPGM
98define void @vector_or_i64_loadimm(i64 addrspace(1)* %out, i64 addrspace(1)* %a, i64 addrspace(1)* %b) {
99 %loada = load i64 addrspace(1)* %a, align 8
100 %or = or i64 %loada, 22470723082367
101 store i64 %or, i64 addrspace(1)* %out
102 ret void
103}
104
105; FIXME: The or 0 should really be removed.
106; SI-LABEL: @vector_or_i64_imm
107; SI: BUFFER_LOAD_DWORDX2 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}},
108; SI: V_OR_B32_e32 {{v[0-9]+}}, 8, v[[LO_VREG]]
109; SI: V_OR_B32_e32 {{v[0-9]+}}, 0, {{.*}}
110; SI: S_ENDPGM
111define void @vector_or_i64_imm(i64 addrspace(1)* %out, i64 addrspace(1)* %a, i64 addrspace(1)* %b) {
112 %loada = load i64 addrspace(1)* %a, align 8
113 %or = or i64 %loada, 8
114 store i64 %or, i64 addrspace(1)* %out
115 ret void
116}
Matt Arsenaultb517c812014-03-27 17:23:31 +0000117
118; SI-LABEL: @trunc_i64_or_to_i32
Chandler Carruth9f4530b2014-07-24 22:15:28 +0000119; SI: S_LOAD_DWORD s[[SREG0:[0-9]+]]
120; SI: S_LOAD_DWORD s[[SREG1:[0-9]+]]
121; SI: S_OR_B32 s[[SRESULT:[0-9]+]], s[[SREG1]], s[[SREG0]]
122; SI: V_MOV_B32_e32 [[VRESULT:v[0-9]+]], s[[SRESULT]]
Matt Arsenaultb517c812014-03-27 17:23:31 +0000123; SI: BUFFER_STORE_DWORD [[VRESULT]],
124define void @trunc_i64_or_to_i32(i32 addrspace(1)* %out, i64 %a, i64 %b) {
125 %add = or i64 %b, %a
126 %trunc = trunc i64 %add to i32
127 store i32 %trunc, i32 addrspace(1)* %out, align 8
128 ret void
129}
Matt Arsenault0d89e842014-07-15 21:44:37 +0000130
131; EG-CHECK: @or_i1
132; EG-CHECK: OR_INT {{\** *}}T{{[0-9]+\.[XYZW], PV\.[XYZW], PS}}
133
134; SI-CHECK: @or_i1
135; SI-CHECK: S_OR_B64 s[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}]
136define void @or_i1(float addrspace(1)* %out, float addrspace(1)* %in0, float addrspace(1)* %in1) {
137 %a = load float addrspace(1) * %in0
138 %b = load float addrspace(1) * %in1
139 %acmp = fcmp oge float %a, 0.000000e+00
140 %bcmp = fcmp oge float %b, 0.000000e+00
141 %or = or i1 %acmp, %bcmp
142 %result = select i1 %or, float %a, float %b
143 store float %result, float addrspace(1)* %out
144 ret void
145}