| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1 | //===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 |  | 
|  | 10 | #define DEBUG_TYPE "t2-reduce-size" | 
|  | 11 | #include "ARM.h" | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 12 | #include "ARMAddressingModes.h" | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 13 | #include "ARMBaseRegisterInfo.h" | 
|  | 14 | #include "ARMBaseInstrInfo.h" | 
|  | 15 | #include "Thumb2InstrInfo.h" | 
|  | 16 | #include "llvm/CodeGen/MachineInstr.h" | 
|  | 17 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
|  | 18 | #include "llvm/CodeGen/MachineFunctionPass.h" | 
| Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 19 | #include "llvm/Support/CommandLine.h" | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 20 | #include "llvm/Support/Debug.h" | 
| Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 21 | #include "llvm/Support/raw_ostream.h" | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 22 | #include "llvm/ADT/DenseMap.h" | 
|  | 23 | #include "llvm/ADT/Statistic.h" | 
|  | 24 | using namespace llvm; | 
|  | 25 |  | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 26 | STATISTIC(NumNarrows,  "Number of 32-bit instrs reduced to 16-bit ones"); | 
|  | 27 | STATISTIC(Num2Addrs,   "Number of 32-bit instrs reduced to 2addr 16-bit ones"); | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 28 | STATISTIC(NumLdSts,    "Number of 32-bit load / store reduced to 16-bit ones"); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 29 |  | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 30 | static cl::opt<int> ReduceLimit("t2-reduce-limit", | 
|  | 31 | cl::init(-1), cl::Hidden); | 
|  | 32 | static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2", | 
|  | 33 | cl::init(-1), cl::Hidden); | 
|  | 34 | static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3", | 
|  | 35 | cl::init(-1), cl::Hidden); | 
| Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 36 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 37 | namespace { | 
|  | 38 | /// ReduceTable - A static table with information on mapping from wide | 
|  | 39 | /// opcodes to narrow | 
|  | 40 | struct ReduceEntry { | 
|  | 41 | unsigned WideOpc;      // Wide opcode | 
|  | 42 | unsigned NarrowOpc1;   // Narrow opcode to transform to | 
|  | 43 | unsigned NarrowOpc2;   // Narrow opcode when it's two-address | 
|  | 44 | uint8_t  Imm1Limit;    // Limit of immediate field (bits) | 
|  | 45 | uint8_t  Imm2Limit;    // Limit of immediate field when it's two-address | 
|  | 46 | unsigned LowRegs1 : 1; // Only possible if low-registers are used | 
|  | 47 | unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr) | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 48 | unsigned PredCC1  : 2; // 0 - If predicated, cc is on and vice versa. | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 49 | // 1 - No cc field. | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 50 | // 2 - Always set CPSR. | 
| Evan Cheng | aee7e49 | 2009-08-12 18:35:50 +0000 | [diff] [blame] | 51 | unsigned PredCC2  : 2; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 52 | unsigned Special  : 1; // Needs to be dealt with specially | 
|  | 53 | }; | 
|  | 54 |  | 
|  | 55 | static const ReduceEntry ReduceTable[] = { | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 56 | // Wide,        Narrow1,      Narrow2,     imm1,imm2,  lo1, lo2, P/C, S | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 57 | { ARM::t2ADCrr, 0,            ARM::tADC,     0,   0,    0,   1,  0,0, 0 }, | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 58 | { ARM::t2ADDri, ARM::tADDi3,  ARM::tADDi8,   3,   8,    1,   1,  0,0, 0 }, | 
|  | 59 | { ARM::t2ADDrr, ARM::tADDrr,  ARM::tADDhirr, 0,   0,    1,   0,  0,1, 0 }, | 
| Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 60 | // Note: immediate scale is 4. | 
|  | 61 | { ARM::t2ADDrSPi,ARM::tADDrSPi,0,            8,   0,    1,   0,  1,0, 0 }, | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 62 | { ARM::t2ADDSri,ARM::tADDi3,  ARM::tADDi8,   3,   8,    1,   1,  2,2, 1 }, | 
|  | 63 | { ARM::t2ADDSrr,ARM::tADDrr,  0,             0,   0,    1,   0,  2,0, 1 }, | 
| Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 64 | { ARM::t2ANDrr, 0,            ARM::tAND,     0,   0,    0,   1,  0,0, 0 }, | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 65 | { ARM::t2ASRri, ARM::tASRri,  0,             5,   0,    1,   0,  0,0, 0 }, | 
| Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 66 | { ARM::t2ASRrr, 0,            ARM::tASRrr,   0,   0,    0,   1,  0,0, 0 }, | 
|  | 67 | { ARM::t2BICrr, 0,            ARM::tBIC,     0,   0,    0,   1,  0,0, 0 }, | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 68 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations | 
|  | 69 | //{ ARM::t2CMNrr, ARM::tCMN,    0,             0,   0,    1,   0,  2,0, 0 }, | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 70 | { ARM::t2CMPri, ARM::tCMPi8,  0,             8,   0,    1,   0,  2,0, 0 }, | 
|  | 71 | { ARM::t2CMPrr, ARM::tCMPhir, 0,             0,   0,    0,   0,  2,0, 0 }, | 
|  | 72 | { ARM::t2CMPzri,ARM::tCMPzi8, 0,             8,   0,    1,   0,  2,0, 0 }, | 
|  | 73 | { ARM::t2CMPzrr,ARM::tCMPzhir,0,             0,   0,    0,   0,  2,0, 0 }, | 
| Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 74 | { ARM::t2EORrr, 0,            ARM::tEOR,     0,   0,    0,   1,  0,0, 0 }, | 
| Evan Cheng | db73d68 | 2009-08-14 00:32:16 +0000 | [diff] [blame] | 75 | // FIXME: adr.n immediate offset must be multiple of 4. | 
|  | 76 | //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0,     0,   0,    1,   0,  1,0, 0 }, | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 77 | { ARM::t2LSLri, ARM::tLSLri,  0,             5,   0,    1,   0,  0,0, 0 }, | 
| Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 78 | { ARM::t2LSLrr, 0,            ARM::tLSLrr,   0,   0,    0,   1,  0,0, 0 }, | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 79 | { ARM::t2LSRri, ARM::tLSRri,  0,             5,   0,    1,   0,  0,0, 0 }, | 
| Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 80 | { ARM::t2LSRrr, 0,            ARM::tLSRrr,   0,   0,    0,   1,  0,0, 0 }, | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 81 | { ARM::t2MOVi,  ARM::tMOVi8,  0,             8,   0,    1,   0,  0,0, 0 }, | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 82 | { ARM::t2MOVi16,ARM::tMOVi8,  0,             8,   0,    1,   0,  0,0, 1 }, | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 83 | // FIXME: Do we need the 16-bit 'S' variant? | 
|  | 84 | { ARM::t2MOVr,ARM::tMOVgpr2gpr,0,            0,   0,    0,   0,  1,0, 0 }, | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 85 | { ARM::t2MOVCCr,0,            ARM::tMOVCCr,  0,   0,    0,   0,  0,1, 0 }, | 
| Jim Grosbach | f7279bd | 2010-02-09 19:51:37 +0000 | [diff] [blame] | 86 | { ARM::t2MOVCCi,0,            ARM::tMOVCCi,  0,   8,    0,   1,  0,1, 0 }, | 
| Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 87 | { ARM::t2MUL,   0,            ARM::tMUL,     0,   0,    0,   1,  0,0, 0 }, | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 88 | { ARM::t2MVNr,  ARM::tMVN,    0,             0,   0,    1,   0,  0,0, 0 }, | 
| Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 89 | { ARM::t2ORRrr, 0,            ARM::tORR,     0,   0,    0,   1,  0,0, 0 }, | 
| Evan Cheng | 8a640ae | 2009-08-10 07:58:45 +0000 | [diff] [blame] | 90 | { ARM::t2REV,   ARM::tREV,    0,             0,   0,    1,   0,  1,0, 0 }, | 
|  | 91 | { ARM::t2REV16, ARM::tREV16,  0,             0,   0,    1,   0,  1,0, 0 }, | 
|  | 92 | { ARM::t2REVSH, ARM::tREVSH,  0,             0,   0,    1,   0,  1,0, 0 }, | 
| Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 93 | { ARM::t2RORrr, 0,            ARM::tROR,     0,   0,    0,   1,  0,0, 0 }, | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 94 | { ARM::t2RSBri, ARM::tRSB,    0,             0,   0,    1,   0,  0,0, 1 }, | 
|  | 95 | { ARM::t2RSBSri,ARM::tRSB,    0,             0,   0,    1,   0,  2,0, 1 }, | 
|  | 96 | { ARM::t2SBCrr, 0,            ARM::tSBC,     0,   0,    0,   1,  0,0, 0 }, | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 97 | { ARM::t2SUBri, ARM::tSUBi3,  ARM::tSUBi8,   3,   8,    1,   1,  0,0, 0 }, | 
|  | 98 | { ARM::t2SUBrr, ARM::tSUBrr,  0,             0,   0,    1,   0,  0,0, 0 }, | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 99 | { ARM::t2SUBSri,ARM::tSUBi3,  ARM::tSUBi8,   3,   8,    1,   1,  2,2, 0 }, | 
|  | 100 | { ARM::t2SUBSrr,ARM::tSUBrr,  0,             0,   0,    1,   0,  2,0, 0 }, | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 101 | { ARM::t2SXTBr, ARM::tSXTB,   0,             0,   0,    1,   0,  1,0, 0 }, | 
|  | 102 | { ARM::t2SXTHr, ARM::tSXTH,   0,             0,   0,    1,   0,  1,0, 0 }, | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 103 | { ARM::t2TSTrr, ARM::tTST,    0,             0,   0,    1,   0,  2,0, 0 }, | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 104 | { ARM::t2UXTBr, ARM::tUXTB,   0,             0,   0,    1,   0,  1,0, 0 }, | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 105 | { ARM::t2UXTHr, ARM::tUXTH,   0,             0,   0,    1,   0,  1,0, 0 }, | 
|  | 106 |  | 
|  | 107 | // FIXME: Clean this up after splitting each Thumb load / store opcode | 
|  | 108 | // into multiple ones. | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 109 | { ARM::t2LDRi12,ARM::tLDR,    ARM::tLDRspi,  5,   8,    1,   0,  0,0, 1 }, | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 110 | { ARM::t2LDRs,  ARM::tLDR,    0,             0,   0,    1,   0,  0,0, 1 }, | 
|  | 111 | { ARM::t2LDRBi12,ARM::tLDRB,  0,             5,   0,    1,   0,  0,0, 1 }, | 
|  | 112 | { ARM::t2LDRBs, ARM::tLDRB,   0,             0,   0,    1,   0,  0,0, 1 }, | 
|  | 113 | { ARM::t2LDRHi12,ARM::tLDRH,  0,             5,   0,    1,   0,  0,0, 1 }, | 
|  | 114 | { ARM::t2LDRHs, ARM::tLDRH,   0,             0,   0,    1,   0,  0,0, 1 }, | 
| Evan Cheng | 806845d | 2009-08-11 09:37:40 +0000 | [diff] [blame] | 115 | { ARM::t2LDRSBs,ARM::tLDRSB,  0,             0,   0,    1,   0,  0,0, 1 }, | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 116 | { ARM::t2LDRSHs,ARM::tLDRSH,  0,             0,   0,    1,   0,  0,0, 1 }, | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 117 | { ARM::t2STRi12,ARM::tSTR,    ARM::tSTRspi,  5,   8,    1,   0,  0,0, 1 }, | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 118 | { ARM::t2STRs,  ARM::tSTR,    0,             0,   0,    1,   0,  0,0, 1 }, | 
|  | 119 | { ARM::t2STRBi12,ARM::tSTRB,  0,             5,   0,    1,   0,  0,0, 1 }, | 
|  | 120 | { ARM::t2STRBs, ARM::tSTRB,   0,             0,   0,    1,   0,  0,0, 1 }, | 
|  | 121 | { ARM::t2STRHi12,ARM::tSTRH,  0,             5,   0,    1,   0,  0,0, 1 }, | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 122 | { ARM::t2STRHs, ARM::tSTRH,   0,             0,   0,    1,   0,  0,0, 1 }, | 
|  | 123 |  | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 124 | { ARM::t2LDM,   ARM::tLDM,    0,             0,   0,    1,   1,  1,1, 1 }, | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 125 | { ARM::t2LDM_RET,0,           ARM::tPOP_RET, 0,   0,    1,   1,  1,1, 1 }, | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 126 | { ARM::t2LDM_UPD,ARM::tLDM_UPD,ARM::tPOP,    0,   0,    1,   1,  1,1, 1 }, | 
|  | 127 | // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent | 
|  | 128 | { ARM::t2STM_UPD,ARM::tSTM_UPD,ARM::tPUSH,   0,   0,    1,   1,  1,1, 1 }, | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 129 | }; | 
|  | 130 |  | 
| Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 131 | class Thumb2SizeReduce : public MachineFunctionPass { | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 132 | public: | 
|  | 133 | static char ID; | 
|  | 134 | Thumb2SizeReduce(); | 
|  | 135 |  | 
| Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 136 | const Thumb2InstrInfo *TII; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 137 |  | 
|  | 138 | virtual bool runOnMachineFunction(MachineFunction &MF); | 
|  | 139 |  | 
|  | 140 | virtual const char *getPassName() const { | 
|  | 141 | return "Thumb2 instruction size reduction pass"; | 
|  | 142 | } | 
|  | 143 |  | 
|  | 144 | private: | 
|  | 145 | /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable. | 
|  | 146 | DenseMap<unsigned, unsigned> ReduceOpcodeMap; | 
|  | 147 |  | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 148 | bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, | 
|  | 149 | bool is2Addr, ARMCC::CondCodes Pred, | 
|  | 150 | bool LiveCPSR, bool &HasCC, bool &CCDead); | 
|  | 151 |  | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 152 | bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 153 | const ReduceEntry &Entry); | 
|  | 154 |  | 
|  | 155 | bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 156 | const ReduceEntry &Entry, bool LiveCPSR); | 
|  | 157 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 158 | /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address | 
|  | 159 | /// instruction. | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 160 | bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 161 | const ReduceEntry &Entry, | 
|  | 162 | bool LiveCPSR); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 163 |  | 
|  | 164 | /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit | 
|  | 165 | /// non-two-address instruction. | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 166 | bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 167 | const ReduceEntry &Entry, | 
|  | 168 | bool LiveCPSR); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 169 |  | 
|  | 170 | /// ReduceMBB - Reduce width of instructions in the specified basic block. | 
|  | 171 | bool ReduceMBB(MachineBasicBlock &MBB); | 
|  | 172 | }; | 
|  | 173 | char Thumb2SizeReduce::ID = 0; | 
|  | 174 | } | 
|  | 175 |  | 
| Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 176 | Thumb2SizeReduce::Thumb2SizeReduce() : MachineFunctionPass(ID) { | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 177 | for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) { | 
|  | 178 | unsigned FromOpc = ReduceTable[i].WideOpc; | 
|  | 179 | if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second) | 
|  | 180 | assert(false && "Duplicated entries?"); | 
|  | 181 | } | 
|  | 182 | } | 
|  | 183 |  | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 184 | static bool HasImplicitCPSRDef(const TargetInstrDesc &TID) { | 
|  | 185 | for (const unsigned *Regs = TID.ImplicitDefs; *Regs; ++Regs) | 
|  | 186 | if (*Regs == ARM::CPSR) | 
|  | 187 | return true; | 
|  | 188 | return false; | 
|  | 189 | } | 
|  | 190 |  | 
|  | 191 | bool | 
|  | 192 | Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, | 
|  | 193 | bool is2Addr, ARMCC::CondCodes Pred, | 
|  | 194 | bool LiveCPSR, bool &HasCC, bool &CCDead) { | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 195 | if ((is2Addr  && Entry.PredCC2 == 0) || | 
|  | 196 | (!is2Addr && Entry.PredCC1 == 0)) { | 
|  | 197 | if (Pred == ARMCC::AL) { | 
|  | 198 | // Not predicated, must set CPSR. | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 199 | if (!HasCC) { | 
|  | 200 | // Original instruction was not setting CPSR, but CPSR is not | 
|  | 201 | // currently live anyway. It's ok to set it. The CPSR def is | 
|  | 202 | // dead though. | 
|  | 203 | if (!LiveCPSR) { | 
|  | 204 | HasCC = true; | 
|  | 205 | CCDead = true; | 
|  | 206 | return true; | 
|  | 207 | } | 
|  | 208 | return false; | 
|  | 209 | } | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 210 | } else { | 
|  | 211 | // Predicated, must not set CPSR. | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 212 | if (HasCC) | 
|  | 213 | return false; | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 214 | } | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 215 | } else if ((is2Addr  && Entry.PredCC2 == 2) || | 
|  | 216 | (!is2Addr && Entry.PredCC1 == 2)) { | 
|  | 217 | /// Old opcode has an optional def of CPSR. | 
|  | 218 | if (HasCC) | 
|  | 219 | return true; | 
| Jim Grosbach | bc7eeaf | 2010-09-14 20:35:46 +0000 | [diff] [blame] | 220 | // If old opcode does not implicitly define CPSR, then it's not ok since | 
|  | 221 | // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP. | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 222 | if (!HasImplicitCPSRDef(MI->getDesc())) | 
|  | 223 | return false; | 
|  | 224 | HasCC = true; | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 225 | } else { | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 226 | // 16-bit instruction does not set CPSR. | 
|  | 227 | if (HasCC) | 
|  | 228 | return false; | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 229 | } | 
|  | 230 |  | 
|  | 231 | return true; | 
|  | 232 | } | 
|  | 233 |  | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 234 | static bool VerifyLowRegs(MachineInstr *MI) { | 
|  | 235 | unsigned Opc = MI->getOpcode(); | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 236 | bool isPCOk = (Opc == ARM::t2LDM_RET || Opc == ARM::t2LDM || | 
|  | 237 | Opc == ARM::t2LDM_UPD); | 
|  | 238 | bool isLROk = (Opc == ARM::t2STM_UPD); | 
| Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 239 | bool isSPOk = isPCOk || isLROk || (Opc == ARM::t2ADDrSPi); | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 240 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { | 
|  | 241 | const MachineOperand &MO = MI->getOperand(i); | 
|  | 242 | if (!MO.isReg() || MO.isImplicit()) | 
|  | 243 | continue; | 
|  | 244 | unsigned Reg = MO.getReg(); | 
|  | 245 | if (Reg == 0 || Reg == ARM::CPSR) | 
|  | 246 | continue; | 
|  | 247 | if (isPCOk && Reg == ARM::PC) | 
|  | 248 | continue; | 
|  | 249 | if (isLROk && Reg == ARM::LR) | 
|  | 250 | continue; | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 251 | if (Reg == ARM::SP) { | 
|  | 252 | if (isSPOk) | 
|  | 253 | continue; | 
|  | 254 | if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12)) | 
|  | 255 | // Special case for these ldr / str with sp as base register. | 
|  | 256 | continue; | 
|  | 257 | } | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 258 | if (!isARMLowRegister(Reg)) | 
|  | 259 | return false; | 
|  | 260 | } | 
|  | 261 | return true; | 
|  | 262 | } | 
|  | 263 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 264 | bool | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 265 | Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 266 | const ReduceEntry &Entry) { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 267 | if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt)) | 
|  | 268 | return false; | 
|  | 269 |  | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 270 | unsigned Scale = 1; | 
|  | 271 | bool HasImmOffset = false; | 
|  | 272 | bool HasShift = false; | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 273 | bool HasOffReg = true; | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 274 | bool isLdStMul = false; | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 275 | unsigned Opc = Entry.NarrowOpc1; | 
|  | 276 | unsigned OpNum = 3; // First 'rest' of operands. | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 277 | uint8_t  ImmLimit = Entry.Imm1Limit; | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 278 | switch (Entry.WideOpc) { | 
|  | 279 | default: | 
|  | 280 | llvm_unreachable("Unexpected Thumb2 load / store opcode!"); | 
|  | 281 | case ARM::t2LDRi12: | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 282 | case ARM::t2STRi12: { | 
|  | 283 | unsigned BaseReg = MI->getOperand(1).getReg(); | 
|  | 284 | if (BaseReg == ARM::SP) { | 
|  | 285 | Opc = Entry.NarrowOpc2; | 
|  | 286 | ImmLimit = Entry.Imm2Limit; | 
|  | 287 | HasOffReg = false; | 
|  | 288 | } | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 289 | Scale = 4; | 
|  | 290 | HasImmOffset = true; | 
|  | 291 | break; | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 292 | } | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 293 | case ARM::t2LDRBi12: | 
|  | 294 | case ARM::t2STRBi12: | 
|  | 295 | HasImmOffset = true; | 
|  | 296 | break; | 
|  | 297 | case ARM::t2LDRHi12: | 
|  | 298 | case ARM::t2STRHi12: | 
|  | 299 | Scale = 2; | 
|  | 300 | HasImmOffset = true; | 
|  | 301 | break; | 
|  | 302 | case ARM::t2LDRs: | 
|  | 303 | case ARM::t2LDRBs: | 
|  | 304 | case ARM::t2LDRHs: | 
|  | 305 | case ARM::t2LDRSBs: | 
|  | 306 | case ARM::t2LDRSHs: | 
|  | 307 | case ARM::t2STRs: | 
|  | 308 | case ARM::t2STRBs: | 
|  | 309 | case ARM::t2STRHs: | 
|  | 310 | HasShift = true; | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 311 | OpNum = 4; | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 312 | break; | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 313 | case ARM::t2LDM: { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 314 | unsigned BaseReg = MI->getOperand(0).getReg(); | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 315 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm()); | 
|  | 316 | if (!isARMLowRegister(BaseReg) || Mode != ARM_AM::ia) | 
|  | 317 | return false; | 
| Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 318 | // For the non-writeback version (this one), the base register must be | 
|  | 319 | // one of the registers being loaded. | 
|  | 320 | bool isOK = false; | 
|  | 321 | for (unsigned i = 4; i < MI->getNumOperands(); ++i) { | 
|  | 322 | if (MI->getOperand(i).getReg() == BaseReg) { | 
|  | 323 | isOK = true; | 
|  | 324 | break; | 
|  | 325 | } | 
|  | 326 | } | 
|  | 327 | if (!isOK) | 
|  | 328 | return false; | 
|  | 329 |  | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 330 | OpNum = 0; | 
|  | 331 | isLdStMul = true; | 
|  | 332 | break; | 
|  | 333 | } | 
|  | 334 | case ARM::t2LDM_RET: { | 
|  | 335 | unsigned BaseReg = MI->getOperand(1).getReg(); | 
|  | 336 | if (BaseReg != ARM::SP) | 
|  | 337 | return false; | 
|  | 338 | Opc = Entry.NarrowOpc2; // tPOP_RET | 
|  | 339 | OpNum = 3; | 
|  | 340 | isLdStMul = true; | 
|  | 341 | break; | 
|  | 342 | } | 
|  | 343 | case ARM::t2LDM_UPD: | 
|  | 344 | case ARM::t2STM_UPD: { | 
|  | 345 | OpNum = 0; | 
|  | 346 | unsigned BaseReg = MI->getOperand(1).getReg(); | 
|  | 347 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(2).getImm()); | 
|  | 348 | if (BaseReg == ARM::SP && | 
| Benjamin Kramer | 13f4db8 | 2010-03-13 07:50:22 +0000 | [diff] [blame] | 349 | ((Entry.WideOpc == ARM::t2LDM_UPD && Mode == ARM_AM::ia) || | 
|  | 350 | (Entry.WideOpc == ARM::t2STM_UPD && Mode == ARM_AM::db))) { | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 351 | Opc = Entry.NarrowOpc2; // tPOP or tPUSH | 
|  | 352 | OpNum = 3; | 
|  | 353 | } else if (!isARMLowRegister(BaseReg) || Mode != ARM_AM::ia) { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 354 | return false; | 
|  | 355 | } | 
|  | 356 | isLdStMul = true; | 
|  | 357 | break; | 
|  | 358 | } | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 359 | } | 
|  | 360 |  | 
|  | 361 | unsigned OffsetReg = 0; | 
|  | 362 | bool OffsetKill = false; | 
|  | 363 | if (HasShift) { | 
|  | 364 | OffsetReg  = MI->getOperand(2).getReg(); | 
|  | 365 | OffsetKill = MI->getOperand(2).isKill(); | 
|  | 366 | if (MI->getOperand(3).getImm()) | 
|  | 367 | // Thumb1 addressing mode doesn't support shift. | 
|  | 368 | return false; | 
|  | 369 | } | 
|  | 370 |  | 
|  | 371 | unsigned OffsetImm = 0; | 
|  | 372 | if (HasImmOffset) { | 
|  | 373 | OffsetImm = MI->getOperand(2).getImm(); | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 374 | unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale; | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 375 | if ((OffsetImm & (Scale-1)) || OffsetImm > MaxOffset) | 
|  | 376 | // Make sure the immediate field fits. | 
|  | 377 | return false; | 
|  | 378 | } | 
|  | 379 |  | 
|  | 380 | // Add the 16-bit load / store instruction. | 
|  | 381 | // FIXME: Thumb1 addressing mode encode both immediate and register offset. | 
|  | 382 | DebugLoc dl = MI->getDebugLoc(); | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 383 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, TII->get(Opc)); | 
|  | 384 | if (!isLdStMul) { | 
|  | 385 | MIB.addOperand(MI->getOperand(0)).addOperand(MI->getOperand(1)); | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 386 | if (Opc != ARM::tLDRSB && Opc != ARM::tLDRSH) { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 387 | // tLDRSB and tLDRSH do not have an immediate offset field. On the other | 
|  | 388 | // hand, it must have an offset register. | 
|  | 389 | // FIXME: Remove this special case. | 
|  | 390 | MIB.addImm(OffsetImm/Scale); | 
|  | 391 | } | 
|  | 392 | assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!"); | 
|  | 393 |  | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 394 | if (HasOffReg) | 
|  | 395 | MIB.addReg(OffsetReg, getKillRegState(OffsetKill)); | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 396 | } | 
| Evan Cheng | 806845d | 2009-08-11 09:37:40 +0000 | [diff] [blame] | 397 |  | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 398 | // Transfer the rest of operands. | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 399 | for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum) | 
|  | 400 | MIB.addOperand(MI->getOperand(OpNum)); | 
|  | 401 |  | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 402 | // Transfer memoperands. | 
|  | 403 | (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); | 
|  | 404 |  | 
| Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 405 | DEBUG(errs() << "Converted 32-bit: " << *MI << "       to 16-bit: " << *MIB); | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 406 |  | 
|  | 407 | MBB.erase(MI); | 
|  | 408 | ++NumLdSts; | 
|  | 409 | return true; | 
|  | 410 | } | 
|  | 411 |  | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 412 | bool | 
|  | 413 | Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 414 | const ReduceEntry &Entry, | 
|  | 415 | bool LiveCPSR) { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 416 | if (Entry.LowRegs1 && !VerifyLowRegs(MI)) | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 417 | return false; | 
|  | 418 |  | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 419 | const TargetInstrDesc &TID = MI->getDesc(); | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 420 | if (TID.mayLoad() || TID.mayStore()) | 
|  | 421 | return ReduceLoadStore(MBB, MI, Entry); | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 422 |  | 
|  | 423 | unsigned Opc = MI->getOpcode(); | 
|  | 424 | switch (Opc) { | 
|  | 425 | default: break; | 
|  | 426 | case ARM::t2ADDSri: | 
|  | 427 | case ARM::t2ADDSrr: { | 
|  | 428 | unsigned PredReg = 0; | 
|  | 429 | if (getInstrPredicate(MI, PredReg) == ARMCC::AL) { | 
|  | 430 | switch (Opc) { | 
|  | 431 | default: break; | 
|  | 432 | case ARM::t2ADDSri: { | 
|  | 433 | if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR)) | 
|  | 434 | return true; | 
|  | 435 | // fallthrough | 
|  | 436 | } | 
|  | 437 | case ARM::t2ADDSrr: | 
|  | 438 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR); | 
|  | 439 | } | 
|  | 440 | } | 
|  | 441 | break; | 
|  | 442 | } | 
|  | 443 | case ARM::t2RSBri: | 
|  | 444 | case ARM::t2RSBSri: | 
|  | 445 | if (MI->getOperand(2).getImm() == 0) | 
|  | 446 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR); | 
|  | 447 | break; | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 448 | case ARM::t2MOVi16: | 
|  | 449 | // Can convert only 'pure' immediate operands, not immediates obtained as | 
|  | 450 | // globals' addresses. | 
|  | 451 | if (MI->getOperand(1).isImm()) | 
|  | 452 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR); | 
|  | 453 | break; | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 454 | } | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 455 | return false; | 
|  | 456 | } | 
|  | 457 |  | 
|  | 458 | bool | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 459 | Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 460 | const ReduceEntry &Entry, | 
|  | 461 | bool LiveCPSR) { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 462 |  | 
|  | 463 | if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr)) | 
|  | 464 | return false; | 
|  | 465 |  | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 466 | unsigned Reg0 = MI->getOperand(0).getReg(); | 
|  | 467 | unsigned Reg1 = MI->getOperand(1).getReg(); | 
| Bob Wilson | 279e55f | 2010-06-24 16:50:20 +0000 | [diff] [blame] | 468 | if (Reg0 != Reg1) { | 
|  | 469 | // Try to commute the operands to make it a 2-address instruction. | 
|  | 470 | unsigned CommOpIdx1, CommOpIdx2; | 
|  | 471 | if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) || | 
|  | 472 | CommOpIdx1 != 1 || MI->getOperand(CommOpIdx2).getReg() != Reg0) | 
|  | 473 | return false; | 
|  | 474 | MachineInstr *CommutedMI = TII->commuteInstruction(MI); | 
|  | 475 | if (!CommutedMI) | 
|  | 476 | return false; | 
|  | 477 | } | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 478 | if (Entry.LowRegs2 && !isARMLowRegister(Reg0)) | 
|  | 479 | return false; | 
|  | 480 | if (Entry.Imm2Limit) { | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 481 | unsigned Imm = MI->getOperand(2).getImm(); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 482 | unsigned Limit = (1 << Entry.Imm2Limit) - 1; | 
|  | 483 | if (Imm > Limit) | 
|  | 484 | return false; | 
|  | 485 | } else { | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 486 | unsigned Reg2 = MI->getOperand(2).getReg(); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 487 | if (Entry.LowRegs2 && !isARMLowRegister(Reg2)) | 
|  | 488 | return false; | 
|  | 489 | } | 
|  | 490 |  | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 491 | // Check if it's possible / necessary to transfer the predicate. | 
|  | 492 | const TargetInstrDesc &NewTID = TII->get(Entry.NarrowOpc2); | 
|  | 493 | unsigned PredReg = 0; | 
|  | 494 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); | 
|  | 495 | bool SkipPred = false; | 
|  | 496 | if (Pred != ARMCC::AL) { | 
|  | 497 | if (!NewTID.isPredicable()) | 
|  | 498 | // Can't transfer predicate, fail. | 
|  | 499 | return false; | 
|  | 500 | } else { | 
|  | 501 | SkipPred = !NewTID.isPredicable(); | 
|  | 502 | } | 
|  | 503 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 504 | bool HasCC = false; | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 505 | bool CCDead = false; | 
| Bob Wilson | 279e55f | 2010-06-24 16:50:20 +0000 | [diff] [blame] | 506 | const TargetInstrDesc &TID = MI->getDesc(); | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 507 | if (TID.hasOptionalDef()) { | 
|  | 508 | unsigned NumOps = TID.getNumOperands(); | 
|  | 509 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); | 
|  | 510 | if (HasCC && MI->getOperand(NumOps-1).isDead()) | 
|  | 511 | CCDead = true; | 
|  | 512 | } | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 513 | if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead)) | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 514 | return false; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 515 |  | 
|  | 516 | // Add the 16-bit instruction. | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 517 | DebugLoc dl = MI->getDebugLoc(); | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 518 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewTID); | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 519 | MIB.addOperand(MI->getOperand(0)); | 
| Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 520 | if (NewTID.hasOptionalDef()) { | 
|  | 521 | if (HasCC) | 
|  | 522 | AddDefaultT1CC(MIB, CCDead); | 
|  | 523 | else | 
|  | 524 | AddNoT1CC(MIB); | 
|  | 525 | } | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 526 |  | 
|  | 527 | // Transfer the rest of operands. | 
|  | 528 | unsigned NumOps = TID.getNumOperands(); | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 529 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { | 
|  | 530 | if (i < NumOps && TID.OpInfo[i].isOptionalDef()) | 
|  | 531 | continue; | 
|  | 532 | if (SkipPred && TID.OpInfo[i].isPredicate()) | 
|  | 533 | continue; | 
|  | 534 | MIB.addOperand(MI->getOperand(i)); | 
|  | 535 | } | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 536 |  | 
| Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 537 | DEBUG(errs() << "Converted 32-bit: " << *MI << "       to 16-bit: " << *MIB); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 538 |  | 
|  | 539 | MBB.erase(MI); | 
|  | 540 | ++Num2Addrs; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 541 | return true; | 
|  | 542 | } | 
|  | 543 |  | 
|  | 544 | bool | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 545 | Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 546 | const ReduceEntry &Entry, | 
|  | 547 | bool LiveCPSR) { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 548 | if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit)) | 
|  | 549 | return false; | 
|  | 550 |  | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 551 | unsigned Limit = ~0U; | 
| Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 552 | unsigned Scale = (Entry.WideOpc == ARM::t2ADDrSPi) ? 4 : 1; | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 553 | if (Entry.Imm1Limit) | 
| Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 554 | Limit = ((1 << Entry.Imm1Limit) - 1) * Scale; | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 555 |  | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 556 | const TargetInstrDesc &TID = MI->getDesc(); | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 557 | for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) { | 
|  | 558 | if (TID.OpInfo[i].isPredicate()) | 
|  | 559 | continue; | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 560 | const MachineOperand &MO = MI->getOperand(i); | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 561 | if (MO.isReg()) { | 
|  | 562 | unsigned Reg = MO.getReg(); | 
|  | 563 | if (!Reg || Reg == ARM::CPSR) | 
|  | 564 | continue; | 
| Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 565 | if (Entry.WideOpc == ARM::t2ADDrSPi && Reg == ARM::SP) | 
|  | 566 | continue; | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 567 | if (Entry.LowRegs1 && !isARMLowRegister(Reg)) | 
|  | 568 | return false; | 
| Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 569 | } else if (MO.isImm() && | 
|  | 570 | !TID.OpInfo[i].isPredicate()) { | 
| Evan Cheng | cf61d68 | 2009-09-09 06:05:16 +0000 | [diff] [blame] | 571 | if (((unsigned)MO.getImm()) > Limit || (MO.getImm() & (Scale-1)) != 0) | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 572 | return false; | 
|  | 573 | } | 
|  | 574 | } | 
|  | 575 |  | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 576 | // Check if it's possible / necessary to transfer the predicate. | 
|  | 577 | const TargetInstrDesc &NewTID = TII->get(Entry.NarrowOpc1); | 
|  | 578 | unsigned PredReg = 0; | 
|  | 579 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); | 
|  | 580 | bool SkipPred = false; | 
|  | 581 | if (Pred != ARMCC::AL) { | 
|  | 582 | if (!NewTID.isPredicable()) | 
|  | 583 | // Can't transfer predicate, fail. | 
|  | 584 | return false; | 
|  | 585 | } else { | 
|  | 586 | SkipPred = !NewTID.isPredicable(); | 
|  | 587 | } | 
|  | 588 |  | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 589 | bool HasCC = false; | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 590 | bool CCDead = false; | 
|  | 591 | if (TID.hasOptionalDef()) { | 
|  | 592 | unsigned NumOps = TID.getNumOperands(); | 
|  | 593 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); | 
|  | 594 | if (HasCC && MI->getOperand(NumOps-1).isDead()) | 
|  | 595 | CCDead = true; | 
|  | 596 | } | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 597 | if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead)) | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 598 | return false; | 
|  | 599 |  | 
|  | 600 | // Add the 16-bit instruction. | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 601 | DebugLoc dl = MI->getDebugLoc(); | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 602 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewTID); | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 603 | MIB.addOperand(MI->getOperand(0)); | 
| Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 604 | if (NewTID.hasOptionalDef()) { | 
|  | 605 | if (HasCC) | 
|  | 606 | AddDefaultT1CC(MIB, CCDead); | 
|  | 607 | else | 
|  | 608 | AddNoT1CC(MIB); | 
|  | 609 | } | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 610 |  | 
|  | 611 | // Transfer the rest of operands. | 
|  | 612 | unsigned NumOps = TID.getNumOperands(); | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 613 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { | 
|  | 614 | if (i < NumOps && TID.OpInfo[i].isOptionalDef()) | 
|  | 615 | continue; | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 616 | if ((TID.getOpcode() == ARM::t2RSBSri || | 
|  | 617 | TID.getOpcode() == ARM::t2RSBri) && i == 2) | 
|  | 618 | // Skip the zero immediate operand, it's now implicit. | 
|  | 619 | continue; | 
| Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 620 | bool isPred = (i < NumOps && TID.OpInfo[i].isPredicate()); | 
|  | 621 | if (SkipPred && isPred) | 
|  | 622 | continue; | 
|  | 623 | const MachineOperand &MO = MI->getOperand(i); | 
|  | 624 | if (Scale > 1 && !isPred && MO.isImm()) | 
|  | 625 | MIB.addImm(MO.getImm() / Scale); | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 626 | else { | 
|  | 627 | if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR) | 
|  | 628 | // Skip implicit def of CPSR. Either it's modeled as an optional | 
|  | 629 | // def now or it's already an implicit def on the new instruction. | 
|  | 630 | continue; | 
| Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 631 | MIB.addOperand(MO); | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 632 | } | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 633 | } | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 634 | if (!TID.isPredicable() && NewTID.isPredicable()) | 
|  | 635 | AddDefaultPred(MIB); | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 636 |  | 
| Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 637 | DEBUG(errs() << "Converted 32-bit: " << *MI << "       to 16-bit: " << *MIB); | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 638 |  | 
|  | 639 | MBB.erase(MI); | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 640 | ++NumNarrows; | 
|  | 641 | return true; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 642 | } | 
|  | 643 |  | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 644 | static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR) { | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 645 | bool HasDef = false; | 
|  | 646 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { | 
|  | 647 | const MachineOperand &MO = MI.getOperand(i); | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 648 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 649 | continue; | 
|  | 650 | if (MO.getReg() != ARM::CPSR) | 
|  | 651 | continue; | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 652 | if (!MO.isDead()) | 
|  | 653 | HasDef = true; | 
|  | 654 | } | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 655 |  | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 656 | return HasDef || LiveCPSR; | 
|  | 657 | } | 
|  | 658 |  | 
|  | 659 | static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) { | 
|  | 660 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { | 
|  | 661 | const MachineOperand &MO = MI.getOperand(i); | 
|  | 662 | if (!MO.isReg() || MO.isUndef() || MO.isDef()) | 
|  | 663 | continue; | 
|  | 664 | if (MO.getReg() != ARM::CPSR) | 
|  | 665 | continue; | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 666 | assert(LiveCPSR && "CPSR liveness tracking is wrong!"); | 
|  | 667 | if (MO.isKill()) { | 
|  | 668 | LiveCPSR = false; | 
|  | 669 | break; | 
|  | 670 | } | 
|  | 671 | } | 
|  | 672 |  | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 673 | return LiveCPSR; | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 674 | } | 
|  | 675 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 676 | bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) { | 
|  | 677 | bool Modified = false; | 
|  | 678 |  | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 679 | // Yes, CPSR could be livein. | 
| Dan Gohman | a1cf9fe | 2010-04-13 16:53:51 +0000 | [diff] [blame] | 680 | bool LiveCPSR = MBB.isLiveIn(ARM::CPSR); | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 681 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 682 | MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end(); | 
| Evan Cheng | 5bb93ce | 2009-08-10 08:10:13 +0000 | [diff] [blame] | 683 | MachineBasicBlock::iterator NextMII; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 684 | for (; MII != E; MII = NextMII) { | 
| Chris Lattner | a48f44d | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 685 | NextMII = llvm::next(MII); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 686 |  | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 687 | MachineInstr *MI = &*MII; | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 688 | LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR); | 
|  | 689 |  | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 690 | unsigned Opcode = MI->getOpcode(); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 691 | DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode); | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 692 | if (OPI != ReduceOpcodeMap.end()) { | 
|  | 693 | const ReduceEntry &Entry = ReduceTable[OPI->second]; | 
|  | 694 | // Ignore "special" cases for now. | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 695 | if (Entry.Special) { | 
|  | 696 | if (ReduceSpecial(MBB, MI, Entry, LiveCPSR)) { | 
|  | 697 | Modified = true; | 
|  | 698 | MachineBasicBlock::iterator I = prior(NextMII); | 
|  | 699 | MI = &*I; | 
|  | 700 | } | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 701 | goto ProcessNext; | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 702 | } | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 703 |  | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 704 | // Try to transform to a 16-bit two-address instruction. | 
|  | 705 | if (Entry.NarrowOpc2 && ReduceTo2Addr(MBB, MI, Entry, LiveCPSR)) { | 
|  | 706 | Modified = true; | 
|  | 707 | MachineBasicBlock::iterator I = prior(NextMII); | 
|  | 708 | MI = &*I; | 
|  | 709 | goto ProcessNext; | 
|  | 710 | } | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 711 |  | 
| Jim Grosbach | 57c6fd4 | 2010-06-08 20:06:55 +0000 | [diff] [blame] | 712 | // Try to transform to a 16-bit non-two-address instruction. | 
| Benjamin Kramer | 2c64130 | 2009-08-16 11:56:42 +0000 | [diff] [blame] | 713 | if (Entry.NarrowOpc1 && ReduceToNarrow(MBB, MI, Entry, LiveCPSR)) { | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 714 | Modified = true; | 
| Benjamin Kramer | 2c64130 | 2009-08-16 11:56:42 +0000 | [diff] [blame] | 715 | MachineBasicBlock::iterator I = prior(NextMII); | 
|  | 716 | MI = &*I; | 
|  | 717 | } | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 718 | } | 
|  | 719 |  | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 720 | ProcessNext: | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 721 | LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 722 | } | 
|  | 723 |  | 
|  | 724 | return Modified; | 
|  | 725 | } | 
|  | 726 |  | 
|  | 727 | bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) { | 
|  | 728 | const TargetMachine &TM = MF.getTarget(); | 
| Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 729 | TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo()); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 730 |  | 
|  | 731 | bool Modified = false; | 
|  | 732 | for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) | 
|  | 733 | Modified |= ReduceMBB(*I); | 
|  | 734 | return Modified; | 
|  | 735 | } | 
|  | 736 |  | 
|  | 737 | /// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size | 
|  | 738 | /// reduction pass. | 
|  | 739 | FunctionPass *llvm::createThumb2SizeReductionPass() { | 
|  | 740 | return new Thumb2SizeReduce(); | 
|  | 741 | } |