blob: 49f100f112fe0c373c6a949908b148a8b57b5075 [file] [log] [blame]
Matt Arsenault8728c5f2017-08-07 14:58:04 +00001; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=SI %s
2; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=fiji -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=VI %s
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00003
4declare half @llvm.ceil.f16(half %a)
5declare <2 x half> @llvm.ceil.v2f16(<2 x half> %a)
6
Matt Arsenault86e02ce2017-03-15 19:04:26 +00007; GCN-LABEL: {{^}}ceil_f16:
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00008; GCN: buffer_load_ushort v[[A_F16:[0-9]+]]
9; SI: v_cvt_f32_f16_e32 v[[A_F32:[0-9]+]], v[[A_F16]]
10; SI: v_ceil_f32_e32 v[[R_F32:[0-9]+]], v[[A_F32]]
11; SI: v_cvt_f16_f32_e32 v[[R_F16:[0-9]+]], v[[R_F32]]
12; VI: v_ceil_f16_e32 v[[R_F16:[0-9]+]], v[[A_F16]]
13; GCN: buffer_store_short v[[R_F16]]
14; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000015define amdgpu_kernel void @ceil_f16(
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000016 half addrspace(1)* %r,
17 half addrspace(1)* %a) {
18entry:
19 %a.val = load half, half addrspace(1)* %a
20 %r.val = call half @llvm.ceil.f16(half %a.val)
21 store half %r.val, half addrspace(1)* %r
22 ret void
23}
24
Matt Arsenault86e02ce2017-03-15 19:04:26 +000025; GCN-LABEL: {{^}}ceil_v2f16:
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000026; GCN: buffer_load_dword v[[A_V2_F16:[0-9]+]]
Matt Arsenault8c4a3522018-06-26 19:10:00 +000027; SI-DAG: v_cvt_f32_f16_e32 v[[A_F32_0:[0-9]+]], v[[A_V2_F16]]
28; SI-DAG: v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
29; SI-DAG: v_cvt_f32_f16_e32 v[[A_F32_1:[0-9]+]], v[[A_F16_1]]
30; SI-DAG: v_ceil_f32_e32 v[[R_F32_0:[0-9]+]], v[[A_F32_0]]
31; SI-DAG: v_cvt_f16_f32_e32 v[[R_F16_0:[0-9]+]], v[[R_F32_0]]
32; SI-DAG: v_ceil_f32_e32 v[[R_F32_1:[0-9]+]], v[[A_F32_1]]
33; SI-DAG: v_cvt_f16_f32_e32 v[[R_F16_1:[0-9]+]], v[[R_F32_1]]
34; SI: v_lshlrev_b32_e32 v[[R_F16_HI:[0-9]+]], 16, v[[R_F16_1]]
Sam Kolton9fa16962017-04-06 15:03:28 +000035; SI-NOT: and
Matt Arsenault6c29c5a2017-07-10 19:53:57 +000036; SI: v_or_b32_e32 v[[R_V2_F16:[0-9]+]], v[[R_F16_0]], v[[R_F16_HI]]
Sam Kolton9fa16962017-04-06 15:03:28 +000037
Matt Arsenault8edfaee2017-03-31 19:53:03 +000038; VI-DAG: v_ceil_f16_e32 v[[R_F16_0:[0-9]+]], v[[A_V2_F16]]
Sam Kolton9fa16962017-04-06 15:03:28 +000039; VI-DAG: v_ceil_f16_sdwa v[[R_F16_1:[0-9]+]], v[[A_V2_F16]] dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1
40; VI-NOT: and
Matt Arsenault6c29c5a2017-07-10 19:53:57 +000041; VI: v_or_b32_e32 v[[R_V2_F16:[0-9]+]], v[[R_F16_0]], v[[R_F16_1]]
Sam Kolton9fa16962017-04-06 15:03:28 +000042
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000043; GCN: buffer_store_dword v[[R_V2_F16]]
44; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000045define amdgpu_kernel void @ceil_v2f16(
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000046 <2 x half> addrspace(1)* %r,
47 <2 x half> addrspace(1)* %a) {
48entry:
49 %a.val = load <2 x half>, <2 x half> addrspace(1)* %a
50 %r.val = call <2 x half> @llvm.ceil.v2f16(<2 x half> %a.val)
51 store <2 x half> %r.val, <2 x half> addrspace(1)* %r
52 ret void
53}