blob: e430b07d143d2a4a58426335e712ee15ed9ab157 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/Constants.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000040using namespace llvm;
41
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +000042// FIXME: Remove this once soft-float is supported.
43static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic",
44cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden);
45
Hal Finkel595817e2012-06-04 02:21:00 +000046static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
47cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000048
Hal Finkel4e9f1a82012-06-10 19:32:29 +000049static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
50cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
51
Hal Finkel8d7fbc92013-03-15 15:27:13 +000052static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
53cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
54
Hal Finkel940ab932014-02-28 00:27:01 +000055// FIXME: Remove this once the bug has been fixed!
56extern cl::opt<bool> ANDIGlueBug;
57
Eric Christopherf6ed33e2014-10-01 21:36:28 +000058PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM)
Aditya Nandakumar30531552014-11-13 21:29:21 +000059 : TargetLowering(TM),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000060 Subtarget(*TM.getSubtargetImpl()) {
Chris Lattnera028e7a2005-09-27 22:18:25 +000061 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 setUseUnderscoreSetJmp(true);
63 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000064
Chris Lattnerd10babf2010-10-10 18:34:00 +000065 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
66 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000067 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000068 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000069
Chris Lattnerf22556d2005-08-16 17:14:42 +000070 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000071 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
72 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
73 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000074
Evan Cheng5d9fd972006-10-04 00:56:09 +000075 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000076 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
77 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000078
Owen Anderson9f944592009-08-11 20:47:22 +000079 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000080
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000081 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000082 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
83 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
84 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
85 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
86 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
87 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
88 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
89 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
90 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
91 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000092
Eric Christopherb1aaebe2014-06-12 22:38:18 +000093 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +000094 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
95
Eric Christopherb1aaebe2014-06-12 22:38:18 +000096 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +000097 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
98 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
99 isPPC64 ? MVT::i64 : MVT::i32);
100 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
101 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
102 isPPC64 ? MVT::i64 : MVT::i32);
103 } else {
104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
105 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
106 }
Hal Finkel940ab932014-02-28 00:27:01 +0000107
108 // PowerPC does not support direct load / store of condition registers
109 setOperationAction(ISD::LOAD, MVT::i1, Custom);
110 setOperationAction(ISD::STORE, MVT::i1, Custom);
111
112 // FIXME: Remove this once the ANDI glue bug is fixed:
113 if (ANDIGlueBug)
114 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
115
116 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
117 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
118 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
119 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
120 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
121 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
122
123 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
124 }
125
Dale Johannesen666323e2007-10-10 01:01:31 +0000126 // This is used in the ppcf128->int sequence. Note it has different semantics
127 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000128 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000129
Roman Divacky1faf5b02012-08-16 18:19:29 +0000130 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000131 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
132 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
133 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
134 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
135 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000136 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000137
Chris Lattnerf22556d2005-08-16 17:14:42 +0000138 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000139 setOperationAction(ISD::SREM, MVT::i32, Expand);
140 setOperationAction(ISD::UREM, MVT::i32, Expand);
141 setOperationAction(ISD::SREM, MVT::i64, Expand);
142 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000143
144 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000145 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
146 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
147 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
148 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
149 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
150 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
151 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
152 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000153
Dan Gohman482732a2007-10-11 23:21:31 +0000154 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000155 setOperationAction(ISD::FSIN , MVT::f64, Expand);
156 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000157 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000158 setOperationAction(ISD::FREM , MVT::f64, Expand);
159 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000160 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000161 setOperationAction(ISD::FSIN , MVT::f32, Expand);
162 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000163 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000164 setOperationAction(ISD::FREM , MVT::f32, Expand);
165 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000166 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000167
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000169
Chris Lattnerf22556d2005-08-16 17:14:42 +0000170 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000171 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000172 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000173 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000174 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000175
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000176 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000177 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000179 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000180
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000181 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000182 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
183 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
184 } else {
185 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
186 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
187 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000188
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000189 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000190 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
191 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
192 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000193 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000194
195 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
196 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
197 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000198 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000199 }
200
Nate Begeman2fba8a32006-01-14 03:14:10 +0000201 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000202 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000203 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000204 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
205 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000206 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000207 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000208 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
209 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000210
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000211 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000212 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000213 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
214 } else {
215 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
216 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
217 }
218
Nate Begeman1b8121b2006-01-11 21:21:00 +0000219 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000220 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
221 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000222
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000223 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000224 // PowerPC does not have Select
225 setOperationAction(ISD::SELECT, MVT::i32, Expand);
226 setOperationAction(ISD::SELECT, MVT::i64, Expand);
227 setOperationAction(ISD::SELECT, MVT::f32, Expand);
228 setOperationAction(ISD::SELECT, MVT::f64, Expand);
229 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000230
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000231 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000232 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
233 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000234
Nate Begeman7e7f4392006-02-01 07:19:44 +0000235 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000236 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000237 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000238
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000239 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000240 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000241 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000242
Owen Anderson9f944592009-08-11 20:47:22 +0000243 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000244
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000245 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000246 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000247
Jim Laskey6267b2c2005-08-17 00:40:22 +0000248 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000249 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
250 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000251
Wesley Peck527da1b2010-11-23 03:31:01 +0000252 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
253 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
254 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
255 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000256
Chris Lattner84b49d52006-04-28 21:56:10 +0000257 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000258 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000259
Hal Finkel1996f3d2013-03-27 19:10:42 +0000260 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000261 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
262 // support continuation, user-level threading, and etc.. As a result, no
263 // other SjLj exception interfaces are implemented and please don't build
264 // your own exception handling based on them.
265 // LLVM/Clang supports zero-cost DWARF exception handling.
266 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
267 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000268
269 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000270 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000271 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
272 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000273 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000274 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
275 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
276 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
277 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000278 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000279 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
280 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000281
Nate Begemanf69d13b2008-08-11 17:36:31 +0000282 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000283 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000284
285 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000286 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
287 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000288
Nate Begemane74795c2006-01-25 18:21:52 +0000289 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000291
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000292 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000293 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000294 // VAARG always uses double-word chunks, so promote anything smaller.
295 setOperationAction(ISD::VAARG, MVT::i1, Promote);
296 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
297 setOperationAction(ISD::VAARG, MVT::i8, Promote);
298 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
299 setOperationAction(ISD::VAARG, MVT::i16, Promote);
300 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
301 setOperationAction(ISD::VAARG, MVT::i32, Promote);
302 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
303 setOperationAction(ISD::VAARG, MVT::Other, Expand);
304 } else {
305 // VAARG is custom lowered with the 32-bit SVR4 ABI.
306 setOperationAction(ISD::VAARG, MVT::Other, Custom);
307 setOperationAction(ISD::VAARG, MVT::i64, Custom);
308 }
Roman Divacky4394e682011-06-28 15:30:42 +0000309 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000311
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000312 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000313 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
314 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
315 else
316 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
317
Chris Lattner5bd514d2006-01-15 09:02:48 +0000318 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000319 setOperationAction(ISD::VAEND , MVT::Other, Expand);
320 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
321 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
322 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
323 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000324
Chris Lattner6961fc72006-03-26 10:06:40 +0000325 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000327
Hal Finkel25c19922013-05-15 21:37:41 +0000328 // To handle counter-based loop conditions.
329 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
330
Dale Johannesen160be0f2008-11-07 22:54:33 +0000331 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000332 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
333 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
334 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
335 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
336 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
337 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
338 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
339 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
340 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
341 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
342 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
343 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000344
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000345 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000346 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000347 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
348 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
349 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
350 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000351 // This is just the low 32 bits of a (signed) fp->i64 conversion.
352 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000354
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000355 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000356 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000357 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000358 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000360 }
361
Hal Finkelf6d45f22013-04-01 17:52:07 +0000362 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000363 if (Subtarget.hasFPCVT()) {
364 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000365 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
366 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
367 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
368 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
369 }
370
371 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
372 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
373 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
375 }
376
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000377 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000378 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000379 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000380 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000381 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000382 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000383 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
384 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
385 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000386 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000387 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
389 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
390 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000391 }
Evan Cheng19264272006-03-01 01:11:20 +0000392
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000393 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000394 // First set operation action for all vector types to expand. Then we
395 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000396 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
397 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
398 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000399
Chris Lattner06a21ba2006-04-16 01:37:57 +0000400 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000401 setOperationAction(ISD::ADD , VT, Legal);
402 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000403
Chris Lattner95c7adc2006-04-04 17:25:31 +0000404 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000405 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000406 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407
408 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000409 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000410 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000411 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000412 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000413 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000414 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000415 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000416 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000417 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000418 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000419 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000420 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000421
Chris Lattner06a21ba2006-04-16 01:37:57 +0000422 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000423 setOperationAction(ISD::MUL , VT, Expand);
424 setOperationAction(ISD::SDIV, VT, Expand);
425 setOperationAction(ISD::SREM, VT, Expand);
426 setOperationAction(ISD::UDIV, VT, Expand);
427 setOperationAction(ISD::UREM, VT, Expand);
428 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000429 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000431 setOperationAction(ISD::FSQRT, VT, Expand);
432 setOperationAction(ISD::FLOG, VT, Expand);
433 setOperationAction(ISD::FLOG10, VT, Expand);
434 setOperationAction(ISD::FLOG2, VT, Expand);
435 setOperationAction(ISD::FEXP, VT, Expand);
436 setOperationAction(ISD::FEXP2, VT, Expand);
437 setOperationAction(ISD::FSIN, VT, Expand);
438 setOperationAction(ISD::FCOS, VT, Expand);
439 setOperationAction(ISD::FABS, VT, Expand);
440 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000441 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000442 setOperationAction(ISD::FCEIL, VT, Expand);
443 setOperationAction(ISD::FTRUNC, VT, Expand);
444 setOperationAction(ISD::FRINT, VT, Expand);
445 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000446 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
447 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
448 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000449 setOperationAction(ISD::MULHU, VT, Expand);
450 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000451 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
452 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
453 setOperationAction(ISD::UDIVREM, VT, Expand);
454 setOperationAction(ISD::SDIVREM, VT, Expand);
455 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
456 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000457 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000458 setOperationAction(ISD::CTPOP, VT, Expand);
459 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000460 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000461 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000462 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000463 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
465
466 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
467 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
468 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
469 setTruncStoreAction(VT, InnerVT, Expand);
470 }
471 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
472 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
473 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000474 }
475
Chris Lattner95c7adc2006-04-04 17:25:31 +0000476 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
477 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000478 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000479
Owen Anderson9f944592009-08-11 20:47:22 +0000480 setOperationAction(ISD::AND , MVT::v4i32, Legal);
481 setOperationAction(ISD::OR , MVT::v4i32, Legal);
482 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
483 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000484 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000485 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000486 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000487 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
488 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
489 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
490 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000491 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
492 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
493 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
494 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000495
Craig Topperabadc662012-04-20 06:31:50 +0000496 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
497 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
498 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
499 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000500
Owen Anderson9f944592009-08-11 20:47:22 +0000501 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000502 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000503
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000504 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000505 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
506 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
507 }
508
Owen Anderson9f944592009-08-11 20:47:22 +0000509 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
510 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
511 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000512
Owen Anderson9f944592009-08-11 20:47:22 +0000513 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
514 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000515
Owen Anderson9f944592009-08-11 20:47:22 +0000516 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
517 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
518 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
519 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000520
521 // Altivec does not contain unordered floating-point compare instructions
522 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
523 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000524 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
525 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000526
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000527 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000528 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000529 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000530
531 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
532 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
533 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
534 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
535 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
536
537 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
538
539 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
540 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
541
542 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
543 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
544
Hal Finkel732f0f72014-03-26 12:49:28 +0000545 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
546 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
547 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
548 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
549 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
550
Hal Finkel27774d92014-03-13 07:58:58 +0000551 // Share the Altivec comparison restrictions.
552 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
553 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000554 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
555 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
556
Hal Finkel9281c9a2014-03-26 18:26:30 +0000557 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
558 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
559
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000560 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
561
Hal Finkel19be5062014-03-29 05:29:01 +0000562 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000563
564 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
565 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000566
567 // VSX v2i64 only supports non-arithmetic operations.
568 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
569 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
570
Hal Finkelad801b72014-03-27 21:26:33 +0000571 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
572 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
573 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
574
Hal Finkel777c9dd2014-03-29 16:04:40 +0000575 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
576
Hal Finkel9281c9a2014-03-26 18:26:30 +0000577 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
578 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
579 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
580 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
581
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000582 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
583
Hal Finkel7279f4b2014-03-26 19:13:54 +0000584 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
585 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
586 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
587 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
588
Hal Finkel5c0d1452014-03-30 13:22:59 +0000589 // Vector operation legalization checks the result type of
590 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
591 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
592 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
593 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
594 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
595
Hal Finkela6c8b512014-03-26 16:12:58 +0000596 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000597 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000598 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000599
Hal Finkel01fa7702014-12-03 00:19:17 +0000600 if (Subtarget.has64BitSupport())
Hal Finkel322e41a2012-04-01 20:08:17 +0000601 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel01fa7702014-12-03 00:19:17 +0000602
603 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom);
Hal Finkel322e41a2012-04-01 20:08:17 +0000604
Robin Morissete1ca44b2014-10-02 22:27:07 +0000605 if (!isPPC64) {
606 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
607 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
608 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000609
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000610 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000611 // Altivec instructions set fields to all zeros or all ones.
612 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000613
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000614 if (!isPPC64) {
615 // These libcalls are not available in 32-bit.
616 setLibcallName(RTLIB::SHL_I128, nullptr);
617 setLibcallName(RTLIB::SRL_I128, nullptr);
618 setLibcallName(RTLIB::SRA_I128, nullptr);
619 }
620
Evan Cheng39e90022012-07-02 22:39:56 +0000621 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000622 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000623 setExceptionPointerRegister(PPC::X3);
624 setExceptionSelectorRegister(PPC::X4);
625 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000626 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000627 setExceptionPointerRegister(PPC::R3);
628 setExceptionSelectorRegister(PPC::R4);
629 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000630
Chris Lattnerf4184352006-03-01 04:57:39 +0000631 // We have target-specific dag combine patterns for the following nodes:
632 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000633 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000634 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000635 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000636 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000637 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000638 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000639 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Bill Schmidtfae5d712014-12-09 16:35:51 +0000640 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
641 setTargetDAGCombine(ISD::INTRINSIC_VOID);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000642
Hal Finkel46043ed2014-03-01 21:36:57 +0000643 setTargetDAGCombine(ISD::SIGN_EXTEND);
644 setTargetDAGCombine(ISD::ZERO_EXTEND);
645 setTargetDAGCombine(ISD::ANY_EXTEND);
646
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000647 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000648 setTargetDAGCombine(ISD::TRUNCATE);
649 setTargetDAGCombine(ISD::SETCC);
650 setTargetDAGCombine(ISD::SELECT_CC);
651 }
652
Hal Finkel2e103312013-04-03 04:01:11 +0000653 // Use reciprocal estimates.
654 if (TM.Options.UnsafeFPMath) {
655 setTargetDAGCombine(ISD::FDIV);
656 setTargetDAGCombine(ISD::FSQRT);
657 }
658
Dale Johannesen10432e52007-10-19 00:59:18 +0000659 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000660 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000661 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000662 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
663 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000664 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
665 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000666 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
667 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
668 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
669 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
670 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000671 }
672
Hal Finkel940ab932014-02-28 00:27:01 +0000673 // With 32 condition bits, we don't need to sink (and duplicate) compares
674 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000675 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000676 setHasMultipleConditionRegisters();
677
Hal Finkel65298572011-10-17 18:53:03 +0000678 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000679 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000680 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000681
Eli Friedman30a49e92011-08-03 21:06:02 +0000682 setInsertFencesForAtomic(true);
683
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000684 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000685 setSchedulingPreference(Sched::Source);
686 else
687 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000688
Chris Lattnerf22556d2005-08-16 17:14:42 +0000689 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000690
691 // The Freescale cores does better with aggressive inlining of memcpy and
692 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000693 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
694 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000695 MaxStoresPerMemset = 32;
696 MaxStoresPerMemsetOptSize = 16;
697 MaxStoresPerMemcpy = 32;
698 MaxStoresPerMemcpyOptSize = 8;
699 MaxStoresPerMemmove = 32;
700 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000701
702 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000703 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000704}
705
Hal Finkel262a2242013-09-12 23:20:06 +0000706/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
707/// the desired ByVal argument alignment.
708static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
709 unsigned MaxMaxAlign) {
710 if (MaxAlign == MaxMaxAlign)
711 return;
712 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
713 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
714 MaxAlign = 32;
715 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
716 MaxAlign = 16;
717 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
718 unsigned EltAlign = 0;
719 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
720 if (EltAlign > MaxAlign)
721 MaxAlign = EltAlign;
722 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
723 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
724 unsigned EltAlign = 0;
725 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
726 if (EltAlign > MaxAlign)
727 MaxAlign = EltAlign;
728 if (MaxAlign == MaxMaxAlign)
729 break;
730 }
731 }
732}
733
Dale Johannesencbde4c22008-02-28 22:31:51 +0000734/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
735/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000736unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000737 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000738 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000739 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000740
741 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000742 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000743 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
744 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
745 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000746 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000747}
748
Chris Lattner347ed8a2006-01-09 23:52:17 +0000749const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
750 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000751 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000752 case PPCISD::FSEL: return "PPCISD::FSEL";
753 case PPCISD::FCFID: return "PPCISD::FCFID";
754 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
755 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000756 case PPCISD::FRE: return "PPCISD::FRE";
757 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000758 case PPCISD::STFIWX: return "PPCISD::STFIWX";
759 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
760 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
761 case PPCISD::VPERM: return "PPCISD::VPERM";
762 case PPCISD::Hi: return "PPCISD::Hi";
763 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000764 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000765 case PPCISD::LOAD: return "PPCISD::LOAD";
766 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000767 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
768 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
769 case PPCISD::SRL: return "PPCISD::SRL";
770 case PPCISD::SRA: return "PPCISD::SRA";
771 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000772 case PPCISD::CALL: return "PPCISD::CALL";
773 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000774 case PPCISD::CALL_TLS: return "PPCISD::CALL_TLS";
775 case PPCISD::CALL_NOP_TLS: return "PPCISD::CALL_NOP_TLS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000776 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000777 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Hal Finkelfc096c92014-12-23 22:29:40 +0000778 case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000779 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkelbbdee932014-12-02 22:01:00 +0000780 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE";
Hal Finkel756810f2013-03-21 21:37:52 +0000781 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
782 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000783 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000784 case PPCISD::VCMP: return "PPCISD::VCMP";
785 case PPCISD::VCMPo: return "PPCISD::VCMPo";
786 case PPCISD::LBRX: return "PPCISD::LBRX";
787 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000788 case PPCISD::LARX: return "PPCISD::LARX";
789 case PPCISD::STCX: return "PPCISD::STCX";
790 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000791 case PPCISD::BDNZ: return "PPCISD::BDNZ";
792 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000793 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000794 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000795 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000796 case PPCISD::CR6SET: return "PPCISD::CR6SET";
797 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000798 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
799 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
800 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000801 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000802 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
803 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000804 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000805 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
806 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000807 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
808 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000809 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
810 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000811 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000812 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000813 }
814}
815
Matt Arsenault758659232013-05-18 00:21:46 +0000816EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000817 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000818 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000819 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000820}
821
Hal Finkel62ac7362014-09-19 11:42:56 +0000822bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
823 assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
824 return true;
825}
826
Chris Lattner4211ca92006-04-14 06:01:58 +0000827//===----------------------------------------------------------------------===//
828// Node matching predicates, for use by the tblgen matching code.
829//===----------------------------------------------------------------------===//
830
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000831/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000832static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000833 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000834 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000835 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000836 // Maybe this has already been legalized into the constant pool?
837 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000838 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000839 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000840 }
841 return false;
842}
843
Chris Lattnere8b83b42006-04-06 17:23:16 +0000844/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
845/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000846static bool isConstantOrUndef(int Op, int Val) {
847 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000848}
849
850/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
851/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000852/// The ShuffleKind distinguishes between big-endian operations with
853/// two different inputs (0), either-endian operations with two identical
854/// inputs (1), and little-endian operantion with two different inputs (2).
855/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
856bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000857 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000858 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000859 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000860 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000861 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000862 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000863 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000864 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000865 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000866 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000867 return false;
868 for (unsigned i = 0; i != 16; ++i)
869 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
870 return false;
871 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000872 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000873 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000874 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
875 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000876 return false;
877 }
Chris Lattner1d338192006-04-06 18:26:28 +0000878 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000879}
880
881/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
882/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000883/// The ShuffleKind distinguishes between big-endian operations with
884/// two different inputs (0), either-endian operations with two identical
885/// inputs (1), and little-endian operantion with two different inputs (2).
886/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
887bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000888 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000889 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000890 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000891 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000892 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000893 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000894 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
895 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000896 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000897 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000898 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000899 return false;
900 for (unsigned i = 0; i != 16; i += 2)
901 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
902 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
903 return false;
904 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000905 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000906 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000907 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
908 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
909 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
910 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000911 return false;
912 }
Chris Lattner1d338192006-04-06 18:26:28 +0000913 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000914}
915
Chris Lattnerf38e0332006-04-06 22:02:42 +0000916/// isVMerge - Common function, used to match vmrg* shuffles.
917///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000918static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000919 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000920 if (N->getValueType(0) != MVT::v16i8)
921 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000922 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
923 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000924
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000925 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
926 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000927 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000928 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000929 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000930 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000931 return false;
932 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000933 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000934}
935
936/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000937/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000938/// The ShuffleKind distinguishes between big-endian merges with two
939/// different inputs (0), either-endian merges with two identical inputs (1),
940/// and little-endian merges with two different inputs (2). For the latter,
941/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000942bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000943 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000944 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000945 if (ShuffleKind == 1) // unary
946 return isVMerge(N, UnitSize, 0, 0);
947 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000948 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000949 else
950 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000951 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000952 if (ShuffleKind == 1) // unary
953 return isVMerge(N, UnitSize, 8, 8);
954 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000955 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000956 else
957 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000958 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000959}
960
961/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000962/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000963/// The ShuffleKind distinguishes between big-endian merges with two
964/// different inputs (0), either-endian merges with two identical inputs (1),
965/// and little-endian merges with two different inputs (2). For the latter,
966/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000967bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000968 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000969 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000970 if (ShuffleKind == 1) // unary
971 return isVMerge(N, UnitSize, 8, 8);
972 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000973 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000974 else
975 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000976 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000977 if (ShuffleKind == 1) // unary
978 return isVMerge(N, UnitSize, 0, 0);
979 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000980 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000981 else
982 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000983 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000984}
985
986
Chris Lattner1d338192006-04-06 18:26:28 +0000987/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
988/// amount, otherwise return -1.
Bill Schmidt42a69362014-08-05 20:47:25 +0000989/// The ShuffleKind distinguishes between big-endian operations with two
990/// different inputs (0), either-endian operations with two identical inputs
991/// (1), and little-endian operations with two different inputs (2). For the
992/// latter, the input operands are swapped (see PPCInstrAltivec.td).
993int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
994 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000995 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +0000996 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000997
998 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000999
Chris Lattner1d338192006-04-06 18:26:28 +00001000 // Find the first non-undef value in the shuffle mask.
1001 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001002 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001003 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001004
Chris Lattner1d338192006-04-06 18:26:28 +00001005 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001006
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001007 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001008 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001009 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001010 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001011
Bill Schmidtf04e9982014-08-04 23:21:01 +00001012 ShiftAmt -= i;
Bill Schmidt42a69362014-08-05 20:47:25 +00001013 bool isLE = DAG.getTarget().getSubtargetImpl()->getDataLayout()->
1014 isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001015
Bill Schmidt42a69362014-08-05 20:47:25 +00001016 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001017 // Check the rest of the elements to see if they are consecutive.
1018 for (++i; i != 16; ++i)
1019 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1020 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001021 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001022 // Check the rest of the elements to see if they are consecutive.
1023 for (++i; i != 16; ++i)
1024 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1025 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001026 } else
1027 return -1;
1028
1029 if (ShuffleKind == 2 && isLE)
1030 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001031
Chris Lattner1d338192006-04-06 18:26:28 +00001032 return ShiftAmt;
1033}
Chris Lattnerffc47562006-03-20 06:33:01 +00001034
1035/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1036/// specifies a splat of a single element that is suitable for input to
1037/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001038bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001039 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001040 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001041
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001042 // This is a splat operation if each element of the permute is the same, and
1043 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001044 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001045
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001046 // FIXME: Handle UNDEF elements too!
1047 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001048 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001049
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001050 // Check that the indices are consecutive, in the case of a multi-byte element
1051 // splatted with a v16i8 mask.
1052 for (unsigned i = 1; i != EltSize; ++i)
1053 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001054 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001055
Chris Lattner95c7adc2006-04-04 17:25:31 +00001056 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001057 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001058 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001059 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001060 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001061 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001062 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001063}
1064
Evan Cheng581d2792007-07-30 07:51:22 +00001065/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1066/// are -0.0.
1067bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001068 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1069
1070 APInt APVal, APUndef;
1071 unsigned BitSize;
1072 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001073
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001074 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001075 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001076 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001077
Evan Cheng581d2792007-07-30 07:51:22 +00001078 return false;
1079}
1080
Chris Lattnerffc47562006-03-20 06:33:01 +00001081/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1082/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001083unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1084 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001085 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1086 assert(isSplatShuffleMask(SVOp, EltSize));
Eric Christopherfc6de422014-08-05 02:39:49 +00001087 if (DAG.getSubtarget().getDataLayout()->isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001088 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1089 else
1090 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001091}
1092
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001093/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001094/// by using a vspltis[bhw] instruction of the specified element size, return
1095/// the constant being splatted. The ByteSize field indicates the number of
1096/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001097SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001098 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001099
1100 // If ByteSize of the splat is bigger than the element size of the
1101 // build_vector, then we have a case where we are checking for a splat where
1102 // multiple elements of the buildvector are folded together into a single
1103 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1104 unsigned EltSize = 16/N->getNumOperands();
1105 if (EltSize < ByteSize) {
1106 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001107 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001108 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001109
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001110 // See if all of the elements in the buildvector agree across.
1111 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1112 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1113 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001114 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001115
Scott Michelcf0da6c2009-02-17 22:15:04 +00001116
Craig Topper062a2ba2014-04-25 05:30:21 +00001117 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001118 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1119 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001120 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001121 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001122
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001123 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1124 // either constant or undef values that are identical for each chunk. See
1125 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001126
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001127 // Check to see if all of the leading entries are either 0 or -1. If
1128 // neither, then this won't fit into the immediate field.
1129 bool LeadingZero = true;
1130 bool LeadingOnes = true;
1131 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001132 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001133
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001134 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1135 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1136 }
1137 // Finally, check the least significant entry.
1138 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001139 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001140 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001141 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001142 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001143 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001144 }
1145 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001146 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001147 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001148 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001149 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001150 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001151 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001152
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001153 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001154 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001155
Chris Lattner2771e2c2006-03-25 06:12:06 +00001156 // Check to see if this buildvec has a single non-undef value in its elements.
1157 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1158 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001159 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001160 OpVal = N->getOperand(i);
1161 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001162 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001163 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001164
Craig Topper062a2ba2014-04-25 05:30:21 +00001165 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001166
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001167 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001168 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001169 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001170 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001171 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001172 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001173 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001174 }
1175
1176 // If the splat value is larger than the element value, then we can never do
1177 // this splat. The only case that we could fit the replicated bits into our
1178 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001179 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001180
Chris Lattner2771e2c2006-03-25 06:12:06 +00001181 // If the element value is larger than the splat value, cut it in half and
1182 // check to see if the two halves are equal. Continue doing this until we
1183 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1184 while (ValSizeInBytes > ByteSize) {
1185 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001186
Chris Lattner2771e2c2006-03-25 06:12:06 +00001187 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001188 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1189 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001190 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001191 }
1192
1193 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001194 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001195
Evan Chengb1ddc982006-03-26 09:52:32 +00001196 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001197 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001198
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001199 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001200 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001201 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001202 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001203}
1204
Chris Lattner4211ca92006-04-14 06:01:58 +00001205//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001206// Addressing Mode Selection
1207//===----------------------------------------------------------------------===//
1208
1209/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1210/// or 64-bit immediate, and if the value can be accurately represented as a
1211/// sign extension from a 16-bit value. If so, this returns true and the
1212/// immediate.
1213static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001214 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001215 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001216
Dan Gohmaneffb8942008-09-12 16:56:44 +00001217 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001218 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001219 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001220 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001221 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001222}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001223static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001224 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001225}
1226
1227
1228/// SelectAddressRegReg - Given the specified addressed, check to see if it
1229/// can be represented as an indexed [r+r] operation. Returns false if it
1230/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001231bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1232 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001233 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001234 short imm = 0;
1235 if (N.getOpcode() == ISD::ADD) {
1236 if (isIntS16Immediate(N.getOperand(1), imm))
1237 return false; // r+i
1238 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1239 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001240
Chris Lattnera801fced2006-11-08 02:15:41 +00001241 Base = N.getOperand(0);
1242 Index = N.getOperand(1);
1243 return true;
1244 } else if (N.getOpcode() == ISD::OR) {
1245 if (isIntS16Immediate(N.getOperand(1), imm))
1246 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001247
Chris Lattnera801fced2006-11-08 02:15:41 +00001248 // If this is an or of disjoint bitfields, we can codegen this as an add
1249 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1250 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001251 APInt LHSKnownZero, LHSKnownOne;
1252 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001253 DAG.computeKnownBits(N.getOperand(0),
1254 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001255
Dan Gohmanf19609a2008-02-27 01:23:58 +00001256 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001257 DAG.computeKnownBits(N.getOperand(1),
1258 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001259 // If all of the bits are known zero on the LHS or RHS, the add won't
1260 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001261 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001262 Base = N.getOperand(0);
1263 Index = N.getOperand(1);
1264 return true;
1265 }
1266 }
1267 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001268
Chris Lattnera801fced2006-11-08 02:15:41 +00001269 return false;
1270}
1271
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001272// If we happen to be doing an i64 load or store into a stack slot that has
1273// less than a 4-byte alignment, then the frame-index elimination may need to
1274// use an indexed load or store instruction (because the offset may not be a
1275// multiple of 4). The extra register needed to hold the offset comes from the
1276// register scavenger, and it is possible that the scavenger will need to use
1277// an emergency spill slot. As a result, we need to make sure that a spill slot
1278// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1279// stack slot.
1280static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1281 // FIXME: This does not handle the LWA case.
1282 if (VT != MVT::i64)
1283 return;
1284
Hal Finkel7ab3db52013-07-10 15:29:01 +00001285 // NOTE: We'll exclude negative FIs here, which come from argument
1286 // lowering, because there are no known test cases triggering this problem
1287 // using packed structures (or similar). We can remove this exclusion if
1288 // we find such a test case. The reason why this is so test-case driven is
1289 // because this entire 'fixup' is only to prevent crashes (from the
1290 // register scavenger) on not-really-valid inputs. For example, if we have:
1291 // %a = alloca i1
1292 // %b = bitcast i1* %a to i64*
1293 // store i64* a, i64 b
1294 // then the store should really be marked as 'align 1', but is not. If it
1295 // were marked as 'align 1' then the indexed form would have been
1296 // instruction-selected initially, and the problem this 'fixup' is preventing
1297 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001298 if (FrameIdx < 0)
1299 return;
1300
1301 MachineFunction &MF = DAG.getMachineFunction();
1302 MachineFrameInfo *MFI = MF.getFrameInfo();
1303
1304 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1305 if (Align >= 4)
1306 return;
1307
1308 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1309 FuncInfo->setHasNonRISpills();
1310}
1311
Chris Lattnera801fced2006-11-08 02:15:41 +00001312/// Returns true if the address N can be represented by a base register plus
1313/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001314/// represented as reg+reg. If Aligned is true, only accept displacements
1315/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001316bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001317 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001318 SelectionDAG &DAG,
1319 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001320 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001321 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001322 // If this can be more profitably realized as r+r, fail.
1323 if (SelectAddressRegReg(N, Disp, Base, DAG))
1324 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001325
Chris Lattnera801fced2006-11-08 02:15:41 +00001326 if (N.getOpcode() == ISD::ADD) {
1327 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001328 if (isIntS16Immediate(N.getOperand(1), imm) &&
1329 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001330 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001331 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1332 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001333 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001334 } else {
1335 Base = N.getOperand(0);
1336 }
1337 return true; // [r+i]
1338 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1339 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001340 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001341 && "Cannot handle constant offsets yet!");
1342 Disp = N.getOperand(1).getOperand(0); // The global address.
1343 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001344 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001345 Disp.getOpcode() == ISD::TargetConstantPool ||
1346 Disp.getOpcode() == ISD::TargetJumpTable);
1347 Base = N.getOperand(0);
1348 return true; // [&g+r]
1349 }
1350 } else if (N.getOpcode() == ISD::OR) {
1351 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001352 if (isIntS16Immediate(N.getOperand(1), imm) &&
1353 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001354 // If this is an or of disjoint bitfields, we can codegen this as an add
1355 // (for better address arithmetic) if the LHS and RHS of the OR are
1356 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001357 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001358 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001359
Dan Gohmanf19609a2008-02-27 01:23:58 +00001360 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001361 // If all of the bits are known zero on the LHS or RHS, the add won't
1362 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001363 if (FrameIndexSDNode *FI =
1364 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1365 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1366 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1367 } else {
1368 Base = N.getOperand(0);
1369 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001370 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001371 return true;
1372 }
1373 }
1374 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1375 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001376
Chris Lattnera801fced2006-11-08 02:15:41 +00001377 // If this address fits entirely in a 16-bit sext immediate field, codegen
1378 // this as "d, 0"
1379 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001380 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001381 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001382 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001383 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001384 return true;
1385 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001386
1387 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001388 if ((CN->getValueType(0) == MVT::i32 ||
1389 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1390 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001391 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001392
Chris Lattnera801fced2006-11-08 02:15:41 +00001393 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001394 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001395
Owen Anderson9f944592009-08-11 20:47:22 +00001396 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1397 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001398 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001399 return true;
1400 }
1401 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001402
Chris Lattnera801fced2006-11-08 02:15:41 +00001403 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001404 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001405 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001406 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1407 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001408 Base = N;
1409 return true; // [r+0]
1410}
1411
1412/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1413/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001414bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1415 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001416 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001417 // Check to see if we can easily represent this as an [r+r] address. This
1418 // will fail if it thinks that the address is more profitably represented as
1419 // reg+imm, e.g. where imm = 0.
1420 if (SelectAddressRegReg(N, Base, Index, DAG))
1421 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001422
Chris Lattnera801fced2006-11-08 02:15:41 +00001423 // If the operand is an addition, always emit this as [r+r], since this is
1424 // better (for code size, and execution, as the memop does the add for free)
1425 // than emitting an explicit add.
1426 if (N.getOpcode() == ISD::ADD) {
1427 Base = N.getOperand(0);
1428 Index = N.getOperand(1);
1429 return true;
1430 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001431
Chris Lattnera801fced2006-11-08 02:15:41 +00001432 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001433 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001434 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001435 Index = N;
1436 return true;
1437}
1438
Chris Lattnera801fced2006-11-08 02:15:41 +00001439/// getPreIndexedAddressParts - returns true by value, base pointer and
1440/// offset pointer and addressing mode by reference if the node's address
1441/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001442bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1443 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001444 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001445 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001446 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001447
Ulrich Weigande90b0222013-03-22 14:58:48 +00001448 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001449 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001450 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001451 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001452 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1453 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001454 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001455 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001456 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001457 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001458 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001459 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001460 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001461 } else
1462 return false;
1463
Chris Lattner68371252006-11-14 01:38:31 +00001464 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001465 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001466 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001467
Ulrich Weigande90b0222013-03-22 14:58:48 +00001468 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1469
1470 // Common code will reject creating a pre-inc form if the base pointer
1471 // is a frame index, or if N is a store and the base pointer is either
1472 // the same as or a predecessor of the value being stored. Check for
1473 // those situations here, and try with swapped Base/Offset instead.
1474 bool Swap = false;
1475
1476 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1477 Swap = true;
1478 else if (!isLoad) {
1479 SDValue Val = cast<StoreSDNode>(N)->getValue();
1480 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1481 Swap = true;
1482 }
1483
1484 if (Swap)
1485 std::swap(Base, Offset);
1486
Hal Finkelca542be2012-06-20 15:43:03 +00001487 AM = ISD::PRE_INC;
1488 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001489 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001490
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001491 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001492 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001493 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001494 return false;
1495 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001496 // LDU/STU need an address with at least 4-byte alignment.
1497 if (Alignment < 4)
1498 return false;
1499
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001500 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001501 return false;
1502 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001503
Chris Lattnerb314b152006-11-11 00:08:42 +00001504 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001505 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1506 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001507 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001508 LD->getExtensionType() == ISD::SEXTLOAD &&
1509 isa<ConstantSDNode>(Offset))
1510 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001511 }
1512
Chris Lattnerce645542006-11-10 02:08:47 +00001513 AM = ISD::PRE_INC;
1514 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001515}
1516
1517//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001518// LowerOperation implementation
1519//===----------------------------------------------------------------------===//
1520
Chris Lattneredb9d842010-11-15 02:46:57 +00001521/// GetLabelAccessInfo - Return true if we should reference labels using a
1522/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1523static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001524 unsigned &LoOpFlags,
1525 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001526 HiOpFlags = PPCII::MO_HA;
1527 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001528
Hal Finkel3ee2af72014-07-18 23:29:49 +00001529 // Don't use the pic base if not in PIC relocation model.
1530 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1531
Chris Lattnerdd6df842010-11-15 03:13:19 +00001532 if (isPIC) {
1533 HiOpFlags |= PPCII::MO_PIC_FLAG;
1534 LoOpFlags |= PPCII::MO_PIC_FLAG;
1535 }
1536
1537 // If this is a reference to a global value that requires a non-lazy-ptr, make
1538 // sure that instruction lowering adds it.
1539 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1540 HiOpFlags |= PPCII::MO_NLP_FLAG;
1541 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001542
Chris Lattnerdd6df842010-11-15 03:13:19 +00001543 if (GV->hasHiddenVisibility()) {
1544 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1545 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1546 }
1547 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001548
Chris Lattneredb9d842010-11-15 02:46:57 +00001549 return isPIC;
1550}
1551
1552static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1553 SelectionDAG &DAG) {
1554 EVT PtrVT = HiPart.getValueType();
1555 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001556 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001557
1558 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1559 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001560
Chris Lattneredb9d842010-11-15 02:46:57 +00001561 // With PIC, the first instruction is actually "GR+hi(&G)".
1562 if (isPIC)
1563 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1564 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001565
Chris Lattneredb9d842010-11-15 02:46:57 +00001566 // Generate non-pic code that has direct accesses to the constant pool.
1567 // The address of the global is just (hi(&g)+lo(&g)).
1568 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1569}
1570
Scott Michelcf0da6c2009-02-17 22:15:04 +00001571SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001572 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001573 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001574 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001575 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001576
Roman Divackyace47072012-08-24 16:26:02 +00001577 // 64-bit SVR4 ABI code is always position-independent.
1578 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001579 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001580 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001581 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001582 DAG.getRegister(PPC::X2, MVT::i64));
1583 }
1584
Chris Lattneredb9d842010-11-15 02:46:57 +00001585 unsigned MOHiFlag, MOLoFlag;
1586 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001587
1588 if (isPIC && Subtarget.isSVR4ABI()) {
1589 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1590 PPCII::MO_PIC_FLAG);
1591 SDLoc DL(CP);
1592 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1593 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1594 }
1595
Chris Lattneredb9d842010-11-15 02:46:57 +00001596 SDValue CPIHi =
1597 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1598 SDValue CPILo =
1599 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1600 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001601}
1602
Dan Gohman21cea8a2010-04-17 15:26:15 +00001603SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001604 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001605 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001606
Roman Divackyace47072012-08-24 16:26:02 +00001607 // 64-bit SVR4 ABI code is always position-independent.
1608 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001609 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001610 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001611 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001612 DAG.getRegister(PPC::X2, MVT::i64));
1613 }
1614
Chris Lattneredb9d842010-11-15 02:46:57 +00001615 unsigned MOHiFlag, MOLoFlag;
1616 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001617
1618 if (isPIC && Subtarget.isSVR4ABI()) {
1619 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1620 PPCII::MO_PIC_FLAG);
1621 SDLoc DL(GA);
1622 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1623 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1624 }
1625
Chris Lattneredb9d842010-11-15 02:46:57 +00001626 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1627 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1628 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001629}
1630
Dan Gohman21cea8a2010-04-17 15:26:15 +00001631SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1632 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001633 EVT PtrVT = Op.getValueType();
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001634 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op);
1635 const BlockAddress *BA = BASDN->getBlockAddress();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001636
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001637 // 64-bit SVR4 ABI code is always position-independent.
1638 // The actual BlockAddress is stored in the TOC.
1639 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
1640 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset());
1641 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(BASDN), MVT::i64, GA,
1642 DAG.getRegister(PPC::X2, MVT::i64));
1643 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001644
Chris Lattneredb9d842010-11-15 02:46:57 +00001645 unsigned MOHiFlag, MOLoFlag;
1646 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001647 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1648 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001649 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1650}
1651
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001652// Generate a call to __tls_get_addr for the given GOT entry Op.
1653std::pair<SDValue,SDValue>
1654PPCTargetLowering::lowerTLSCall(SDValue Op, SDLoc dl,
1655 SelectionDAG &DAG) const {
1656
1657 Type *IntPtrTy = getDataLayout()->getIntPtrType(*DAG.getContext());
1658 TargetLowering::ArgListTy Args;
1659 TargetLowering::ArgListEntry Entry;
1660 Entry.Node = Op;
1661 Entry.Ty = IntPtrTy;
1662 Args.push_back(Entry);
1663
1664 TargetLowering::CallLoweringInfo CLI(DAG);
1665 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
1666 .setCallee(CallingConv::C, IntPtrTy,
1667 DAG.getTargetExternalSymbol("__tls_get_addr", getPointerTy()),
1668 std::move(Args), 0);
1669
1670 return LowerCallTo(CLI);
1671}
1672
Roman Divackye3f15c982012-06-04 17:36:38 +00001673SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1674 SelectionDAG &DAG) const {
1675
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001676 // FIXME: TLS addresses currently use medium model code sequences,
1677 // which is the most useful form. Eventually support for small and
1678 // large models could be added if users need it, at the cost of
1679 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001680 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001681 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001682 const GlobalValue *GV = GA->getGlobal();
1683 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001684 bool is64bit = Subtarget.isPPC64();
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001685 const Module *M = DAG.getMachineFunction().getFunction()->getParent();
1686 PICLevel::Level picLevel = M->getPICLevel();
Roman Divackye3f15c982012-06-04 17:36:38 +00001687
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001688 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001689
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001690 if (Model == TLSModel::LocalExec) {
1691 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001692 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001693 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001694 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001695 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1696 is64bit ? MVT::i64 : MVT::i32);
1697 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1698 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1699 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001700
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001701 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001702 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001703 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1704 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001705 SDValue GOTPtr;
1706 if (is64bit) {
1707 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1708 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1709 PtrVT, GOTReg, TGA);
1710 } else
1711 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001712 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001713 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001714 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001715 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001716
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001717 if (Model == TLSModel::GeneralDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001718 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1719 PPCII::MO_TLSGD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001720 SDValue GOTPtr;
1721 if (is64bit) {
1722 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1723 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1724 GOTReg, TGA);
1725 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001726 if (picLevel == PICLevel::Small)
1727 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1728 else
1729 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001730 }
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001731 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001732 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001733 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1734 return CallResult.first;
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001735 }
1736
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001737 if (Model == TLSModel::LocalDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001738 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1739 PPCII::MO_TLSLD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001740 SDValue GOTPtr;
1741 if (is64bit) {
1742 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1743 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1744 GOTReg, TGA);
1745 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001746 if (picLevel == PICLevel::Small)
1747 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1748 else
1749 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001750 }
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001751 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001752 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001753 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1754 SDValue TLSAddr = CallResult.first;
1755 SDValue Chain = CallResult.second;
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001756 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001757 Chain, TLSAddr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001758 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1759 }
1760
1761 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001762}
1763
Chris Lattneredb9d842010-11-15 02:46:57 +00001764SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1765 SelectionDAG &DAG) const {
1766 EVT PtrVT = Op.getValueType();
1767 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001768 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001769 const GlobalValue *GV = GSDN->getGlobal();
1770
Chris Lattneredb9d842010-11-15 02:46:57 +00001771 // 64-bit SVR4 ABI code is always position-independent.
1772 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001773 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001774 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1775 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1776 DAG.getRegister(PPC::X2, MVT::i64));
1777 }
1778
Chris Lattnerdd6df842010-11-15 03:13:19 +00001779 unsigned MOHiFlag, MOLoFlag;
1780 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001781
Hal Finkel3ee2af72014-07-18 23:29:49 +00001782 if (isPIC && Subtarget.isSVR4ABI()) {
1783 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1784 GSDN->getOffset(),
1785 PPCII::MO_PIC_FLAG);
1786 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1787 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1788 }
1789
Chris Lattnerdd6df842010-11-15 03:13:19 +00001790 SDValue GAHi =
1791 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1792 SDValue GALo =
1793 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001794
Chris Lattnerdd6df842010-11-15 03:13:19 +00001795 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001796
Chris Lattnerdd6df842010-11-15 03:13:19 +00001797 // If the global reference is actually to a non-lazy-pointer, we have to do an
1798 // extra load to get the address of the global.
1799 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1800 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001801 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001802 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001803}
1804
Dan Gohman21cea8a2010-04-17 15:26:15 +00001805SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001806 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001807 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001808
Hal Finkel777c9dd2014-03-29 16:04:40 +00001809 if (Op.getValueType() == MVT::v2i64) {
1810 // When the operands themselves are v2i64 values, we need to do something
1811 // special because VSX has no underlying comparison operations for these.
1812 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1813 // Equality can be handled by casting to the legal type for Altivec
1814 // comparisons, everything else needs to be expanded.
1815 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1816 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1817 DAG.getSetCC(dl, MVT::v4i32,
1818 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1819 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1820 CC));
1821 }
1822
1823 return SDValue();
1824 }
1825
1826 // We handle most of these in the usual way.
1827 return Op;
1828 }
1829
Chris Lattner4211ca92006-04-14 06:01:58 +00001830 // If we're comparing for equality to zero, expose the fact that this is
1831 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1832 // fold the new nodes.
1833 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1834 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001835 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001836 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001837 if (VT.bitsLT(MVT::i32)) {
1838 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001839 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001840 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001841 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001842 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1843 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001844 DAG.getConstant(Log2b, MVT::i32));
1845 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001846 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001847 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001848 // optimized. FIXME: revisit this when we can custom lower all setcc
1849 // optimizations.
1850 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001851 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001852 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001853
Chris Lattner4211ca92006-04-14 06:01:58 +00001854 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001855 // by xor'ing the rhs with the lhs, which is faster than setting a
1856 // condition register, reading it back out, and masking the correct bit. The
1857 // normal approach here uses sub to do this instead of xor. Using xor exposes
1858 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001859 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001860 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001861 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001862 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001863 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001864 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001865 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001866 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001867}
1868
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001869SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001870 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001871 SDNode *Node = Op.getNode();
1872 EVT VT = Node->getValueType(0);
1873 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1874 SDValue InChain = Node->getOperand(0);
1875 SDValue VAListPtr = Node->getOperand(1);
1876 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001877 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001878
Roman Divacky4394e682011-06-28 15:30:42 +00001879 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1880
1881 // gpr_index
1882 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1883 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001884 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001885 InChain = GprIndex.getValue(1);
1886
1887 if (VT == MVT::i64) {
1888 // Check if GprIndex is even
1889 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1890 DAG.getConstant(1, MVT::i32));
1891 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1892 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1893 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1894 DAG.getConstant(1, MVT::i32));
1895 // Align GprIndex to be even if it isn't
1896 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1897 GprIndex);
1898 }
1899
1900 // fpr index is 1 byte after gpr
1901 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1902 DAG.getConstant(1, MVT::i32));
1903
1904 // fpr
1905 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1906 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001907 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001908 InChain = FprIndex.getValue(1);
1909
1910 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1911 DAG.getConstant(8, MVT::i32));
1912
1913 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1914 DAG.getConstant(4, MVT::i32));
1915
1916 // areas
1917 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001918 MachinePointerInfo(), false, false,
1919 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001920 InChain = OverflowArea.getValue(1);
1921
1922 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001923 MachinePointerInfo(), false, false,
1924 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001925 InChain = RegSaveArea.getValue(1);
1926
1927 // select overflow_area if index > 8
1928 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1929 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1930
Roman Divacky4394e682011-06-28 15:30:42 +00001931 // adjustment constant gpr_index * 4/8
1932 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1933 VT.isInteger() ? GprIndex : FprIndex,
1934 DAG.getConstant(VT.isInteger() ? 4 : 8,
1935 MVT::i32));
1936
1937 // OurReg = RegSaveArea + RegConstant
1938 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1939 RegConstant);
1940
1941 // Floating types are 32 bytes into RegSaveArea
1942 if (VT.isFloatingPoint())
1943 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1944 DAG.getConstant(32, MVT::i32));
1945
1946 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1947 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1948 VT.isInteger() ? GprIndex : FprIndex,
1949 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1950 MVT::i32));
1951
1952 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1953 VT.isInteger() ? VAListPtr : FprPtr,
1954 MachinePointerInfo(SV),
1955 MVT::i8, false, false, 0);
1956
1957 // determine if we should load from reg_save_area or overflow_area
1958 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1959
1960 // increase overflow_area by 4/8 if gpr/fpr > 8
1961 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1962 DAG.getConstant(VT.isInteger() ? 4 : 8,
1963 MVT::i32));
1964
1965 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1966 OverflowAreaPlusN);
1967
1968 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1969 OverflowAreaPtr,
1970 MachinePointerInfo(),
1971 MVT::i32, false, false, 0);
1972
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001973 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001974 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001975}
1976
Roman Divackyc3825df2013-07-25 21:36:47 +00001977SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1978 const PPCSubtarget &Subtarget) const {
1979 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1980
1981 // We have to copy the entire va_list struct:
1982 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1983 return DAG.getMemcpy(Op.getOperand(0), Op,
1984 Op.getOperand(1), Op.getOperand(2),
1985 DAG.getConstant(12, MVT::i32), 8, false, true,
1986 MachinePointerInfo(), MachinePointerInfo());
1987}
1988
Duncan Sandsa0984362011-09-06 13:37:06 +00001989SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1990 SelectionDAG &DAG) const {
1991 return Op.getOperand(0);
1992}
1993
1994SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1995 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001996 SDValue Chain = Op.getOperand(0);
1997 SDValue Trmp = Op.getOperand(1); // trampoline
1998 SDValue FPtr = Op.getOperand(2); // nested function
1999 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00002000 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00002001
Owen Anderson53aa7a92009-08-10 22:56:29 +00002002 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002003 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00002004 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00002005 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00002006 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002007
Scott Michelcf0da6c2009-02-17 22:15:04 +00002008 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002009 TargetLowering::ArgListEntry Entry;
2010
2011 Entry.Ty = IntPtrTy;
2012 Entry.Node = Trmp; Args.push_back(Entry);
2013
2014 // TrampSize == (isPPC64 ? 48 : 40);
2015 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002016 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002017 Args.push_back(Entry);
2018
2019 Entry.Node = FPtr; Args.push_back(Entry);
2020 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002021
Bill Wendling95e1af22008-09-17 00:30:57 +00002022 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002023 TargetLowering::CallLoweringInfo CLI(DAG);
2024 CLI.setDebugLoc(dl).setChain(Chain)
2025 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002026 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2027 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002028
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002029 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002030 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002031}
2032
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002033SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002034 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002035 MachineFunction &MF = DAG.getMachineFunction();
2036 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2037
Andrew Trickef9de2a2013-05-25 02:42:55 +00002038 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002039
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002040 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002041 // vastart just stores the address of the VarArgsFrameIndex slot into the
2042 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002043 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002044 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002045 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002046 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2047 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002048 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002049 }
2050
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002051 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002052 // We suppose the given va_list is already allocated.
2053 //
2054 // typedef struct {
2055 // char gpr; /* index into the array of 8 GPRs
2056 // * stored in the register save area
2057 // * gpr=0 corresponds to r3,
2058 // * gpr=1 to r4, etc.
2059 // */
2060 // char fpr; /* index into the array of 8 FPRs
2061 // * stored in the register save area
2062 // * fpr=0 corresponds to f1,
2063 // * fpr=1 to f2, etc.
2064 // */
2065 // char *overflow_arg_area;
2066 // /* location on stack that holds
2067 // * the next overflow argument
2068 // */
2069 // char *reg_save_area;
2070 // /* where r3:r10 and f1:f8 (if saved)
2071 // * are stored
2072 // */
2073 // } va_list[1];
2074
2075
Dan Gohman31ae5862010-04-17 14:41:14 +00002076 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2077 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002078
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002079
Owen Anderson53aa7a92009-08-10 22:56:29 +00002080 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002081
Dan Gohman31ae5862010-04-17 14:41:14 +00002082 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2083 PtrVT);
2084 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2085 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002086
Duncan Sands13237ac2008-06-06 12:08:01 +00002087 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002088 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002089
Duncan Sands13237ac2008-06-06 12:08:01 +00002090 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002091 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002092
2093 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002094 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002095
Dan Gohman2d489b52008-02-06 22:27:42 +00002096 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002097
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002098 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002099 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002100 Op.getOperand(1),
2101 MachinePointerInfo(SV),
2102 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002103 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002104 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002105 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002106
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002107 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002108 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002109 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2110 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002111 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002112 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002113 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002114
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002115 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002116 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002117 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2118 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002119 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002120 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002121 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002122
2123 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002124 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2125 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002126 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002127
Chris Lattner4211ca92006-04-14 06:01:58 +00002128}
2129
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002130#include "PPCGenCallingConv.inc"
2131
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002132// Function whose sole purpose is to kill compiler warnings
2133// stemming from unused functions included from PPCGenCallingConv.inc.
2134CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002135 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002136}
2137
Bill Schmidt230b4512013-06-12 16:39:22 +00002138bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2139 CCValAssign::LocInfo &LocInfo,
2140 ISD::ArgFlagsTy &ArgFlags,
2141 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002142 return true;
2143}
2144
Bill Schmidt230b4512013-06-12 16:39:22 +00002145bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2146 MVT &LocVT,
2147 CCValAssign::LocInfo &LocInfo,
2148 ISD::ArgFlagsTy &ArgFlags,
2149 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002150 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002151 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2152 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2153 };
2154 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002155
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002156 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2157
2158 // Skip one register if the first unallocated register has an even register
2159 // number and there are still argument registers available which have not been
2160 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2161 // need to skip a register if RegNum is odd.
2162 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2163 State.AllocateReg(ArgRegs[RegNum]);
2164 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002165
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002166 // Always return false here, as this function only makes sure that the first
2167 // unallocated register has an odd register number and does not actually
2168 // allocate a register for the current argument.
2169 return false;
2170}
2171
Bill Schmidt230b4512013-06-12 16:39:22 +00002172bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2173 MVT &LocVT,
2174 CCValAssign::LocInfo &LocInfo,
2175 ISD::ArgFlagsTy &ArgFlags,
2176 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002177 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002178 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2179 PPC::F8
2180 };
2181
2182 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002183
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002184 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2185
2186 // If there is only one Floating-point register left we need to put both f64
2187 // values of a split ppc_fp128 value on the stack.
2188 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2189 State.AllocateReg(ArgRegs[RegNum]);
2190 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002191
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002192 // Always return false here, as this function only makes sure that the two f64
2193 // values a ppc_fp128 value is split into are both passed in registers or both
2194 // passed on the stack and does not actually allocate a register for the
2195 // current argument.
2196 return false;
2197}
2198
Chris Lattner43df5b32007-02-25 05:34:32 +00002199/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002200/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002201static const MCPhysReg *GetFPR() {
2202 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002203 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002204 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002205 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002206
Chris Lattner43df5b32007-02-25 05:34:32 +00002207 return FPR;
2208}
2209
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002210/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2211/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002212static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002213 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002214 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002215 if (Flags.isByVal())
2216 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002217
2218 // Round up to multiples of the pointer size, except for array members,
2219 // which are always packed.
2220 if (!Flags.isInConsecutiveRegs())
2221 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002222
2223 return ArgSize;
2224}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002225
2226/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2227/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002228static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2229 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002230 unsigned PtrByteSize) {
2231 unsigned Align = PtrByteSize;
2232
2233 // Altivec parameters are padded to a 16 byte boundary.
2234 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2235 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2236 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2237 Align = 16;
2238
2239 // ByVal parameters are aligned as requested.
2240 if (Flags.isByVal()) {
2241 unsigned BVAlign = Flags.getByValAlign();
2242 if (BVAlign > PtrByteSize) {
2243 if (BVAlign % PtrByteSize != 0)
2244 llvm_unreachable(
2245 "ByVal alignment is not a multiple of the pointer size");
2246
2247 Align = BVAlign;
2248 }
2249 }
2250
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002251 // Array members are always packed to their original alignment.
2252 if (Flags.isInConsecutiveRegs()) {
2253 // If the array member was split into multiple registers, the first
2254 // needs to be aligned to the size of the full type. (Except for
2255 // ppcf128, which is only aligned as its f64 components.)
2256 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2257 Align = OrigVT.getStoreSize();
2258 else
2259 Align = ArgVT.getStoreSize();
2260 }
2261
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002262 return Align;
2263}
2264
Ulrich Weigand8658f172014-07-20 23:43:15 +00002265/// CalculateStackSlotUsed - Return whether this argument will use its
2266/// stack slot (instead of being passed in registers). ArgOffset,
2267/// AvailableFPRs, and AvailableVRs must hold the current argument
2268/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002269static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2270 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002271 unsigned PtrByteSize,
2272 unsigned LinkageSize,
2273 unsigned ParamAreaSize,
2274 unsigned &ArgOffset,
2275 unsigned &AvailableFPRs,
2276 unsigned &AvailableVRs) {
2277 bool UseMemory = false;
2278
2279 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002280 unsigned Align =
2281 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002282 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2283 // If there's no space left in the argument save area, we must
2284 // use memory (this check also catches zero-sized arguments).
2285 if (ArgOffset >= LinkageSize + ParamAreaSize)
2286 UseMemory = true;
2287
2288 // Allocate argument on the stack.
2289 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002290 if (Flags.isInConsecutiveRegsLast())
2291 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002292 // If we overran the argument save area, we must use memory
2293 // (this check catches arguments passed partially in memory)
2294 if (ArgOffset > LinkageSize + ParamAreaSize)
2295 UseMemory = true;
2296
2297 // However, if the argument is actually passed in an FPR or a VR,
2298 // we don't use memory after all.
2299 if (!Flags.isByVal()) {
2300 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2301 if (AvailableFPRs > 0) {
2302 --AvailableFPRs;
2303 return false;
2304 }
2305 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2306 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2307 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2308 if (AvailableVRs > 0) {
2309 --AvailableVRs;
2310 return false;
2311 }
2312 }
2313
2314 return UseMemory;
2315}
2316
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002317/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2318/// ensure minimum alignment required for target.
2319static unsigned EnsureStackAlignment(const TargetMachine &Target,
2320 unsigned NumBytes) {
Eric Christopherd9134482014-08-04 21:25:23 +00002321 unsigned TargetAlign =
2322 Target.getSubtargetImpl()->getFrameLowering()->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002323 unsigned AlignMask = TargetAlign - 1;
2324 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2325 return NumBytes;
2326}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002327
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002328SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002329PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002330 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002331 const SmallVectorImpl<ISD::InputArg>
2332 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002333 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002334 SmallVectorImpl<SDValue> &InVals)
2335 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002336 if (Subtarget.isSVR4ABI()) {
2337 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002338 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2339 dl, DAG, InVals);
2340 else
2341 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2342 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002343 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002344 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2345 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002346 }
2347}
2348
2349SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002350PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002351 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002352 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002353 const SmallVectorImpl<ISD::InputArg>
2354 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002355 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002356 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002357
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002358 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002359 // +-----------------------------------+
2360 // +--> | Back chain |
2361 // | +-----------------------------------+
2362 // | | Floating-point register save area |
2363 // | +-----------------------------------+
2364 // | | General register save area |
2365 // | +-----------------------------------+
2366 // | | CR save word |
2367 // | +-----------------------------------+
2368 // | | VRSAVE save word |
2369 // | +-----------------------------------+
2370 // | | Alignment padding |
2371 // | +-----------------------------------+
2372 // | | Vector register save area |
2373 // | +-----------------------------------+
2374 // | | Local variable space |
2375 // | +-----------------------------------+
2376 // | | Parameter list area |
2377 // | +-----------------------------------+
2378 // | | LR save word |
2379 // | +-----------------------------------+
2380 // SP--> +--- | Back chain |
2381 // +-----------------------------------+
2382 //
2383 // Specifications:
2384 // System V Application Binary Interface PowerPC Processor Supplement
2385 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002386
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002387 MachineFunction &MF = DAG.getMachineFunction();
2388 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002389 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002390
Owen Anderson53aa7a92009-08-10 22:56:29 +00002391 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002392 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002393 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2394 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002395 unsigned PtrByteSize = 4;
2396
2397 // Assign locations to all of the incoming arguments.
2398 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002399 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2400 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002401
2402 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002403 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002404 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002405
Bill Schmidtef17c142013-02-06 17:33:58 +00002406 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002407
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002408 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2409 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002410
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002411 // Arguments stored in registers.
2412 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002413 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002414 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002415
Owen Anderson9f944592009-08-11 20:47:22 +00002416 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002417 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002418 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002419 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002420 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002421 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002422 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002423 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002424 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002425 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002426 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002427 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002428 RC = &PPC::VSFRCRegClass;
2429 else
2430 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002431 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002432 case MVT::v16i8:
2433 case MVT::v8i16:
2434 case MVT::v4i32:
2435 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002436 RC = &PPC::VRRCRegClass;
2437 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002438 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002439 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002440 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002441 break;
2442 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002443
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002444 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002445 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002446 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2447 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2448
2449 if (ValVT == MVT::i1)
2450 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002451
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002452 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002453 } else {
2454 // Argument stored in memory.
2455 assert(VA.isMemLoc());
2456
Hal Finkel940ab932014-02-28 00:27:01 +00002457 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002458 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002459 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002460
2461 // Create load nodes to retrieve arguments from the stack.
2462 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002463 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2464 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002465 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002466 }
2467 }
2468
2469 // Assign locations to all of the incoming aggregate by value arguments.
2470 // Aggregates passed by value are stored in the local variable space of the
2471 // caller's stack frame, right above the parameter list area.
2472 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002473 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002474 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002475
2476 // Reserve stack space for the allocations in CCInfo.
2477 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2478
Bill Schmidtef17c142013-02-06 17:33:58 +00002479 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002480
2481 // Area that is at least reserved in the caller of this function.
2482 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002483 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002484
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002485 // Set the size that is at least reserved in caller of this function. Tail
2486 // call optimized function's reserved stack space needs to be aligned so that
2487 // taking the difference between two stack areas will result in an aligned
2488 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002489 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2490 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002491
2492 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002493
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002494 // If the function takes variable number of arguments, make a frame index for
2495 // the start of the first vararg value... for expansion of llvm.va_start.
2496 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002497 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002498 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2499 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2500 };
2501 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2502
Craig Topper840beec2014-04-04 05:16:06 +00002503 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002504 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2505 PPC::F8
2506 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002507 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2508 if (DisablePPCFloatInVariadic)
2509 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002510
Dan Gohman31ae5862010-04-17 14:41:14 +00002511 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2512 NumGPArgRegs));
2513 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2514 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002515
2516 // Make room for NumGPArgRegs and NumFPArgRegs.
2517 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Craig Topper7ff15922014-09-10 04:51:36 +00002518 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002519
Dan Gohman31ae5862010-04-17 14:41:14 +00002520 FuncInfo->setVarArgsStackOffset(
2521 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002522 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002523
Dan Gohman31ae5862010-04-17 14:41:14 +00002524 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2525 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002526
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002527 // The fixed integer arguments of a variadic function are stored to the
2528 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2529 // the result of va_next.
2530 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2531 // Get an existing live-in vreg, or add a new one.
2532 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2533 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002534 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002535
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002536 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002537 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2538 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002539 MemOps.push_back(Store);
2540 // Increment the address by four for the next argument to store
2541 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2542 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2543 }
2544
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002545 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2546 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002547 // The double arguments are stored to the VarArgsFrameIndex
2548 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002549 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2550 // Get an existing live-in vreg, or add a new one.
2551 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2552 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002553 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002554
Owen Anderson9f944592009-08-11 20:47:22 +00002555 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002556 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2557 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002558 MemOps.push_back(Store);
2559 // Increment the address by eight for the next argument to store
Craig Topper7ff15922014-09-10 04:51:36 +00002560 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002561 PtrVT);
2562 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2563 }
2564 }
2565
2566 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002567 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002568
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002569 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002570}
2571
Bill Schmidt57d6de52012-10-23 15:51:16 +00002572// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2573// value to MVT::i64 and then truncate to the correct register size.
2574SDValue
2575PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2576 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002577 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002578 if (Flags.isSExt())
2579 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2580 DAG.getValueType(ObjectVT));
2581 else if (Flags.isZExt())
2582 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2583 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002584
Hal Finkel940ab932014-02-28 00:27:01 +00002585 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002586}
2587
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002588SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002589PPCTargetLowering::LowerFormalArguments_64SVR4(
2590 SDValue Chain,
2591 CallingConv::ID CallConv, bool isVarArg,
2592 const SmallVectorImpl<ISD::InputArg>
2593 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002594 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002595 SmallVectorImpl<SDValue> &InVals) const {
2596 // TODO: add description of PPC stack frame format, or at least some docs.
2597 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002598 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002599 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002600 MachineFunction &MF = DAG.getMachineFunction();
2601 MachineFrameInfo *MFI = MF.getFrameInfo();
2602 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2603
2604 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2605 // Potential tail calls could cause overwriting of argument stack slots.
2606 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2607 (CallConv == CallingConv::Fast));
2608 unsigned PtrByteSize = 8;
2609
Ulrich Weigand8658f172014-07-20 23:43:15 +00002610 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2611 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002612
Craig Topper840beec2014-04-04 05:16:06 +00002613 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002614 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2615 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2616 };
2617
Craig Topper840beec2014-04-04 05:16:06 +00002618 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002619
Craig Topper840beec2014-04-04 05:16:06 +00002620 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002621 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2622 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2623 };
Craig Topper840beec2014-04-04 05:16:06 +00002624 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002625 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2626 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2627 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002628
2629 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2630 const unsigned Num_FPR_Regs = 13;
2631 const unsigned Num_VR_Regs = array_lengthof(VR);
2632
Ulrich Weigand8658f172014-07-20 23:43:15 +00002633 // Do a first pass over the arguments to determine whether the ABI
2634 // guarantees that our caller has allocated the parameter save area
2635 // on its stack frame. In the ELFv1 ABI, this is always the case;
2636 // in the ELFv2 ABI, it is true if this is a vararg function or if
2637 // any parameter is located in a stack slot.
2638
2639 bool HasParameterArea = !isELFv2ABI || isVarArg;
2640 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2641 unsigned NumBytes = LinkageSize;
2642 unsigned AvailableFPRs = Num_FPR_Regs;
2643 unsigned AvailableVRs = Num_VR_Regs;
2644 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002645 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002646 PtrByteSize, LinkageSize, ParamAreaSize,
2647 NumBytes, AvailableFPRs, AvailableVRs))
2648 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002649
2650 // Add DAG nodes to load the arguments or copy them out of registers. On
2651 // entry to a function on PPC, the arguments start after the linkage area,
2652 // although the first ones are often in registers.
2653
Ulrich Weigand8658f172014-07-20 23:43:15 +00002654 unsigned ArgOffset = LinkageSize;
2655 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002656 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002657 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002658 unsigned CurArgIdx = 0;
2659 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002660 SDValue ArgVal;
2661 bool needsLoad = false;
2662 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002663 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002664 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002665 unsigned ArgSize = ObjSize;
2666 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002667 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2668 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002669
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002670 /* Respect alignment of argument on the stack. */
2671 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002672 CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002673 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002674 unsigned CurArgOffset = ArgOffset;
2675
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002676 /* Compute GPR index associated with argument offset. */
2677 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2678 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002679
2680 // FIXME the codegen can be much improved in some cases.
2681 // We do not have to keep everything in memory.
2682 if (Flags.isByVal()) {
2683 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2684 ObjSize = Flags.getByValSize();
2685 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002686 // Empty aggregate parameters do not take up registers. Examples:
2687 // struct { } a;
2688 // union { } b;
2689 // int c[0];
2690 // etc. However, we have to provide a place-holder in InVals, so
2691 // pretend we have an 8-byte item at the current address for that
2692 // purpose.
2693 if (!ObjSize) {
2694 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2695 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2696 InVals.push_back(FIN);
2697 continue;
2698 }
Hal Finkel262a2242013-09-12 23:20:06 +00002699
Ulrich Weigand24195972014-07-20 22:36:52 +00002700 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002701 // by the argument. If the argument is (fully or partially) on
2702 // the stack, or if the argument is fully in registers but the
2703 // caller has allocated the parameter save anyway, we can refer
2704 // directly to the caller's stack frame. Otherwise, create a
2705 // local copy in our own frame.
2706 int FI;
2707 if (HasParameterArea ||
2708 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Hal Finkel41a55ad2014-08-16 00:17:05 +00002709 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002710 else
2711 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002712 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002713
Ulrich Weigand24195972014-07-20 22:36:52 +00002714 // Handle aggregates smaller than 8 bytes.
2715 if (ObjSize < PtrByteSize) {
2716 // The value of the object is its address, which differs from the
2717 // address of the enclosing doubleword on big-endian systems.
2718 SDValue Arg = FIN;
2719 if (!isLittleEndian) {
2720 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2721 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2722 }
2723 InVals.push_back(Arg);
2724
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002725 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002726 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002727 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002728 SDValue Store;
2729
2730 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2731 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2732 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002733 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002734 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002735 ObjType, false, false, 0);
2736 } else {
2737 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2738 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002739 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002740 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002741 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002742 false, false, 0);
2743 }
2744
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002745 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002746 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002747 // Whether we copied from a register or not, advance the offset
2748 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002749 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002750 continue;
2751 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002752
Ulrich Weigand24195972014-07-20 22:36:52 +00002753 // The value of the object is its address, which is the address of
2754 // its first stack doubleword.
2755 InVals.push_back(FIN);
2756
2757 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002758 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002759 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002760 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002761
2762 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2763 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2764 SDValue Addr = FIN;
2765 if (j) {
2766 SDValue Off = DAG.getConstant(j, PtrVT);
2767 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002768 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002769 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2770 MachinePointerInfo(FuncArg, j),
2771 false, false, 0);
2772 MemOps.push_back(Store);
2773 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002774 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002775 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002776 continue;
2777 }
2778
2779 switch (ObjectVT.getSimpleVT().SimpleTy) {
2780 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002781 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002782 case MVT::i32:
2783 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002784 // These can be scalar arguments or elements of an integer array type
2785 // passed directly. Clang may use those instead of "byval" aggregate
2786 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002787 if (GPR_idx != Num_GPR_Regs) {
2788 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2789 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2790
Hal Finkel940ab932014-02-28 00:27:01 +00002791 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002792 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2793 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002794 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002795 } else {
2796 needsLoad = true;
2797 ArgSize = PtrByteSize;
2798 }
2799 ArgOffset += 8;
2800 break;
2801
2802 case MVT::f32:
2803 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002804 // These can be scalar arguments or elements of a float array type
2805 // passed directly. The latter are used to implement ELFv2 homogenous
2806 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002807 if (FPR_idx != Num_FPR_Regs) {
2808 unsigned VReg;
2809
2810 if (ObjectVT == MVT::f32)
2811 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2812 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002813 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002814 &PPC::VSFRCRegClass :
2815 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002816
2817 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2818 ++FPR_idx;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002819 } else if (GPR_idx != Num_GPR_Regs) {
2820 // This can only ever happen in the presence of f32 array types,
2821 // since otherwise we never run out of FPRs before running out
2822 // of GPRs.
2823 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2824 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2825
2826 if (ObjectVT == MVT::f32) {
2827 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2828 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2829 DAG.getConstant(32, MVT::i32));
2830 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2831 }
2832
2833 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002834 } else {
2835 needsLoad = true;
2836 }
2837
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002838 // When passing an array of floats, the array occupies consecutive
2839 // space in the argument area; only round up to the next doubleword
2840 // at the end of the array. Otherwise, each float takes 8 bytes.
2841 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2842 ArgOffset += ArgSize;
2843 if (Flags.isInConsecutiveRegsLast())
2844 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002845 break;
2846 case MVT::v4f32:
2847 case MVT::v4i32:
2848 case MVT::v8i16:
2849 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002850 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002851 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002852 // These can be scalar arguments or elements of a vector array type
2853 // passed directly. The latter are used to implement ELFv2 homogenous
2854 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002855 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002856 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2857 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2858 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002859 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002860 ++VR_idx;
2861 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002862 needsLoad = true;
2863 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002864 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002865 break;
2866 }
2867
2868 // We need to load the argument to a virtual register if we determined
2869 // above that we ran out of physical registers of the appropriate type.
2870 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002871 if (ObjSize < ArgSize && !isLittleEndian)
2872 CurArgOffset += ArgSize - ObjSize;
2873 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002874 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2875 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2876 false, false, false, 0);
2877 }
2878
2879 InVals.push_back(ArgVal);
2880 }
2881
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002882 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002883 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002884 if (HasParameterArea)
2885 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2886 else
2887 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002888
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002889 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002890 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002891 // taking the difference between two stack areas will result in an aligned
2892 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002893 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2894 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002895
2896 // If the function takes variable number of arguments, make a frame index for
2897 // the start of the first vararg value... for expansion of llvm.va_start.
2898 if (isVarArg) {
2899 int Depth = ArgOffset;
2900
2901 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002902 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002903 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2904
2905 // If this function is vararg, store any remaining integer argument regs
2906 // to their spots on the stack so that they may be loaded by deferencing the
2907 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002908 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2909 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002910 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2911 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2912 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2913 MachinePointerInfo(), false, false, 0);
2914 MemOps.push_back(Store);
2915 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002916 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002917 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2918 }
2919 }
2920
2921 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002922 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002923
2924 return Chain;
2925}
2926
2927SDValue
2928PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002929 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002930 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002931 const SmallVectorImpl<ISD::InputArg>
2932 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002933 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002934 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002935 // TODO: add description of PPC stack frame format, or at least some docs.
2936 //
2937 MachineFunction &MF = DAG.getMachineFunction();
2938 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002939 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002940
Owen Anderson53aa7a92009-08-10 22:56:29 +00002941 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002942 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002943 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002944 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2945 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002946 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002947
Ulrich Weigand8658f172014-07-20 23:43:15 +00002948 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
2949 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002950 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002951 // Area that is at least reserved in caller of this function.
2952 unsigned MinReservedArea = ArgOffset;
2953
Craig Topper840beec2014-04-04 05:16:06 +00002954 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002955 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2956 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2957 };
Craig Topper840beec2014-04-04 05:16:06 +00002958 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002959 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2960 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2961 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002962
Craig Topper840beec2014-04-04 05:16:06 +00002963 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002964
Craig Topper840beec2014-04-04 05:16:06 +00002965 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002966 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2967 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2968 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002969
Owen Andersone2f23a32007-09-07 04:06:50 +00002970 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002971 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002972 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002973
2974 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002975
Craig Topper840beec2014-04-04 05:16:06 +00002976 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002977
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002978 // In 32-bit non-varargs functions, the stack space for vectors is after the
2979 // stack space for non-vectors. We do not use this space unless we have
2980 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002981 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002982 // that out...for the pathological case, compute VecArgOffset as the
2983 // start of the vector parameter area. Computing VecArgOffset is the
2984 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002985 unsigned VecArgOffset = ArgOffset;
2986 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002987 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002988 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002989 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002990 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002991
Duncan Sandsd97eea32008-03-21 09:14:45 +00002992 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002993 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002994 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002995 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002996 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2997 VecArgOffset += ArgSize;
2998 continue;
2999 }
3000
Owen Anderson9f944592009-08-11 20:47:22 +00003001 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003002 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003003 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003004 case MVT::i32:
3005 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003006 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003007 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003008 case MVT::i64: // PPC64
3009 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003010 // FIXME: We are guaranteed to be !isPPC64 at this point.
3011 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003012 VecArgOffset += 8;
3013 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003014 case MVT::v4f32:
3015 case MVT::v4i32:
3016 case MVT::v8i16:
3017 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003018 // Nothing to do, we're only looking at Nonvector args here.
3019 break;
3020 }
3021 }
3022 }
3023 // We've found where the vector parameter area in memory is. Skip the
3024 // first 12 parameters; these don't use that memory.
3025 VecArgOffset = ((VecArgOffset+15)/16)*16;
3026 VecArgOffset += 12*16;
3027
Chris Lattner4302e8f2006-05-16 18:18:50 +00003028 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003029 // entry to a function on PPC, the arguments start after the linkage area,
3030 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003031
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003032 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003033 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003034 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003035 unsigned CurArgIdx = 0;
3036 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003037 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003038 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003039 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003040 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003041 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003042 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003043 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3044 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003045
Chris Lattner318f0d22006-05-16 18:51:52 +00003046 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003047
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003048 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003049 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3050 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003051 if (isVarArg || isPPC64) {
3052 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003053 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003054 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003055 PtrByteSize);
3056 } else nAltivecParamsAtEnd++;
3057 } else
3058 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003059 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003060 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003061 PtrByteSize);
3062
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003063 // FIXME the codegen can be much improved in some cases.
3064 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003065 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003066 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003067 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003068 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003069 // Objects of size 1 and 2 are right justified, everything else is
3070 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003071 if (ObjSize==1 || ObjSize==2) {
3072 CurArgOffset = CurArgOffset + (4 - ObjSize);
3073 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003074 // The value of the object is its address.
Hal Finkel41a55ad2014-08-16 00:17:05 +00003075 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003076 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003077 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003078 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003079 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003080 unsigned VReg;
3081 if (isPPC64)
3082 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3083 else
3084 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003085 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003086 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003087 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003088 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003089 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003090 MemOps.push_back(Store);
3091 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003092 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003093
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003094 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003095
Dale Johannesen21a8f142008-03-08 01:41:42 +00003096 continue;
3097 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003098 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3099 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003100 // to memory. ArgOffset will be the address of the beginning
3101 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003102 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003103 unsigned VReg;
3104 if (isPPC64)
3105 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3106 else
3107 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003108 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003109 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003110 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003111 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003112 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003113 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003114 MemOps.push_back(Store);
3115 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003116 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003117 } else {
3118 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3119 break;
3120 }
3121 }
3122 continue;
3123 }
3124
Owen Anderson9f944592009-08-11 20:47:22 +00003125 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003126 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003127 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003128 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003129 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003130 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003131 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003132 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003133
3134 if (ObjectVT == MVT::i1)
3135 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3136
Bill Wendling968f32c2008-03-07 20:49:02 +00003137 ++GPR_idx;
3138 } else {
3139 needsLoad = true;
3140 ArgSize = PtrByteSize;
3141 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003142 // All int arguments reserve stack space in the Darwin ABI.
3143 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003144 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003145 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003146 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003147 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003148 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003149 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003150 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003151
Hal Finkel940ab932014-02-28 00:27:01 +00003152 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003153 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003154 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003155 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003156
Chris Lattnerec78cad2006-06-26 22:48:35 +00003157 ++GPR_idx;
3158 } else {
3159 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003160 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003161 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003162 // All int arguments reserve stack space in the Darwin ABI.
3163 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003164 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003165
Owen Anderson9f944592009-08-11 20:47:22 +00003166 case MVT::f32:
3167 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003168 // Every 4 bytes of argument space consumes one of the GPRs available for
3169 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003170 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003171 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003172 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003173 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003174 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003175 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003176 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003177
Owen Anderson9f944592009-08-11 20:47:22 +00003178 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003179 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003180 else
Devang Patelf3292b22011-02-21 23:21:26 +00003181 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003182
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003183 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003184 ++FPR_idx;
3185 } else {
3186 needsLoad = true;
3187 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003188
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003189 // All FP arguments reserve stack space in the Darwin ABI.
3190 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003191 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003192 case MVT::v4f32:
3193 case MVT::v4i32:
3194 case MVT::v8i16:
3195 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003196 // Note that vector arguments in registers don't reserve stack space,
3197 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003198 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003199 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003200 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003201 if (isVarArg) {
3202 while ((ArgOffset % 16) != 0) {
3203 ArgOffset += PtrByteSize;
3204 if (GPR_idx != Num_GPR_Regs)
3205 GPR_idx++;
3206 }
3207 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003208 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003209 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003210 ++VR_idx;
3211 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003212 if (!isVarArg && !isPPC64) {
3213 // Vectors go after all the nonvectors.
3214 CurArgOffset = VecArgOffset;
3215 VecArgOffset += 16;
3216 } else {
3217 // Vectors are aligned.
3218 ArgOffset = ((ArgOffset+15)/16)*16;
3219 CurArgOffset = ArgOffset;
3220 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003221 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003222 needsLoad = true;
3223 }
3224 break;
3225 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003226
Chris Lattner4302e8f2006-05-16 18:18:50 +00003227 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003228 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003229 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003230 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003231 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003232 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003233 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003234 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003235 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003237
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003238 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003239 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003240
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003241 // Allow for Altivec parameters at the end, if needed.
3242 if (nAltivecParamsAtEnd) {
3243 MinReservedArea = ((MinReservedArea+15)/16)*16;
3244 MinReservedArea += 16*nAltivecParamsAtEnd;
3245 }
3246
3247 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003248 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003249
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003250 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003251 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003252 // taking the difference between two stack areas will result in an aligned
3253 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003254 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3255 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003256
Chris Lattner4302e8f2006-05-16 18:18:50 +00003257 // If the function takes variable number of arguments, make a frame index for
3258 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003259 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003260 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003261
Dan Gohman31ae5862010-04-17 14:41:14 +00003262 FuncInfo->setVarArgsFrameIndex(
3263 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003264 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003265 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003266
Chris Lattner4302e8f2006-05-16 18:18:50 +00003267 // If this function is vararg, store any remaining integer argument regs
3268 // to their spots on the stack so that they may be loaded by deferencing the
3269 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003270 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003271 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003272
Chris Lattner2cca3852006-11-18 01:57:19 +00003273 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003274 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003275 else
Devang Patelf3292b22011-02-21 23:21:26 +00003276 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003277
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003278 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003279 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3280 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003281 MemOps.push_back(Store);
3282 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003283 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003284 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003285 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003286 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003287
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003288 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003289 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003290
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003291 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003292}
3293
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003294/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003295/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003296static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003297 unsigned ParamSize) {
3298
Dale Johannesen86dcae12009-11-24 01:09:07 +00003299 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003300
3301 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3302 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3303 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3304 // Remember only if the new adjustement is bigger.
3305 if (SPDiff < FI->getTailCallSPDelta())
3306 FI->setTailCallSPDelta(SPDiff);
3307
3308 return SPDiff;
3309}
3310
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003311/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3312/// for tail call optimization. Targets which want to do tail call
3313/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003314bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003315PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003316 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003317 bool isVarArg,
3318 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003319 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003320 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003321 return false;
3322
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003323 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003324 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003325 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003326
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003327 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003328 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003329 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3330 // Functions containing by val parameters are not supported.
3331 for (unsigned i = 0; i != Ins.size(); i++) {
3332 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3333 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003334 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003335
Alp Tokerf907b892013-12-05 05:44:44 +00003336 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003337 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3338 return true;
3339
3340 // At the moment we can only do local tail calls (in same module, hidden
3341 // or protected) if we are generating PIC.
3342 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3343 return G->getGlobal()->hasHiddenVisibility()
3344 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003345 }
3346
3347 return false;
3348}
3349
Chris Lattnereb755fc2006-05-17 19:00:46 +00003350/// isCallCompatibleAddress - Return the immediate to use if the specified
3351/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003352static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003353 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003354 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003355
Dan Gohmaneffb8942008-09-12 16:56:44 +00003356 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003357 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003358 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003359 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003360
Dan Gohmaneffb8942008-09-12 16:56:44 +00003361 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003362 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003363}
3364
Dan Gohmand78c4002008-05-13 00:00:25 +00003365namespace {
3366
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003367struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003368 SDValue Arg;
3369 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003370 int FrameIdx;
3371
3372 TailCallArgumentInfo() : FrameIdx(0) {}
3373};
3374
Dan Gohmand78c4002008-05-13 00:00:25 +00003375}
3376
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003377/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3378static void
3379StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003380 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003381 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3382 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003383 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003384 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003385 SDValue Arg = TailCallArgs[i].Arg;
3386 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003387 int FI = TailCallArgs[i].FrameIdx;
3388 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003389 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003390 MachinePointerInfo::getFixedStack(FI),
3391 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003392 }
3393}
3394
3395/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3396/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003397static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003398 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003399 SDValue Chain,
3400 SDValue OldRetAddr,
3401 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003402 int SPDiff,
3403 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003404 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003405 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003406 if (SPDiff) {
3407 // Calculate the new stack slot for the return address.
3408 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003409 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003410 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003411 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003412 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003413 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003414 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003415 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003416 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003417 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003418
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003419 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3420 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003421 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003422 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003423 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003424 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003425 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003426 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3427 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003428 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003429 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003430 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003431 }
3432 return Chain;
3433}
3434
3435/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3436/// the position of the argument.
3437static void
3438CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003439 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003440 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003441 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003442 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003443 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003444 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003445 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003446 TailCallArgumentInfo Info;
3447 Info.Arg = Arg;
3448 Info.FrameIdxOp = FIN;
3449 Info.FrameIdx = FI;
3450 TailCallArguments.push_back(Info);
3451}
3452
3453/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3454/// stack slot. Returns the chain as result and the loaded frame pointers in
3455/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003456SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003457 int SPDiff,
3458 SDValue Chain,
3459 SDValue &LROpOut,
3460 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003461 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003462 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003463 if (SPDiff) {
3464 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003465 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003466 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003467 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003468 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003469 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003470
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003471 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3472 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003473 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003474 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003475 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003476 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003477 Chain = SDValue(FPOpOut.getNode(), 1);
3478 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003479 }
3480 return Chain;
3481}
3482
Dale Johannesen85d41a12008-03-04 23:17:14 +00003483/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003484/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003485/// specified by the specific parameter attribute. The copy will be passed as
3486/// a byval function parameter.
3487/// Sometimes what we are copying is the end of a larger object, the part that
3488/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003489static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003490CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003491 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003492 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003493 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003494 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003495 false, false, MachinePointerInfo(),
3496 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003497}
Chris Lattner43df5b32007-02-25 05:34:32 +00003498
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003499/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3500/// tail calls.
3501static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003502LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3503 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003504 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003505 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3506 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003507 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003508 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003509 if (!isTailCall) {
3510 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003511 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003512 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003513 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003514 else
Owen Anderson9f944592009-08-11 20:47:22 +00003515 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003516 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003517 DAG.getConstant(ArgOffset, PtrVT));
3518 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003519 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3520 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003521 // Calculate and remember argument location.
3522 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3523 TailCallArguments);
3524}
3525
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003526static
3527void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003528 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003529 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003530 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003531 MachineFunction &MF = DAG.getMachineFunction();
3532
3533 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3534 // might overwrite each other in case of tail call optimization.
3535 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003536 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003537 InFlag = SDValue();
3538 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3539 MemOpChains2, dl);
3540 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003541 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003542
3543 // Store the return address to the appropriate stack slot.
3544 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3545 isPPC64, isDarwinABI, dl);
3546
3547 // Emit callseq_end just before tailcall node.
3548 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003549 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003550 InFlag = Chain.getValue(1);
3551}
3552
3553static
3554unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003555 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003556 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3557 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003558 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003559
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003560 bool isPPC64 = Subtarget.isPPC64();
3561 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003562 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003563
Owen Anderson53aa7a92009-08-10 22:56:29 +00003564 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003565 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003566 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003567
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003568 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003569
Torok Edwin31e90d22010-08-04 20:47:44 +00003570 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003571 if (!isSVR4ABI || !isPPC64)
3572 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3573 // If this is an absolute destination address, use the munged value.
3574 Callee = SDValue(Dest, 0);
3575 needIndirectCall = false;
3576 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003577
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003578 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Eric Christopher79cc1e32014-09-02 22:28:02 +00003579 unsigned OpFlags = 0;
3580 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3581 (Subtarget.getTargetTriple().isMacOSX() &&
3582 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
3583 (G->getGlobal()->isDeclaration() ||
3584 G->getGlobal()->isWeakForLinker())) ||
3585 (Subtarget.isTargetELF() && !isPPC64 &&
3586 !G->getGlobal()->hasLocalLinkage() &&
3587 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
3588 // PC-relative references to external symbols should go through $stub,
3589 // unless we're building with the leopard linker or later, which
3590 // automatically synthesizes these stubs.
3591 OpFlags = PPCII::MO_PLT_OR_STUB;
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00003592 }
Eric Christopher79cc1e32014-09-02 22:28:02 +00003593
3594 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3595 // every direct call is) turn it into a TargetGlobalAddress /
3596 // TargetExternalSymbol node so that legalize doesn't hack it.
3597 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
3598 Callee.getValueType(), 0, OpFlags);
3599 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003600 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003601
Torok Edwin31e90d22010-08-04 20:47:44 +00003602 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003603 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003604
Hal Finkel3ee2af72014-07-18 23:29:49 +00003605 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3606 (Subtarget.getTargetTriple().isMacOSX() &&
3607 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3608 (Subtarget.isTargetELF() && !isPPC64 &&
3609 DAG.getTarget().getRelocationModel() == Reloc::PIC_) ) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003610 // PC-relative references to external symbols should go through $stub,
3611 // unless we're building with the leopard linker or later, which
3612 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003613 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003614 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003615
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003616 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3617 OpFlags);
3618 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003619 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003620
Torok Edwin31e90d22010-08-04 20:47:44 +00003621 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003622 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3623 // to do the call, we can't use PPCISD::CALL.
3624 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003625
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003626 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003627 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3628 // entry point, but to the function descriptor (the function entry point
3629 // address is part of the function descriptor though).
3630 // The function descriptor is a three doubleword structure with the
3631 // following fields: function entry point, TOC base address and
3632 // environment pointer.
3633 // Thus for a call through a function pointer, the following actions need
3634 // to be performed:
3635 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003636 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003637 // 2. Load the address of the function entry point from the function
3638 // descriptor.
3639 // 3. Load the TOC of the callee from the function descriptor into r2.
3640 // 4. Load the environment pointer from the function descriptor into
3641 // r11.
3642 // 5. Branch to the function entry point address.
3643 // 6. On return of the callee, the TOC of the caller needs to be
3644 // restored (this is done in FinishCall()).
3645 //
3646 // All those operations are flagged together to ensure that no other
3647 // operations can be scheduled in between. E.g. without flagging the
3648 // operations together, a TOC access in the caller could be scheduled
3649 // between the load of the callee TOC and the branch to the callee, which
3650 // results in the TOC access going through the TOC of the callee instead
3651 // of going through the TOC of the caller, which leads to incorrect code.
3652
3653 // Load the address of the function entry point from the function
3654 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003655 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003656 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003657 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003658 Chain = LoadFuncPtr.getValue(1);
3659 InFlag = LoadFuncPtr.getValue(2);
3660
3661 // Load environment pointer into r11.
3662 // Offset of the environment pointer within the function descriptor.
3663 SDValue PtrOff = DAG.getIntPtrConstant(16);
3664
3665 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3666 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3667 InFlag);
3668 Chain = LoadEnvPtr.getValue(1);
3669 InFlag = LoadEnvPtr.getValue(2);
3670
3671 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3672 InFlag);
3673 Chain = EnvVal.getValue(0);
3674 InFlag = EnvVal.getValue(1);
3675
3676 // Load TOC of the callee into r2. We are using a target-specific load
3677 // with r2 hard coded, because the result of a target-independent load
3678 // would never go directly into r2, since r2 is a reserved register (which
3679 // prevents the register allocator from allocating it), resulting in an
3680 // additional register being allocated and an unnecessary move instruction
3681 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003682 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003683 SDValue TOCOff = DAG.getIntPtrConstant(8);
3684 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003685 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003686 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003687 Chain = LoadTOCPtr.getValue(0);
3688 InFlag = LoadTOCPtr.getValue(1);
3689
3690 MTCTROps[0] = Chain;
3691 MTCTROps[1] = LoadFuncPtr;
3692 MTCTROps[2] = InFlag;
3693 }
3694
Craig Topper48d114b2014-04-26 18:35:24 +00003695 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003696 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003697 InFlag = Chain.getValue(1);
3698
3699 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003700 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003701 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003702 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003703 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003704 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003705 // Add use of X11 (holding environment pointer)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003706 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003707 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003708 // Add CTR register as callee so a bctr can be emitted later.
3709 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003710 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003711 }
3712
3713 // If this is a direct call, pass the chain and the callee.
3714 if (Callee.getNode()) {
3715 Ops.push_back(Chain);
3716 Ops.push_back(Callee);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003717
3718 // If this is a call to __tls_get_addr, find the symbol whose address
3719 // is to be taken and add it to the list. This will be used to
3720 // generate __tls_get_addr(<sym>@tlsgd) or __tls_get_addr(<sym>@tlsld).
3721 // We find the symbol by walking the chain to the CopyFromReg, walking
3722 // back from the CopyFromReg to the ADDI_TLSGD_L or ADDI_TLSLD_L, and
3723 // pulling the symbol from that node.
3724 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
3725 if (!strcmp(S->getSymbol(), "__tls_get_addr")) {
3726 assert(!needIndirectCall && "Indirect call to __tls_get_addr???");
3727 SDNode *AddI = Chain.getNode()->getOperand(2).getNode();
3728 SDValue TGTAddr = AddI->getOperand(1);
3729 assert(TGTAddr.getNode()->getOpcode() == ISD::TargetGlobalTLSAddress &&
3730 "Didn't find target global TLS address where we expected one");
3731 Ops.push_back(TGTAddr);
3732 CallOpc = PPCISD::CALL_TLS;
3733 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003734 }
3735 // If this is a tail call add stack pointer delta.
3736 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003737 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003738
3739 // Add argument registers to the end of the list so that they are known live
3740 // into the call.
3741 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3742 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3743 RegsToPass[i].second.getValueType()));
3744
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003745 // Direct calls in the ELFv2 ABI need the TOC register live into the call.
3746 if (Callee.getNode() && isELFv2ABI)
3747 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3748
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003749 return CallOpc;
3750}
3751
Roman Divacky76293062012-09-18 16:47:58 +00003752static
3753bool isLocalCall(const SDValue &Callee)
3754{
3755 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003756 return !G->getGlobal()->isDeclaration() &&
3757 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003758 return false;
3759}
3760
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003761SDValue
3762PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003763 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003764 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003765 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003766 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003767
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003768 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003769 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
3770 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003771 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003772
3773 // Copy all of the result registers out of their specified physreg.
3774 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3775 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003776 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003777
3778 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3779 VA.getLocReg(), VA.getLocVT(), InFlag);
3780 Chain = Val.getValue(1);
3781 InFlag = Val.getValue(2);
3782
3783 switch (VA.getLocInfo()) {
3784 default: llvm_unreachable("Unknown loc info!");
3785 case CCValAssign::Full: break;
3786 case CCValAssign::AExt:
3787 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3788 break;
3789 case CCValAssign::ZExt:
3790 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3791 DAG.getValueType(VA.getValVT()));
3792 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3793 break;
3794 case CCValAssign::SExt:
3795 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3796 DAG.getValueType(VA.getValVT()));
3797 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3798 break;
3799 }
3800
3801 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003802 }
3803
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003804 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003805}
3806
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003807SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003808PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003809 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003810 SelectionDAG &DAG,
3811 SmallVector<std::pair<unsigned, SDValue>, 8>
3812 &RegsToPass,
3813 SDValue InFlag, SDValue Chain,
3814 SDValue &Callee,
3815 int SPDiff, unsigned NumBytes,
3816 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003817 SmallVectorImpl<SDValue> &InVals) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003818
3819 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003820 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003821 SmallVector<SDValue, 8> Ops;
3822 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3823 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003824 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003825
Hal Finkel5ab37802012-08-28 02:10:27 +00003826 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003827 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003828 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3829
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003830 // When performing tail call optimization the callee pops its arguments off
3831 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003832 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003833 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003834 (CallConv == CallingConv::Fast &&
3835 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003836
Roman Divackyef21be22012-03-06 16:41:49 +00003837 // Add a register mask operand representing the call-preserved registers.
Eric Christopherd9134482014-08-04 21:25:23 +00003838 const TargetRegisterInfo *TRI =
3839 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Roman Divackyef21be22012-03-06 16:41:49 +00003840 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3841 assert(Mask && "Missing call preserved mask for calling convention");
3842 Ops.push_back(DAG.getRegisterMask(Mask));
3843
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003844 if (InFlag.getNode())
3845 Ops.push_back(InFlag);
3846
3847 // Emit tail call.
3848 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003849 assert(((Callee.getOpcode() == ISD::Register &&
3850 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3851 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3852 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3853 isa<ConstantSDNode>(Callee)) &&
3854 "Expecting an global address, external symbol, absolute value or register");
3855
Craig Topper48d114b2014-04-26 18:35:24 +00003856 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003857 }
3858
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003859 // Add a NOP immediately after the branch instruction when using the 64-bit
3860 // SVR4 ABI. At link time, if caller and callee are in a different module and
3861 // thus have a different TOC, the call will be replaced with a call to a stub
3862 // function which saves the current TOC, loads the TOC of the callee and
3863 // branches to the callee. The NOP will be replaced with a load instruction
3864 // which restores the TOC of the caller from the TOC save slot of the current
3865 // stack frame. If caller and callee belong to the same module (and have the
3866 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003867
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003868 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003869 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003870 // This is a call through a function pointer.
3871 // Restore the caller TOC from the save area into R2.
3872 // See PrepareCall() for more information about calls through function
3873 // pointers in the 64-bit SVR4 ABI.
3874 // We are using a target-specific load with r2 hard coded, because the
3875 // result of a target-independent load would never go directly into r2,
3876 // since r2 is a reserved register (which prevents the register allocator
3877 // from allocating it), resulting in an additional register being
3878 // allocated and an unnecessary move instruction being generated.
Hal Finkelfc096c92014-12-23 22:29:40 +00003879 CallOpc = PPCISD::BCTRL_LOAD_TOC;
3880
3881 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3882 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
3883 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
3884 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3885 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3886
3887 // The address needs to go after the chain input but before the flag (or
3888 // any other variadic arguments).
3889 Ops.insert(std::next(Ops.begin()), AddTOC);
Bill Schmidtcea15962013-09-26 17:09:28 +00003890 } else if ((CallOpc == PPCISD::CALL) &&
3891 (!isLocalCall(Callee) ||
3892 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003893 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003894 CallOpc = PPCISD::CALL_NOP;
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003895 } else if (CallOpc == PPCISD::CALL_TLS)
3896 // For 64-bit SVR4, TLS calls are always non-local.
3897 CallOpc = PPCISD::CALL_NOP_TLS;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003898 }
3899
Craig Topper48d114b2014-04-26 18:35:24 +00003900 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003901 InFlag = Chain.getValue(1);
3902
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003903 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3904 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003905 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003906 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003907 InFlag = Chain.getValue(1);
3908
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003909 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3910 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003911}
3912
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003913SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003914PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003915 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003916 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003917 SDLoc &dl = CLI.DL;
3918 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3919 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3920 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003921 SDValue Chain = CLI.Chain;
3922 SDValue Callee = CLI.Callee;
3923 bool &isTailCall = CLI.IsTailCall;
3924 CallingConv::ID CallConv = CLI.CallConv;
3925 bool isVarArg = CLI.IsVarArg;
3926
Evan Cheng67a69dd2010-01-27 00:07:07 +00003927 if (isTailCall)
3928 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3929 Ins, DAG);
3930
Reid Kleckner5772b772014-04-24 20:14:34 +00003931 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3932 report_fatal_error("failed to perform tail call elimination on a call "
3933 "site marked musttail");
3934
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003935 if (Subtarget.isSVR4ABI()) {
3936 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003937 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3938 isTailCall, Outs, OutVals, Ins,
3939 dl, DAG, InVals);
3940 else
3941 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3942 isTailCall, Outs, OutVals, Ins,
3943 dl, DAG, InVals);
3944 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003945
Bill Schmidt57d6de52012-10-23 15:51:16 +00003946 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3947 isTailCall, Outs, OutVals, Ins,
3948 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003949}
3950
3951SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003952PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3953 CallingConv::ID CallConv, bool isVarArg,
3954 bool isTailCall,
3955 const SmallVectorImpl<ISD::OutputArg> &Outs,
3956 const SmallVectorImpl<SDValue> &OutVals,
3957 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003958 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003959 SmallVectorImpl<SDValue> &InVals) const {
3960 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003961 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003962
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003963 assert((CallConv == CallingConv::C ||
3964 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003965
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003966 unsigned PtrByteSize = 4;
3967
3968 MachineFunction &MF = DAG.getMachineFunction();
3969
3970 // Mark this function as potentially containing a function that contains a
3971 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3972 // and restoring the callers stack pointer in this functions epilog. This is
3973 // done because by tail calling the called function might overwrite the value
3974 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003975 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3976 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003977 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003978
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003979 // Count how many bytes are to be pushed on the stack, including the linkage
3980 // area, parameter list area and the part of the local variable space which
3981 // contains copies of aggregates which are passed by value.
3982
3983 // Assign locations to all of the outgoing arguments.
3984 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003985 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
3986 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003987
3988 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00003989 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
3990 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003991
3992 if (isVarArg) {
3993 // Handle fixed and variable vector arguments differently.
3994 // Fixed vector arguments go into registers as long as registers are
3995 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003996 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003997
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003998 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003999 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004000 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004001 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00004002
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004003 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00004004 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
4005 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004006 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00004007 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
4008 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004009 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004010
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004011 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004012#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00004013 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00004014 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004015#endif
Craig Toppere73658d2014-04-28 04:05:08 +00004016 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004017 }
4018 }
4019 } else {
4020 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004021 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004022 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004023
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004024 // Assign locations to all of the outgoing aggregate by value arguments.
4025 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004026 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004027 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004028
4029 // Reserve stack space for the allocations in CCInfo.
4030 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4031
Bill Schmidtef17c142013-02-06 17:33:58 +00004032 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004033
4034 // Size of the linkage area, parameter list area and the part of the local
4035 // space variable where copies of aggregates which are passed by value are
4036 // stored.
4037 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004038
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004039 // Calculate by how many bytes the stack has to be adjusted in case of tail
4040 // call optimization.
4041 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4042
4043 // Adjust the stack pointer for the new arguments...
4044 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004045 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4046 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004047 SDValue CallSeqStart = Chain;
4048
4049 // Load the return address and frame pointer so it can be moved somewhere else
4050 // later.
4051 SDValue LROp, FPOp;
4052 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4053 dl);
4054
4055 // Set up a copy of the stack pointer for use loading and storing any
4056 // arguments that may not fit in the registers available for argument
4057 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004058 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004059
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004060 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4061 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4062 SmallVector<SDValue, 8> MemOpChains;
4063
Roman Divacky71038e72011-08-30 17:04:16 +00004064 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004065 // Walk the register/memloc assignments, inserting copies/loads.
4066 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4067 i != e;
4068 ++i) {
4069 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004070 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004071 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004072
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004073 if (Flags.isByVal()) {
4074 // Argument is an aggregate which is passed by value, thus we need to
4075 // create a copy of it in the local variable space of the current stack
4076 // frame (which is the stack frame of the caller) and pass the address of
4077 // this copy to the callee.
4078 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4079 CCValAssign &ByValVA = ByValArgLocs[j++];
4080 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004081
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004082 // Memory reserved in the local variable space of the callers stack frame.
4083 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004084
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004085 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4086 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004087
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004088 // Create a copy of the argument in the local area of the current
4089 // stack frame.
4090 SDValue MemcpyCall =
4091 CreateCopyOfByValArgument(Arg, PtrOff,
4092 CallSeqStart.getNode()->getOperand(0),
4093 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004094
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004095 // This must go outside the CALLSEQ_START..END.
4096 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004097 CallSeqStart.getNode()->getOperand(1),
4098 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004099 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4100 NewCallSeqStart.getNode());
4101 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004102
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004103 // Pass the address of the aggregate copy on the stack either in a
4104 // physical register or in the parameter list area of the current stack
4105 // frame to the callee.
4106 Arg = PtrOff;
4107 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004108
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004109 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004110 if (Arg.getValueType() == MVT::i1)
4111 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4112
Roman Divacky71038e72011-08-30 17:04:16 +00004113 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004114 // Put argument in a physical register.
4115 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4116 } else {
4117 // Put argument in the parameter list area of the current stack frame.
4118 assert(VA.isMemLoc());
4119 unsigned LocMemOffset = VA.getLocMemOffset();
4120
4121 if (!isTailCall) {
4122 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4123 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4124
4125 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004126 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004127 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004128 } else {
4129 // Calculate and remember argument location.
4130 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4131 TailCallArguments);
4132 }
4133 }
4134 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004135
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004136 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004137 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004138
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004139 // Build a sequence of copy-to-reg nodes chained together with token chain
4140 // and flag operands which copy the outgoing args into the appropriate regs.
4141 SDValue InFlag;
4142 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4143 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4144 RegsToPass[i].second, InFlag);
4145 InFlag = Chain.getValue(1);
4146 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004147
Hal Finkel5ab37802012-08-28 02:10:27 +00004148 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4149 // registers.
4150 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004151 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4152 SDValue Ops[] = { Chain, InFlag };
4153
Hal Finkel5ab37802012-08-28 02:10:27 +00004154 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004155 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004156
Hal Finkel5ab37802012-08-28 02:10:27 +00004157 InFlag = Chain.getValue(1);
4158 }
4159
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004160 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004161 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4162 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004163
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004164 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4165 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4166 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004167}
4168
Bill Schmidt57d6de52012-10-23 15:51:16 +00004169// Copy an argument into memory, being careful to do this outside the
4170// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004171SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004172PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4173 SDValue CallSeqStart,
4174 ISD::ArgFlagsTy Flags,
4175 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004176 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004177 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4178 CallSeqStart.getNode()->getOperand(0),
4179 Flags, DAG, dl);
4180 // The MEMCPY must go outside the CALLSEQ_START..END.
4181 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004182 CallSeqStart.getNode()->getOperand(1),
4183 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004184 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4185 NewCallSeqStart.getNode());
4186 return NewCallSeqStart;
4187}
4188
4189SDValue
4190PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004191 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004192 bool isTailCall,
4193 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004194 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004195 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004196 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004197 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004198
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004199 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004200 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004201 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004202
Bill Schmidt57d6de52012-10-23 15:51:16 +00004203 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4204 unsigned PtrByteSize = 8;
4205
4206 MachineFunction &MF = DAG.getMachineFunction();
4207
4208 // Mark this function as potentially containing a function that contains a
4209 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4210 // and restoring the callers stack pointer in this functions epilog. This is
4211 // done because by tail calling the called function might overwrite the value
4212 // in this function's (MF) stack pointer stack slot 0(SP).
4213 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4214 CallConv == CallingConv::Fast)
4215 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4216
Bill Schmidt57d6de52012-10-23 15:51:16 +00004217 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004218 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4219 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4220 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4221 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4222 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004223 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004224
4225 // Add up all the space actually used.
4226 for (unsigned i = 0; i != NumOps; ++i) {
4227 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4228 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004229 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004230
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004231 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004232 unsigned Align =
4233 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004234 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004235
4236 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004237 if (Flags.isInConsecutiveRegsLast())
4238 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004239 }
4240
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004241 unsigned NumBytesActuallyUsed = NumBytes;
4242
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004243 // The prolog code of the callee may store up to 8 GPR argument registers to
4244 // the stack, allowing va_start to index over them in memory if its varargs.
4245 // Because we cannot tell if this is needed on the caller side, we have to
4246 // conservatively assume that it is needed. As such, make sure we have at
4247 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004248 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004249 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004250
4251 // Tail call needs the stack to be aligned.
4252 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4253 CallConv == CallingConv::Fast)
4254 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004255
4256 // Calculate by how many bytes the stack has to be adjusted in case of tail
4257 // call optimization.
4258 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4259
4260 // To protect arguments on the stack from being clobbered in a tail call,
4261 // force all the loads to happen before doing any other lowering.
4262 if (isTailCall)
4263 Chain = DAG.getStackArgumentTokenFactor(Chain);
4264
4265 // Adjust the stack pointer for the new arguments...
4266 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004267 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4268 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004269 SDValue CallSeqStart = Chain;
4270
4271 // Load the return address and frame pointer so it can be move somewhere else
4272 // later.
4273 SDValue LROp, FPOp;
4274 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4275 dl);
4276
4277 // Set up a copy of the stack pointer for use loading and storing any
4278 // arguments that may not fit in the registers available for argument
4279 // passing.
4280 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4281
4282 // Figure out which arguments are going to go in registers, and which in
4283 // memory. Also, if this is a vararg function, floating point operations
4284 // must be stored to our stack, and loaded into integer regs as well, if
4285 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004286 unsigned ArgOffset = LinkageSize;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004287 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004288
Craig Topper840beec2014-04-04 05:16:06 +00004289 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004290 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4291 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4292 };
Craig Topper840beec2014-04-04 05:16:06 +00004293 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004294
Craig Topper840beec2014-04-04 05:16:06 +00004295 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004296 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4297 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4298 };
Craig Topper840beec2014-04-04 05:16:06 +00004299 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004300 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4301 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4302 };
4303
Bill Schmidt57d6de52012-10-23 15:51:16 +00004304 const unsigned NumGPRs = array_lengthof(GPR);
4305 const unsigned NumFPRs = 13;
4306 const unsigned NumVRs = array_lengthof(VR);
4307
4308 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4309 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4310
4311 SmallVector<SDValue, 8> MemOpChains;
4312 for (unsigned i = 0; i != NumOps; ++i) {
4313 SDValue Arg = OutVals[i];
4314 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004315 EVT ArgVT = Outs[i].VT;
4316 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004317
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004318 /* Respect alignment of argument on the stack. */
4319 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004320 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004321 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
4322
4323 /* Compute GPR index associated with argument offset. */
4324 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4325 GPR_idx = std::min(GPR_idx, NumGPRs);
4326
Bill Schmidt57d6de52012-10-23 15:51:16 +00004327 // PtrOff will be used to store the current argument to the stack if a
4328 // register cannot be found for it.
4329 SDValue PtrOff;
4330
4331 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4332
4333 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4334
4335 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004336 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004337 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4338 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4339 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4340 }
4341
4342 // FIXME memcpy is used way more than necessary. Correctness first.
4343 // Note: "by value" is code for passing a structure by value, not
4344 // basic types.
4345 if (Flags.isByVal()) {
4346 // Note: Size includes alignment padding, so
4347 // struct x { short a; char b; }
4348 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4349 // These are the proper values we need for right-justifying the
4350 // aggregate in a parameter register.
4351 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004352
4353 // An empty aggregate parameter takes up no storage and no
4354 // registers.
4355 if (Size == 0)
4356 continue;
4357
Bill Schmidt57d6de52012-10-23 15:51:16 +00004358 // All aggregates smaller than 8 bytes must be passed right-justified.
4359 if (Size==1 || Size==2 || Size==4) {
4360 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4361 if (GPR_idx != NumGPRs) {
4362 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4363 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004364 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004365 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004366 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004367
4368 ArgOffset += PtrByteSize;
4369 continue;
4370 }
4371 }
4372
4373 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004374 SDValue AddPtr = PtrOff;
4375 if (!isLittleEndian) {
4376 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4377 PtrOff.getValueType());
4378 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4379 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004380 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4381 CallSeqStart,
4382 Flags, DAG, dl);
4383 ArgOffset += PtrByteSize;
4384 continue;
4385 }
4386 // Copy entire object into memory. There are cases where gcc-generated
4387 // code assumes it is there, even if it could be put entirely into
4388 // registers. (This is not what the doc says.)
4389
4390 // FIXME: The above statement is likely due to a misunderstanding of the
4391 // documents. All arguments must be copied into the parameter area BY
4392 // THE CALLEE in the event that the callee takes the address of any
4393 // formal argument. That has not yet been implemented. However, it is
4394 // reasonable to use the stack area as a staging area for the register
4395 // load.
4396
4397 // Skip this for small aggregates, as we will use the same slot for a
4398 // right-justified copy, below.
4399 if (Size >= 8)
4400 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4401 CallSeqStart,
4402 Flags, DAG, dl);
4403
4404 // When a register is available, pass a small aggregate right-justified.
4405 if (Size < 8 && GPR_idx != NumGPRs) {
4406 // The easiest way to get this right-justified in a register
4407 // is to copy the structure into the rightmost portion of a
4408 // local variable slot, then load the whole slot into the
4409 // register.
4410 // FIXME: The memcpy seems to produce pretty awful code for
4411 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004412 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004413 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004414 SDValue AddPtr = PtrOff;
4415 if (!isLittleEndian) {
4416 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4417 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4418 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004419 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4420 CallSeqStart,
4421 Flags, DAG, dl);
4422
4423 // Load the slot into the register.
4424 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4425 MachinePointerInfo(),
4426 false, false, false, 0);
4427 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004428 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004429
4430 // Done with this argument.
4431 ArgOffset += PtrByteSize;
4432 continue;
4433 }
4434
4435 // For aggregates larger than PtrByteSize, copy the pieces of the
4436 // object that fit into registers from the parameter save area.
4437 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4438 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4439 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4440 if (GPR_idx != NumGPRs) {
4441 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4442 MachinePointerInfo(),
4443 false, false, false, 0);
4444 MemOpChains.push_back(Load.getValue(1));
4445 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4446 ArgOffset += PtrByteSize;
4447 } else {
4448 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4449 break;
4450 }
4451 }
4452 continue;
4453 }
4454
Craig Topper56710102013-08-15 02:33:50 +00004455 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004456 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004457 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004458 case MVT::i32:
4459 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004460 // These can be scalar arguments or elements of an integer array type
4461 // passed directly. Clang may use those instead of "byval" aggregate
4462 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004463 if (GPR_idx != NumGPRs) {
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004464 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004465 } else {
4466 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4467 true, isTailCall, false, MemOpChains,
4468 TailCallArguments, dl);
4469 }
4470 ArgOffset += PtrByteSize;
4471 break;
4472 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004473 case MVT::f64: {
4474 // These can be scalar arguments or elements of a float array type
4475 // passed directly. The latter are used to implement ELFv2 homogenous
4476 // float aggregates.
4477
4478 // Named arguments go into FPRs first, and once they overflow, the
4479 // remaining arguments go into GPRs and then the parameter save area.
4480 // Unnamed arguments for vararg functions always go to GPRs and
4481 // then the parameter save area. For now, put all arguments to vararg
4482 // routines always in both locations (FPR *and* GPR or stack slot).
4483 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
4484
4485 // First load the argument into the next available FPR.
4486 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004487 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4488
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004489 // Next, load the argument into GPR or stack slot if needed.
4490 if (!NeedGPROrStack)
4491 ;
4492 else if (GPR_idx != NumGPRs) {
4493 // In the non-vararg case, this can only ever happen in the
4494 // presence of f32 array types, since otherwise we never run
4495 // out of FPRs before running out of GPRs.
4496 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004497
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004498 // Double values are always passed in a single GPR.
4499 if (Arg.getValueType() != MVT::f32) {
4500 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004501
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004502 // Non-array float values are extended and passed in a GPR.
4503 } else if (!Flags.isInConsecutiveRegs()) {
4504 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4505 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4506
4507 // If we have an array of floats, we collect every odd element
4508 // together with its predecessor into one GPR.
4509 } else if (ArgOffset % PtrByteSize != 0) {
4510 SDValue Lo, Hi;
4511 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4512 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4513 if (!isLittleEndian)
4514 std::swap(Lo, Hi);
4515 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4516
4517 // The final element, if even, goes into the first half of a GPR.
4518 } else if (Flags.isInConsecutiveRegsLast()) {
4519 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4520 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4521 if (!isLittleEndian)
4522 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4523 DAG.getConstant(32, MVT::i32));
4524
4525 // Non-final even elements are skipped; they will be handled
4526 // together the with subsequent argument on the next go-around.
4527 } else
4528 ArgVal = SDValue();
4529
4530 if (ArgVal.getNode())
4531 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004532 } else {
4533 // Single-precision floating-point values are mapped to the
4534 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004535 if (Arg.getValueType() == MVT::f32 &&
4536 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004537 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4538 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4539 }
4540
4541 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4542 true, isTailCall, false, MemOpChains,
4543 TailCallArguments, dl);
4544 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004545 // When passing an array of floats, the array occupies consecutive
4546 // space in the argument area; only round up to the next doubleword
4547 // at the end of the array. Otherwise, each float takes 8 bytes.
4548 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4549 Flags.isInConsecutiveRegs()) ? 4 : 8;
4550 if (Flags.isInConsecutiveRegsLast())
4551 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004552 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004553 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004554 case MVT::v4f32:
4555 case MVT::v4i32:
4556 case MVT::v8i16:
4557 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004558 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004559 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004560 // These can be scalar arguments or elements of a vector array type
4561 // passed directly. The latter are used to implement ELFv2 homogenous
4562 // vector aggregates.
4563
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004564 // For a varargs call, named arguments go into VRs or on the stack as
4565 // usual; unnamed arguments always go to the stack or the corresponding
4566 // GPRs when within range. For now, we always put the value in both
4567 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004568 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004569 // We could elide this store in the case where the object fits
4570 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004571 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4572 MachinePointerInfo(), false, false, 0);
4573 MemOpChains.push_back(Store);
4574 if (VR_idx != NumVRs) {
4575 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4576 MachinePointerInfo(),
4577 false, false, false, 0);
4578 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004579
4580 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4581 Arg.getSimpleValueType() == MVT::v2i64) ?
4582 VSRH[VR_idx] : VR[VR_idx];
4583 ++VR_idx;
4584
4585 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004586 }
4587 ArgOffset += 16;
4588 for (unsigned i=0; i<16; i+=PtrByteSize) {
4589 if (GPR_idx == NumGPRs)
4590 break;
4591 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4592 DAG.getConstant(i, PtrVT));
4593 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4594 false, false, false, 0);
4595 MemOpChains.push_back(Load.getValue(1));
4596 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4597 }
4598 break;
4599 }
4600
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004601 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004602 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004603 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4604 Arg.getSimpleValueType() == MVT::v2i64) ?
4605 VSRH[VR_idx] : VR[VR_idx];
4606 ++VR_idx;
4607
4608 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004609 } else {
4610 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4611 true, isTailCall, true, MemOpChains,
4612 TailCallArguments, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004613 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004614 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004615 break;
4616 }
4617 }
4618
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004619 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004620 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004621
Bill Schmidt57d6de52012-10-23 15:51:16 +00004622 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004623 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004624
4625 // Check if this is an indirect call (MTCTR/BCTRL).
4626 // See PrepareCall() for more information about calls through function
4627 // pointers in the 64-bit SVR4 ABI.
4628 if (!isTailCall &&
4629 !dyn_cast<GlobalAddressSDNode>(Callee) &&
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004630 !dyn_cast<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004631 // Load r2 into a virtual register and store it to the TOC save area.
4632 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4633 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004634 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004635 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004636 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4637 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4638 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004639 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4640 // This does not mean the MTCTR instruction must use R12; it's easier
4641 // to model this as an extra parameter, so do that.
4642 if (isELFv2ABI)
4643 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004644 }
4645
4646 // Build a sequence of copy-to-reg nodes chained together with token chain
4647 // and flag operands which copy the outgoing args into the appropriate regs.
4648 SDValue InFlag;
4649 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4650 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4651 RegsToPass[i].second, InFlag);
4652 InFlag = Chain.getValue(1);
4653 }
4654
4655 if (isTailCall)
4656 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4657 FPOp, true, TailCallArguments);
4658
4659 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4660 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4661 Ins, InVals);
4662}
4663
4664SDValue
4665PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4666 CallingConv::ID CallConv, bool isVarArg,
4667 bool isTailCall,
4668 const SmallVectorImpl<ISD::OutputArg> &Outs,
4669 const SmallVectorImpl<SDValue> &OutVals,
4670 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004671 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004672 SmallVectorImpl<SDValue> &InVals) const {
4673
4674 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004675
Owen Anderson53aa7a92009-08-10 22:56:29 +00004676 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004677 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004678 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004679
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004680 MachineFunction &MF = DAG.getMachineFunction();
4681
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004682 // Mark this function as potentially containing a function that contains a
4683 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4684 // and restoring the callers stack pointer in this functions epilog. This is
4685 // done because by tail calling the called function might overwrite the value
4686 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004687 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4688 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004689 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4690
Chris Lattneraa40ec12006-05-16 22:56:08 +00004691 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004692 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004693 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004694 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4695 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004696 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004697
4698 // Add up all the space actually used.
4699 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4700 // they all go in registers, but we must reserve stack space for them for
4701 // possible use by the caller. In varargs or 64-bit calls, parameters are
4702 // assigned stack space in order, with padding so Altivec parameters are
4703 // 16-byte aligned.
4704 unsigned nAltivecParamsAtEnd = 0;
4705 for (unsigned i = 0; i != NumOps; ++i) {
4706 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4707 EVT ArgVT = Outs[i].VT;
4708 // Varargs Altivec parameters are padded to a 16 byte boundary.
4709 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4710 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4711 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4712 if (!isVarArg && !isPPC64) {
4713 // Non-varargs Altivec parameters go after all the non-Altivec
4714 // parameters; handle those later so we know how much padding we need.
4715 nAltivecParamsAtEnd++;
4716 continue;
4717 }
4718 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4719 NumBytes = ((NumBytes+15)/16)*16;
4720 }
4721 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4722 }
4723
4724 // Allow for Altivec parameters at the end, if needed.
4725 if (nAltivecParamsAtEnd) {
4726 NumBytes = ((NumBytes+15)/16)*16;
4727 NumBytes += 16*nAltivecParamsAtEnd;
4728 }
4729
4730 // The prolog code of the callee may store up to 8 GPR argument registers to
4731 // the stack, allowing va_start to index over them in memory if its varargs.
4732 // Because we cannot tell if this is needed on the caller side, we have to
4733 // conservatively assume that it is needed. As such, make sure we have at
4734 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004735 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004736
4737 // Tail call needs the stack to be aligned.
4738 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4739 CallConv == CallingConv::Fast)
4740 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004741
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004742 // Calculate by how many bytes the stack has to be adjusted in case of tail
4743 // call optimization.
4744 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004745
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004746 // To protect arguments on the stack from being clobbered in a tail call,
4747 // force all the loads to happen before doing any other lowering.
4748 if (isTailCall)
4749 Chain = DAG.getStackArgumentTokenFactor(Chain);
4750
Chris Lattnerb7552a82006-05-17 00:15:40 +00004751 // Adjust the stack pointer for the new arguments...
4752 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004753 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4754 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004755 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004756
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004757 // Load the return address and frame pointer so it can be move somewhere else
4758 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004759 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004760 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4761 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004762
Chris Lattnerb7552a82006-05-17 00:15:40 +00004763 // Set up a copy of the stack pointer for use loading and storing any
4764 // arguments that may not fit in the registers available for argument
4765 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004766 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004767 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004768 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004769 else
Owen Anderson9f944592009-08-11 20:47:22 +00004770 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004771
Chris Lattnerb7552a82006-05-17 00:15:40 +00004772 // Figure out which arguments are going to go in registers, and which in
4773 // memory. Also, if this is a vararg function, floating point operations
4774 // must be stored to our stack, and loaded into integer regs as well, if
4775 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004776 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004777 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004778
Craig Topper840beec2014-04-04 05:16:06 +00004779 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004780 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4781 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4782 };
Craig Topper840beec2014-04-04 05:16:06 +00004783 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004784 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4785 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4786 };
Craig Topper840beec2014-04-04 05:16:06 +00004787 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004788
Craig Topper840beec2014-04-04 05:16:06 +00004789 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004790 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4791 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4792 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004793 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004794 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004795 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004796
Craig Topper840beec2014-04-04 05:16:06 +00004797 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004798
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004799 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004800 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4801
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004802 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004803 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004804 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004805 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004806
Chris Lattnerb7552a82006-05-17 00:15:40 +00004807 // PtrOff will be used to store the current argument to the stack if a
4808 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004809 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004810
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004811 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004812
Dale Johannesen679073b2009-02-04 02:34:38 +00004813 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004814
4815 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004816 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004817 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4818 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004819 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004820 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004821
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004822 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004823 // Note: "by value" is code for passing a structure by value, not
4824 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004825 if (Flags.isByVal()) {
4826 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004827 // Very small objects are passed right-justified. Everything else is
4828 // passed left-justified.
4829 if (Size==1 || Size==2) {
4830 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004831 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004832 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004833 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004834 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004835 MemOpChains.push_back(Load.getValue(1));
4836 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004837
4838 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004839 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004840 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4841 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004842 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004843 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4844 CallSeqStart,
4845 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004846 ArgOffset += PtrByteSize;
4847 }
4848 continue;
4849 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004850 // Copy entire object into memory. There are cases where gcc-generated
4851 // code assumes it is there, even if it could be put entirely into
4852 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004853 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4854 CallSeqStart,
4855 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004856
4857 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4858 // copy the pieces of the object that fit into registers from the
4859 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004860 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004861 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004862 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004863 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004864 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4865 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004866 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004867 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004868 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004869 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004870 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004871 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004872 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004873 }
4874 }
4875 continue;
4876 }
4877
Craig Topper56710102013-08-15 02:33:50 +00004878 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004879 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004880 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004881 case MVT::i32:
4882 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004883 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004884 if (Arg.getValueType() == MVT::i1)
4885 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4886
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004887 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004888 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004889 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4890 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004891 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004892 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004893 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004894 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004895 case MVT::f32:
4896 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004897 if (FPR_idx != NumFPRs) {
4898 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4899
Chris Lattnerb7552a82006-05-17 00:15:40 +00004900 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004901 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4902 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004903 MemOpChains.push_back(Store);
4904
Chris Lattnerb7552a82006-05-17 00:15:40 +00004905 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004906 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004907 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004908 MachinePointerInfo(), false, false,
4909 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004910 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004911 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004912 }
Owen Anderson9f944592009-08-11 20:47:22 +00004913 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004914 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004915 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004916 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4917 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004918 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004919 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004920 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004921 }
4922 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004923 // If we have any FPRs remaining, we may also have GPRs remaining.
4924 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4925 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004926 if (GPR_idx != NumGPRs)
4927 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004928 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004929 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4930 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004931 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004932 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004933 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4934 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004935 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004936 if (isPPC64)
4937 ArgOffset += 8;
4938 else
Owen Anderson9f944592009-08-11 20:47:22 +00004939 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004940 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004941 case MVT::v4f32:
4942 case MVT::v4i32:
4943 case MVT::v8i16:
4944 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004945 if (isVarArg) {
4946 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004947 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004948 // V registers; in fact gcc does this only for arguments that are
4949 // prototyped, not for those that match the ... We do it for all
4950 // arguments, seems to work.
4951 while (ArgOffset % 16 !=0) {
4952 ArgOffset += PtrByteSize;
4953 if (GPR_idx != NumGPRs)
4954 GPR_idx++;
4955 }
4956 // We could elide this store in the case where the object fits
4957 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004958 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004959 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004960 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4961 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004962 MemOpChains.push_back(Store);
4963 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004964 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004965 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004966 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004967 MemOpChains.push_back(Load.getValue(1));
4968 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4969 }
4970 ArgOffset += 16;
4971 for (unsigned i=0; i<16; i+=PtrByteSize) {
4972 if (GPR_idx == NumGPRs)
4973 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004974 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004975 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004976 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004977 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004978 MemOpChains.push_back(Load.getValue(1));
4979 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4980 }
4981 break;
4982 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004983
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004984 // Non-varargs Altivec params generally go in registers, but have
4985 // stack space allocated at the end.
4986 if (VR_idx != NumVRs) {
4987 // Doesn't have GPR space allocated.
4988 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4989 } else if (nAltivecParamsAtEnd==0) {
4990 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004991 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4992 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004993 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004994 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004995 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004996 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004997 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004998 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004999 // If all Altivec parameters fit in registers, as they usually do,
5000 // they get stack space following the non-Altivec parameters. We
5001 // don't track this here because nobody below needs it.
5002 // If there are more Altivec parameters than fit in registers emit
5003 // the stores here.
5004 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
5005 unsigned j = 0;
5006 // Offset is aligned; skip 1st 12 params which go in V registers.
5007 ArgOffset = ((ArgOffset+15)/16)*16;
5008 ArgOffset += 12*16;
5009 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005010 SDValue Arg = OutVals[i];
5011 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00005012 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
5013 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005014 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005015 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005016 // We are emitting Altivec params in order.
5017 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5018 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005019 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005020 ArgOffset += 16;
5021 }
5022 }
5023 }
5024 }
5025
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005026 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005027 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005028
Dale Johannesen90eab672010-03-09 20:15:42 +00005029 // On Darwin, R12 must contain the address of an indirect callee. This does
5030 // not mean the MTCTR instruction must use R12; it's easier to model this as
5031 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005032 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005033 !dyn_cast<GlobalAddressSDNode>(Callee) &&
5034 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
5035 !isBLACompatibleAddress(Callee, DAG))
5036 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5037 PPC::R12), Callee));
5038
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005039 // Build a sequence of copy-to-reg nodes chained together with token chain
5040 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005041 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005042 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005043 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005044 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005045 InFlag = Chain.getValue(1);
5046 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005047
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005048 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005049 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5050 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005051
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005052 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
5053 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
5054 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005055}
5056
Hal Finkel450128a2011-10-14 19:51:36 +00005057bool
5058PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5059 MachineFunction &MF, bool isVarArg,
5060 const SmallVectorImpl<ISD::OutputArg> &Outs,
5061 LLVMContext &Context) const {
5062 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005063 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005064 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5065}
5066
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005067SDValue
5068PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005069 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005070 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005071 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005072 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005073
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005074 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005075 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5076 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005077 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005078
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005079 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005080 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005081
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005082 // Copy the result values into the output registers.
5083 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5084 CCValAssign &VA = RVLocs[i];
5085 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005086
5087 SDValue Arg = OutVals[i];
5088
5089 switch (VA.getLocInfo()) {
5090 default: llvm_unreachable("Unknown loc info!");
5091 case CCValAssign::Full: break;
5092 case CCValAssign::AExt:
5093 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5094 break;
5095 case CCValAssign::ZExt:
5096 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5097 break;
5098 case CCValAssign::SExt:
5099 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5100 break;
5101 }
5102
5103 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005104 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005105 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005106 }
5107
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005108 RetOps[0] = Chain; // Update chain.
5109
5110 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005111 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005112 RetOps.push_back(Flag);
5113
Craig Topper48d114b2014-04-26 18:35:24 +00005114 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005115}
5116
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005117SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005118 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005119 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005120 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005121
Jim Laskeye4f4d042006-12-04 22:04:42 +00005122 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005123 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005124
5125 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005126 bool isPPC64 = Subtarget.isPPC64();
5127 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005128 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005129
5130 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005131 SDValue Chain = Op.getOperand(0);
5132 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005133
Jim Laskeye4f4d042006-12-04 22:04:42 +00005134 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005135 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5136 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005137 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005138
Jim Laskeye4f4d042006-12-04 22:04:42 +00005139 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005140 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005141
Jim Laskeye4f4d042006-12-04 22:04:42 +00005142 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005143 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005144 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005145}
5146
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005147
5148
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005149SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005150PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005151 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005152 bool isPPC64 = Subtarget.isPPC64();
5153 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005154 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005155
5156 // Get current frame pointer save index. The users of this index will be
5157 // primarily DYNALLOC instructions.
5158 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5159 int RASI = FI->getReturnAddrSaveIndex();
5160
5161 // If the frame pointer save index hasn't been defined yet.
5162 if (!RASI) {
5163 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005164 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005165 // Allocate the frame index for frame pointer save area.
Hal Finkel6e27c6d2014-12-23 09:45:06 +00005166 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005167 // Save the result.
5168 FI->setReturnAddrSaveIndex(RASI);
5169 }
5170 return DAG.getFrameIndex(RASI, PtrVT);
5171}
5172
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005173SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005174PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5175 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005176 bool isPPC64 = Subtarget.isPPC64();
5177 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005178 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005179
5180 // Get current frame pointer save index. The users of this index will be
5181 // primarily DYNALLOC instructions.
5182 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5183 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005184
Jim Laskey48850c12006-11-16 22:43:37 +00005185 // If the frame pointer save index hasn't been defined yet.
5186 if (!FPSI) {
5187 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005188 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005189 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005190
Jim Laskey48850c12006-11-16 22:43:37 +00005191 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005192 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005193 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005194 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005195 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005196 return DAG.getFrameIndex(FPSI, PtrVT);
5197}
Jim Laskey48850c12006-11-16 22:43:37 +00005198
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005199SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005200 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005201 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005202 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005203 SDValue Chain = Op.getOperand(0);
5204 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005205 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005206
Jim Laskey48850c12006-11-16 22:43:37 +00005207 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005208 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005209 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005210 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005211 DAG.getConstant(0, PtrVT), Size);
5212 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005213 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005214 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005215 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005216 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005217 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005218}
5219
Hal Finkel756810f2013-03-21 21:37:52 +00005220SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5221 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005222 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005223 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5224 DAG.getVTList(MVT::i32, MVT::Other),
5225 Op.getOperand(0), Op.getOperand(1));
5226}
5227
5228SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5229 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005230 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005231 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5232 Op.getOperand(0), Op.getOperand(1));
5233}
5234
Hal Finkel940ab932014-02-28 00:27:01 +00005235SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5236 assert(Op.getValueType() == MVT::i1 &&
5237 "Custom lowering only for i1 loads");
5238
5239 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5240
5241 SDLoc dl(Op);
5242 LoadSDNode *LD = cast<LoadSDNode>(Op);
5243
5244 SDValue Chain = LD->getChain();
5245 SDValue BasePtr = LD->getBasePtr();
5246 MachineMemOperand *MMO = LD->getMemOperand();
5247
5248 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5249 BasePtr, MVT::i8, MMO);
5250 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5251
5252 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005253 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005254}
5255
5256SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5257 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5258 "Custom lowering only for i1 stores");
5259
5260 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5261
5262 SDLoc dl(Op);
5263 StoreSDNode *ST = cast<StoreSDNode>(Op);
5264
5265 SDValue Chain = ST->getChain();
5266 SDValue BasePtr = ST->getBasePtr();
5267 SDValue Value = ST->getValue();
5268 MachineMemOperand *MMO = ST->getMemOperand();
5269
5270 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5271 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5272}
5273
5274// FIXME: Remove this once the ANDI glue bug is fixed:
5275SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5276 assert(Op.getValueType() == MVT::i1 &&
5277 "Custom lowering only for i1 results");
5278
5279 SDLoc DL(Op);
5280 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5281 Op.getOperand(0));
5282}
5283
Chris Lattner4211ca92006-04-14 06:01:58 +00005284/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5285/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005286SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005287 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005288 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5289 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005290 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005291
Hal Finkel81f87992013-04-07 22:11:09 +00005292 // We might be able to do better than this under some circumstances, but in
5293 // general, fsel-based lowering of select is a finite-math-only optimization.
5294 // For more information, see section F.3 of the 2.06 ISA specification.
5295 if (!DAG.getTarget().Options.NoInfsFPMath ||
5296 !DAG.getTarget().Options.NoNaNsFPMath)
5297 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005298
Hal Finkel81f87992013-04-07 22:11:09 +00005299 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005300
Owen Anderson53aa7a92009-08-10 22:56:29 +00005301 EVT ResVT = Op.getValueType();
5302 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005303 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5304 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005305 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005306
Chris Lattner4211ca92006-04-14 06:01:58 +00005307 // If the RHS of the comparison is a 0.0, we don't need to do the
5308 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005309 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005310 if (isFloatingPointZero(RHS))
5311 switch (CC) {
5312 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005313 case ISD::SETNE:
5314 std::swap(TV, FV);
5315 case ISD::SETEQ:
5316 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5317 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5318 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5319 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5320 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5321 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5322 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005323 case ISD::SETULT:
5324 case ISD::SETLT:
5325 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005326 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005327 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005328 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5329 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005330 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005331 case ISD::SETUGT:
5332 case ISD::SETGT:
5333 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005334 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005335 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005336 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5337 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005338 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005339 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005340 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005341
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005342 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005343 switch (CC) {
5344 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005345 case ISD::SETNE:
5346 std::swap(TV, FV);
5347 case ISD::SETEQ:
5348 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5349 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5350 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5351 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5352 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5353 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5354 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5355 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005356 case ISD::SETULT:
5357 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005358 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005359 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5360 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005361 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005362 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005363 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005364 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005365 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5366 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005367 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005368 case ISD::SETUGT:
5369 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005370 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005371 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5372 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005373 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005374 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005375 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005376 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005377 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5378 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005379 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005380 }
Eli Friedman5806e182009-05-28 04:31:08 +00005381 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005382}
5383
Chris Lattner57ee7c62007-11-28 18:44:47 +00005384// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005385SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005386 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005387 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005388 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005389 if (Src.getValueType() == MVT::f32)
5390 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005391
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005392 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005393 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005394 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005395 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005396 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005397 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005398 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005399 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005400 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005401 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005402 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005403 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005404 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5405 PPCISD::FCTIDUZ,
5406 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005407 break;
5408 }
Duncan Sands2a287912008-07-19 16:26:02 +00005409
Chris Lattner4211ca92006-04-14 06:01:58 +00005410 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005411 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5412 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005413 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5414 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5415 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005416
Chris Lattner06a49542007-10-15 20:14:52 +00005417 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005418 SDValue Chain;
5419 if (i32Stack) {
5420 MachineFunction &MF = DAG.getMachineFunction();
5421 MachineMemOperand *MMO =
5422 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5423 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5424 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005425 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005426 } else
5427 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5428 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005429
5430 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5431 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005432 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005433 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005434 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005435 MPI = MachinePointerInfo();
5436 }
5437
5438 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005439 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005440}
5441
Hal Finkelf6d45f22013-04-01 17:52:07 +00005442SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005443 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005444 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005445 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005446 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005447 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005448
Hal Finkel6a56b212014-03-05 22:14:00 +00005449 if (Op.getOperand(0).getValueType() == MVT::i1)
5450 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5451 DAG.getConstantFP(1.0, Op.getValueType()),
5452 DAG.getConstantFP(0.0, Op.getValueType()));
5453
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005454 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005455 "UINT_TO_FP is supported only with FPCVT");
5456
5457 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005458 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005459 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005460 (Op.getOpcode() == ISD::UINT_TO_FP ?
5461 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5462 (Op.getOpcode() == ISD::UINT_TO_FP ?
5463 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005464 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005465 MVT::f32 : MVT::f64;
5466
Owen Anderson9f944592009-08-11 20:47:22 +00005467 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005468 SDValue SINT = Op.getOperand(0);
5469 // When converting to single-precision, we actually need to convert
5470 // to double-precision first and then round to single-precision.
5471 // To avoid double-rounding effects during that operation, we have
5472 // to prepare the input operand. Bits that might be truncated when
5473 // converting to double-precision are replaced by a bit that won't
5474 // be lost at this stage, but is below the single-precision rounding
5475 // position.
5476 //
5477 // However, if -enable-unsafe-fp-math is in effect, accept double
5478 // rounding to avoid the extra overhead.
5479 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005480 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005481 !DAG.getTarget().Options.UnsafeFPMath) {
5482
5483 // Twiddle input to make sure the low 11 bits are zero. (If this
5484 // is the case, we are guaranteed the value will fit into the 53 bit
5485 // mantissa of an IEEE double-precision value without rounding.)
5486 // If any of those low 11 bits were not zero originally, make sure
5487 // bit 12 (value 2048) is set instead, so that the final rounding
5488 // to single-precision gets the correct result.
5489 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5490 SINT, DAG.getConstant(2047, MVT::i64));
5491 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5492 Round, DAG.getConstant(2047, MVT::i64));
5493 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5494 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5495 Round, DAG.getConstant(-2048, MVT::i64));
5496
5497 // However, we cannot use that value unconditionally: if the magnitude
5498 // of the input value is small, the bit-twiddling we did above might
5499 // end up visibly changing the output. Fortunately, in that case, we
5500 // don't need to twiddle bits since the original input will convert
5501 // exactly to double-precision floating-point already. Therefore,
5502 // construct a conditional to use the original value if the top 11
5503 // bits are all sign-bit copies, and use the rounded value computed
5504 // above otherwise.
5505 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5506 SINT, DAG.getConstant(53, MVT::i32));
5507 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5508 Cond, DAG.getConstant(1, MVT::i64));
5509 Cond = DAG.getSetCC(dl, MVT::i32,
5510 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5511
5512 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5513 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005514
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005515 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005516 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5517
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005518 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005519 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005520 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005521 return FP;
5522 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005523
Owen Anderson9f944592009-08-11 20:47:22 +00005524 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005525 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005526 // Since we only generate this in 64-bit mode, we can take advantage of
5527 // 64-bit registers. In particular, sign extend the input value into the
5528 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5529 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005530 MachineFunction &MF = DAG.getMachineFunction();
5531 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005532 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005533
Hal Finkelbeb296b2013-03-31 10:12:51 +00005534 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005535 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005536 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5537 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005538
Hal Finkelbeb296b2013-03-31 10:12:51 +00005539 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5540 MachinePointerInfo::getFixedStack(FrameIdx),
5541 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005542
Hal Finkelbeb296b2013-03-31 10:12:51 +00005543 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5544 "Expected an i32 store");
5545 MachineMemOperand *MMO =
5546 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5547 MachineMemOperand::MOLoad, 4, 4);
5548 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005549 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5550 PPCISD::LFIWZX : PPCISD::LFIWAX,
5551 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005552 Ops, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005553 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005554 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005555 "i32->FP without LFIWAX supported only on PPC64");
5556
Hal Finkelbeb296b2013-03-31 10:12:51 +00005557 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5558 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5559
5560 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5561 Op.getOperand(0));
5562
5563 // STD the extended value into the stack slot.
5564 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5565 MachinePointerInfo::getFixedStack(FrameIdx),
5566 false, false, 0);
5567
5568 // Load the value as a double.
5569 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5570 MachinePointerInfo::getFixedStack(FrameIdx),
5571 false, false, false, 0);
5572 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005573
Chris Lattner4211ca92006-04-14 06:01:58 +00005574 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005575 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005576 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005577 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005578 return FP;
5579}
5580
Dan Gohman21cea8a2010-04-17 15:26:15 +00005581SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5582 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005583 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005584 /*
5585 The rounding mode is in bits 30:31 of FPSR, and has the following
5586 settings:
5587 00 Round to nearest
5588 01 Round to 0
5589 10 Round to +inf
5590 11 Round to -inf
5591
5592 FLT_ROUNDS, on the other hand, expects the following:
5593 -1 Undefined
5594 0 Round to 0
5595 1 Round to nearest
5596 2 Round to +inf
5597 3 Round to -inf
5598
5599 To perform the conversion, we do:
5600 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5601 */
5602
5603 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005604 EVT VT = Op.getValueType();
5605 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005606
5607 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005608 EVT NodeTys[] = {
5609 MVT::f64, // return register
5610 MVT::Glue // unused in this context
5611 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005612 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005613
5614 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005615 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005616 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005617 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005618 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005619
5620 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005621 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005622 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005623 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005624 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005625
5626 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005627 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005628 DAG.getNode(ISD::AND, dl, MVT::i32,
5629 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005630 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005631 DAG.getNode(ISD::SRL, dl, MVT::i32,
5632 DAG.getNode(ISD::AND, dl, MVT::i32,
5633 DAG.getNode(ISD::XOR, dl, MVT::i32,
5634 CWD, DAG.getConstant(3, MVT::i32)),
5635 DAG.getConstant(3, MVT::i32)),
5636 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005637
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005638 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005639 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005640
Duncan Sands13237ac2008-06-06 12:08:01 +00005641 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005642 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005643}
5644
Dan Gohman21cea8a2010-04-17 15:26:15 +00005645SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005646 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005647 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005648 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005649 assert(Op.getNumOperands() == 3 &&
5650 VT == Op.getOperand(1).getValueType() &&
5651 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005652
Chris Lattner601b8652006-09-20 03:47:40 +00005653 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005654 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005655 SDValue Lo = Op.getOperand(0);
5656 SDValue Hi = Op.getOperand(1);
5657 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005658 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005659
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005660 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005661 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005662 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5663 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5664 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5665 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005666 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005667 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5668 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5669 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005670 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005671 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005672}
5673
Dan Gohman21cea8a2010-04-17 15:26:15 +00005674SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005675 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005676 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005677 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005678 assert(Op.getNumOperands() == 3 &&
5679 VT == Op.getOperand(1).getValueType() &&
5680 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005681
Dan Gohman8d2ead22008-03-07 20:36:53 +00005682 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005683 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005684 SDValue Lo = Op.getOperand(0);
5685 SDValue Hi = Op.getOperand(1);
5686 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005687 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005688
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005689 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005690 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005691 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5692 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5693 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5694 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005695 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005696 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5697 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5698 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005699 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005700 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005701}
5702
Dan Gohman21cea8a2010-04-17 15:26:15 +00005703SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005704 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005705 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005706 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005707 assert(Op.getNumOperands() == 3 &&
5708 VT == Op.getOperand(1).getValueType() &&
5709 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005710
Dan Gohman8d2ead22008-03-07 20:36:53 +00005711 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005712 SDValue Lo = Op.getOperand(0);
5713 SDValue Hi = Op.getOperand(1);
5714 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005715 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005716
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005717 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005718 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005719 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5720 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5721 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5722 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005723 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005724 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5725 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5726 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005727 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005728 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005729 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005730}
5731
5732//===----------------------------------------------------------------------===//
5733// Vector related lowering.
5734//
5735
Chris Lattner2a099c02006-04-17 06:00:21 +00005736/// BuildSplatI - Build a canonical splati of Val with an element size of
5737/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005738static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005739 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005740 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005741
Owen Anderson53aa7a92009-08-10 22:56:29 +00005742 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005743 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005744 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005745
Owen Anderson9f944592009-08-11 20:47:22 +00005746 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005747
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005748 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5749 if (Val == -1)
5750 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005751
Owen Anderson53aa7a92009-08-10 22:56:29 +00005752 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005753
Chris Lattner2a099c02006-04-17 06:00:21 +00005754 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005755 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005756 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005757 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005758 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005759 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005760}
5761
Hal Finkelcf2e9082013-05-24 23:00:14 +00005762/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5763/// specified intrinsic ID.
5764static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005765 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005766 EVT DestVT = MVT::Other) {
5767 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5768 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5769 DAG.getConstant(IID, MVT::i32), Op);
5770}
5771
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005772/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005773/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005774static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005775 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005776 EVT DestVT = MVT::Other) {
5777 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005778 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005779 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005780}
5781
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005782/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5783/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005784static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005785 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005786 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005787 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005788 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005789 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005790}
5791
5792
Chris Lattner264c9082006-04-17 17:55:10 +00005793/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5794/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005795static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005796 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005797 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005798 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5799 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005800
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005801 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005802 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005803 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005804 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005805 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005806}
5807
Chris Lattner19e90552006-04-14 05:19:18 +00005808// If this is a case we can't handle, return null and let the default
5809// expansion code take care of it. If we CAN select this case, and if it
5810// selects to a single instruction, return Op. Otherwise, if we can codegen
5811// this case more efficiently than a constant pool load, lower it to the
5812// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005813SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5814 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005815 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005816 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005817 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005818
Bob Wilson85cefe82009-03-02 23:24:16 +00005819 // Check if this is a splat of a constant value.
5820 APInt APSplatBits, APSplatUndef;
5821 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005822 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005823 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005824 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005825 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005826
Bob Wilson530e0382009-03-03 19:26:27 +00005827 unsigned SplatBits = APSplatBits.getZExtValue();
5828 unsigned SplatUndef = APSplatUndef.getZExtValue();
5829 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005830
Bob Wilson530e0382009-03-03 19:26:27 +00005831 // First, handle single instruction cases.
5832
5833 // All zeros?
5834 if (SplatBits == 0) {
5835 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005836 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5837 SDValue Z = DAG.getConstant(0, MVT::i32);
5838 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005839 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005840 }
Bob Wilson530e0382009-03-03 19:26:27 +00005841 return Op;
5842 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005843
Bob Wilson530e0382009-03-03 19:26:27 +00005844 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5845 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5846 (32-SplatBitSize));
5847 if (SextVal >= -16 && SextVal <= 15)
5848 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005849
5850
Bob Wilson530e0382009-03-03 19:26:27 +00005851 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005852
Bob Wilson530e0382009-03-03 19:26:27 +00005853 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005854 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5855 // If this value is in the range [17,31] and is odd, use:
5856 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5857 // If this value is in the range [-31,-17] and is odd, use:
5858 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5859 // Note the last two are three-instruction sequences.
5860 if (SextVal >= -32 && SextVal <= 31) {
5861 // To avoid having these optimizations undone by constant folding,
5862 // we convert to a pseudo that will be expanded later into one of
5863 // the above forms.
5864 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005865 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5866 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5867 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5868 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5869 if (VT == Op.getValueType())
5870 return RetVal;
5871 else
5872 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005873 }
5874
5875 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5876 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5877 // for fneg/fabs.
5878 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5879 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005880 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005881
5882 // Make the VSLW intrinsic, computing 0x8000_0000.
5883 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5884 OnesV, DAG, dl);
5885
5886 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005887 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005888 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005889 }
5890
Bill Schmidt4aedff82014-06-06 14:06:26 +00005891 // The remaining cases assume either big endian element order or
5892 // a splat-size that equates to the element size of the vector
5893 // to be built. An example that doesn't work for little endian is
5894 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
5895 // and a vector element size of 16 bits. The code below will
5896 // produce the vector in big endian element order, which for little
5897 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
5898
5899 // For now, just avoid these optimizations in that case.
5900 // FIXME: Develop correct optimizations for LE with mismatched
5901 // splat and element sizes.
5902
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005903 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00005904 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
5905 return SDValue();
5906
Bob Wilson530e0382009-03-03 19:26:27 +00005907 // Check to see if this is a wide variety of vsplti*, binop self cases.
5908 static const signed char SplatCsts[] = {
5909 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5910 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5911 };
5912
5913 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5914 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5915 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5916 int i = SplatCsts[idx];
5917
5918 // Figure out what shift amount will be used by altivec if shifted by i in
5919 // this splat size.
5920 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5921
5922 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005923 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005924 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005925 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5926 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5927 Intrinsic::ppc_altivec_vslw
5928 };
5929 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005930 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005931 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005932
Bob Wilson530e0382009-03-03 19:26:27 +00005933 // vsplti + srl self.
5934 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005935 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005936 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5937 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5938 Intrinsic::ppc_altivec_vsrw
5939 };
5940 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005941 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005942 }
5943
Bob Wilson530e0382009-03-03 19:26:27 +00005944 // vsplti + sra self.
5945 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005946 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005947 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5948 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5949 Intrinsic::ppc_altivec_vsraw
5950 };
5951 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005952 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005953 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005954
Bob Wilson530e0382009-03-03 19:26:27 +00005955 // vsplti + rol self.
5956 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5957 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005958 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005959 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5960 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5961 Intrinsic::ppc_altivec_vrlw
5962 };
5963 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005964 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005965 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005966
Bob Wilson530e0382009-03-03 19:26:27 +00005967 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005968 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005969 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005970 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005971 }
Bob Wilson530e0382009-03-03 19:26:27 +00005972 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005973 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005974 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005975 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005976 }
Bob Wilson530e0382009-03-03 19:26:27 +00005977 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005978 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005979 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005980 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5981 }
5982 }
5983
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005984 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005985}
5986
Chris Lattner071ad012006-04-17 05:28:54 +00005987/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5988/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005989static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005990 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005991 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005992 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005993 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005994 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005995
Chris Lattner071ad012006-04-17 05:28:54 +00005996 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005997 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005998 OP_VMRGHW,
5999 OP_VMRGLW,
6000 OP_VSPLTISW0,
6001 OP_VSPLTISW1,
6002 OP_VSPLTISW2,
6003 OP_VSPLTISW3,
6004 OP_VSLDOI4,
6005 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00006006 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00006007 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00006008
Chris Lattner071ad012006-04-17 05:28:54 +00006009 if (OpNum == OP_COPY) {
6010 if (LHSID == (1*9+2)*9+3) return LHS;
6011 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
6012 return RHS;
6013 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006014
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006015 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006016 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
6017 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006018
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006019 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00006020 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006021 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00006022 case OP_VMRGHW:
6023 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
6024 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
6025 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
6026 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
6027 break;
6028 case OP_VMRGLW:
6029 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6030 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6031 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6032 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6033 break;
6034 case OP_VSPLTISW0:
6035 for (unsigned i = 0; i != 16; ++i)
6036 ShufIdxs[i] = (i&3)+0;
6037 break;
6038 case OP_VSPLTISW1:
6039 for (unsigned i = 0; i != 16; ++i)
6040 ShufIdxs[i] = (i&3)+4;
6041 break;
6042 case OP_VSPLTISW2:
6043 for (unsigned i = 0; i != 16; ++i)
6044 ShufIdxs[i] = (i&3)+8;
6045 break;
6046 case OP_VSPLTISW3:
6047 for (unsigned i = 0; i != 16; ++i)
6048 ShufIdxs[i] = (i&3)+12;
6049 break;
6050 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006051 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006052 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006053 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006054 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006055 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006056 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006057 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006058 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6059 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006060 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006061 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006062}
6063
Chris Lattner19e90552006-04-14 05:19:18 +00006064/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6065/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6066/// return the code it can be lowered into. Worst case, it can always be
6067/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006068SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006069 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006070 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006071 SDValue V1 = Op.getOperand(0);
6072 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006073 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006074 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006075 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006076
Chris Lattner19e90552006-04-14 05:19:18 +00006077 // Cases that are handled by instructions that take permute immediates
6078 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6079 // selected by the instruction selector.
6080 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006081 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6082 PPC::isSplatShuffleMask(SVOp, 2) ||
6083 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006084 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
6085 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006086 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006087 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6088 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6089 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6090 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6091 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6092 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006093 return Op;
6094 }
6095 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006096
Chris Lattner19e90552006-04-14 05:19:18 +00006097 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6098 // and produce a fixed permutation. If any of these match, do not lower to
6099 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006100 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006101 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
6102 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006103 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006104 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6105 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6106 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6107 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6108 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6109 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006110 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006111
Chris Lattner071ad012006-04-17 05:28:54 +00006112 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6113 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006114 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006115
Chris Lattner071ad012006-04-17 05:28:54 +00006116 unsigned PFIndexes[4];
6117 bool isFourElementShuffle = true;
6118 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6119 unsigned EltNo = 8; // Start out undef.
6120 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006121 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006122 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006123
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006124 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006125 if ((ByteSource & 3) != j) {
6126 isFourElementShuffle = false;
6127 break;
6128 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006129
Chris Lattner071ad012006-04-17 05:28:54 +00006130 if (EltNo == 8) {
6131 EltNo = ByteSource/4;
6132 } else if (EltNo != ByteSource/4) {
6133 isFourElementShuffle = false;
6134 break;
6135 }
6136 }
6137 PFIndexes[i] = EltNo;
6138 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006139
6140 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006141 // perfect shuffle vector to determine if it is cost effective to do this as
6142 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006143 // For now, we skip this for little endian until such time as we have a
6144 // little-endian perfect shuffle table.
6145 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006146 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006147 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006148 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006149
Chris Lattner071ad012006-04-17 05:28:54 +00006150 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6151 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006152
Chris Lattner071ad012006-04-17 05:28:54 +00006153 // Determining when to avoid vperm is tricky. Many things affect the cost
6154 // of vperm, particularly how many times the perm mask needs to be computed.
6155 // For example, if the perm mask can be hoisted out of a loop or is already
6156 // used (perhaps because there are multiple permutes with the same shuffle
6157 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6158 // the loop requires an extra register.
6159 //
6160 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006161 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006162 // available, if this block is within a loop, we should avoid using vperm
6163 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006164 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006165 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006166 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006167
Chris Lattner19e90552006-04-14 05:19:18 +00006168 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6169 // vector that will get spilled to the constant pool.
6170 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006171
Chris Lattner19e90552006-04-14 05:19:18 +00006172 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6173 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006174
6175 // For little endian, the order of the input vectors is reversed, and
6176 // the permutation mask is complemented with respect to 31. This is
6177 // necessary to produce proper semantics with the big-endian-biased vperm
6178 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006179 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006180 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006181
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006182 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006183 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6184 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006185
Chris Lattner19e90552006-04-14 05:19:18 +00006186 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006187 if (isLittleEndian)
6188 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6189 MVT::i32));
6190 else
6191 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6192 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006193 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006194
Owen Anderson9f944592009-08-11 20:47:22 +00006195 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006196 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006197 if (isLittleEndian)
6198 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6199 V2, V1, VPermMask);
6200 else
6201 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6202 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006203}
6204
Chris Lattner9754d142006-04-18 17:59:36 +00006205/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6206/// altivec comparison. If it is, return true and fill in Opc/isDot with
6207/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006208static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006209 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006210 unsigned IntrinsicID =
6211 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006212 CompareOpc = -1;
6213 isDot = false;
6214 switch (IntrinsicID) {
6215 default: return false;
6216 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006217 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6218 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6219 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6220 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6221 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6222 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6223 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6224 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6225 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6226 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6227 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6228 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6229 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006230
Chris Lattner4211ca92006-04-14 06:01:58 +00006231 // Normal Comparisons.
6232 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6233 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6234 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6235 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6236 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6237 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6238 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6239 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6240 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6241 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6242 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6243 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6244 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6245 }
Chris Lattner9754d142006-04-18 17:59:36 +00006246 return true;
6247}
6248
6249/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6250/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006251SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006252 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006253 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6254 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006255 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006256 int CompareOpc;
6257 bool isDot;
6258 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006259 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006260
Chris Lattner9754d142006-04-18 17:59:36 +00006261 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006262 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006263 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006264 Op.getOperand(1), Op.getOperand(2),
6265 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006266 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006267 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006268
Chris Lattner4211ca92006-04-14 06:01:58 +00006269 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006270 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006271 Op.getOperand(2), // LHS
6272 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006273 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006274 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006275 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006276 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006277
Chris Lattner4211ca92006-04-14 06:01:58 +00006278 // Now that we have the comparison, emit a copy from the CR to a GPR.
6279 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006280 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006281 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006282 CompNode.getValue(1));
6283
Chris Lattner4211ca92006-04-14 06:01:58 +00006284 // Unpack the result based on how the target uses it.
6285 unsigned BitNo; // Bit # of CR6.
6286 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006287 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006288 default: // Can't happen, don't crash on invalid number though.
6289 case 0: // Return the value of the EQ bit of CR6.
6290 BitNo = 0; InvertBit = false;
6291 break;
6292 case 1: // Return the inverted value of the EQ bit of CR6.
6293 BitNo = 0; InvertBit = true;
6294 break;
6295 case 2: // Return the value of the LT bit of CR6.
6296 BitNo = 2; InvertBit = false;
6297 break;
6298 case 3: // Return the inverted value of the LT bit of CR6.
6299 BitNo = 2; InvertBit = true;
6300 break;
6301 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006302
Chris Lattner4211ca92006-04-14 06:01:58 +00006303 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006304 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6305 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006306 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006307 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6308 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006309
Chris Lattner4211ca92006-04-14 06:01:58 +00006310 // If we are supposed to, toggle the bit.
6311 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006312 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6313 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006314 return Flags;
6315}
6316
Hal Finkel5c0d1452014-03-30 13:22:59 +00006317SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6318 SelectionDAG &DAG) const {
6319 SDLoc dl(Op);
6320 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6321 // instructions), but for smaller types, we need to first extend up to v2i32
6322 // before doing going farther.
6323 if (Op.getValueType() == MVT::v2i64) {
6324 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6325 if (ExtVT != MVT::v2i32) {
6326 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6327 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6328 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6329 ExtVT.getVectorElementType(), 4)));
6330 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6331 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6332 DAG.getValueType(MVT::v2i32));
6333 }
6334
6335 return Op;
6336 }
6337
6338 return SDValue();
6339}
6340
Scott Michelcf0da6c2009-02-17 22:15:04 +00006341SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006342 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006343 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006344 // Create a stack slot that is 16-byte aligned.
6345 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006346 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006347 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006348 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006349
Chris Lattner4211ca92006-04-14 06:01:58 +00006350 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006351 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006352 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006353 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006354 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006355 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006356 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006357}
6358
Dan Gohman21cea8a2010-04-17 15:26:15 +00006359SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006360 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006361 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006362 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006363
Owen Anderson9f944592009-08-11 20:47:22 +00006364 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6365 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006366
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006367 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006368 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006369
Chris Lattner7e4398742006-04-18 03:43:48 +00006370 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006371 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6372 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6373 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006374
Chris Lattner7e4398742006-04-18 03:43:48 +00006375 // Low parts multiplied together, generating 32-bit results (we ignore the
6376 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006377 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006378 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006379
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006380 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006381 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006382 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006383 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006384 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006385 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6386 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006387 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006388
Owen Anderson9f944592009-08-11 20:47:22 +00006389 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006390
Chris Lattner96d50482006-04-18 04:28:57 +00006391 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006392 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006393 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006394 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006395 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006396
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006397 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006398 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006399 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006400 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006401
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006402 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006403 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006404 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006405 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006406
Bill Schmidt42995e82014-06-09 16:06:29 +00006407 // Merge the results together. Because vmuleub and vmuloub are
6408 // instructions with a big-endian bias, we must reverse the
6409 // element numbering and reverse the meaning of "odd" and "even"
6410 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006411 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006412 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006413 if (isLittleEndian) {
6414 Ops[i*2 ] = 2*i;
6415 Ops[i*2+1] = 2*i+16;
6416 } else {
6417 Ops[i*2 ] = 2*i+1;
6418 Ops[i*2+1] = 2*i+1+16;
6419 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006420 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006421 if (isLittleEndian)
6422 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6423 else
6424 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006425 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006426 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006427 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006428}
6429
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006430/// LowerOperation - Provide custom lowering hooks for some operations.
6431///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006432SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006433 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006434 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006435 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006436 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006437 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006438 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006439 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006440 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006441 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6442 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006443 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006444 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006445
6446 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006447 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006448
Roman Divackyc3825df2013-07-25 21:36:47 +00006449 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006450 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006451
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006452 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006453 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006454 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006455
Hal Finkel756810f2013-03-21 21:37:52 +00006456 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6457 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6458
Hal Finkel940ab932014-02-28 00:27:01 +00006459 case ISD::LOAD: return LowerLOAD(Op, DAG);
6460 case ISD::STORE: return LowerSTORE(Op, DAG);
6461 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006462 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006463 case ISD::FP_TO_UINT:
6464 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006465 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006466 case ISD::UINT_TO_FP:
6467 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006468 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006469
Chris Lattner4211ca92006-04-14 06:01:58 +00006470 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006471 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6472 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6473 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006474
Chris Lattner4211ca92006-04-14 06:01:58 +00006475 // Vector-related lowering.
6476 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6477 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6478 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6479 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006480 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006481 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006482
Hal Finkel25c19922013-05-15 21:37:41 +00006483 // For counter-based loop handling.
6484 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6485
Chris Lattnerf6a81562007-12-08 06:59:59 +00006486 // Frame & Return address.
6487 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006488 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006489 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006490}
6491
Duncan Sands6ed40142008-12-01 11:39:25 +00006492void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6493 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006494 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006495 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006496 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006497 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006498 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006499 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelbbdee932014-12-02 22:01:00 +00006500 case ISD::READCYCLECOUNTER: {
6501 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
6502 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0));
6503
6504 Results.push_back(RTB);
6505 Results.push_back(RTB.getValue(1));
6506 Results.push_back(RTB.getValue(2));
6507 break;
6508 }
Hal Finkel25c19922013-05-15 21:37:41 +00006509 case ISD::INTRINSIC_W_CHAIN: {
6510 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6511 Intrinsic::ppc_is_decremented_ctr_nonzero)
6512 break;
6513
6514 assert(N->getValueType(0) == MVT::i1 &&
6515 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006516 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006517 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6518 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6519 N->getOperand(1));
6520
6521 Results.push_back(NewInt);
6522 Results.push_back(NewInt.getValue(1));
6523 break;
6524 }
Roman Divacky4394e682011-06-28 15:30:42 +00006525 case ISD::VAARG: {
6526 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6527 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6528 return;
6529
6530 EVT VT = N->getValueType(0);
6531
6532 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006533 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006534
6535 Results.push_back(NewNode);
6536 Results.push_back(NewNode.getValue(1));
6537 }
6538 return;
6539 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006540 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006541 assert(N->getValueType(0) == MVT::ppcf128);
6542 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006543 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006544 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006545 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006546 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006547 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006548 DAG.getIntPtrConstant(1));
6549
Ulrich Weigand874fc622013-03-26 10:56:22 +00006550 // Add the two halves of the long double in round-to-zero mode.
6551 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006552
6553 // We know the low half is about to be thrown away, so just use something
6554 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006555 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006556 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006557 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006558 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006559 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006560 // LowerFP_TO_INT() can only handle f32 and f64.
6561 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6562 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006563 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006564 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006565 }
6566}
6567
6568
Chris Lattner4211ca92006-04-14 06:01:58 +00006569//===----------------------------------------------------------------------===//
6570// Other Lowering Code
6571//===----------------------------------------------------------------------===//
6572
Robin Morisset22129962014-09-23 20:46:49 +00006573static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
6574 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
6575 Function *Func = Intrinsic::getDeclaration(M, Id);
6576 return Builder.CreateCall(Func);
6577}
6578
6579// The mappings for emitLeading/TrailingFence is taken from
6580// http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
6581Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
6582 AtomicOrdering Ord, bool IsStore,
6583 bool IsLoad) const {
6584 if (Ord == SequentiallyConsistent)
6585 return callIntrinsic(Builder, Intrinsic::ppc_sync);
6586 else if (isAtLeastRelease(Ord))
6587 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6588 else
6589 return nullptr;
6590}
6591
6592Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
6593 AtomicOrdering Ord, bool IsStore,
6594 bool IsLoad) const {
6595 if (IsLoad && isAtLeastAcquire(Ord))
6596 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6597 // FIXME: this is too conservative, a dependent branch + isync is enough.
6598 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
6599 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
6600 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
6601 else
6602 return nullptr;
6603}
6604
Chris Lattner9b577f12005-08-26 21:23:58 +00006605MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006606PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006607 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006608 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006609 const TargetInstrInfo *TII =
6610 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006611
6612 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6613 MachineFunction *F = BB->getParent();
6614 MachineFunction::iterator It = BB;
6615 ++It;
6616
6617 unsigned dest = MI->getOperand(0).getReg();
6618 unsigned ptrA = MI->getOperand(1).getReg();
6619 unsigned ptrB = MI->getOperand(2).getReg();
6620 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006621 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006622
6623 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6624 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6625 F->insert(It, loopMBB);
6626 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006627 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006628 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006629 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006630
6631 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006632 unsigned TmpReg = (!BinOpcode) ? incr :
Craig Topper61e88f42014-11-21 05:58:21 +00006633 RegInfo.createVirtualRegister( is64bit ? &PPC::G8RCRegClass
6634 : &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006635
6636 // thisMBB:
6637 // ...
6638 // fallthrough --> loopMBB
6639 BB->addSuccessor(loopMBB);
6640
6641 // loopMBB:
6642 // l[wd]arx dest, ptr
6643 // add r0, dest, incr
6644 // st[wd]cx. r0, ptr
6645 // bne- loopMBB
6646 // fallthrough --> exitMBB
6647 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006648 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006649 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006650 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006651 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6652 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006653 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006654 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006655 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006656 BB->addSuccessor(loopMBB);
6657 BB->addSuccessor(exitMBB);
6658
6659 // exitMBB:
6660 // ...
6661 BB = exitMBB;
6662 return BB;
6663}
6664
6665MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006666PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006667 MachineBasicBlock *BB,
6668 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006669 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006670 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006671 const TargetInstrInfo *TII =
6672 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00006673 // In 64 bit mode we have to use 64 bits for addresses, even though the
6674 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6675 // registers without caring whether they're 32 or 64, but here we're
6676 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006677 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006678 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006679
6680 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6681 MachineFunction *F = BB->getParent();
6682 MachineFunction::iterator It = BB;
6683 ++It;
6684
6685 unsigned dest = MI->getOperand(0).getReg();
6686 unsigned ptrA = MI->getOperand(1).getReg();
6687 unsigned ptrB = MI->getOperand(2).getReg();
6688 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006689 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006690
6691 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6692 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6693 F->insert(It, loopMBB);
6694 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006695 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006696 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006697 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006698
6699 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00006700 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
6701 : &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006702 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6703 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6704 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6705 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6706 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6707 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6708 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6709 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6710 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6711 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006712 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006713 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006714 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006715
6716 // thisMBB:
6717 // ...
6718 // fallthrough --> loopMBB
6719 BB->addSuccessor(loopMBB);
6720
6721 // The 4-byte load must be aligned, while a char or short may be
6722 // anywhere in the word. Hence all this nasty bookkeeping code.
6723 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6724 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006725 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006726 // rlwinm ptr, ptr1, 0, 0, 29
6727 // slw incr2, incr, shift
6728 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6729 // slw mask, mask2, shift
6730 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006731 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006732 // add tmp, tmpDest, incr2
6733 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006734 // and tmp3, tmp, mask
6735 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006736 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006737 // bne- loopMBB
6738 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006739 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006740 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006741 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006742 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006743 .addReg(ptrA).addReg(ptrB);
6744 } else {
6745 Ptr1Reg = ptrB;
6746 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006747 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006748 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006749 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006750 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6751 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006752 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006753 .addReg(Ptr1Reg).addImm(0).addImm(61);
6754 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006755 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006756 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006757 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006758 .addReg(incr).addReg(ShiftReg);
6759 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006760 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006761 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006762 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6763 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006764 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006765 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006766 .addReg(Mask2Reg).addReg(ShiftReg);
6767
6768 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006769 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006770 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006771 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006772 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006773 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006774 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006775 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006776 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006777 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006778 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006779 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006780 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006781 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006782 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006783 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006784 BB->addSuccessor(loopMBB);
6785 BB->addSuccessor(exitMBB);
6786
6787 // exitMBB:
6788 // ...
6789 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006790 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6791 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006792 return BB;
6793}
6794
Hal Finkel756810f2013-03-21 21:37:52 +00006795llvm::MachineBasicBlock*
6796PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6797 MachineBasicBlock *MBB) const {
6798 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00006799 const TargetInstrInfo *TII =
6800 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00006801
6802 MachineFunction *MF = MBB->getParent();
6803 MachineRegisterInfo &MRI = MF->getRegInfo();
6804
6805 const BasicBlock *BB = MBB->getBasicBlock();
6806 MachineFunction::iterator I = MBB;
6807 ++I;
6808
6809 // Memory Reference
6810 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6811 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6812
6813 unsigned DstReg = MI->getOperand(0).getReg();
6814 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6815 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6816 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6817 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6818
6819 MVT PVT = getPointerTy();
6820 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6821 "Invalid Pointer Size!");
6822 // For v = setjmp(buf), we generate
6823 //
6824 // thisMBB:
6825 // SjLjSetup mainMBB
6826 // bl mainMBB
6827 // v_restore = 1
6828 // b sinkMBB
6829 //
6830 // mainMBB:
6831 // buf[LabelOffset] = LR
6832 // v_main = 0
6833 //
6834 // sinkMBB:
6835 // v = phi(main, restore)
6836 //
6837
6838 MachineBasicBlock *thisMBB = MBB;
6839 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6840 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6841 MF->insert(I, mainMBB);
6842 MF->insert(I, sinkMBB);
6843
6844 MachineInstrBuilder MIB;
6845
6846 // Transfer the remainder of BB and its successor edges to sinkMBB.
6847 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006848 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006849 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6850
6851 // Note that the structure of the jmp_buf used here is not compatible
6852 // with that used by libc, and is not designed to be. Specifically, it
6853 // stores only those 'reserved' registers that LLVM does not otherwise
6854 // understand how to spill. Also, by convention, by the time this
6855 // intrinsic is called, Clang has already stored the frame address in the
6856 // first slot of the buffer and stack address in the third. Following the
6857 // X86 target code, we'll store the jump address in the second slot. We also
6858 // need to save the TOC pointer (R2) to handle jumps between shared
6859 // libraries, and that will be stored in the fourth slot. The thread
6860 // identifier (R13) is not affected.
6861
6862 // thisMBB:
6863 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6864 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006865 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006866
6867 // Prepare IP either in reg.
6868 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6869 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6870 unsigned BufReg = MI->getOperand(1).getReg();
6871
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006872 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006873 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6874 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006875 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006876 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006877 MIB.setMemRefs(MMOBegin, MMOEnd);
6878 }
6879
Hal Finkelf05d6c72013-07-17 23:50:51 +00006880 // Naked functions never have a base pointer, and so we use r1. For all
6881 // other functions, this decision must be delayed until during PEI.
6882 unsigned BaseReg;
6883 if (MF->getFunction()->getAttributes().hasAttribute(
6884 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006885 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006886 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006887 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006888
6889 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006890 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00006891 .addReg(BaseReg)
6892 .addImm(BPOffset)
6893 .addReg(BufReg);
6894 MIB.setMemRefs(MMOBegin, MMOEnd);
6895
Hal Finkel756810f2013-03-21 21:37:52 +00006896 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006897 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006898 const PPCRegisterInfo *TRI =
Eric Christopherd9134482014-08-04 21:25:23 +00006899 getTargetMachine().getSubtarget<PPCSubtarget>().getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006900 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006901
6902 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6903
6904 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6905 .addMBB(mainMBB);
6906 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6907
6908 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6909 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6910
6911 // mainMBB:
6912 // mainDstReg = 0
6913 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006914 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006915
6916 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006917 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006918 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6919 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006920 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006921 .addReg(BufReg);
6922 } else {
6923 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6924 .addReg(LabelReg)
6925 .addImm(LabelOffset)
6926 .addReg(BufReg);
6927 }
6928
6929 MIB.setMemRefs(MMOBegin, MMOEnd);
6930
6931 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6932 mainMBB->addSuccessor(sinkMBB);
6933
6934 // sinkMBB:
6935 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6936 TII->get(PPC::PHI), DstReg)
6937 .addReg(mainDstReg).addMBB(mainMBB)
6938 .addReg(restoreDstReg).addMBB(thisMBB);
6939
6940 MI->eraseFromParent();
6941 return sinkMBB;
6942}
6943
6944MachineBasicBlock *
6945PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6946 MachineBasicBlock *MBB) const {
6947 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00006948 const TargetInstrInfo *TII =
6949 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00006950
6951 MachineFunction *MF = MBB->getParent();
6952 MachineRegisterInfo &MRI = MF->getRegInfo();
6953
6954 // Memory Reference
6955 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6956 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6957
6958 MVT PVT = getPointerTy();
6959 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6960 "Invalid Pointer Size!");
6961
6962 const TargetRegisterClass *RC =
6963 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6964 unsigned Tmp = MRI.createVirtualRegister(RC);
6965 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6966 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6967 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00006968 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
6969 (Subtarget.isSVR4ABI() &&
6970 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
6971 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00006972
6973 MachineInstrBuilder MIB;
6974
6975 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6976 const int64_t SPOffset = 2 * PVT.getStoreSize();
6977 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006978 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006979
6980 unsigned BufReg = MI->getOperand(0).getReg();
6981
6982 // Reload FP (the jumped-to function may not have had a
6983 // frame pointer, and if so, then its r31 will be restored
6984 // as necessary).
6985 if (PVT == MVT::i64) {
6986 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6987 .addImm(0)
6988 .addReg(BufReg);
6989 } else {
6990 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6991 .addImm(0)
6992 .addReg(BufReg);
6993 }
6994 MIB.setMemRefs(MMOBegin, MMOEnd);
6995
6996 // Reload IP
6997 if (PVT == MVT::i64) {
6998 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006999 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007000 .addReg(BufReg);
7001 } else {
7002 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
7003 .addImm(LabelOffset)
7004 .addReg(BufReg);
7005 }
7006 MIB.setMemRefs(MMOBegin, MMOEnd);
7007
7008 // Reload SP
7009 if (PVT == MVT::i64) {
7010 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007011 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007012 .addReg(BufReg);
7013 } else {
7014 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
7015 .addImm(SPOffset)
7016 .addReg(BufReg);
7017 }
7018 MIB.setMemRefs(MMOBegin, MMOEnd);
7019
Hal Finkelf05d6c72013-07-17 23:50:51 +00007020 // Reload BP
7021 if (PVT == MVT::i64) {
7022 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
7023 .addImm(BPOffset)
7024 .addReg(BufReg);
7025 } else {
7026 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
7027 .addImm(BPOffset)
7028 .addReg(BufReg);
7029 }
7030 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00007031
7032 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007033 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007034 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007035 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007036 .addReg(BufReg);
7037
7038 MIB.setMemRefs(MMOBegin, MMOEnd);
7039 }
7040
7041 // Jump
7042 BuildMI(*MBB, MI, DL,
7043 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
7044 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
7045
7046 MI->eraseFromParent();
7047 return MBB;
7048}
7049
Dale Johannesena32affb2008-08-28 17:53:09 +00007050MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007051PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007052 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00007053 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
7054 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
7055 return emitEHSjLjSetJmp(MI, BB);
7056 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
7057 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
7058 return emitEHSjLjLongJmp(MI, BB);
7059 }
7060
Eric Christopherd9134482014-08-04 21:25:23 +00007061 const TargetInstrInfo *TII =
7062 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00007063
7064 // To "insert" these instructions we actually have to insert their
7065 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00007066 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007067 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00007068 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00007069
Dan Gohman3b460302008-07-07 23:14:23 +00007070 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00007071
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007072 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007073 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7074 MI->getOpcode() == PPC::SELECT_I4 ||
7075 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00007076 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00007077 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7078 MI->getOpcode() == PPC::SELECT_CC_I8)
7079 Cond.push_back(MI->getOperand(4));
7080 else
7081 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00007082 Cond.push_back(MI->getOperand(1));
7083
Hal Finkel460e94d2012-06-22 23:10:08 +00007084 DebugLoc dl = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007085 const TargetInstrInfo *TII =
7086 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007087 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7088 Cond, MI->getOperand(2).getReg(),
7089 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007090 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7091 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7092 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7093 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007094 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007095 MI->getOpcode() == PPC::SELECT_CC_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007096 MI->getOpcode() == PPC::SELECT_CC_VSRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00007097 MI->getOpcode() == PPC::SELECT_I4 ||
7098 MI->getOpcode() == PPC::SELECT_I8 ||
7099 MI->getOpcode() == PPC::SELECT_F4 ||
7100 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007101 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007102 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007103 MI->getOpcode() == PPC::SELECT_VSRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007104 // The incoming instruction knows the destination vreg to set, the
7105 // condition code register to branch on, the true/false values to
7106 // select between, and a branch opcode to use.
7107
7108 // thisMBB:
7109 // ...
7110 // TrueVal = ...
7111 // cmpTY ccX, r1, r2
7112 // bCC copy1MBB
7113 // fallthrough --> copy0MBB
7114 MachineBasicBlock *thisMBB = BB;
7115 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7116 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007117 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007118 F->insert(It, copy0MBB);
7119 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007120
7121 // Transfer the remainder of BB and its successor edges to sinkMBB.
7122 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007123 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007124 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7125
Evan Cheng32e376f2008-07-12 02:23:19 +00007126 // Next, add the true and fallthrough blocks as its successors.
7127 BB->addSuccessor(copy0MBB);
7128 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007129
Hal Finkel940ab932014-02-28 00:27:01 +00007130 if (MI->getOpcode() == PPC::SELECT_I4 ||
7131 MI->getOpcode() == PPC::SELECT_I8 ||
7132 MI->getOpcode() == PPC::SELECT_F4 ||
7133 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007134 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007135 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007136 MI->getOpcode() == PPC::SELECT_VSRC) {
Hal Finkel940ab932014-02-28 00:27:01 +00007137 BuildMI(BB, dl, TII->get(PPC::BC))
7138 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7139 } else {
7140 unsigned SelectPred = MI->getOperand(4).getImm();
7141 BuildMI(BB, dl, TII->get(PPC::BCC))
7142 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7143 }
Dan Gohman34396292010-07-06 20:24:04 +00007144
Evan Cheng32e376f2008-07-12 02:23:19 +00007145 // copy0MBB:
7146 // %FalseValue = ...
7147 // # fallthrough to sinkMBB
7148 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007149
Evan Cheng32e376f2008-07-12 02:23:19 +00007150 // Update machine-CFG edges
7151 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007152
Evan Cheng32e376f2008-07-12 02:23:19 +00007153 // sinkMBB:
7154 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7155 // ...
7156 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007157 BuildMI(*BB, BB->begin(), dl,
7158 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007159 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7160 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Hal Finkelbbdee932014-12-02 22:01:00 +00007161 } else if (MI->getOpcode() == PPC::ReadTB) {
7162 // To read the 64-bit time-base register on a 32-bit target, we read the
7163 // two halves. Should the counter have wrapped while it was being read, we
7164 // need to try again.
7165 // ...
7166 // readLoop:
7167 // mfspr Rx,TBU # load from TBU
7168 // mfspr Ry,TB # load from TB
7169 // mfspr Rz,TBU # load from TBU
7170 // cmpw crX,Rx,Rz # check if ‘old’=’new’
7171 // bne readLoop # branch if they're not equal
7172 // ...
7173
7174 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB);
7175 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7176 DebugLoc dl = MI->getDebugLoc();
7177 F->insert(It, readMBB);
7178 F->insert(It, sinkMBB);
7179
7180 // Transfer the remainder of BB and its successor edges to sinkMBB.
7181 sinkMBB->splice(sinkMBB->begin(), BB,
7182 std::next(MachineBasicBlock::iterator(MI)), BB->end());
7183 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7184
7185 BB->addSuccessor(readMBB);
7186 BB = readMBB;
7187
7188 MachineRegisterInfo &RegInfo = F->getRegInfo();
7189 unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
7190 unsigned LoReg = MI->getOperand(0).getReg();
7191 unsigned HiReg = MI->getOperand(1).getReg();
7192
7193 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269);
7194 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268);
7195 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269);
7196
7197 unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
7198
7199 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg)
7200 .addReg(HiReg).addReg(ReadAgainReg);
7201 BuildMI(BB, dl, TII->get(PPC::BCC))
7202 .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB);
7203
7204 BB->addSuccessor(readMBB);
7205 BB->addSuccessor(sinkMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007206 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007207 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7208 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7209 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7210 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007211 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7212 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7213 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7214 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007215
7216 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7217 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7218 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7219 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007220 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7221 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7222 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7223 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007224
7225 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7226 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7227 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7228 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007229 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7230 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7231 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7232 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007233
7234 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7235 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7236 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7237 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007238 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7239 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7240 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7241 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007242
7243 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007244 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007245 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007246 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007247 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007248 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007249 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007250 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007251
7252 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7253 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7254 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7255 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007256 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7257 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7258 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7259 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007260
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007261 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7262 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7263 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7264 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7265 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7266 BB = EmitAtomicBinary(MI, BB, false, 0);
7267 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7268 BB = EmitAtomicBinary(MI, BB, true, 0);
7269
Evan Cheng32e376f2008-07-12 02:23:19 +00007270 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7271 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7272 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7273
7274 unsigned dest = MI->getOperand(0).getReg();
7275 unsigned ptrA = MI->getOperand(1).getReg();
7276 unsigned ptrB = MI->getOperand(2).getReg();
7277 unsigned oldval = MI->getOperand(3).getReg();
7278 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007279 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007280
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007281 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7282 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7283 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007284 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007285 F->insert(It, loop1MBB);
7286 F->insert(It, loop2MBB);
7287 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007288 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007289 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007290 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007291 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007292
7293 // thisMBB:
7294 // ...
7295 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007296 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007297
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007298 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007299 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007300 // cmp[wd] dest, oldval
7301 // bne- midMBB
7302 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007303 // st[wd]cx. newval, ptr
7304 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007305 // b exitBB
7306 // midMBB:
7307 // st[wd]cx. dest, ptr
7308 // exitBB:
7309 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007310 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007311 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007312 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007313 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007314 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007315 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7316 BB->addSuccessor(loop2MBB);
7317 BB->addSuccessor(midMBB);
7318
7319 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007320 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007321 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007322 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007323 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007324 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007325 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007326 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007327
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007328 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007329 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007330 .addReg(dest).addReg(ptrA).addReg(ptrB);
7331 BB->addSuccessor(exitMBB);
7332
Evan Cheng32e376f2008-07-12 02:23:19 +00007333 // exitMBB:
7334 // ...
7335 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007336 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7337 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7338 // We must use 64-bit registers for addresses when targeting 64-bit,
7339 // since we're actually doing arithmetic on them. Other registers
7340 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007341 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007342 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7343
7344 unsigned dest = MI->getOperand(0).getReg();
7345 unsigned ptrA = MI->getOperand(1).getReg();
7346 unsigned ptrB = MI->getOperand(2).getReg();
7347 unsigned oldval = MI->getOperand(3).getReg();
7348 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007349 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007350
7351 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7352 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7353 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7354 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7355 F->insert(It, loop1MBB);
7356 F->insert(It, loop2MBB);
7357 F->insert(It, midMBB);
7358 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007359 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007360 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007361 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007362
7363 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007364 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7365 : &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007366 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7367 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7368 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7369 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7370 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7371 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7372 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7373 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7374 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7375 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7376 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7377 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7378 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7379 unsigned Ptr1Reg;
7380 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007381 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007382 // thisMBB:
7383 // ...
7384 // fallthrough --> loopMBB
7385 BB->addSuccessor(loop1MBB);
7386
7387 // The 4-byte load must be aligned, while a char or short may be
7388 // anywhere in the word. Hence all this nasty bookkeeping code.
7389 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7390 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007391 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007392 // rlwinm ptr, ptr1, 0, 0, 29
7393 // slw newval2, newval, shift
7394 // slw oldval2, oldval,shift
7395 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7396 // slw mask, mask2, shift
7397 // and newval3, newval2, mask
7398 // and oldval3, oldval2, mask
7399 // loop1MBB:
7400 // lwarx tmpDest, ptr
7401 // and tmp, tmpDest, mask
7402 // cmpw tmp, oldval3
7403 // bne- midMBB
7404 // loop2MBB:
7405 // andc tmp2, tmpDest, mask
7406 // or tmp4, tmp2, newval3
7407 // stwcx. tmp4, ptr
7408 // bne- loop1MBB
7409 // b exitBB
7410 // midMBB:
7411 // stwcx. tmpDest, ptr
7412 // exitBB:
7413 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007414 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007415 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007416 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007417 .addReg(ptrA).addReg(ptrB);
7418 } else {
7419 Ptr1Reg = ptrB;
7420 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007421 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007422 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007423 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007424 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7425 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007426 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007427 .addReg(Ptr1Reg).addImm(0).addImm(61);
7428 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007429 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007430 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007431 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007432 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007433 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007434 .addReg(oldval).addReg(ShiftReg);
7435 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007436 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007437 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007438 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7439 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7440 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007441 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007442 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007443 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007444 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007445 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007446 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007447 .addReg(OldVal2Reg).addReg(MaskReg);
7448
7449 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007450 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007451 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007452 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7453 .addReg(TmpDestReg).addReg(MaskReg);
7454 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007455 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007456 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007457 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7458 BB->addSuccessor(loop2MBB);
7459 BB->addSuccessor(midMBB);
7460
7461 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007462 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7463 .addReg(TmpDestReg).addReg(MaskReg);
7464 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7465 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7466 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007467 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007468 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007469 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007470 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007471 BB->addSuccessor(loop1MBB);
7472 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007473
Dale Johannesen340d2642008-08-30 00:08:53 +00007474 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007475 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007476 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007477 BB->addSuccessor(exitMBB);
7478
7479 // exitMBB:
7480 // ...
7481 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007482 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7483 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007484 } else if (MI->getOpcode() == PPC::FADDrtz) {
7485 // This pseudo performs an FADD with rounding mode temporarily forced
7486 // to round-to-zero. We emit this via custom inserter since the FPSCR
7487 // is not modeled at the SelectionDAG level.
7488 unsigned Dest = MI->getOperand(0).getReg();
7489 unsigned Src1 = MI->getOperand(1).getReg();
7490 unsigned Src2 = MI->getOperand(2).getReg();
7491 DebugLoc dl = MI->getDebugLoc();
7492
7493 MachineRegisterInfo &RegInfo = F->getRegInfo();
7494 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7495
7496 // Save FPSCR value.
7497 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7498
7499 // Set rounding mode to round-to-zero.
7500 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7501 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7502
7503 // Perform addition.
7504 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7505
7506 // Restore FPSCR value.
7507 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007508 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7509 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7510 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7511 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7512 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7513 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7514 PPC::ANDIo8 : PPC::ANDIo;
7515 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7516 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7517
7518 MachineRegisterInfo &RegInfo = F->getRegInfo();
7519 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7520 &PPC::GPRCRegClass :
7521 &PPC::G8RCRegClass);
7522
7523 DebugLoc dl = MI->getDebugLoc();
7524 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7525 .addReg(MI->getOperand(1).getReg()).addImm(1);
7526 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7527 MI->getOperand(0).getReg())
7528 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007529 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007530 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007531 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007532
Dan Gohman34396292010-07-06 20:24:04 +00007533 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007534 return BB;
7535}
7536
Chris Lattner4211ca92006-04-14 06:01:58 +00007537//===----------------------------------------------------------------------===//
7538// Target Optimization Hooks
7539//===----------------------------------------------------------------------===//
7540
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007541SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand,
7542 DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +00007543 unsigned &RefinementSteps,
7544 bool &UseOneConstNR) const {
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007545 EVT VT = Operand.getValueType();
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007546 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7547 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7548 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7549 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007550 // Convergence is quadratic, so we essentially double the number of digits
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007551 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7552 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7553 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7554 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007555 if (VT.getScalarType() == MVT::f64)
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007556 ++RefinementSteps;
Sanjay Patel957efc232014-10-24 17:02:16 +00007557 UseOneConstNR = true;
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007558 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
Hal Finkel2e103312013-04-03 04:01:11 +00007559 }
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007560 return SDValue();
7561}
7562
7563SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand,
7564 DAGCombinerInfo &DCI,
7565 unsigned &RefinementSteps) const {
7566 EVT VT = Operand.getValueType();
7567 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7568 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7569 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7570 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
7571 // Convergence is quadratic, so we essentially double the number of digits
7572 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7573 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7574 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7575 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
7576 if (VT.getScalarType() == MVT::f64)
7577 ++RefinementSteps;
7578 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
7579 }
7580 return SDValue();
Hal Finkel2e103312013-04-03 04:01:11 +00007581}
7582
Hal Finkel360f2132014-11-24 23:45:21 +00007583bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const {
7584 // Note: This functionality is used only when unsafe-fp-math is enabled, and
7585 // on cores with reciprocal estimates (which are used when unsafe-fp-math is
7586 // enabled for division), this functionality is redundant with the default
7587 // combiner logic (once the division -> reciprocal/multiply transformation
7588 // has taken place). As a result, this matters more for older cores than for
7589 // newer ones.
7590
7591 // Combine multiple FDIVs with the same divisor into multiple FMULs by the
7592 // reciprocal if there are two or more FDIVs (for embedded cores with only
7593 // one FP pipeline) for three or more FDIVs (for generic OOO cores).
7594 switch (Subtarget.getDarwinDirective()) {
7595 default:
7596 return NumUsers > 2;
7597 case PPC::DIR_440:
7598 case PPC::DIR_A2:
7599 case PPC::DIR_E500mc:
7600 case PPC::DIR_E5500:
7601 return NumUsers > 1;
7602 }
7603}
7604
Hal Finkel3604bf72014-08-01 01:02:01 +00007605static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007606 unsigned Bytes, int Dist,
7607 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007608 if (VT.getSizeInBits() / 8 != Bytes)
7609 return false;
7610
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007611 SDValue BaseLoc = Base->getBasePtr();
7612 if (Loc.getOpcode() == ISD::FrameIndex) {
7613 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7614 return false;
7615 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7616 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7617 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7618 int FS = MFI->getObjectSize(FI);
7619 int BFS = MFI->getObjectSize(BFI);
7620 if (FS != BFS || FS != (int)Bytes) return false;
7621 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7622 }
7623
7624 // Handle X+C
7625 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7626 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7627 return true;
7628
7629 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007630 const GlobalValue *GV1 = nullptr;
7631 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007632 int64_t Offset1 = 0;
7633 int64_t Offset2 = 0;
7634 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7635 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7636 if (isGA1 && isGA2 && GV1 == GV2)
7637 return Offset1 == (Offset2 + Dist*Bytes);
7638 return false;
7639}
7640
Hal Finkel3604bf72014-08-01 01:02:01 +00007641// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7642// not enforce equality of the chain operands.
7643static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
7644 unsigned Bytes, int Dist,
7645 SelectionDAG &DAG) {
7646 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
7647 EVT VT = LS->getMemoryVT();
7648 SDValue Loc = LS->getBasePtr();
7649 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
7650 }
7651
7652 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
7653 EVT VT;
7654 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7655 default: return false;
7656 case Intrinsic::ppc_altivec_lvx:
7657 case Intrinsic::ppc_altivec_lvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007658 case Intrinsic::ppc_vsx_lxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00007659 VT = MVT::v4i32;
7660 break;
Bill Schmidt72954782014-11-12 04:19:40 +00007661 case Intrinsic::ppc_vsx_lxvd2x:
7662 VT = MVT::v2f64;
7663 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00007664 case Intrinsic::ppc_altivec_lvebx:
7665 VT = MVT::i8;
7666 break;
7667 case Intrinsic::ppc_altivec_lvehx:
7668 VT = MVT::i16;
7669 break;
7670 case Intrinsic::ppc_altivec_lvewx:
7671 VT = MVT::i32;
7672 break;
7673 }
7674
7675 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
7676 }
7677
7678 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
7679 EVT VT;
7680 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7681 default: return false;
7682 case Intrinsic::ppc_altivec_stvx:
7683 case Intrinsic::ppc_altivec_stvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007684 case Intrinsic::ppc_vsx_stxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00007685 VT = MVT::v4i32;
7686 break;
Bill Schmidt72954782014-11-12 04:19:40 +00007687 case Intrinsic::ppc_vsx_stxvd2x:
7688 VT = MVT::v2f64;
7689 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00007690 case Intrinsic::ppc_altivec_stvebx:
7691 VT = MVT::i8;
7692 break;
7693 case Intrinsic::ppc_altivec_stvehx:
7694 VT = MVT::i16;
7695 break;
7696 case Intrinsic::ppc_altivec_stvewx:
7697 VT = MVT::i32;
7698 break;
7699 }
7700
7701 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
7702 }
7703
7704 return false;
7705}
7706
Hal Finkel7d8a6912013-05-26 18:08:30 +00007707// Return true is there is a nearyby consecutive load to the one provided
7708// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00007709// token factors and other loads (but nothing else). As a result, a true result
7710// indicates that it is safe to create a new consecutive load adjacent to the
7711// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00007712static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7713 SDValue Chain = LD->getChain();
7714 EVT VT = LD->getMemoryVT();
7715
7716 SmallSet<SDNode *, 16> LoadRoots;
7717 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7718 SmallSet<SDNode *, 16> Visited;
7719
7720 // First, search up the chain, branching to follow all token-factor operands.
7721 // If we find a consecutive load, then we're done, otherwise, record all
7722 // nodes just above the top-level loads and token factors.
7723 while (!Queue.empty()) {
7724 SDNode *ChainNext = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00007725 if (!Visited.insert(ChainNext).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00007726 continue;
7727
Hal Finkel3604bf72014-08-01 01:02:01 +00007728 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007729 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007730 return true;
7731
7732 if (!Visited.count(ChainLD->getChain().getNode()))
7733 Queue.push_back(ChainLD->getChain().getNode());
7734 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00007735 for (const SDUse &O : ChainNext->ops())
7736 if (!Visited.count(O.getNode()))
7737 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00007738 } else
7739 LoadRoots.insert(ChainNext);
7740 }
7741
7742 // Second, search down the chain, starting from the top-level nodes recorded
7743 // in the first phase. These top-level nodes are the nodes just above all
7744 // loads and token factors. Starting with their uses, recursively look though
7745 // all loads (just the chain uses) and token factors to find a consecutive
7746 // load.
7747 Visited.clear();
7748 Queue.clear();
7749
7750 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7751 IE = LoadRoots.end(); I != IE; ++I) {
7752 Queue.push_back(*I);
7753
7754 while (!Queue.empty()) {
7755 SDNode *LoadRoot = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00007756 if (!Visited.insert(LoadRoot).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00007757 continue;
7758
Hal Finkel3604bf72014-08-01 01:02:01 +00007759 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007760 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007761 return true;
7762
7763 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7764 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00007765 if (((isa<MemSDNode>(*UI) &&
7766 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00007767 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7768 Queue.push_back(*UI);
7769 }
7770 }
7771
7772 return false;
7773}
7774
Hal Finkel940ab932014-02-28 00:27:01 +00007775SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7776 DAGCombinerInfo &DCI) const {
7777 SelectionDAG &DAG = DCI.DAG;
7778 SDLoc dl(N);
7779
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007780 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007781 "Expecting to be tracking CR bits");
7782 // If we're tracking CR bits, we need to be careful that we don't have:
7783 // trunc(binary-ops(zext(x), zext(y)))
7784 // or
7785 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7786 // such that we're unnecessarily moving things into GPRs when it would be
7787 // better to keep them in CR bits.
7788
7789 // Note that trunc here can be an actual i1 trunc, or can be the effective
7790 // truncation that comes from a setcc or select_cc.
7791 if (N->getOpcode() == ISD::TRUNCATE &&
7792 N->getValueType(0) != MVT::i1)
7793 return SDValue();
7794
7795 if (N->getOperand(0).getValueType() != MVT::i32 &&
7796 N->getOperand(0).getValueType() != MVT::i64)
7797 return SDValue();
7798
7799 if (N->getOpcode() == ISD::SETCC ||
7800 N->getOpcode() == ISD::SELECT_CC) {
7801 // If we're looking at a comparison, then we need to make sure that the
7802 // high bits (all except for the first) don't matter the result.
7803 ISD::CondCode CC =
7804 cast<CondCodeSDNode>(N->getOperand(
7805 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7806 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7807
7808 if (ISD::isSignedIntSetCC(CC)) {
7809 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7810 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7811 return SDValue();
7812 } else if (ISD::isUnsignedIntSetCC(CC)) {
7813 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7814 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7815 !DAG.MaskedValueIsZero(N->getOperand(1),
7816 APInt::getHighBitsSet(OpBits, OpBits-1)))
7817 return SDValue();
7818 } else {
7819 // This is neither a signed nor an unsigned comparison, just make sure
7820 // that the high bits are equal.
7821 APInt Op1Zero, Op1One;
7822 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007823 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7824 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007825
7826 // We don't really care about what is known about the first bit (if
7827 // anything), so clear it in all masks prior to comparing them.
7828 Op1Zero.clearBit(0); Op1One.clearBit(0);
7829 Op2Zero.clearBit(0); Op2One.clearBit(0);
7830
7831 if (Op1Zero != Op2Zero || Op1One != Op2One)
7832 return SDValue();
7833 }
7834 }
7835
7836 // We now know that the higher-order bits are irrelevant, we just need to
7837 // make sure that all of the intermediate operations are bit operations, and
7838 // all inputs are extensions.
7839 if (N->getOperand(0).getOpcode() != ISD::AND &&
7840 N->getOperand(0).getOpcode() != ISD::OR &&
7841 N->getOperand(0).getOpcode() != ISD::XOR &&
7842 N->getOperand(0).getOpcode() != ISD::SELECT &&
7843 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7844 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7845 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7846 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7847 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7848 return SDValue();
7849
7850 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7851 N->getOperand(1).getOpcode() != ISD::AND &&
7852 N->getOperand(1).getOpcode() != ISD::OR &&
7853 N->getOperand(1).getOpcode() != ISD::XOR &&
7854 N->getOperand(1).getOpcode() != ISD::SELECT &&
7855 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7856 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7857 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7858 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7859 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7860 return SDValue();
7861
7862 SmallVector<SDValue, 4> Inputs;
7863 SmallVector<SDValue, 8> BinOps, PromOps;
7864 SmallPtrSet<SDNode *, 16> Visited;
7865
7866 for (unsigned i = 0; i < 2; ++i) {
7867 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7868 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7869 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7870 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7871 isa<ConstantSDNode>(N->getOperand(i)))
7872 Inputs.push_back(N->getOperand(i));
7873 else
7874 BinOps.push_back(N->getOperand(i));
7875
7876 if (N->getOpcode() == ISD::TRUNCATE)
7877 break;
7878 }
7879
7880 // Visit all inputs, collect all binary operations (and, or, xor and
7881 // select) that are all fed by extensions.
7882 while (!BinOps.empty()) {
7883 SDValue BinOp = BinOps.back();
7884 BinOps.pop_back();
7885
David Blaikie70573dc2014-11-19 07:49:26 +00007886 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00007887 continue;
7888
7889 PromOps.push_back(BinOp);
7890
7891 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7892 // The condition of the select is not promoted.
7893 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7894 continue;
7895 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7896 continue;
7897
7898 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7899 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7900 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7901 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7902 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7903 Inputs.push_back(BinOp.getOperand(i));
7904 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7905 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7906 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7907 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7908 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7909 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7910 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7911 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7912 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7913 BinOps.push_back(BinOp.getOperand(i));
7914 } else {
7915 // We have an input that is not an extension or another binary
7916 // operation; we'll abort this transformation.
7917 return SDValue();
7918 }
7919 }
7920 }
7921
7922 // Make sure that this is a self-contained cluster of operations (which
7923 // is not quite the same thing as saying that everything has only one
7924 // use).
7925 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7926 if (isa<ConstantSDNode>(Inputs[i]))
7927 continue;
7928
7929 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7930 UE = Inputs[i].getNode()->use_end();
7931 UI != UE; ++UI) {
7932 SDNode *User = *UI;
7933 if (User != N && !Visited.count(User))
7934 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007935
7936 // Make sure that we're not going to promote the non-output-value
7937 // operand(s) or SELECT or SELECT_CC.
7938 // FIXME: Although we could sometimes handle this, and it does occur in
7939 // practice that one of the condition inputs to the select is also one of
7940 // the outputs, we currently can't deal with this.
7941 if (User->getOpcode() == ISD::SELECT) {
7942 if (User->getOperand(0) == Inputs[i])
7943 return SDValue();
7944 } else if (User->getOpcode() == ISD::SELECT_CC) {
7945 if (User->getOperand(0) == Inputs[i] ||
7946 User->getOperand(1) == Inputs[i])
7947 return SDValue();
7948 }
Hal Finkel940ab932014-02-28 00:27:01 +00007949 }
7950 }
7951
7952 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7953 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7954 UE = PromOps[i].getNode()->use_end();
7955 UI != UE; ++UI) {
7956 SDNode *User = *UI;
7957 if (User != N && !Visited.count(User))
7958 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007959
7960 // Make sure that we're not going to promote the non-output-value
7961 // operand(s) or SELECT or SELECT_CC.
7962 // FIXME: Although we could sometimes handle this, and it does occur in
7963 // practice that one of the condition inputs to the select is also one of
7964 // the outputs, we currently can't deal with this.
7965 if (User->getOpcode() == ISD::SELECT) {
7966 if (User->getOperand(0) == PromOps[i])
7967 return SDValue();
7968 } else if (User->getOpcode() == ISD::SELECT_CC) {
7969 if (User->getOperand(0) == PromOps[i] ||
7970 User->getOperand(1) == PromOps[i])
7971 return SDValue();
7972 }
Hal Finkel940ab932014-02-28 00:27:01 +00007973 }
7974 }
7975
7976 // Replace all inputs with the extension operand.
7977 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7978 // Constants may have users outside the cluster of to-be-promoted nodes,
7979 // and so we need to replace those as we do the promotions.
7980 if (isa<ConstantSDNode>(Inputs[i]))
7981 continue;
7982 else
7983 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7984 }
7985
7986 // Replace all operations (these are all the same, but have a different
7987 // (i1) return type). DAG.getNode will validate that the types of
7988 // a binary operator match, so go through the list in reverse so that
7989 // we've likely promoted both operands first. Any intermediate truncations or
7990 // extensions disappear.
7991 while (!PromOps.empty()) {
7992 SDValue PromOp = PromOps.back();
7993 PromOps.pop_back();
7994
7995 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7996 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7997 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7998 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7999 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
8000 PromOp.getOperand(0).getValueType() != MVT::i1) {
8001 // The operand is not yet ready (see comment below).
8002 PromOps.insert(PromOps.begin(), PromOp);
8003 continue;
8004 }
8005
8006 SDValue RepValue = PromOp.getOperand(0);
8007 if (isa<ConstantSDNode>(RepValue))
8008 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
8009
8010 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
8011 continue;
8012 }
8013
8014 unsigned C;
8015 switch (PromOp.getOpcode()) {
8016 default: C = 0; break;
8017 case ISD::SELECT: C = 1; break;
8018 case ISD::SELECT_CC: C = 2; break;
8019 }
8020
8021 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8022 PromOp.getOperand(C).getValueType() != MVT::i1) ||
8023 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8024 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
8025 // The to-be-promoted operands of this node have not yet been
8026 // promoted (this should be rare because we're going through the
8027 // list backward, but if one of the operands has several users in
8028 // this cluster of to-be-promoted nodes, it is possible).
8029 PromOps.insert(PromOps.begin(), PromOp);
8030 continue;
8031 }
8032
8033 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8034 PromOp.getNode()->op_end());
8035
8036 // If there are any constant inputs, make sure they're replaced now.
8037 for (unsigned i = 0; i < 2; ++i)
8038 if (isa<ConstantSDNode>(Ops[C+i]))
8039 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
8040
8041 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008042 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008043 }
8044
8045 // Now we're left with the initial truncation itself.
8046 if (N->getOpcode() == ISD::TRUNCATE)
8047 return N->getOperand(0);
8048
8049 // Otherwise, this is a comparison. The operands to be compared have just
8050 // changed type (to i1), but everything else is the same.
8051 return SDValue(N, 0);
8052}
8053
8054SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
8055 DAGCombinerInfo &DCI) const {
8056 SelectionDAG &DAG = DCI.DAG;
8057 SDLoc dl(N);
8058
Hal Finkel940ab932014-02-28 00:27:01 +00008059 // If we're tracking CR bits, we need to be careful that we don't have:
8060 // zext(binary-ops(trunc(x), trunc(y)))
8061 // or
8062 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
8063 // such that we're unnecessarily moving things into CR bits that can more
8064 // efficiently stay in GPRs. Note that if we're not certain that the high
8065 // bits are set as required by the final extension, we still may need to do
8066 // some masking to get the proper behavior.
8067
Hal Finkel46043ed2014-03-01 21:36:57 +00008068 // This same functionality is important on PPC64 when dealing with
8069 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
8070 // the return values of functions. Because it is so similar, it is handled
8071 // here as well.
8072
Hal Finkel940ab932014-02-28 00:27:01 +00008073 if (N->getValueType(0) != MVT::i32 &&
8074 N->getValueType(0) != MVT::i64)
8075 return SDValue();
8076
Hal Finkel46043ed2014-03-01 21:36:57 +00008077 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008078 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00008079 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008080 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00008081 return SDValue();
8082
8083 if (N->getOperand(0).getOpcode() != ISD::AND &&
8084 N->getOperand(0).getOpcode() != ISD::OR &&
8085 N->getOperand(0).getOpcode() != ISD::XOR &&
8086 N->getOperand(0).getOpcode() != ISD::SELECT &&
8087 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
8088 return SDValue();
8089
8090 SmallVector<SDValue, 4> Inputs;
8091 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
8092 SmallPtrSet<SDNode *, 16> Visited;
8093
8094 // Visit all inputs, collect all binary operations (and, or, xor and
8095 // select) that are all fed by truncations.
8096 while (!BinOps.empty()) {
8097 SDValue BinOp = BinOps.back();
8098 BinOps.pop_back();
8099
David Blaikie70573dc2014-11-19 07:49:26 +00008100 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008101 continue;
8102
8103 PromOps.push_back(BinOp);
8104
8105 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8106 // The condition of the select is not promoted.
8107 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8108 continue;
8109 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8110 continue;
8111
8112 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8113 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8114 Inputs.push_back(BinOp.getOperand(i));
8115 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8116 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8117 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8118 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8119 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
8120 BinOps.push_back(BinOp.getOperand(i));
8121 } else {
8122 // We have an input that is not a truncation or another binary
8123 // operation; we'll abort this transformation.
8124 return SDValue();
8125 }
8126 }
8127 }
8128
Hal Finkel4104a1a2014-12-14 05:53:19 +00008129 // The operands of a select that must be truncated when the select is
8130 // promoted because the operand is actually part of the to-be-promoted set.
8131 DenseMap<SDNode *, EVT> SelectTruncOp[2];
8132
Hal Finkel940ab932014-02-28 00:27:01 +00008133 // Make sure that this is a self-contained cluster of operations (which
8134 // is not quite the same thing as saying that everything has only one
8135 // use).
8136 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8137 if (isa<ConstantSDNode>(Inputs[i]))
8138 continue;
8139
8140 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8141 UE = Inputs[i].getNode()->use_end();
8142 UI != UE; ++UI) {
8143 SDNode *User = *UI;
8144 if (User != N && !Visited.count(User))
8145 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008146
Hal Finkel4104a1a2014-12-14 05:53:19 +00008147 // If we're going to promote the non-output-value operand(s) or SELECT or
8148 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008149 if (User->getOpcode() == ISD::SELECT) {
8150 if (User->getOperand(0) == Inputs[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008151 SelectTruncOp[0].insert(std::make_pair(User,
8152 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008153 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008154 if (User->getOperand(0) == Inputs[i])
8155 SelectTruncOp[0].insert(std::make_pair(User,
8156 User->getOperand(0).getValueType()));
8157 if (User->getOperand(1) == Inputs[i])
8158 SelectTruncOp[1].insert(std::make_pair(User,
8159 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008160 }
Hal Finkel940ab932014-02-28 00:27:01 +00008161 }
8162 }
8163
8164 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8165 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8166 UE = PromOps[i].getNode()->use_end();
8167 UI != UE; ++UI) {
8168 SDNode *User = *UI;
8169 if (User != N && !Visited.count(User))
8170 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008171
Hal Finkel4104a1a2014-12-14 05:53:19 +00008172 // If we're going to promote the non-output-value operand(s) or SELECT or
8173 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008174 if (User->getOpcode() == ISD::SELECT) {
8175 if (User->getOperand(0) == PromOps[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008176 SelectTruncOp[0].insert(std::make_pair(User,
8177 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008178 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008179 if (User->getOperand(0) == PromOps[i])
8180 SelectTruncOp[0].insert(std::make_pair(User,
8181 User->getOperand(0).getValueType()));
8182 if (User->getOperand(1) == PromOps[i])
8183 SelectTruncOp[1].insert(std::make_pair(User,
8184 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008185 }
Hal Finkel940ab932014-02-28 00:27:01 +00008186 }
8187 }
8188
Hal Finkel46043ed2014-03-01 21:36:57 +00008189 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008190 bool ReallyNeedsExt = false;
8191 if (N->getOpcode() != ISD::ANY_EXTEND) {
8192 // If all of the inputs are not already sign/zero extended, then
8193 // we'll still need to do that at the end.
8194 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8195 if (isa<ConstantSDNode>(Inputs[i]))
8196 continue;
8197
8198 unsigned OpBits =
8199 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008200 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8201
Hal Finkel940ab932014-02-28 00:27:01 +00008202 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8203 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008204 APInt::getHighBitsSet(OpBits,
8205 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008206 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008207 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8208 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008209 ReallyNeedsExt = true;
8210 break;
8211 }
8212 }
8213 }
8214
8215 // Replace all inputs, either with the truncation operand, or a
8216 // truncation or extension to the final output type.
8217 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8218 // Constant inputs need to be replaced with the to-be-promoted nodes that
8219 // use them because they might have users outside of the cluster of
8220 // promoted nodes.
8221 if (isa<ConstantSDNode>(Inputs[i]))
8222 continue;
8223
8224 SDValue InSrc = Inputs[i].getOperand(0);
8225 if (Inputs[i].getValueType() == N->getValueType(0))
8226 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8227 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8228 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8229 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8230 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8231 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8232 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8233 else
8234 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8235 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8236 }
8237
8238 // Replace all operations (these are all the same, but have a different
8239 // (promoted) return type). DAG.getNode will validate that the types of
8240 // a binary operator match, so go through the list in reverse so that
8241 // we've likely promoted both operands first.
8242 while (!PromOps.empty()) {
8243 SDValue PromOp = PromOps.back();
8244 PromOps.pop_back();
8245
8246 unsigned C;
8247 switch (PromOp.getOpcode()) {
8248 default: C = 0; break;
8249 case ISD::SELECT: C = 1; break;
8250 case ISD::SELECT_CC: C = 2; break;
8251 }
8252
8253 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8254 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8255 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8256 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8257 // The to-be-promoted operands of this node have not yet been
8258 // promoted (this should be rare because we're going through the
8259 // list backward, but if one of the operands has several users in
8260 // this cluster of to-be-promoted nodes, it is possible).
8261 PromOps.insert(PromOps.begin(), PromOp);
8262 continue;
8263 }
8264
Hal Finkel4104a1a2014-12-14 05:53:19 +00008265 // For SELECT and SELECT_CC nodes, we do a similar check for any
8266 // to-be-promoted comparison inputs.
8267 if (PromOp.getOpcode() == ISD::SELECT ||
8268 PromOp.getOpcode() == ISD::SELECT_CC) {
8269 if ((SelectTruncOp[0].count(PromOp.getNode()) &&
8270 PromOp.getOperand(0).getValueType() != N->getValueType(0)) ||
8271 (SelectTruncOp[1].count(PromOp.getNode()) &&
8272 PromOp.getOperand(1).getValueType() != N->getValueType(0))) {
8273 PromOps.insert(PromOps.begin(), PromOp);
8274 continue;
8275 }
8276 }
8277
Hal Finkel940ab932014-02-28 00:27:01 +00008278 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8279 PromOp.getNode()->op_end());
8280
8281 // If this node has constant inputs, then they'll need to be promoted here.
8282 for (unsigned i = 0; i < 2; ++i) {
8283 if (!isa<ConstantSDNode>(Ops[C+i]))
8284 continue;
8285 if (Ops[C+i].getValueType() == N->getValueType(0))
8286 continue;
8287
8288 if (N->getOpcode() == ISD::SIGN_EXTEND)
8289 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8290 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8291 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8292 else
8293 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8294 }
8295
Hal Finkel4104a1a2014-12-14 05:53:19 +00008296 // If we've promoted the comparison inputs of a SELECT or SELECT_CC,
8297 // truncate them again to the original value type.
8298 if (PromOp.getOpcode() == ISD::SELECT ||
8299 PromOp.getOpcode() == ISD::SELECT_CC) {
8300 auto SI0 = SelectTruncOp[0].find(PromOp.getNode());
8301 if (SI0 != SelectTruncOp[0].end())
8302 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]);
8303 auto SI1 = SelectTruncOp[1].find(PromOp.getNode());
8304 if (SI1 != SelectTruncOp[1].end())
8305 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]);
8306 }
8307
Hal Finkel940ab932014-02-28 00:27:01 +00008308 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008309 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008310 }
8311
8312 // Now we're left with the initial extension itself.
8313 if (!ReallyNeedsExt)
8314 return N->getOperand(0);
8315
Hal Finkel46043ed2014-03-01 21:36:57 +00008316 // To zero extend, just mask off everything except for the first bit (in the
8317 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008318 if (N->getOpcode() == ISD::ZERO_EXTEND)
8319 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008320 DAG.getConstant(APInt::getLowBitsSet(
8321 N->getValueSizeInBits(0), PromBits),
8322 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008323
8324 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8325 "Invalid extension type");
8326 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8327 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008328 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008329 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8330 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8331 N->getOperand(0), ShiftCst), ShiftCst);
8332}
8333
Bill Schmidtfae5d712014-12-09 16:35:51 +00008334// expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for
8335// builtins) into loads with swaps.
8336SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N,
8337 DAGCombinerInfo &DCI) const {
8338 SelectionDAG &DAG = DCI.DAG;
8339 SDLoc dl(N);
8340 SDValue Chain;
8341 SDValue Base;
8342 MachineMemOperand *MMO;
8343
8344 switch (N->getOpcode()) {
8345 default:
8346 llvm_unreachable("Unexpected opcode for little endian VSX load");
8347 case ISD::LOAD: {
8348 LoadSDNode *LD = cast<LoadSDNode>(N);
8349 Chain = LD->getChain();
8350 Base = LD->getBasePtr();
8351 MMO = LD->getMemOperand();
8352 // If the MMO suggests this isn't a load of a full vector, leave
8353 // things alone. For a built-in, we have to make the change for
8354 // correctness, so if there is a size problem that will be a bug.
8355 if (MMO->getSize() < 16)
8356 return SDValue();
8357 break;
8358 }
8359 case ISD::INTRINSIC_W_CHAIN: {
8360 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8361 Chain = Intrin->getChain();
8362 Base = Intrin->getBasePtr();
8363 MMO = Intrin->getMemOperand();
8364 break;
8365 }
8366 }
8367
8368 MVT VecTy = N->getValueType(0).getSimpleVT();
8369 SDValue LoadOps[] = { Chain, Base };
8370 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl,
8371 DAG.getVTList(VecTy, MVT::Other),
8372 LoadOps, VecTy, MMO);
8373 DCI.AddToWorklist(Load.getNode());
8374 Chain = Load.getValue(1);
8375 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8376 DAG.getVTList(VecTy, MVT::Other), Chain, Load);
8377 DCI.AddToWorklist(Swap.getNode());
8378 return Swap;
8379}
8380
8381// expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for
8382// builtins) into stores with swaps.
8383SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N,
8384 DAGCombinerInfo &DCI) const {
8385 SelectionDAG &DAG = DCI.DAG;
8386 SDLoc dl(N);
8387 SDValue Chain;
8388 SDValue Base;
8389 unsigned SrcOpnd;
8390 MachineMemOperand *MMO;
8391
8392 switch (N->getOpcode()) {
8393 default:
8394 llvm_unreachable("Unexpected opcode for little endian VSX store");
8395 case ISD::STORE: {
8396 StoreSDNode *ST = cast<StoreSDNode>(N);
8397 Chain = ST->getChain();
8398 Base = ST->getBasePtr();
8399 MMO = ST->getMemOperand();
8400 SrcOpnd = 1;
8401 // If the MMO suggests this isn't a store of a full vector, leave
8402 // things alone. For a built-in, we have to make the change for
8403 // correctness, so if there is a size problem that will be a bug.
8404 if (MMO->getSize() < 16)
8405 return SDValue();
8406 break;
8407 }
8408 case ISD::INTRINSIC_VOID: {
8409 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8410 Chain = Intrin->getChain();
8411 // Intrin->getBasePtr() oddly does not get what we want.
8412 Base = Intrin->getOperand(3);
8413 MMO = Intrin->getMemOperand();
8414 SrcOpnd = 2;
8415 break;
8416 }
8417 }
8418
8419 SDValue Src = N->getOperand(SrcOpnd);
8420 MVT VecTy = Src.getValueType().getSimpleVT();
8421 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8422 DAG.getVTList(VecTy, MVT::Other), Chain, Src);
8423 DCI.AddToWorklist(Swap.getNode());
8424 Chain = Swap.getValue(1);
8425 SDValue StoreOps[] = { Chain, Swap, Base };
8426 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl,
8427 DAG.getVTList(MVT::Other),
8428 StoreOps, VecTy, MMO);
8429 DCI.AddToWorklist(Store.getNode());
8430 return Store;
8431}
8432
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008433SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8434 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008435 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008436 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008437 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008438 switch (N->getOpcode()) {
8439 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008440 case PPCISD::SHL:
8441 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008442 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008443 return N->getOperand(0);
8444 }
8445 break;
8446 case PPCISD::SRL:
8447 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008448 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008449 return N->getOperand(0);
8450 }
8451 break;
8452 case PPCISD::SRA:
8453 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008454 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008455 C->isAllOnesValue()) // -1 >>s V -> -1.
8456 return N->getOperand(0);
8457 }
8458 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008459 case ISD::SIGN_EXTEND:
8460 case ISD::ZERO_EXTEND:
8461 case ISD::ANY_EXTEND:
8462 return DAGCombineExtBoolTrunc(N, DCI);
8463 case ISD::TRUNCATE:
8464 case ISD::SETCC:
8465 case ISD::SELECT_CC:
8466 return DAGCombineTruncBoolExt(N, DCI);
Chris Lattnerf4184352006-03-01 04:57:39 +00008467 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00008468 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008469 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
8470 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
8471 // We allow the src/dst to be either f32/f64, but the intermediate
8472 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00008473 if (N->getOperand(0).getValueType() == MVT::i64 &&
8474 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008475 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008476 if (Val.getValueType() == MVT::f32) {
8477 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008478 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008479 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008480
Owen Anderson9f944592009-08-11 20:47:22 +00008481 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008482 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008483 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008484 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008485 if (N->getValueType(0) == MVT::f32) {
8486 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00008487 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00008488 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008489 }
8490 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00008491 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008492 // If the intermediate type is i32, we can avoid the load/store here
8493 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00008494 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008495 }
8496 }
8497 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008498 case ISD::STORE: {
Chris Lattner27f53452006-03-01 05:50:56 +00008499 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8500 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008501 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008502 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008503 N->getOperand(1).getValueType() == MVT::i32 &&
8504 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008505 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008506 if (Val.getValueType() == MVT::f32) {
8507 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008508 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008509 }
Owen Anderson9f944592009-08-11 20:47:22 +00008510 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008511 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008512
Hal Finkel60c75102013-04-01 15:37:53 +00008513 SDValue Ops[] = {
8514 N->getOperand(0), Val, N->getOperand(2),
8515 DAG.getValueType(N->getOperand(1).getValueType())
8516 };
8517
8518 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008519 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008520 cast<StoreSDNode>(N)->getMemoryVT(),
8521 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008522 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008523 return Val;
8524 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008525
Chris Lattnera7976d32006-07-10 20:56:58 +00008526 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008527 if (cast<StoreSDNode>(N)->isUnindexed() &&
8528 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008529 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008530 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008531 N->getOperand(1).getValueType() == MVT::i16 ||
8532 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008533 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008534 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008535 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008536 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008537 if (BSwapOp.getValueType() == MVT::i16)
8538 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008539
Dan Gohman48b185d2009-09-25 20:36:54 +00008540 SDValue Ops[] = {
8541 N->getOperand(0), BSwapOp, N->getOperand(2),
8542 DAG.getValueType(N->getOperand(1).getValueType())
8543 };
8544 return
8545 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008546 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008547 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008548 }
Bill Schmidtfae5d712014-12-09 16:35:51 +00008549
8550 // For little endian, VSX stores require generating xxswapd/lxvd2x.
8551 EVT VT = N->getOperand(1).getValueType();
8552 if (VT.isSimple()) {
8553 MVT StoreVT = VT.getSimpleVT();
8554 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8555 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8556 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 ||
8557 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32))
8558 return expandVSXStoreForLE(N, DCI);
8559 }
Chris Lattnera7976d32006-07-10 20:56:58 +00008560 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008561 }
Hal Finkelcf2e9082013-05-24 23:00:14 +00008562 case ISD::LOAD: {
8563 LoadSDNode *LD = cast<LoadSDNode>(N);
8564 EVT VT = LD->getValueType(0);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008565
8566 // For little endian, VSX loads require generating lxvd2x/xxswapd.
8567 if (VT.isSimple()) {
8568 MVT LoadVT = VT.getSimpleVT();
8569 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8570 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8571 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 ||
8572 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32))
8573 return expandVSXLoadForLE(N, DCI);
8574 }
8575
Hal Finkelcf2e9082013-05-24 23:00:14 +00008576 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8577 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8578 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8579 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Bill Schmidt2d1128a2014-10-17 15:13:38 +00008580 // P8 and later hardware should just use LOAD.
8581 !TM.getSubtarget<PPCSubtarget>().hasP8Vector() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008582 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8583 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008584 LD->getAlignment() < ABIAlignment) {
8585 // This is a type-legal unaligned Altivec load.
8586 SDValue Chain = LD->getChain();
8587 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008588 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008589
8590 // This implements the loading of unaligned vectors as described in
8591 // the venerable Apple Velocity Engine overview. Specifically:
8592 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8593 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8594 //
8595 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008596 // loads into an alignment-based permutation-control instruction (lvsl
8597 // or lvsr), a series of regular vector loads (which always truncate
8598 // their input address to an aligned address), and a series of
8599 // permutations. The results of these permutations are the requested
8600 // loaded values. The trick is that the last "extra" load is not taken
8601 // from the address you might suspect (sizeof(vector) bytes after the
8602 // last requested load), but rather sizeof(vector) - 1 bytes after the
8603 // last requested vector. The point of this is to avoid a page fault if
8604 // the base address happened to be aligned. This works because if the
8605 // base address is aligned, then adding less than a full vector length
8606 // will cause the last vector in the sequence to be (re)loaded.
8607 // Otherwise, the next vector will be fetched as you might suspect was
8608 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008609
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008610 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008611 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008612 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8613 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008614 Intrinsic::ID Intr = (isLittleEndian ?
8615 Intrinsic::ppc_altivec_lvsr :
8616 Intrinsic::ppc_altivec_lvsl);
8617 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008618
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008619 // Create the new MMO for the new base load. It is like the original MMO,
8620 // but represents an area in memory almost twice the vector size centered
8621 // on the original address. If the address is unaligned, we might start
8622 // reading up to (sizeof(vector)-1) bytes below the address of the
8623 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008624 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008625 MachineMemOperand *BaseMMO =
8626 MF.getMachineMemOperand(LD->getMemOperand(),
8627 -LD->getMemoryVT().getStoreSize()+1,
8628 2*LD->getMemoryVT().getStoreSize()-1);
8629
8630 // Create the new base load.
8631 SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx,
8632 getPointerTy());
8633 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
8634 SDValue BaseLoad =
8635 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8636 DAG.getVTList(MVT::v4i32, MVT::Other),
8637 BaseLoadOps, MVT::v4i32, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008638
8639 // Note that the value of IncOffset (which is provided to the next
8640 // load's pointer info offset value, and thus used to calculate the
8641 // alignment), and the value of IncValue (which is actually used to
8642 // increment the pointer value) are different! This is because we
8643 // require the next load to appear to be aligned, even though it
8644 // is actually offset from the base pointer by a lesser amount.
8645 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008646 int IncValue = IncOffset;
8647
8648 // Walk (both up and down) the chain looking for another load at the real
8649 // (aligned) offset (the alignment of the other load does not matter in
8650 // this case). If found, then do not use the offset reduction trick, as
8651 // that will prevent the loads from being later combined (as they would
8652 // otherwise be duplicates).
8653 if (!findConsecutiveLoad(LD, DAG))
8654 --IncValue;
8655
Hal Finkelcf2e9082013-05-24 23:00:14 +00008656 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8657 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8658
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008659 MachineMemOperand *ExtraMMO =
8660 MF.getMachineMemOperand(LD->getMemOperand(),
8661 1, 2*LD->getMemoryVT().getStoreSize()-1);
8662 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +00008663 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008664 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8665 DAG.getVTList(MVT::v4i32, MVT::Other),
8666 ExtraLoadOps, MVT::v4i32, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008667
8668 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8669 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8670
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008671 // Because vperm has a big-endian bias, we must reverse the order
8672 // of the input vectors and complement the permute control vector
8673 // when generating little endian code. We have already handled the
8674 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8675 // and ExtraLoad here.
8676 SDValue Perm;
8677 if (isLittleEndian)
8678 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8679 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8680 else
8681 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8682 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008683
8684 if (VT != MVT::v4i32)
8685 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8686
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008687 // The output of the permutation is our loaded result, the TokenFactor is
8688 // our new chain.
8689 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008690 return SDValue(N, 0);
8691 }
8692 }
8693 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008694 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008695 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008696 Intrinsic::ID Intr = (isLittleEndian ?
8697 Intrinsic::ppc_altivec_lvsr :
8698 Intrinsic::ppc_altivec_lvsl);
8699 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008700 N->getOperand(1)->getOpcode() == ISD::ADD) {
8701 SDValue Add = N->getOperand(1);
8702
8703 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8704 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8705 Add.getValueType().getScalarType().getSizeInBits()))) {
8706 SDNode *BasePtr = Add->getOperand(0).getNode();
8707 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8708 UE = BasePtr->use_end(); UI != UE; ++UI) {
8709 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8710 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008711 Intr) {
8712 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008713 // multiple of that one. The results will be the same, so use the
8714 // one we've just found instead.
8715
8716 return SDValue(*UI, 0);
8717 }
8718 }
8719 }
8720 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008721 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008722
8723 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008724 case ISD::INTRINSIC_W_CHAIN: {
8725 // For little endian, VSX loads require generating lxvd2x/xxswapd.
8726 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8727 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
8728 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8729 default:
8730 break;
8731 case Intrinsic::ppc_vsx_lxvw4x:
8732 case Intrinsic::ppc_vsx_lxvd2x:
8733 return expandVSXLoadForLE(N, DCI);
8734 }
8735 }
8736 break;
8737 }
8738 case ISD::INTRINSIC_VOID: {
8739 // For little endian, VSX stores require generating xxswapd/stxvd2x.
8740 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8741 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
8742 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8743 default:
8744 break;
8745 case Intrinsic::ppc_vsx_stxvw4x:
8746 case Intrinsic::ppc_vsx_stxvd2x:
8747 return expandVSXStoreForLE(N, DCI);
8748 }
8749 }
8750 break;
8751 }
Chris Lattnera7976d32006-07-10 20:56:58 +00008752 case ISD::BSWAP:
8753 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008754 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008755 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008756 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8757 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008758 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008759 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008760 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008761 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008762 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008763 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008764 LD->getChain(), // Chain
8765 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008766 DAG.getValueType(N->getValueType(0)) // VT
8767 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008768 SDValue BSLoad =
8769 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008770 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8771 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008772 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008773
Scott Michelcf0da6c2009-02-17 22:15:04 +00008774 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008775 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008776 if (N->getValueType(0) == MVT::i16)
8777 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008778
Chris Lattnera7976d32006-07-10 20:56:58 +00008779 // First, combine the bswap away. This makes the value produced by the
8780 // load dead.
8781 DCI.CombineTo(N, ResVal);
8782
8783 // Next, combine the load away, we give it a bogus result value but a real
8784 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008785 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008786
Chris Lattnera7976d32006-07-10 20:56:58 +00008787 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008788 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008789 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008790
Chris Lattner27f53452006-03-01 05:50:56 +00008791 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008792 case PPCISD::VCMP: {
8793 // If a VCMPo node already exists with exactly the same operands as this
8794 // node, use its result instead of this node (VCMPo computes both a CR6 and
8795 // a normal output).
8796 //
8797 if (!N->getOperand(0).hasOneUse() &&
8798 !N->getOperand(1).hasOneUse() &&
8799 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008800
Chris Lattnerd4058a52006-03-31 06:02:07 +00008801 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008802 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008803
Gabor Greiff304a7a2008-08-28 21:40:38 +00008804 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008805 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8806 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008807 if (UI->getOpcode() == PPCISD::VCMPo &&
8808 UI->getOperand(1) == N->getOperand(1) &&
8809 UI->getOperand(2) == N->getOperand(2) &&
8810 UI->getOperand(0) == N->getOperand(0)) {
8811 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008812 break;
8813 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008814
Chris Lattner518834c2006-04-18 18:28:22 +00008815 // If there is no VCMPo node, or if the flag value has a single use, don't
8816 // transform this.
8817 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8818 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008819
8820 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008821 // chain, this transformation is more complex. Note that multiple things
8822 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008823 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008824 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008825 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008826 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008827 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008828 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008829 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008830 FlagUser = User;
8831 break;
8832 }
8833 }
8834 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008835
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008836 // If the user is a MFOCRF instruction, we know this is safe.
8837 // Otherwise we give up for right now.
8838 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008839 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008840 }
8841 break;
8842 }
Hal Finkel940ab932014-02-28 00:27:01 +00008843 case ISD::BRCOND: {
8844 SDValue Cond = N->getOperand(1);
8845 SDValue Target = N->getOperand(2);
8846
8847 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8848 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8849 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8850
8851 // We now need to make the intrinsic dead (it cannot be instruction
8852 // selected).
8853 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8854 assert(Cond.getNode()->hasOneUse() &&
8855 "Counter decrement has more than one use");
8856
8857 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8858 N->getOperand(0), Target);
8859 }
8860 }
8861 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008862 case ISD::BR_CC: {
8863 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008864 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008865 // lowering is done pre-legalize, because the legalizer lowers the predicate
8866 // compare down to code that is difficult to reassemble.
8867 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008868 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008869
8870 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8871 // value. If so, pass-through the AND to get to the intrinsic.
8872 if (LHS.getOpcode() == ISD::AND &&
8873 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8874 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8875 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8876 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8877 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8878 isZero())
8879 LHS = LHS.getOperand(0);
8880
8881 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8882 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8883 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8884 isa<ConstantSDNode>(RHS)) {
8885 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8886 "Counter decrement comparison is not EQ or NE");
8887
8888 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8889 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8890 (CC == ISD::SETNE && !Val);
8891
8892 // We now need to make the intrinsic dead (it cannot be instruction
8893 // selected).
8894 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8895 assert(LHS.getNode()->hasOneUse() &&
8896 "Counter decrement has more than one use");
8897
8898 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8899 N->getOperand(0), N->getOperand(4));
8900 }
8901
Chris Lattner9754d142006-04-18 17:59:36 +00008902 int CompareOpc;
8903 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008904
Chris Lattner9754d142006-04-18 17:59:36 +00008905 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8906 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8907 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8908 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008909
Chris Lattner9754d142006-04-18 17:59:36 +00008910 // If this is a comparison against something other than 0/1, then we know
8911 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008912 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008913 if (Val != 0 && Val != 1) {
8914 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8915 return N->getOperand(0);
8916 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008917 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008918 N->getOperand(0), N->getOperand(4));
8919 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008920
Chris Lattner9754d142006-04-18 17:59:36 +00008921 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008922
Chris Lattner9754d142006-04-18 17:59:36 +00008923 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008924 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008925 LHS.getOperand(2), // LHS of compare
8926 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008927 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008928 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008929 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00008930 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008931
Chris Lattner9754d142006-04-18 17:59:36 +00008932 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008933 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008934 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008935 default: // Can't happen, don't crash on invalid number though.
8936 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008937 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008938 break;
8939 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008940 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008941 break;
8942 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008943 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008944 break;
8945 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008946 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008947 break;
8948 }
8949
Owen Anderson9f944592009-08-11 20:47:22 +00008950 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8951 DAG.getConstant(CompOpc, MVT::i32),
8952 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008953 N->getOperand(4), CompNode.getValue(1));
8954 }
8955 break;
8956 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008957 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008958
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008959 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008960}
8961
Hal Finkel13d104b2014-12-11 18:37:52 +00008962SDValue
8963PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
8964 SelectionDAG &DAG,
8965 std::vector<SDNode *> *Created) const {
8966 // fold (sdiv X, pow2)
8967 EVT VT = N->getValueType(0);
Hal Finkel04b16b52014-12-23 08:38:50 +00008968 if (VT == MVT::i64 && !Subtarget.isPPC64())
8969 return SDValue();
Hal Finkel13d104b2014-12-11 18:37:52 +00008970 if ((VT != MVT::i32 && VT != MVT::i64) ||
8971 !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2()))
8972 return SDValue();
8973
8974 SDLoc DL(N);
8975 SDValue N0 = N->getOperand(0);
8976
8977 bool IsNegPow2 = (-Divisor).isPowerOf2();
8978 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros();
8979 SDValue ShiftAmt = DAG.getConstant(Lg2, VT);
8980
8981 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt);
8982 if (Created)
8983 Created->push_back(Op.getNode());
8984
8985 if (IsNegPow2) {
8986 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT), Op);
8987 if (Created)
8988 Created->push_back(Op.getNode());
8989 }
8990
8991 return Op;
8992}
8993
Chris Lattner4211ca92006-04-14 06:01:58 +00008994//===----------------------------------------------------------------------===//
8995// Inline Assembly Support
8996//===----------------------------------------------------------------------===//
8997
Jay Foada0653a32014-05-14 21:14:37 +00008998void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
8999 APInt &KnownZero,
9000 APInt &KnownOne,
9001 const SelectionDAG &DAG,
9002 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00009003 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00009004 switch (Op.getOpcode()) {
9005 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00009006 case PPCISD::LBRX: {
9007 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00009008 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00009009 KnownZero = 0xFFFF0000;
9010 break;
9011 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009012 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00009013 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00009014 default: break;
9015 case Intrinsic::ppc_altivec_vcmpbfp_p:
9016 case Intrinsic::ppc_altivec_vcmpeqfp_p:
9017 case Intrinsic::ppc_altivec_vcmpequb_p:
9018 case Intrinsic::ppc_altivec_vcmpequh_p:
9019 case Intrinsic::ppc_altivec_vcmpequw_p:
9020 case Intrinsic::ppc_altivec_vcmpgefp_p:
9021 case Intrinsic::ppc_altivec_vcmpgtfp_p:
9022 case Intrinsic::ppc_altivec_vcmpgtsb_p:
9023 case Intrinsic::ppc_altivec_vcmpgtsh_p:
9024 case Intrinsic::ppc_altivec_vcmpgtsw_p:
9025 case Intrinsic::ppc_altivec_vcmpgtub_p:
9026 case Intrinsic::ppc_altivec_vcmpgtuh_p:
9027 case Intrinsic::ppc_altivec_vcmpgtuw_p:
9028 KnownZero = ~1U; // All bits but the low one are known to be zero.
9029 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009030 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009031 }
9032 }
9033}
9034
9035
Chris Lattnerd6855142007-03-25 02:14:49 +00009036/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00009037/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009038PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00009039PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
9040 if (Constraint.size() == 1) {
9041 switch (Constraint[0]) {
9042 default: break;
9043 case 'b':
9044 case 'r':
9045 case 'f':
9046 case 'v':
9047 case 'y':
9048 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00009049 case 'Z':
9050 // FIXME: While Z does indicate a memory constraint, it specifically
9051 // indicates an r+r address (used in conjunction with the 'y' modifier
9052 // in the replacement string). Currently, we're forcing the base
9053 // register to be r0 in the asm printer (which is interpreted as zero)
9054 // and forming the complete address in the second register. This is
9055 // suboptimal.
9056 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00009057 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009058 } else if (Constraint == "wc") { // individual CR bits.
9059 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00009060 } else if (Constraint == "wa" || Constraint == "wd" ||
9061 Constraint == "wf" || Constraint == "ws") {
9062 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00009063 }
9064 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00009065}
9066
John Thompsone8360b72010-10-29 17:29:13 +00009067/// Examine constraint type and operand type and determine a weight value.
9068/// This object must already have been set up with the operand type
9069/// and the current alternative constraint selected.
9070TargetLowering::ConstraintWeight
9071PPCTargetLowering::getSingleConstraintMatchWeight(
9072 AsmOperandInfo &info, const char *constraint) const {
9073 ConstraintWeight weight = CW_Invalid;
9074 Value *CallOperandVal = info.CallOperandVal;
9075 // If we don't have a value, we can't do a match,
9076 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00009077 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00009078 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00009079 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00009080
John Thompsone8360b72010-10-29 17:29:13 +00009081 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00009082 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
9083 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00009084 else if ((StringRef(constraint) == "wa" ||
9085 StringRef(constraint) == "wd" ||
9086 StringRef(constraint) == "wf") &&
9087 type->isVectorTy())
9088 return CW_Register;
9089 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
9090 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00009091
John Thompsone8360b72010-10-29 17:29:13 +00009092 switch (*constraint) {
9093 default:
9094 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
9095 break;
9096 case 'b':
9097 if (type->isIntegerTy())
9098 weight = CW_Register;
9099 break;
9100 case 'f':
9101 if (type->isFloatTy())
9102 weight = CW_Register;
9103 break;
9104 case 'd':
9105 if (type->isDoubleTy())
9106 weight = CW_Register;
9107 break;
9108 case 'v':
9109 if (type->isVectorTy())
9110 weight = CW_Register;
9111 break;
9112 case 'y':
9113 weight = CW_Register;
9114 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00009115 case 'Z':
9116 weight = CW_Memory;
9117 break;
John Thompsone8360b72010-10-29 17:29:13 +00009118 }
9119 return weight;
9120}
9121
Scott Michelcf0da6c2009-02-17 22:15:04 +00009122std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00009123PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00009124 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00009125 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00009126 // GCC RS6000 Constraint Letters
9127 switch (Constraint[0]) {
9128 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009129 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00009130 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
9131 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009132 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009133 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00009134 return std::make_pair(0U, &PPC::G8RCRegClass);
9135 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009136 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009137 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00009138 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009139 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00009140 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009141 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009142 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00009143 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009144 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00009145 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009146 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009147 } else if (Constraint == "wc") { // an individual CR bit.
9148 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00009149 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00009150 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00009151 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00009152 } else if (Constraint == "ws") {
9153 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009154 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009155
Hal Finkelb176acb2013-08-03 12:25:10 +00009156 std::pair<unsigned, const TargetRegisterClass*> R =
9157 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
9158
9159 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
9160 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
9161 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
9162 // register.
9163 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
9164 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009165 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00009166 PPC::GPRCRegClass.contains(R.first)) {
Eric Christopherd9134482014-08-04 21:25:23 +00009167 const TargetRegisterInfo *TRI =
9168 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Hal Finkelb176acb2013-08-03 12:25:10 +00009169 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00009170 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00009171 &PPC::G8RCRegClass);
9172 }
9173
Hal Finkelaa10b3c2014-12-08 22:54:22 +00009174 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same.
9175 if (!R.second && StringRef("{cc}").equals_lower(Constraint)) {
9176 R.first = PPC::CR0;
9177 R.second = &PPC::CRRCRegClass;
9178 }
9179
Hal Finkelb176acb2013-08-03 12:25:10 +00009180 return R;
Chris Lattner01513612006-01-31 19:20:21 +00009181}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009182
Chris Lattner584a11a2006-11-02 01:44:04 +00009183
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009184/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00009185/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00009186void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00009187 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009188 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00009189 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00009190 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009191
Eric Christopherde9399b2011-06-02 23:16:42 +00009192 // Only support length 1 constraints.
9193 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009194
Eric Christopherde9399b2011-06-02 23:16:42 +00009195 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009196 switch (Letter) {
9197 default: break;
9198 case 'I':
9199 case 'J':
9200 case 'K':
9201 case 'L':
9202 case 'M':
9203 case 'N':
9204 case 'O':
9205 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00009206 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009207 if (!CST) return; // Must be an immediate to match.
Hal Finkelc91fc112014-12-03 09:37:50 +00009208 int64_t Value = CST->getSExtValue();
9209 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative
9210 // numbers are printed as such.
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009211 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009212 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009213 case 'I': // "I" is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009214 if (isInt<16>(Value))
9215 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009216 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009217 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009218 if (isShiftedUInt<16, 16>(Value))
9219 Result = DAG.getTargetConstant(Value, TCVT);
9220 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009221 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Hal Finkelc91fc112014-12-03 09:37:50 +00009222 if (isShiftedInt<16, 16>(Value))
9223 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009224 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009225 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009226 if (isUInt<16>(Value))
9227 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009228 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009229 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009230 if (Value > 31)
Hal Finkelc91fc112014-12-03 09:37:50 +00009231 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009232 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009233 case 'N': // "N" is a positive constant that is an exact power of two.
Hal Finkelc91fc112014-12-03 09:37:50 +00009234 if (Value > 0 && isPowerOf2_64(Value))
9235 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009236 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009237 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009238 if (Value == 0)
Hal Finkelc91fc112014-12-03 09:37:50 +00009239 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009240 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009241 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009242 if (isInt<16>(-Value))
9243 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009244 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009245 }
9246 break;
9247 }
9248 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009249
Gabor Greiff304a7a2008-08-28 21:40:38 +00009250 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009251 Ops.push_back(Result);
9252 return;
9253 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009254
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009255 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00009256 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009257}
Evan Cheng2dd2c652006-03-13 23:20:37 +00009258
Chris Lattner1eb94d92007-03-30 23:15:24 +00009259// isLegalAddressingMode - Return true if the addressing mode represented
9260// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009261bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009262 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00009263 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00009264
Chris Lattner1eb94d92007-03-30 23:15:24 +00009265 // PPC allows a sign-extended 16-bit immediate field.
9266 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
9267 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009268
Chris Lattner1eb94d92007-03-30 23:15:24 +00009269 // No global is ever allowed as a base.
9270 if (AM.BaseGV)
9271 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009272
9273 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00009274 switch (AM.Scale) {
9275 case 0: // "r+i" or just "i", depending on HasBaseReg.
9276 break;
9277 case 1:
9278 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9279 return false;
9280 // Otherwise we have r+r or r+i.
9281 break;
9282 case 2:
9283 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9284 return false;
9285 // Allow 2*r as r+r.
9286 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009287 default:
9288 // No other scales are supported.
9289 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009290 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009291
Chris Lattner1eb94d92007-03-30 23:15:24 +00009292 return true;
9293}
9294
Dan Gohman21cea8a2010-04-17 15:26:15 +00009295SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9296 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009297 MachineFunction &MF = DAG.getMachineFunction();
9298 MachineFrameInfo *MFI = MF.getFrameInfo();
9299 MFI->setReturnAddressIsTaken(true);
9300
Bill Wendling908bf812014-01-06 00:43:20 +00009301 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009302 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009303
Andrew Trickef9de2a2013-05-25 02:42:55 +00009304 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009305 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009306
Dale Johannesen81bfca72010-05-03 22:59:34 +00009307 // Make sure the function does not optimize away the store of the RA to
9308 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009309 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009310 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009311 bool isPPC64 = Subtarget.isPPC64();
9312 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009313
9314 if (Depth > 0) {
9315 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9316 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009317
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009318 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009319 isPPC64? MVT::i64 : MVT::i32);
9320 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9321 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9322 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009323 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009324 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009325
Chris Lattnerf6a81562007-12-08 06:59:59 +00009326 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009327 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009328 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009329 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009330}
9331
Dan Gohman21cea8a2010-04-17 15:26:15 +00009332SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9333 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009334 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009335 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009336
Owen Anderson53aa7a92009-08-10 22:56:29 +00009337 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009338 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009339
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009340 MachineFunction &MF = DAG.getMachineFunction();
9341 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009342 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009343
9344 // Naked functions never have a frame pointer, and so we use r1. For all
9345 // other functions, this decision must be delayed until during PEI.
9346 unsigned FrameReg;
9347 if (MF.getFunction()->getAttributes().hasAttribute(
9348 AttributeSet::FunctionIndex, Attribute::Naked))
9349 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9350 else
9351 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9352
Dale Johannesen81bfca72010-05-03 22:59:34 +00009353 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9354 PtrVT);
9355 while (Depth--)
9356 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009357 FrameAddr, MachinePointerInfo(), false, false,
9358 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009359 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009360}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009361
Hal Finkel0d8db462014-05-11 19:29:11 +00009362// FIXME? Maybe this could be a TableGen attribute on some registers and
9363// this table could be generated automatically from RegInfo.
9364unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9365 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009366 bool isPPC64 = Subtarget.isPPC64();
9367 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009368
9369 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9370 (!isPPC64 && VT != MVT::i32))
9371 report_fatal_error("Invalid register global variable type");
9372
9373 bool is64Bit = isPPC64 && VT == MVT::i64;
9374 unsigned Reg = StringSwitch<unsigned>(RegName)
9375 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9376 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9377 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9378 (is64Bit ? PPC::X13 : PPC::R13))
9379 .Default(0);
9380
9381 if (Reg)
9382 return Reg;
9383 report_fatal_error("Invalid register name global variable");
9384}
9385
Dan Gohmanc14e5222008-10-21 03:41:46 +00009386bool
9387PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9388 // The PowerPC target isn't yet aware of offsets.
9389 return false;
9390}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009391
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009392bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
9393 const CallInst &I,
9394 unsigned Intrinsic) const {
9395
9396 switch (Intrinsic) {
9397 case Intrinsic::ppc_altivec_lvx:
9398 case Intrinsic::ppc_altivec_lvxl:
9399 case Intrinsic::ppc_altivec_lvebx:
9400 case Intrinsic::ppc_altivec_lvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009401 case Intrinsic::ppc_altivec_lvewx:
9402 case Intrinsic::ppc_vsx_lxvd2x:
9403 case Intrinsic::ppc_vsx_lxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009404 EVT VT;
9405 switch (Intrinsic) {
9406 case Intrinsic::ppc_altivec_lvebx:
9407 VT = MVT::i8;
9408 break;
9409 case Intrinsic::ppc_altivec_lvehx:
9410 VT = MVT::i16;
9411 break;
9412 case Intrinsic::ppc_altivec_lvewx:
9413 VT = MVT::i32;
9414 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009415 case Intrinsic::ppc_vsx_lxvd2x:
9416 VT = MVT::v2f64;
9417 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009418 default:
9419 VT = MVT::v4i32;
9420 break;
9421 }
9422
9423 Info.opc = ISD::INTRINSIC_W_CHAIN;
9424 Info.memVT = VT;
9425 Info.ptrVal = I.getArgOperand(0);
9426 Info.offset = -VT.getStoreSize()+1;
9427 Info.size = 2*VT.getStoreSize()-1;
9428 Info.align = 1;
9429 Info.vol = false;
9430 Info.readMem = true;
9431 Info.writeMem = false;
9432 return true;
9433 }
9434 case Intrinsic::ppc_altivec_stvx:
9435 case Intrinsic::ppc_altivec_stvxl:
9436 case Intrinsic::ppc_altivec_stvebx:
9437 case Intrinsic::ppc_altivec_stvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009438 case Intrinsic::ppc_altivec_stvewx:
9439 case Intrinsic::ppc_vsx_stxvd2x:
9440 case Intrinsic::ppc_vsx_stxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009441 EVT VT;
9442 switch (Intrinsic) {
9443 case Intrinsic::ppc_altivec_stvebx:
9444 VT = MVT::i8;
9445 break;
9446 case Intrinsic::ppc_altivec_stvehx:
9447 VT = MVT::i16;
9448 break;
9449 case Intrinsic::ppc_altivec_stvewx:
9450 VT = MVT::i32;
9451 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009452 case Intrinsic::ppc_vsx_stxvd2x:
9453 VT = MVT::v2f64;
9454 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009455 default:
9456 VT = MVT::v4i32;
9457 break;
9458 }
9459
9460 Info.opc = ISD::INTRINSIC_VOID;
9461 Info.memVT = VT;
9462 Info.ptrVal = I.getArgOperand(1);
9463 Info.offset = -VT.getStoreSize()+1;
9464 Info.size = 2*VT.getStoreSize()-1;
9465 Info.align = 1;
9466 Info.vol = false;
9467 Info.readMem = false;
9468 Info.writeMem = true;
9469 return true;
9470 }
9471 default:
9472 break;
9473 }
9474
9475 return false;
9476}
9477
Evan Chengd9929f02010-04-01 20:10:42 +00009478/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009479/// and store operations as a result of memset, memcpy, and memmove
9480/// lowering. If DstAlign is zero that means it's safe to destination
9481/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9482/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009483/// probably because the source does not need to be loaded. If 'IsMemset' is
9484/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9485/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9486/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009487/// It returns EVT::Other if the type should be determined using generic
9488/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009489EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9490 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009491 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009492 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009493 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009494 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009495 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009496 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009497 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009498 }
9499}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009500
Hal Finkel34974ed2014-04-12 21:52:38 +00009501/// \brief Returns true if it is beneficial to convert a load of a constant
9502/// to just the constant itself.
9503bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9504 Type *Ty) const {
9505 assert(Ty->isIntegerTy());
9506
9507 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9508 if (BitSize == 0 || BitSize > 64)
9509 return false;
9510 return true;
9511}
9512
9513bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9514 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9515 return false;
9516 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9517 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9518 return NumBits1 == 64 && NumBits2 == 32;
9519}
9520
9521bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9522 if (!VT1.isInteger() || !VT2.isInteger())
9523 return false;
9524 unsigned NumBits1 = VT1.getSizeInBits();
9525 unsigned NumBits2 = VT2.getSizeInBits();
9526 return NumBits1 == 64 && NumBits2 == 32;
9527}
9528
9529bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9530 return isInt<16>(Imm) || isUInt<16>(Imm);
9531}
9532
9533bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9534 return isInt<16>(Imm) || isUInt<16>(Imm);
9535}
9536
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009537bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9538 unsigned,
9539 unsigned,
9540 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009541 if (DisablePPCUnaligned)
9542 return false;
9543
9544 // PowerPC supports unaligned memory access for simple non-vector types.
9545 // Although accessing unaligned addresses is not as efficient as accessing
9546 // aligned addresses, it is generally more efficient than manual expansion,
9547 // and generally only traps for software emulation when crossing page
9548 // boundaries.
9549
9550 if (!VT.isSimple())
9551 return false;
9552
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009553 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009554 if (Subtarget.hasVSX()) {
Bill Schmidt2d1128a2014-10-17 15:13:38 +00009555 if (VT != MVT::v2f64 && VT != MVT::v2i64 &&
9556 VT != MVT::v4f32 && VT != MVT::v4i32)
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009557 return false;
9558 } else {
9559 return false;
9560 }
9561 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009562
9563 if (VT == MVT::ppcf128)
9564 return false;
9565
9566 if (Fast)
9567 *Fast = true;
9568
9569 return true;
9570}
9571
Stephen Lin73de7bf2013-07-09 18:16:56 +00009572bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9573 VT = VT.getScalarType();
9574
Hal Finkel0a479ae2012-06-22 00:49:52 +00009575 if (!VT.isSimple())
9576 return false;
9577
9578 switch (VT.getSimpleVT().SimpleTy) {
9579 case MVT::f32:
9580 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009581 return true;
9582 default:
9583 break;
9584 }
9585
9586 return false;
9587}
9588
Hal Finkelb4240ca2014-03-31 17:48:16 +00009589bool
9590PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9591 EVT VT , unsigned DefinedValues) const {
9592 if (VT == MVT::v2i64)
9593 return false;
9594
9595 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9596}
9597
Hal Finkel88ed4e32012-04-01 19:23:08 +00009598Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009599 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009600 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009601
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009602 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009603}
9604
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009605// Create a fast isel object.
9606FastISel *
9607PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9608 const TargetLibraryInfo *LibInfo) const {
9609 return PPC::createFastISel(FuncInfo, LibInfo);
9610}