blob: 10fdb2863762da0faa85d91a22b43fb21a8eab1f [file] [log] [blame]
Diana Picus22274932016-11-11 08:27:37 +00001//===- ARMLegalizerInfo.cpp --------------------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the Machinelegalizer class for ARM.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
14#include "ARMLegalizerInfo.h"
Diana Picus02e11012017-06-15 10:53:31 +000015#include "ARMCallLowering.h"
Diana Picus7cab0782017-02-17 11:25:17 +000016#include "ARMSubtarget.h"
Diana Picusf53865d2017-04-24 09:12:19 +000017#include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
Diana Picus02e11012017-06-15 10:53:31 +000018#include "llvm/CodeGen/LowLevelType.h"
Diana Picusf53865d2017-04-24 09:12:19 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Diana Picus22274932016-11-11 08:27:37 +000020#include "llvm/CodeGen/ValueTypes.h"
21#include "llvm/IR/DerivedTypes.h"
22#include "llvm/IR/Type.h"
23#include "llvm/Target/TargetOpcodes.h"
24
25using namespace llvm;
26
27#ifndef LLVM_BUILD_GLOBAL_ISEL
28#error "You shouldn't build this"
29#endif
30
Diana Picus3e8851a2017-07-05 11:53:51 +000031static bool AEABI(const ARMSubtarget &ST) {
32 return ST.isTargetAEABI() || ST.isTargetGNUAEABI() || ST.isTargetMuslAEABI();
33}
34
Diana Picus7cab0782017-02-17 11:25:17 +000035ARMLegalizerInfo::ARMLegalizerInfo(const ARMSubtarget &ST) {
Diana Picus812caee2016-12-16 12:54:46 +000036 using namespace TargetOpcode;
Diana Picus5a724452016-12-19 14:07:56 +000037
Diana Picus519807f2016-12-19 11:26:31 +000038 const LLT p0 = LLT::pointer(0, 32);
Diana Picus5a724452016-12-19 14:07:56 +000039
Diana Picusd83df5d2017-01-25 08:47:40 +000040 const LLT s1 = LLT::scalar(1);
Diana Picus5a724452016-12-19 14:07:56 +000041 const LLT s8 = LLT::scalar(8);
42 const LLT s16 = LLT::scalar(16);
Diana Picus812caee2016-12-16 12:54:46 +000043 const LLT s32 = LLT::scalar(32);
Diana Picus21c3d8e2017-02-16 09:09:49 +000044 const LLT s64 = LLT::scalar(64);
Diana Picus812caee2016-12-16 12:54:46 +000045
Diana Picus519807f2016-12-19 11:26:31 +000046 setAction({G_FRAME_INDEX, p0}, Legal);
47
Diana Picusa2b632a2017-02-24 11:28:24 +000048 for (unsigned Op : {G_LOAD, G_STORE}) {
49 for (auto Ty : {s1, s8, s16, s32, p0})
50 setAction({Op, Ty}, Legal);
51 setAction({Op, 1, p0}, Legal);
52 }
Diana Picus519807f2016-12-19 11:26:31 +000053
Diana Picus01964272017-06-07 11:57:30 +000054 for (unsigned Op : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR}) {
Diana Picus9cfbc6d2017-05-11 09:45:57 +000055 for (auto Ty : {s1, s8, s16})
56 setAction({Op, Ty}, WidenScalar);
57 setAction({Op, s32}, Legal);
58 }
Diana Picus812caee2016-12-16 12:54:46 +000059
Diana Picusb70e88b2017-04-24 08:20:05 +000060 for (unsigned Op : {G_SDIV, G_UDIV}) {
Diana Picusf53865d2017-04-24 09:12:19 +000061 for (auto Ty : {s8, s16})
Kristof Beylsb539ea52017-06-30 08:26:20 +000062 setAction({Op, Ty}, WidenScalar);
Diana Picusb70e88b2017-04-24 08:20:05 +000063 if (ST.hasDivideInARMMode())
64 setAction({Op, s32}, Legal);
65 else
66 setAction({Op, s32}, Libcall);
67 }
68
Diana Picus02e11012017-06-15 10:53:31 +000069 // FIXME: Support s8 and s16 as well
70 for (unsigned Op : {G_SREM, G_UREM})
71 if (ST.hasDivideInARMMode())
72 setAction({Op, s32}, Lower);
Diana Picus3e8851a2017-07-05 11:53:51 +000073 else if (AEABI(ST))
Diana Picus02e11012017-06-15 10:53:31 +000074 setAction({Op, s32}, Custom);
75 else
76 setAction({Op, s32}, Libcall);
77
Quentin Colombet89dbea02017-01-27 01:30:46 +000078 for (unsigned Op : {G_SEXT, G_ZEXT}) {
Diana Picus8b6c6be2017-01-25 08:10:40 +000079 setAction({Op, s32}, Legal);
Diana Picusd83df5d2017-01-25 08:47:40 +000080 for (auto Ty : {s1, s8, s16})
Diana Picus8b6c6be2017-01-25 08:10:40 +000081 setAction({Op, 1, Ty}, Legal);
82 }
83
Diana Picus8598b172017-02-28 09:02:42 +000084 setAction({G_GEP, p0}, Legal);
85 setAction({G_GEP, 1, s32}, Legal);
86
Diana Picus7145d222017-06-27 09:19:51 +000087 setAction({G_SELECT, s32}, Legal);
Diana Picus0e74a132017-06-27 10:29:50 +000088 setAction({G_SELECT, p0}, Legal);
Diana Picus7145d222017-06-27 09:19:51 +000089 setAction({G_SELECT, 1, s1}, Legal);
90
Diana Picuse6beac62017-02-28 11:33:46 +000091 setAction({G_CONSTANT, s32}, Legal);
92
Diana Picus621894a2017-06-19 09:40:51 +000093 setAction({G_ICMP, s1}, Legal);
Diana Picus78aaf7d2017-06-19 11:47:28 +000094 for (auto Ty : {s8, s16})
95 setAction({G_ICMP, 1, Ty}, WidenScalar);
Diana Picus621894a2017-06-19 09:40:51 +000096 for (auto Ty : {s32, p0})
97 setAction({G_ICMP, 1, Ty}, Legal);
98
Diana Picusa5bab612017-04-07 09:41:39 +000099 if (!ST.useSoftFloat() && ST.hasVFP2()) {
Diana Picus7cab0782017-02-17 11:25:17 +0000100 setAction({G_FADD, s32}, Legal);
101 setAction({G_FADD, s64}, Legal);
102
103 setAction({G_LOAD, s64}, Legal);
Diana Picusa2b632a2017-02-24 11:28:24 +0000104 setAction({G_STORE, s64}, Legal);
Diana Picus1314a282017-04-11 10:52:34 +0000105 } else {
106 for (auto Ty : {s32, s64})
107 setAction({G_FADD, Ty}, Libcall);
Diana Picus7cab0782017-02-17 11:25:17 +0000108 }
Diana Picus4fa83c02017-02-08 13:23:04 +0000109
Diana Picus3ff82c82017-04-10 09:27:39 +0000110 for (unsigned Op : {G_FREM, G_FPOW})
111 for (auto Ty : {s32, s64})
112 setAction({Op, Ty}, Libcall);
Diana Picusa5bab612017-04-07 09:41:39 +0000113
Diana Picus22274932016-11-11 08:27:37 +0000114 computeTables();
115}
Diana Picusf53865d2017-04-24 09:12:19 +0000116
117bool ARMLegalizerInfo::legalizeCustom(MachineInstr &MI,
118 MachineRegisterInfo &MRI,
119 MachineIRBuilder &MIRBuilder) const {
120 using namespace TargetOpcode;
121
122 switch (MI.getOpcode()) {
123 default:
124 return false;
Diana Picus02e11012017-06-15 10:53:31 +0000125 case G_SREM:
126 case G_UREM: {
127 unsigned OriginalResult = MI.getOperand(0).getReg();
128 auto Size = MRI.getType(OriginalResult).getSizeInBits();
129 if (Size != 32)
130 return false;
131
132 auto Libcall =
133 MI.getOpcode() == G_SREM ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32;
134
135 // Our divmod libcalls return a struct containing the quotient and the
136 // remainder. We need to create a virtual register for it.
137 auto &Ctx = MIRBuilder.getMF().getFunction()->getContext();
138 Type *ArgTy = Type::getInt32Ty(Ctx);
139 StructType *RetTy = StructType::get(Ctx, {ArgTy, ArgTy}, /* Packed */ true);
140 auto RetVal = MRI.createGenericVirtualRegister(
141 getLLTForType(*RetTy, MIRBuilder.getMF().getDataLayout()));
142
143 auto Status = replaceWithLibcall(MI, MIRBuilder, Libcall, {RetVal, RetTy},
144 {{MI.getOperand(1).getReg(), ArgTy},
145 {MI.getOperand(2).getReg(), ArgTy}});
146 if (Status != LegalizerHelper::Legalized)
147 return false;
148
149 // The remainder is the second result of divmod. Split the return value into
150 // a new, unused register for the quotient and the destination of the
151 // original instruction for the remainder.
152 MIRBuilder.buildUnmerge(
153 {MRI.createGenericVirtualRegister(LLT::scalar(32)), OriginalResult},
154 RetVal);
155
156 return LegalizerHelper::Legalized;
157 }
Diana Picusf53865d2017-04-24 09:12:19 +0000158 }
159}