blob: 39a13c861c7bd9eb971e857f7239661a71e36d9a [file] [log] [blame]
Chris Lattner3a4d1b22005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukman10468d82005-04-21 22:55:34 +00002//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman10468d82005-04-21 22:55:34 +00007//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesen75fbe902012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Bill Wendling908bf812014-01-06 00:43:20 +000025#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/MC/MCExpr.h"
Nadav Rotem8b24a732011-06-01 12:51:46 +000028#include "llvm/Support/CommandLine.h"
Torok Edwin56d06592009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0b24d22006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Nick Lewycky0de20af2010-12-19 20:43:38 +000035#include <cctype>
Chris Lattner3a4d1b22005-01-07 07:44:53 +000036using namespace llvm;
37
Aditya Nandakumar30531552014-11-13 21:29:21 +000038/// NOTE: The TargetMachine owns TLOF.
39TargetLowering::TargetLowering(const TargetMachine &tm)
40 : TargetLoweringBase(tm) {}
Chris Lattner6f809792005-01-16 07:28:11 +000041
Evan Cheng6af02632005-12-20 06:22:03 +000042const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
Craig Topperc0196b12014-04-14 00:51:57 +000043 return nullptr;
Evan Cheng6af02632005-12-20 06:22:03 +000044}
Evan Cheng9cdc16c2005-12-21 23:05:39 +000045
Tim Northoverf1450d82013-01-09 13:18:15 +000046/// Check whether a given call node is in tail position within its function. If
47/// so, it sets Chain to the input chain of the tail call.
48bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
49 SDValue &Chain) const {
50 const Function *F = DAG.getMachineFunction().getFunction();
51
52 // Conservatively require the attributes of the call to match those of
53 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling658d24d2013-01-18 21:53:16 +000054 AttributeSet CallerAttrs = F->getAttributes();
55 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northoverf1450d82013-01-09 13:18:15 +000056 .removeAttribute(Attribute::NoAlias).hasAttributes())
57 return false;
58
59 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling658d24d2013-01-18 21:53:16 +000060 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
61 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northoverf1450d82013-01-09 13:18:15 +000062 return false;
63
64 // Check if the only use is a function return node.
65 return isUsedByReturnOnly(Node, Chain);
66}
67
Andrew Trick74f4c742013-10-31 17:18:24 +000068/// \brief Set CallLoweringInfo attribute flags based on a call instruction
69/// and called function attributes.
70void TargetLowering::ArgListEntry::setAttributes(ImmutableCallSite *CS,
71 unsigned AttrIdx) {
72 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
73 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
74 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
75 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
76 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
77 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
Reid Klecknerf5b76512014-01-31 23:50:57 +000078 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
Andrew Trick74f4c742013-10-31 17:18:24 +000079 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
80 Alignment = CS->getParamAlignment(AttrIdx);
81}
Tim Northoverf1450d82013-01-09 13:18:15 +000082
83/// Generate a libcall taking the given operands as arguments and returning a
84/// result of type RetVT.
Michael Gottesman7a801722013-08-13 17:54:56 +000085std::pair<SDValue, SDValue>
86TargetLowering::makeLibCall(SelectionDAG &DAG,
87 RTLIB::Libcall LC, EVT RetVT,
Craig Topper8fe40e02015-10-22 17:05:00 +000088 ArrayRef<SDValue> Ops,
Michael Gottesman7a801722013-08-13 17:54:56 +000089 bool isSigned, SDLoc dl,
90 bool doesNotReturn,
91 bool isReturnValueUsed) const {
Tim Northoverf1450d82013-01-09 13:18:15 +000092 TargetLowering::ArgListTy Args;
Craig Topper8fe40e02015-10-22 17:05:00 +000093 Args.reserve(Ops.size());
Tim Northoverf1450d82013-01-09 13:18:15 +000094
95 TargetLowering::ArgListEntry Entry;
Craig Topper8fe40e02015-10-22 17:05:00 +000096 for (SDValue Op : Ops) {
97 Entry.Node = Op;
Tim Northoverf1450d82013-01-09 13:18:15 +000098 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
Craig Topper8fe40e02015-10-22 17:05:00 +000099 Entry.isSExt = shouldSignExtendTypeInLibCall(Op.getValueType(), isSigned);
100 Entry.isZExt = !shouldSignExtendTypeInLibCall(Op.getValueType(), isSigned);
Tim Northoverf1450d82013-01-09 13:18:15 +0000101 Args.push_back(Entry);
102 }
Michael Kupersteineaa16002015-10-25 08:14:05 +0000103
Ahmed Bougachae85a2d32015-03-26 22:46:58 +0000104 if (LC == RTLIB::UNKNOWN_LIBCALL)
105 report_fatal_error("Unsupported library call operation!");
Mehdi Amini44ede332015-07-09 02:09:04 +0000106 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
107 getPointerTy(DAG.getDataLayout()));
Tim Northoverf1450d82013-01-09 13:18:15 +0000108
109 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000110 TargetLowering::CallLoweringInfo CLI(DAG);
Petar Jovanovic5b436222015-03-23 12:28:13 +0000111 bool signExtend = shouldSignExtendTypeInLibCall(RetVT, isSigned);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000112 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +0000113 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000114 .setNoReturn(doesNotReturn).setDiscardResult(!isReturnValueUsed)
Petar Jovanovic5b436222015-03-23 12:28:13 +0000115 .setSExtResult(signExtend).setZExtResult(!signExtend);
Michael Gottesman7a801722013-08-13 17:54:56 +0000116 return LowerCallTo(CLI);
Tim Northoverf1450d82013-01-09 13:18:15 +0000117}
118
Sanjay Patelac6e9102015-12-29 22:11:50 +0000119/// Soften the operands of a comparison. This code is shared among BR_CC,
120/// SELECT_CC, and SETCC handlers.
Tim Northoverf1450d82013-01-09 13:18:15 +0000121void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
122 SDValue &NewLHS, SDValue &NewRHS,
123 ISD::CondCode &CCCode,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000124 SDLoc dl) const {
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000125 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128 || VT == MVT::ppcf128)
Tim Northoverf1450d82013-01-09 13:18:15 +0000126 && "Unsupported setcc type!");
127
128 // Expand into one or more soft-fp libcall(s).
129 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
Alexey Bataevb9288602015-07-15 08:39:35 +0000130 bool ShouldInvertCC = false;
Tim Northoverf1450d82013-01-09 13:18:15 +0000131 switch (CCCode) {
132 case ISD::SETEQ:
133 case ISD::SETOEQ:
134 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000135 (VT == MVT::f64) ? RTLIB::OEQ_F64 :
136 (VT == MVT::f128) ? RTLIB::OEQ_F128 : RTLIB::OEQ_PPCF128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000137 break;
138 case ISD::SETNE:
139 case ISD::SETUNE:
140 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000141 (VT == MVT::f64) ? RTLIB::UNE_F64 :
142 (VT == MVT::f128) ? RTLIB::UNE_F128 : RTLIB::UNE_PPCF128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000143 break;
144 case ISD::SETGE:
145 case ISD::SETOGE:
146 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000147 (VT == MVT::f64) ? RTLIB::OGE_F64 :
148 (VT == MVT::f128) ? RTLIB::OGE_F128 : RTLIB::OGE_PPCF128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000149 break;
150 case ISD::SETLT:
151 case ISD::SETOLT:
152 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000153 (VT == MVT::f64) ? RTLIB::OLT_F64 :
154 (VT == MVT::f128) ? RTLIB::OLT_F128 : RTLIB::OLT_PPCF128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000155 break;
156 case ISD::SETLE:
157 case ISD::SETOLE:
158 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000159 (VT == MVT::f64) ? RTLIB::OLE_F64 :
160 (VT == MVT::f128) ? RTLIB::OLE_F128 : RTLIB::OLE_PPCF128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000161 break;
162 case ISD::SETGT:
163 case ISD::SETOGT:
164 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000165 (VT == MVT::f64) ? RTLIB::OGT_F64 :
166 (VT == MVT::f128) ? RTLIB::OGT_F128 : RTLIB::OGT_PPCF128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000167 break;
168 case ISD::SETUO:
169 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000170 (VT == MVT::f64) ? RTLIB::UO_F64 :
171 (VT == MVT::f128) ? RTLIB::UO_F128 : RTLIB::UO_PPCF128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000172 break;
173 case ISD::SETO:
174 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000175 (VT == MVT::f64) ? RTLIB::O_F64 :
176 (VT == MVT::f128) ? RTLIB::O_F128 : RTLIB::O_PPCF128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000177 break;
Alexey Bataevb9288602015-07-15 08:39:35 +0000178 case ISD::SETONE:
179 // SETONE = SETOLT | SETOGT
180 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000181 (VT == MVT::f64) ? RTLIB::OLT_F64 :
182 (VT == MVT::f128) ? RTLIB::OLT_F128 : RTLIB::OLT_PPCF128;
Alexey Bataevb9288602015-07-15 08:39:35 +0000183 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000184 (VT == MVT::f64) ? RTLIB::OGT_F64 :
185 (VT == MVT::f128) ? RTLIB::OGT_F128 : RTLIB::OGT_PPCF128;
Alexey Bataevb9288602015-07-15 08:39:35 +0000186 break;
187 case ISD::SETUEQ:
Tim Northoverf1450d82013-01-09 13:18:15 +0000188 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000189 (VT == MVT::f64) ? RTLIB::UO_F64 :
190 (VT == MVT::f128) ? RTLIB::UO_F64 : RTLIB::UO_PPCF128;
Alexey Bataevb9288602015-07-15 08:39:35 +0000191 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000192 (VT == MVT::f64) ? RTLIB::OEQ_F64 :
193 (VT == MVT::f128) ? RTLIB::OEQ_F128 : RTLIB::OEQ_PPCF128;
Alexey Bataevb9288602015-07-15 08:39:35 +0000194 break;
195 default:
196 // Invert CC for unordered comparisons
197 ShouldInvertCC = true;
Tim Northoverf1450d82013-01-09 13:18:15 +0000198 switch (CCCode) {
Alexey Bataevb9288602015-07-15 08:39:35 +0000199 case ISD::SETULT:
200 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000201 (VT == MVT::f64) ? RTLIB::OGE_F64 :
202 (VT == MVT::f128) ? RTLIB::OGE_F128 : RTLIB::OGE_PPCF128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000203 break;
Tim Northoverf1450d82013-01-09 13:18:15 +0000204 case ISD::SETULE:
Alexey Bataevb9288602015-07-15 08:39:35 +0000205 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000206 (VT == MVT::f64) ? RTLIB::OGT_F64 :
207 (VT == MVT::f128) ? RTLIB::OGT_F128 : RTLIB::OGT_PPCF128;
Alexey Bataevb9288602015-07-15 08:39:35 +0000208 break;
209 case ISD::SETUGT:
210 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000211 (VT == MVT::f64) ? RTLIB::OLE_F64 :
212 (VT == MVT::f128) ? RTLIB::OLE_F128 : RTLIB::OLE_PPCF128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000213 break;
Alexey Bataevb9288602015-07-15 08:39:35 +0000214 case ISD::SETUGE:
215 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
Petar Jovanovic23e44f52016-02-04 14:43:50 +0000216 (VT == MVT::f64) ? RTLIB::OLT_F64 :
217 (VT == MVT::f128) ? RTLIB::OLT_F128 : RTLIB::OLT_PPCF128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000218 break;
219 default: llvm_unreachable("Do not know how to soften this setcc!");
220 }
221 }
222
223 // Use the target specific return value for comparions lib calls.
224 EVT RetVT = getCmpLibcallReturnType();
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000225 SDValue Ops[2] = {NewLHS, NewRHS};
Craig Topper8fe40e02015-10-22 17:05:00 +0000226 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, false /*sign irrelevant*/,
227 dl).first;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000228 NewRHS = DAG.getConstant(0, dl, RetVT);
Alexey Bataevb9288602015-07-15 08:39:35 +0000229
Tim Northoverf1450d82013-01-09 13:18:15 +0000230 CCCode = getCmpLibcallCC(LC1);
Alexey Bataevb9288602015-07-15 08:39:35 +0000231 if (ShouldInvertCC)
232 CCCode = getSetCCInverse(CCCode, /*isInteger=*/true);
233
Tim Northoverf1450d82013-01-09 13:18:15 +0000234 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000235 SDValue Tmp = DAG.getNode(
236 ISD::SETCC, dl,
237 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), RetVT),
238 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Craig Topper8fe40e02015-10-22 17:05:00 +0000239 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, false/*sign irrelevant*/,
240 dl).first;
Mehdi Amini44ede332015-07-09 02:09:04 +0000241 NewLHS = DAG.getNode(
242 ISD::SETCC, dl,
243 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), RetVT),
244 NewLHS, NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
Tim Northoverf1450d82013-01-09 13:18:15 +0000245 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
246 NewRHS = SDValue();
247 }
248}
249
Sanjay Patelac6e9102015-12-29 22:11:50 +0000250/// Return the entry encoding for a jump table in the current function. The
251/// returned value is a member of the MachineJumpTableInfo::JTEntryKind enum.
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000252unsigned TargetLowering::getJumpTableEncoding() const {
253 // In non-pic modes, just use the address of a block.
254 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
255 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000256
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000257 // In PIC mode, if the target supports a GPRel32 directive, use it.
Craig Topperc0196b12014-04-14 00:51:57 +0000258 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != nullptr)
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000259 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000260
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000261 // Otherwise, use a label difference.
262 return MachineJumpTableInfo::EK_LabelDifference32;
263}
264
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000265SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
266 SelectionDAG &DAG) const {
Chris Lattner547c7612010-01-26 06:53:37 +0000267 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000268 unsigned JTEncoding = getJumpTableEncoding();
269
270 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
271 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Mehdi Amini44ede332015-07-09 02:09:04 +0000272 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(DAG.getDataLayout()));
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000273
Evan Cheng797d56f2007-11-09 01:32:10 +0000274 return Table;
275}
276
Sanjay Patelac6e9102015-12-29 22:11:50 +0000277/// This returns the relocation base for the given PIC jumptable, the same as
278/// getPICJumpTableRelocBase, but as an MCExpr.
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000279const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000280TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
281 unsigned JTI,MCContext &Ctx) const{
Chris Lattner273735b2010-01-26 05:58:28 +0000282 // The normal PIC reloc base is the label at the start of the jump table.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000283 return MCSymbolRefExpr::create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000284}
285
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000286bool
287TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
288 // Assume that everything is safe in static mode.
289 if (getTargetMachine().getRelocationModel() == Reloc::Static)
290 return true;
291
292 // In dynamic-no-pic mode, assume that known defined values are safe.
293 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
Peter Collingbourne6a9d1772015-07-05 20:52:35 +0000294 GA && GA->getGlobal()->isStrongDefinitionForLinker())
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000295 return true;
296
297 // Otherwise assume nothing is safe.
298 return false;
299}
300
Chris Lattneree1dadb2006-02-04 02:13:02 +0000301//===----------------------------------------------------------------------===//
302// Optimization Methods
303//===----------------------------------------------------------------------===//
304
Sanjay Patelac6e9102015-12-29 22:11:50 +0000305/// Check to see if the specified operand of the specified instruction is a
306/// constant integer. If so, check to see if there are any bits set in the
307/// constant that are not demanded. If so, shrink the constant and return true.
Wesley Peck527da1b2010-11-23 03:31:01 +0000308bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000309 const APInt &Demanded) {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000310 SDLoc dl(Op);
Bill Wendling6d271472009-03-04 00:18:06 +0000311
Chris Lattner118ddba2006-02-26 23:36:02 +0000312 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane58ab792009-01-29 01:59:02 +0000313 switch (Op.getOpcode()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000314 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000315 case ISD::XOR:
Bill Wendling6d271472009-03-04 00:18:06 +0000316 case ISD::AND:
317 case ISD::OR: {
318 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
319 if (!C) return false;
320
321 if (Op.getOpcode() == ISD::XOR &&
322 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
323 return false;
324
325 // if we can expand it to have all bits set, do it
326 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000327 EVT VT = Op.getValueType();
Bill Wendling6d271472009-03-04 00:18:06 +0000328 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
329 DAG.getConstant(Demanded &
Wesley Peck527da1b2010-11-23 03:31:01 +0000330 C->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000331 dl, VT));
Bill Wendling6d271472009-03-04 00:18:06 +0000332 return CombineTo(Op, New);
333 }
334
Nate Begemandc7bba92006-02-03 22:24:05 +0000335 break;
336 }
Bill Wendling6d271472009-03-04 00:18:06 +0000337 }
338
Nate Begemandc7bba92006-02-03 22:24:05 +0000339 return false;
340}
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000341
Sanjay Patelac6e9102015-12-29 22:11:50 +0000342/// Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the casts are free.
343/// This uses isZExtFree and ZERO_EXTEND for the widening cast, but it could be
344/// generalized for targets with other types of implicit widening casts.
Dan Gohmanad3e5492009-04-08 00:15:30 +0000345bool
346TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
347 unsigned BitWidth,
348 const APInt &Demanded,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000349 SDLoc dl) {
Dan Gohmanad3e5492009-04-08 00:15:30 +0000350 assert(Op.getNumOperands() == 2 &&
351 "ShrinkDemandedOp only supports binary operators!");
352 assert(Op.getNode()->getNumValues() == 1 &&
353 "ShrinkDemandedOp only supports nodes with one result!");
354
Hao Liu40914502014-05-29 09:19:07 +0000355 // Early return, as this function cannot handle vector types.
356 if (Op.getValueType().isVector())
357 return false;
358
Dan Gohmanad3e5492009-04-08 00:15:30 +0000359 // Don't do this if the node has another user, which may require the
360 // full value.
361 if (!Op.getNode()->hasOneUse())
362 return false;
363
364 // Search for the smallest integer type with free casts to and from
365 // Op's type. For expedience, just check power-of-2 integer types.
366 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem33360d82012-12-19 07:39:08 +0000367 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
368 unsigned SmallVTBits = DemandedSize;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000369 if (!isPowerOf2_32(SmallVTBits))
370 SmallVTBits = NextPowerOf2(SmallVTBits);
371 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000372 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000373 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
374 TLI.isZExtFree(SmallVT, Op.getValueType())) {
375 // We found a type with free casts.
376 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
377 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
378 Op.getNode()->getOperand(0)),
379 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
380 Op.getNode()->getOperand(1)));
Nadav Rotem33360d82012-12-19 07:39:08 +0000381 bool NeedZext = DemandedSize > SmallVTBits;
382 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
383 dl, Op.getValueType(), X);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000384 return CombineTo(Op, Z);
385 }
386 }
387 return false;
388}
389
Sanjay Patelac6e9102015-12-29 22:11:50 +0000390/// Look at Op. At this point, we know that only the DemandedMask bits of the
391/// result of Op are ever used downstream. If we can use this information to
392/// simplify Op, create a new simplified DAG node and return true, returning the
393/// original and new nodes in Old and New. Otherwise, analyze the expression and
394/// return a mask of KnownOne and KnownZero bits for the expression (used to
395/// simplify the caller). The KnownZero/One bits may only be accurate for those
396/// bits in the DemandedMask.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000397bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000398 const APInt &DemandedMask,
399 APInt &KnownZero,
400 APInt &KnownOne,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000401 TargetLoweringOpt &TLO,
402 unsigned Depth) const {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000403 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman1d459e42009-12-11 21:31:27 +0000404 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000405 "Mask size mismatches value type size!");
406 APInt NewMask = DemandedMask;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000407 SDLoc dl(Op);
Mehdi Amini9639d652015-07-09 02:09:20 +0000408 auto &DL = TLO.DAG.getDataLayout();
Chris Lattner0184f882007-05-17 18:19:23 +0000409
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000410 // Don't know anything.
411 KnownZero = KnownOne = APInt(BitWidth, 0);
412
Nate Begeman8a77efe2006-02-16 21:11:51 +0000413 // Other users may use these bits.
Wesley Peck527da1b2010-11-23 03:31:01 +0000414 if (!Op.getNode()->hasOneUse()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000415 if (Depth != 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000416 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman8a77efe2006-02-16 21:11:51 +0000417 // simplify things downstream.
Jay Foada0653a32014-05-14 21:14:37 +0000418 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman8a77efe2006-02-16 21:11:51 +0000419 return false;
420 }
421 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000422 // just set the NewMask to all bits.
423 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000424 } else if (DemandedMask == 0) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000425 // Not demanding any bits from Op.
426 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesen84935752009-02-06 23:05:02 +0000427 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000428 return false;
429 } else if (Depth == 6) { // Limit search depth.
430 return false;
431 }
432
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000433 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000434 switch (Op.getOpcode()) {
435 case ISD::Constant:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000436 // We know all of the bits for a constant!
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000437 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
438 KnownZero = ~KnownOne;
Chris Lattner118ddba2006-02-26 23:36:02 +0000439 return false; // Don't fall through, will infinitely loop.
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000440 case ISD::AND:
Chris Lattnera60751d2006-02-27 00:36:27 +0000441 // If the RHS is a constant, check to see if the LHS would be zero without
442 // using the bits from the RHS. Below, we use knowledge about the RHS to
443 // simplify the LHS, here we're using information from the LHS to simplify
444 // the RHS.
445 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000446 APInt LHSZero, LHSOne;
Dale Johannesend2b48112011-01-10 21:53:07 +0000447 // Do not increment Depth here; that can cause an infinite loop.
Jay Foada0653a32014-05-14 21:14:37 +0000448 TLO.DAG.computeKnownBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattnera60751d2006-02-27 00:36:27 +0000449 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000450 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000451 return TLO.CombineTo(Op, Op.getOperand(0));
452 // If any of the set bits in the RHS are known zero on the LHS, shrink
453 // the constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000454 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000455 return true;
456 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000457
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000458 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000459 KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000460 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000461 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000462 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000463 KnownZero2, KnownOne2, TLO, Depth+1))
464 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000465 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
466
Nate Begeman8a77efe2006-02-16 21:11:51 +0000467 // If all of the demanded bits are known one on one side, return the other.
468 // These bits cannot contribute to the result of the 'and'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000469 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000470 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000471 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000472 return TLO.CombineTo(Op, Op.getOperand(1));
473 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000474 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000475 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, dl, Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000476 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000477 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000478 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000479 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000480 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000481 return true;
482
Nate Begeman8a77efe2006-02-16 21:11:51 +0000483 // Output known-1 bits are only known if set in both the LHS & RHS.
484 KnownOne &= KnownOne2;
485 // Output known-0 are known to be clear if zero in either the LHS | RHS.
486 KnownZero |= KnownZero2;
487 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000488 case ISD::OR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000489 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000490 KnownOne, TLO, Depth+1))
491 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000492 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000493 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000494 KnownZero2, KnownOne2, TLO, Depth+1))
495 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000496 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
497
Nate Begeman8a77efe2006-02-16 21:11:51 +0000498 // If all of the demanded bits are known zero on one side, return the other.
499 // These bits cannot contribute to the result of the 'or'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000500 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000501 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000502 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000503 return TLO.CombineTo(Op, Op.getOperand(1));
504 // If all of the potentially set bits on one side are known to be set on
505 // the other side, just use the 'other' side.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000506 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000507 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000508 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000509 return TLO.CombineTo(Op, Op.getOperand(1));
510 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000511 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000512 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000513 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000514 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000515 return true;
516
Nate Begeman8a77efe2006-02-16 21:11:51 +0000517 // Output known-0 bits are only known if clear in both the LHS & RHS.
518 KnownZero &= KnownZero2;
519 // Output known-1 are known to be set if set in either the LHS | RHS.
520 KnownOne |= KnownOne2;
521 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000522 case ISD::XOR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000523 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000524 KnownOne, TLO, Depth+1))
525 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000526 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000527 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000528 KnownOne2, TLO, Depth+1))
529 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000530 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
531
Nate Begeman8a77efe2006-02-16 21:11:51 +0000532 // If all of the demanded bits are known zero on one side, return the other.
533 // These bits cannot contribute to the result of the 'xor'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000534 if ((KnownZero & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000535 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000536 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000537 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohmanad3e5492009-04-08 00:15:30 +0000538 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000539 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000540 return true;
541
Chris Lattner5d5916b2006-11-27 21:50:02 +0000542 // If all of the unknown bits are known to be zero on one side or the other
543 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000544 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000545 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesen400dc2e2009-02-06 21:50:26 +0000546 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner5d5916b2006-11-27 21:50:02 +0000547 Op.getOperand(0),
548 Op.getOperand(1)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000549
Nate Begeman8a77efe2006-02-16 21:11:51 +0000550 // Output known-0 bits are known if clear or set in both the LHS & RHS.
551 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
552 // Output known-1 are known to be set if set in only one of the LHS, RHS.
553 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peck527da1b2010-11-23 03:31:01 +0000554
Nate Begeman8a77efe2006-02-16 21:11:51 +0000555 // If all of the demanded bits on one side are known, and all of the set
556 // bits on that side are also known to be set on the other side, turn this
557 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000558 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jones828531f2012-04-17 22:23:10 +0000559 // NB: it is okay if more bits are known than are requested
Stephen Lincfe7f352013-07-08 00:37:03 +0000560 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jones828531f2012-04-17 22:23:10 +0000561 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Anderson53aa7a92009-08-10 22:56:29 +0000562 EVT VT = Op.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000563 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, dl, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000564 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000565 Op.getOperand(0), ANDC));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000566 }
567 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000568
Nate Begeman8a77efe2006-02-16 21:11:51 +0000569 // If the RHS is a constant, see if we can simplify it.
Torok Edwin613d7af2008-04-06 21:23:02 +0000570 // for XOR, we prefer to force bits to 1 if they will make a -1.
571 // if we can't force bits, try to shrink constant
572 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
573 APInt Expanded = C->getAPIntValue() | (~NewMask);
574 // if we can expand it to have all bits set, do it
575 if (Expanded.isAllOnesValue()) {
576 if (Expanded != C->getAPIntValue()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000577 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000578 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000579 TLO.DAG.getConstant(Expanded, dl, VT));
Torok Edwin613d7af2008-04-06 21:23:02 +0000580 return TLO.CombineTo(Op, New);
581 }
582 // if it already has all the bits set, nothing to change
583 // but don't shrink either!
584 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
585 return true;
586 }
587 }
588
Nate Begeman8a77efe2006-02-16 21:11:51 +0000589 KnownZero = KnownZeroOut;
590 KnownOne = KnownOneOut;
591 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000592 case ISD::SELECT:
Wesley Peck527da1b2010-11-23 03:31:01 +0000593 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000594 KnownOne, TLO, Depth+1))
595 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000596 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000597 KnownOne2, TLO, Depth+1))
598 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000599 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
600 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
601
Nate Begeman8a77efe2006-02-16 21:11:51 +0000602 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000603 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000604 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000605
Nate Begeman8a77efe2006-02-16 21:11:51 +0000606 // Only known if known in both the LHS and RHS.
607 KnownOne &= KnownOne2;
608 KnownZero &= KnownZero2;
609 break;
Chris Lattner118ddba2006-02-26 23:36:02 +0000610 case ISD::SELECT_CC:
Wesley Peck527da1b2010-11-23 03:31:01 +0000611 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000612 KnownOne, TLO, Depth+1))
613 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000614 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattner118ddba2006-02-26 23:36:02 +0000615 KnownOne2, TLO, Depth+1))
616 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000617 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
618 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
619
Chris Lattner118ddba2006-02-26 23:36:02 +0000620 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000621 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattner118ddba2006-02-26 23:36:02 +0000622 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000623
Chris Lattner118ddba2006-02-26 23:36:02 +0000624 // Only known if known in both the LHS and RHS.
625 KnownOne &= KnownOne2;
626 KnownZero &= KnownZero2;
627 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000628 case ISD::SHL:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000629 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000630 unsigned ShAmt = SA->getZExtValue();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000631 SDValue InOp = Op.getOperand(0);
Chris Lattner9a861a82007-04-17 21:14:16 +0000632
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000633 // If the shift count is an invalid immediate, don't do anything.
634 if (ShAmt >= BitWidth)
635 break;
636
Chris Lattner9a861a82007-04-17 21:14:16 +0000637 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
638 // single shift. We can do this if the bottom bits (which are shifted
639 // out) are never demanded.
640 if (InOp.getOpcode() == ISD::SRL &&
641 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000642 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000643 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000644 unsigned Opc = ISD::SHL;
645 int Diff = ShAmt-C1;
646 if (Diff < 0) {
647 Diff = -Diff;
648 Opc = ISD::SRL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000649 }
650
651 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000652 TLO.DAG.getConstant(Diff, dl, Op.getOperand(1).getValueType());
Owen Anderson53aa7a92009-08-10 22:56:29 +0000653 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000654 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000655 InOp.getOperand(0), NewSA));
656 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000657 }
658
Dan Gohman08186842010-07-23 18:03:30 +0000659 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000660 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000661 return true;
Dan Gohman08186842010-07-23 18:03:30 +0000662
663 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
664 // are not demanded. This will likely allow the anyext to be folded away.
665 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
666 SDValue InnerOp = InOp.getNode()->getOperand(0);
667 EVT InnerVT = InnerOp.getValueType();
Eli Friedman053a7242011-12-09 01:16:26 +0000668 unsigned InnerBits = InnerVT.getSizeInBits();
669 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohman08186842010-07-23 18:03:30 +0000670 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Mehdi Amini9639d652015-07-09 02:09:20 +0000671 EVT ShTy = getShiftAmountTy(InnerVT, DL);
Dan Gohman55e24462010-07-23 21:08:12 +0000672 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
673 ShTy = InnerVT;
Dan Gohman08186842010-07-23 18:03:30 +0000674 SDValue NarrowShl =
675 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000676 TLO.DAG.getConstant(ShAmt, dl, ShTy));
Dan Gohman08186842010-07-23 18:03:30 +0000677 return
678 TLO.CombineTo(Op,
679 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
680 NarrowShl));
681 }
Richard Sandiford374a0e52013-10-16 10:26:19 +0000682 // Repeat the SHL optimization above in cases where an extension
683 // intervenes: (shl (anyext (shr x, c1)), c2) to
684 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
685 // aren't demanded (as above) and that the shifted upper c1 bits of
686 // x aren't demanded.
687 if (InOp.hasOneUse() &&
688 InnerOp.getOpcode() == ISD::SRL &&
689 InnerOp.hasOneUse() &&
690 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
691 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
692 ->getZExtValue();
693 if (InnerShAmt < ShAmt &&
694 InnerShAmt < InnerBits &&
695 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
696 NewMask.trunc(ShAmt) == 0) {
697 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000698 TLO.DAG.getConstant(ShAmt - InnerShAmt, dl,
Richard Sandiford374a0e52013-10-16 10:26:19 +0000699 Op.getOperand(1).getValueType());
700 EVT VT = Op.getValueType();
701 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
702 InnerOp.getOperand(0));
703 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
704 NewExt, NewSA));
705 }
706 }
Dan Gohman08186842010-07-23 18:03:30 +0000707 }
708
Dan Gohmaneffb8942008-09-12 16:56:44 +0000709 KnownZero <<= SA->getZExtValue();
710 KnownOne <<= SA->getZExtValue();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000711 // low bits known zero.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000712 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000713 }
714 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000715 case ISD::SRL:
716 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000717 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000718 unsigned ShAmt = SA->getZExtValue();
Duncan Sands13237ac2008-06-06 12:08:01 +0000719 unsigned VTSize = VT.getSizeInBits();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000720 SDValue InOp = Op.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000721
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000722 // If the shift count is an invalid immediate, don't do anything.
723 if (ShAmt >= BitWidth)
724 break;
725
Benjamin Kramer1dcd8b02015-06-26 16:59:31 +0000726 APInt InDemandedMask = (NewMask << ShAmt);
727
728 // If the shift is exact, then it does demand the low bits (and knows that
729 // they are zero).
730 if (cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact())
731 InDemandedMask |= APInt::getLowBitsSet(BitWidth, ShAmt);
732
Chris Lattner9a861a82007-04-17 21:14:16 +0000733 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
734 // single shift. We can do this if the top bits (which are shifted out)
735 // are never demanded.
736 if (InOp.getOpcode() == ISD::SHL &&
737 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000738 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000739 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000740 unsigned Opc = ISD::SRL;
741 int Diff = ShAmt-C1;
742 if (Diff < 0) {
743 Diff = -Diff;
744 Opc = ISD::SHL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000745 }
746
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000747 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000748 TLO.DAG.getConstant(Diff, dl, Op.getOperand(1).getValueType());
Dale Johannesenf1163e92009-02-03 00:47:48 +0000749 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000750 InOp.getOperand(0), NewSA));
751 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000752 }
753
Nate Begeman8a77efe2006-02-16 21:11:51 +0000754 // Compute the new bits that are at the top now.
Benjamin Kramer1dcd8b02015-06-26 16:59:31 +0000755 if (SimplifyDemandedBits(InOp, InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000756 KnownZero, KnownOne, TLO, Depth+1))
757 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000758 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000759 KnownZero = KnownZero.lshr(ShAmt);
760 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000761
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000762 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000763 KnownZero |= HighBits; // High bits known zero.
Nate Begeman8a77efe2006-02-16 21:11:51 +0000764 }
765 break;
766 case ISD::SRA:
Dan Gohmane58ab792009-01-29 01:59:02 +0000767 // If this is an arithmetic shift right and only the low-bit is set, we can
768 // always convert this into a logical shr, even if the shift amount is
769 // variable. The low bit of the shift cannot be an input sign bit unless
770 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman053a7242011-12-09 01:16:26 +0000771 if (NewMask == 1)
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000772 return TLO.CombineTo(Op,
773 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
774 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane58ab792009-01-29 01:59:02 +0000775
Nate Begeman8a77efe2006-02-16 21:11:51 +0000776 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000777 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000778 unsigned ShAmt = SA->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +0000779
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000780 // If the shift count is an invalid immediate, don't do anything.
781 if (ShAmt >= BitWidth)
782 break;
783
784 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner10c65372006-05-08 17:22:53 +0000785
Benjamin Kramer1dcd8b02015-06-26 16:59:31 +0000786 // If the shift is exact, then it does demand the low bits (and knows that
787 // they are zero).
788 if (cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact())
789 InDemandedMask |= APInt::getLowBitsSet(BitWidth, ShAmt);
790
Chris Lattner10c65372006-05-08 17:22:53 +0000791 // If any of the demanded bits are produced by the sign extension, we also
792 // demand the input sign bit.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000793 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
794 if (HighBits.intersects(NewMask))
Dan Gohman1d459e42009-12-11 21:31:27 +0000795 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000796
Chris Lattner10c65372006-05-08 17:22:53 +0000797 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000798 KnownZero, KnownOne, TLO, Depth+1))
799 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000800 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000801 KnownZero = KnownZero.lshr(ShAmt);
802 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000803
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000804 // Handle the sign bit, adjusted to where it is now in the mask.
805 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000806
Nate Begeman8a77efe2006-02-16 21:11:51 +0000807 // If the input sign bit is known to be zero, or if none of the top bits
808 // are demanded, turn this into an unsigned shift right.
Benjamin Kramerc2ae7672015-06-26 14:51:49 +0000809 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
810 SDNodeFlags Flags;
811 Flags.setExact(cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact());
812 return TLO.CombineTo(Op,
813 TLO.DAG.getNode(ISD::SRL, dl, VT, Op.getOperand(0),
814 Op.getOperand(1), &Flags));
815 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000816
817 int Log2 = NewMask.exactLogBase2();
818 if (Log2 >= 0) {
819 // The bit must come from the sign.
820 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000821 TLO.DAG.getConstant(BitWidth - 1 - Log2, dl,
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000822 Op.getOperand(1).getValueType());
823 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
824 Op.getOperand(0), NewSA));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000825 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000826
827 if (KnownOne.intersects(SignBit))
828 // New bits are known one.
829 KnownOne |= HighBits;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000830 }
831 break;
832 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotem57935242012-01-15 19:27:55 +0000833 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
834
835 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
836 // If we only care about the highest bit, don't bother shifting right.
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000837 if (MsbMask == NewMask) {
Nadav Rotem57935242012-01-15 19:27:55 +0000838 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
839 SDValue InOp = Op.getOperand(0);
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000840 unsigned VTBits = Op->getValueType(0).getScalarType().getSizeInBits();
841 bool AlreadySignExtended =
842 TLO.DAG.ComputeNumSignBits(InOp) >= VTBits-ShAmt+1;
843 // However if the input is already sign extended we expect the sign
844 // extension to be dropped altogether later and do not simplify.
845 if (!AlreadySignExtended) {
846 // Compute the correct shift amount type, which must be getShiftAmountTy
847 // for scalar types after legalization.
848 EVT ShiftAmtTy = Op.getValueType();
849 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
Mehdi Amini9639d652015-07-09 02:09:20 +0000850 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy, DL);
Eli Friedman18a4c312012-01-31 01:08:03 +0000851
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000852 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, dl,
853 ShiftAmtTy);
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000854 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
855 Op.getValueType(), InOp,
856 ShiftAmt));
857 }
Nadav Rotem57935242012-01-15 19:27:55 +0000858 }
Nate Begeman8a77efe2006-02-16 21:11:51 +0000859
Wesley Peck527da1b2010-11-23 03:31:01 +0000860 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman8a77efe2006-02-16 21:11:51 +0000861 // present in the input.
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000862 APInt NewBits =
863 APInt::getHighBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000864 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000865
Chris Lattner118ddba2006-02-26 23:36:02 +0000866 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman460ad412010-08-02 04:42:25 +0000867 if ((NewBits & NewMask) == 0)
Chris Lattner118ddba2006-02-26 23:36:02 +0000868 return TLO.CombineTo(Op, Op.getOperand(0));
869
Jay Foad583abbc2010-12-07 08:25:19 +0000870 APInt InSignBit =
Nadav Rotem57935242012-01-15 19:27:55 +0000871 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000872 APInt InputDemandedBits =
873 APInt::getLowBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000874 ExVT.getScalarType().getSizeInBits()) &
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000875 NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000876
Chris Lattner118ddba2006-02-26 23:36:02 +0000877 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman8a77efe2006-02-16 21:11:51 +0000878 // bit is demanded.
Chris Lattner118ddba2006-02-26 23:36:02 +0000879 InputDemandedBits |= InSignBit;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000880
881 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
882 KnownZero, KnownOne, TLO, Depth+1))
883 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000884 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman8a77efe2006-02-16 21:11:51 +0000885
886 // If the sign bit of the input is known set or clear, then we know the
887 // top bits of the result.
Wesley Peck527da1b2010-11-23 03:31:01 +0000888
Chris Lattner118ddba2006-02-26 23:36:02 +0000889 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000890 if (KnownZero.intersects(InSignBit))
Wesley Peck527da1b2010-11-23 03:31:01 +0000891 return TLO.CombineTo(Op,
Nadav Rotem57935242012-01-15 19:27:55 +0000892 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peck527da1b2010-11-23 03:31:01 +0000893
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000894 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman8a77efe2006-02-16 21:11:51 +0000895 KnownOne |= NewBits;
896 KnownZero &= ~NewBits;
Chris Lattner118ddba2006-02-26 23:36:02 +0000897 } else { // Input sign bit unknown
Nate Begeman8a77efe2006-02-16 21:11:51 +0000898 KnownZero &= ~NewBits;
899 KnownOne &= ~NewBits;
900 }
901 break;
902 }
Matt Arsenault2adca602014-05-12 17:14:48 +0000903 case ISD::BUILD_PAIR: {
904 EVT HalfVT = Op.getOperand(0).getValueType();
905 unsigned HalfBitWidth = HalfVT.getScalarSizeInBits();
906
907 APInt MaskLo = NewMask.getLoBits(HalfBitWidth).trunc(HalfBitWidth);
908 APInt MaskHi = NewMask.getHiBits(HalfBitWidth).trunc(HalfBitWidth);
909
910 APInt KnownZeroLo, KnownOneLo;
911 APInt KnownZeroHi, KnownOneHi;
912
913 if (SimplifyDemandedBits(Op.getOperand(0), MaskLo, KnownZeroLo,
914 KnownOneLo, TLO, Depth + 1))
915 return true;
916
917 if (SimplifyDemandedBits(Op.getOperand(1), MaskHi, KnownZeroHi,
918 KnownOneHi, TLO, Depth + 1))
919 return true;
920
921 KnownZero = KnownZeroLo.zext(BitWidth) |
922 KnownZeroHi.zext(BitWidth).shl(HalfBitWidth);
923
924 KnownOne = KnownOneLo.zext(BitWidth) |
925 KnownOneHi.zext(BitWidth).shl(HalfBitWidth);
926 break;
927 }
Chris Lattner118ddba2006-02-26 23:36:02 +0000928 case ISD::ZERO_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000929 unsigned OperandBitWidth =
930 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000931 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000932
Chris Lattner118ddba2006-02-26 23:36:02 +0000933 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000934 APInt NewBits =
935 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
936 if (!NewBits.intersects(NewMask))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000937 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000938 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000939 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000940
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000941 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000942 KnownZero, KnownOne, TLO, Depth+1))
943 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000944 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000945 KnownZero = KnownZero.zext(BitWidth);
946 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000947 KnownZero |= NewBits;
948 break;
949 }
950 case ISD::SIGN_EXTEND: {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000951 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000952 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000953 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman44b4c072008-03-11 21:29:43 +0000954 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000955 APInt NewBits = ~InMask & NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000956
Chris Lattner118ddba2006-02-26 23:36:02 +0000957 // If none of the top bits are demanded, convert this into an any_extend.
958 if (NewBits == 0)
Dale Johannesenf1163e92009-02-03 00:47:48 +0000959 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
960 Op.getValueType(),
961 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000962
Chris Lattner118ddba2006-02-26 23:36:02 +0000963 // Since some of the sign extended bits are demanded, we know that the sign
964 // bit is demanded.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000965 APInt InDemandedBits = InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +0000966 InDemandedBits |= InSignBit;
Jay Foad583abbc2010-12-07 08:25:19 +0000967 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peck527da1b2010-11-23 03:31:01 +0000968
969 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000970 KnownOne, TLO, Depth+1))
971 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000972 KnownZero = KnownZero.zext(BitWidth);
973 KnownOne = KnownOne.zext(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000974
Chris Lattner118ddba2006-02-26 23:36:02 +0000975 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000976 if (KnownZero.intersects(InSignBit))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000977 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000978 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000979 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000980
Chris Lattner118ddba2006-02-26 23:36:02 +0000981 // If the sign bit is known one, the top bits match.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000982 if (KnownOne.intersects(InSignBit)) {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000983 KnownOne |= NewBits;
984 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000985 } else { // Otherwise, top bits aren't known.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000986 assert((KnownOne & NewBits) == 0);
987 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000988 }
989 break;
990 }
991 case ISD::ANY_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000992 unsigned OperandBitWidth =
993 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000994 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000995 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000996 KnownZero, KnownOne, TLO, Depth+1))
997 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000998 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000999 KnownZero = KnownZero.zext(BitWidth);
1000 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +00001001 break;
1002 }
Chris Lattner0f649322006-05-05 22:32:12 +00001003 case ISD::TRUNCATE: {
Chris Lattner86a14672006-05-06 00:11:52 +00001004 // Simplify the input, using demanded bit information, and compute the known
1005 // zero/one bits live out.
Dan Gohmanc3c3c682010-03-01 17:59:21 +00001006 unsigned OperandBitWidth =
1007 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +00001008 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001009 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattner0f649322006-05-05 22:32:12 +00001010 KnownZero, KnownOne, TLO, Depth+1))
1011 return true;
Jay Foad583abbc2010-12-07 08:25:19 +00001012 KnownZero = KnownZero.trunc(BitWidth);
1013 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +00001014
Chris Lattner86a14672006-05-06 00:11:52 +00001015 // If the input is only used by this truncate, see if we can shrink it based
1016 // on the known demanded bits.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001017 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001018 SDValue In = Op.getOperand(0);
Chris Lattner86a14672006-05-06 00:11:52 +00001019 switch (In.getOpcode()) {
1020 default: break;
1021 case ISD::SRL:
1022 // Shrink SRL by a constant if none of the high bits shifted in are
1023 // demanded.
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001024 if (TLO.LegalTypes() &&
1025 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
1026 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1027 // undesirable.
1028 break;
1029 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
1030 if (!ShAmt)
1031 break;
Owen Anderson9c128342011-04-13 23:22:23 +00001032 SDValue Shift = In.getOperand(1);
1033 if (TLO.LegalTypes()) {
1034 uint64_t ShVal = ShAmt->getZExtValue();
Mehdi Amini9639d652015-07-09 02:09:20 +00001035 Shift = TLO.DAG.getConstant(ShVal, dl,
1036 getShiftAmountTy(Op.getValueType(), DL));
Owen Anderson9c128342011-04-13 23:22:23 +00001037 }
1038
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001039 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1040 OperandBitWidth - BitWidth);
Jay Foad583abbc2010-12-07 08:25:19 +00001041 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001042
1043 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1044 // None of the shifted in bits are needed. Add a truncate of the
1045 // shift input, then shift it.
1046 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +00001047 Op.getValueType(),
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001048 In.getOperand(0));
1049 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1050 Op.getValueType(),
Wesley Peck527da1b2010-11-23 03:31:01 +00001051 NewTrunc,
Owen Anderson9c128342011-04-13 23:22:23 +00001052 Shift));
Chris Lattner86a14672006-05-06 00:11:52 +00001053 }
1054 break;
1055 }
1056 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001057
1058 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattner0f649322006-05-05 22:32:12 +00001059 break;
1060 }
Chris Lattner118ddba2006-02-26 23:36:02 +00001061 case ISD::AssertZext: {
Owen Anderson40d756e2011-09-03 00:26:49 +00001062 // AssertZext demands all of the high bits, plus any of the low bits
1063 // demanded by its users.
1064 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1065 APInt InMask = APInt::getLowBitsSet(BitWidth,
1066 VT.getSizeInBits());
1067 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattner118ddba2006-02-26 23:36:02 +00001068 KnownZero, KnownOne, TLO, Depth+1))
1069 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +00001070 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmand83e3e72010-06-03 20:21:33 +00001071
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001072 KnownZero |= ~InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +00001073 break;
1074 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001075 case ISD::BITCAST:
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001076 // If this is an FP->Int bitcast and if the sign bit is the only
1077 // thing demanded, turn this into a FGETSIGN.
Eli Friedman2ec82492011-12-15 02:07:20 +00001078 if (!TLO.LegalOperations() &&
1079 !Op.getValueType().isVector() &&
Eli Friedman53218b62011-11-09 22:25:12 +00001080 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem504cf0c2011-06-12 14:56:55 +00001081 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1082 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001083 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1084 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
Chih-Hung Hsiehed7d81e2015-12-03 22:02:40 +00001085 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple() &&
1086 Op.getOperand(0).getValueType() != MVT::f128) {
1087 // Cannot eliminate/lower SHL for f128 yet.
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001088 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattnerde272b12007-12-22 21:35:38 +00001089 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1090 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001091 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001092 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1093 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001094 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands13237ac2008-06-06 12:08:01 +00001095 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001096 SDValue ShAmt = TLO.DAG.getConstant(ShVal, dl, Op.getValueType());
Stuart Hastings4a4e5a22011-05-19 18:48:20 +00001097 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1098 Op.getValueType(),
Chris Lattnerde272b12007-12-22 21:35:38 +00001099 Sign, ShAmt));
1100 }
1101 }
Chris Lattnerde272b12007-12-22 21:35:38 +00001102 break;
Dan Gohmanad3e5492009-04-08 00:15:30 +00001103 case ISD::ADD:
1104 case ISD::MUL:
1105 case ISD::SUB: {
1106 // Add, Sub, and Mul don't demand any bits in positions beyond that
1107 // of the highest bit demanded of them.
1108 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1109 BitWidth - NewMask.countLeadingZeros());
1110 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1111 KnownOne2, TLO, Depth+1))
1112 return true;
1113 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1114 KnownOne2, TLO, Depth+1))
1115 return true;
1116 // See if the operation should be performed at a smaller bit width.
Dan Gohman600f62b2010-06-24 14:30:44 +00001117 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +00001118 return true;
1119 }
1120 // FALL THROUGH
Dan Gohman38dc08f2008-05-06 00:53:29 +00001121 default:
Jay Foada0653a32014-05-14 21:14:37 +00001122 // Just use computeKnownBits to compute output bits.
1123 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnerab816402006-02-27 01:00:42 +00001124 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00001125 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001126
Chris Lattner118ddba2006-02-26 23:36:02 +00001127 // If we know the value of all of the demanded bits, return this as a
1128 // constant.
Matthias Braun56a78142015-05-20 18:54:02 +00001129 if ((NewMask & (KnownZero|KnownOne)) == NewMask) {
1130 // Avoid folding to a constant if any OpaqueConstant is involved.
1131 const SDNode *N = Op.getNode();
1132 for (SDNodeIterator I = SDNodeIterator::begin(N),
1133 E = SDNodeIterator::end(N); I != E; ++I) {
1134 SDNode *Op = *I;
1135 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
1136 if (C->isOpaque())
1137 return false;
1138 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001139 return TLO.CombineTo(Op,
1140 TLO.DAG.getConstant(KnownOne, dl, Op.getValueType()));
Matthias Braun56a78142015-05-20 18:54:02 +00001141 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001142
Nate Begeman8a77efe2006-02-16 21:11:51 +00001143 return false;
1144}
1145
Sanjay Patelac6e9102015-12-29 22:11:50 +00001146/// Determine which of the bits specified in Mask are known to be either zero or
1147/// one and return them in the KnownZero/KnownOne bitsets.
Jay Foada0653a32014-05-14 21:14:37 +00001148void TargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
1149 APInt &KnownZero,
1150 APInt &KnownOne,
1151 const SelectionDAG &DAG,
1152 unsigned Depth) const {
Chris Lattner6c1321c2006-04-02 06:19:46 +00001153 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1154 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1155 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1156 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerf0b24d22006-01-30 04:09:27 +00001157 "Should use MaskedValueIsZero if you don't know whether Op"
1158 " is a target node!");
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001159 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng9cdc16c2005-12-21 23:05:39 +00001160}
Chris Lattner32fef532006-01-26 20:37:03 +00001161
Sanjay Patelac6e9102015-12-29 22:11:50 +00001162/// This method can be implemented by targets that want to expose additional
1163/// information about sign bits to the DAG Combiner.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001164unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +00001165 const SelectionDAG &,
Chris Lattner7206d742006-05-06 09:27:13 +00001166 unsigned Depth) const {
1167 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1168 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1169 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1170 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1171 "Should use ComputeNumSignBits if you don't know whether Op"
1172 " is a target node!");
1173 return 1;
1174}
1175
Sanjay Patelac6e9102015-12-29 22:11:50 +00001176/// Test if the given value is known to have exactly one bit set. This differs
1177/// from computeKnownBits in that it doesn't need to determine which bit is set.
Dale Johannesencc5fc442009-02-11 19:19:41 +00001178static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001179 // A left-shift of a constant one will have exactly one bit set, because
1180 // shifting the bit off the end is undefined.
1181 if (Val.getOpcode() == ISD::SHL)
1182 if (ConstantSDNode *C =
1183 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1184 if (C->getAPIntValue() == 1)
1185 return true;
Dan Gohmane58ab792009-01-29 01:59:02 +00001186
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001187 // Similarly, a right-shift of a constant sign-bit will have exactly
1188 // one bit set.
1189 if (Val.getOpcode() == ISD::SRL)
1190 if (ConstantSDNode *C =
1191 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1192 if (C->getAPIntValue().isSignBit())
1193 return true;
1194
1195 // More could be done here, though the above checks are enough
1196 // to handle some common cases.
1197
Jay Foada0653a32014-05-14 21:14:37 +00001198 // Fall back to computeKnownBits to catch other known cases.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001199 EVT OpVT = Val.getValueType();
Dan Gohman4cec5432010-03-02 02:14:38 +00001200 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane58ab792009-01-29 01:59:02 +00001201 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001202 DAG.computeKnownBits(Val, KnownZero, KnownOne);
Dale Johannesencc5fc442009-02-11 19:19:41 +00001203 return (KnownZero.countPopulation() == BitWidth - 1) &&
1204 (KnownOne.countPopulation() == 1);
Dan Gohmane58ab792009-01-29 01:59:02 +00001205}
Chris Lattner7206d742006-05-06 09:27:13 +00001206
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001207bool TargetLowering::isConstTrueVal(const SDNode *N) const {
1208 if (!N)
1209 return false;
1210
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001211 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001212 if (!CN) {
1213 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1214 if (!BV)
1215 return false;
1216
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001217 BitVector UndefElements;
1218 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001219 // Only interested in constant splats, and we don't try to handle undef
1220 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001221 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001222 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001223 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001224
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001225 switch (getBooleanContents(N->getValueType(0))) {
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001226 case UndefinedBooleanContent:
1227 return CN->getAPIntValue()[0];
1228 case ZeroOrOneBooleanContent:
1229 return CN->isOne();
1230 case ZeroOrNegativeOneBooleanContent:
1231 return CN->isAllOnesValue();
1232 }
1233
1234 llvm_unreachable("Invalid boolean contents");
1235}
1236
1237bool TargetLowering::isConstFalseVal(const SDNode *N) const {
1238 if (!N)
1239 return false;
1240
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001241 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001242 if (!CN) {
1243 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1244 if (!BV)
1245 return false;
1246
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001247 BitVector UndefElements;
1248 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001249 // Only interested in constant splats, and we don't try to handle undef
1250 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001251 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001252 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001253 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001254
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001255 if (getBooleanContents(N->getValueType(0)) == UndefinedBooleanContent)
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001256 return !CN->getAPIntValue()[0];
1257
1258 return CN->isNullValue();
1259}
1260
Tom Stellardccdc5392016-01-18 19:55:21 +00001261bool TargetLowering::isExtendedTrueVal(const ConstantSDNode *N, EVT VT,
1262 bool SExt) const {
1263 if (VT == MVT::i1)
1264 return N->isOne();
1265
1266 TargetLowering::BooleanContent Cnt = getBooleanContents(VT);
1267 switch (Cnt) {
1268 case TargetLowering::ZeroOrOneBooleanContent:
1269 // An extended value of 1 is always true, unless its original type is i1,
1270 // in which case it will be sign extended to -1.
1271 return (N->isOne() && !SExt) || (SExt && (N->getValueType(0) != MVT::i1));
1272 case TargetLowering::UndefinedBooleanContent:
1273 case TargetLowering::ZeroOrNegativeOneBooleanContent:
1274 return N->isAllOnesValue() && SExt;
1275 }
Simon Pilgrimc4d519d2016-01-18 22:54:46 +00001276 llvm_unreachable("Unexpected enumeration.");
Tom Stellardccdc5392016-01-18 19:55:21 +00001277}
1278
Sanjay Patelac6e9102015-12-29 22:11:50 +00001279/// Try to simplify a setcc built with the specified operands and cc. If it is
1280/// unable to simplify it, return a null SDValue.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001281SDValue
Owen Anderson53aa7a92009-08-10 22:56:29 +00001282TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Cheng92658d52007-02-08 22:13:59 +00001283 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001284 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Cheng92658d52007-02-08 22:13:59 +00001285 SelectionDAG &DAG = DCI.DAG;
1286
1287 // These setcc operations always fold.
1288 switch (Cond) {
1289 default: break;
1290 case ISD::SETFALSE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001291 case ISD::SETFALSE2: return DAG.getConstant(0, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001292 case ISD::SETTRUE:
Tim Northover950fcc02013-09-06 12:38:12 +00001293 case ISD::SETTRUE2: {
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001294 TargetLowering::BooleanContent Cnt =
1295 getBooleanContents(N0->getValueType(0));
Tim Northover950fcc02013-09-06 12:38:12 +00001296 return DAG.getConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001297 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, dl,
1298 VT);
Tim Northover950fcc02013-09-06 12:38:12 +00001299 }
Evan Cheng92658d52007-02-08 22:13:59 +00001300 }
1301
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001302 // Ensure that the constant occurs on the RHS, and fold constant
1303 // comparisons.
Tom Stellardcd428182013-09-28 02:50:38 +00001304 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1305 if (isa<ConstantSDNode>(N0.getNode()) &&
1306 (DCI.isBeforeLegalizeOps() ||
1307 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1308 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00001309
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001310 if (auto *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman2fa65b72008-03-03 22:22:56 +00001311 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen7aad5422008-11-07 01:28:02 +00001312
Eli Friedman65919b52009-07-26 23:47:17 +00001313 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1314 // equality comparison, then we're just comparing whether X itself is
1315 // zero.
1316 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1317 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1318 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001319 const APInt &ShAmt
1320 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001321 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1322 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1323 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1324 // (srl (ctlz x), 5) == 0 -> X != 0
1325 // (srl (ctlz x), 5) != 1 -> X != 0
1326 Cond = ISD::SETNE;
1327 } else {
1328 // (srl (ctlz x), 5) != 0 -> X == 0
1329 // (srl (ctlz x), 5) == 1 -> X == 0
1330 Cond = ISD::SETEQ;
1331 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001332 SDValue Zero = DAG.getConstant(0, dl, N0.getValueType());
Eli Friedman65919b52009-07-26 23:47:17 +00001333 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1334 Zero, Cond);
1335 }
1336 }
1337
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001338 SDValue CTPOP = N0;
1339 // Look through truncs that don't change the value of a ctpop.
1340 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1341 CTPOP = N0.getOperand(0);
1342
1343 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramer45d183c2011-01-17 18:00:28 +00001344 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001345 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1346 EVT CTVT = CTPOP.getValueType();
1347 SDValue CTOp = CTPOP.getOperand(0);
1348
1349 // (ctpop x) u< 2 -> (x & x-1) == 0
1350 // (ctpop x) u> 1 -> (x & x-1) != 0
1351 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1352 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001353 DAG.getConstant(1, dl, CTVT));
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001354 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1355 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001356 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, dl, CTVT), CC);
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001357 }
1358
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001359 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001360 }
1361
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001362 // (zext x) == C --> x == (trunc C)
Matt Arsenault22b4c252014-12-21 16:48:42 +00001363 // (sext x) == C --> x == (trunc C)
1364 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1365 DCI.isBeforeLegalize() && N0->hasOneUse()) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001366 unsigned MinBits = N0.getValueSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001367 SDValue PreExt;
1368 bool Signed = false;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001369 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1370 // ZExt
1371 MinBits = N0->getOperand(0).getValueSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001372 PreExt = N0->getOperand(0);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001373 } else if (N0->getOpcode() == ISD::AND) {
1374 // DAGCombine turns costly ZExts into ANDs
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001375 if (auto *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001376 if ((C->getAPIntValue()+1).isPowerOf2()) {
1377 MinBits = C->getAPIntValue().countTrailingOnes();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001378 PreExt = N0->getOperand(0);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001379 }
Matt Arsenault22b4c252014-12-21 16:48:42 +00001380 } else if (N0->getOpcode() == ISD::SIGN_EXTEND) {
1381 // SExt
1382 MinBits = N0->getOperand(0).getValueSizeInBits();
1383 PreExt = N0->getOperand(0);
1384 Signed = true;
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001385 } else if (auto *LN0 = dyn_cast<LoadSDNode>(N0)) {
Matt Arsenault22b4c252014-12-21 16:48:42 +00001386 // ZEXTLOAD / SEXTLOAD
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001387 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1388 MinBits = LN0->getMemoryVT().getSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001389 PreExt = N0;
1390 } else if (LN0->getExtensionType() == ISD::SEXTLOAD) {
1391 Signed = true;
1392 MinBits = LN0->getMemoryVT().getSizeInBits();
1393 PreExt = N0;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001394 }
1395 }
1396
Matt Arsenault22b4c252014-12-21 16:48:42 +00001397 // Figure out how many bits we need to preserve this constant.
1398 unsigned ReqdBits = Signed ?
1399 C1.getBitWidth() - C1.getNumSignBits() + 1 :
1400 C1.getActiveBits();
1401
Benjamin Kramerbde91762012-06-02 10:20:22 +00001402 // Make sure we're not losing bits from the constant.
Benjamin Kramer8aaf1972013-05-21 08:51:09 +00001403 if (MinBits > 0 &&
Matt Arsenault22b4c252014-12-21 16:48:42 +00001404 MinBits < C1.getBitWidth() &&
1405 MinBits >= ReqdBits) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001406 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1407 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1408 // Will get folded away.
Matt Arsenault22b4c252014-12-21 16:48:42 +00001409 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreExt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001410 SDValue C = DAG.getConstant(C1.trunc(MinBits), dl, MinVT);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001411 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1412 }
Tom Stellardccdc5392016-01-18 19:55:21 +00001413
1414 // If truncating the setcc operands is not desirable, we can still
1415 // simplify the expression in some cases:
1416 // setcc ([sz]ext (setcc x, y, cc)), 0, setne) -> setcc (x, y, cc)
1417 // setcc ([sz]ext (setcc x, y, cc)), 0, seteq) -> setcc (x, y, inv(cc))
1418 // setcc (zext (setcc x, y, cc)), 1, setne) -> setcc (x, y, inv(cc))
1419 // setcc (zext (setcc x, y, cc)), 1, seteq) -> setcc (x, y, cc)
1420 // setcc (sext (setcc x, y, cc)), -1, setne) -> setcc (x, y, inv(cc))
1421 // setcc (sext (setcc x, y, cc)), -1, seteq) -> setcc (x, y, cc)
1422 SDValue TopSetCC = N0->getOperand(0);
1423 unsigned N0Opc = N0->getOpcode();
1424 bool SExt = (N0Opc == ISD::SIGN_EXTEND);
1425 if (TopSetCC.getValueType() == MVT::i1 && VT == MVT::i1 &&
1426 TopSetCC.getOpcode() == ISD::SETCC &&
1427 (N0Opc == ISD::ZERO_EXTEND || N0Opc == ISD::SIGN_EXTEND) &&
1428 (isConstFalseVal(N1C) ||
1429 isExtendedTrueVal(N1C, N0->getValueType(0), SExt))) {
1430
1431 bool Inverse = (N1C->isNullValue() && Cond == ISD::SETEQ) ||
1432 (!N1C->isNullValue() && Cond == ISD::SETNE);
1433
1434 if (!Inverse)
1435 return TopSetCC;
1436
1437 ISD::CondCode InvCond = ISD::getSetCCInverse(
1438 cast<CondCodeSDNode>(TopSetCC.getOperand(2))->get(),
1439 TopSetCC.getOperand(0).getValueType().isInteger());
1440 return DAG.getSetCC(dl, VT, TopSetCC.getOperand(0),
1441 TopSetCC.getOperand(1),
1442 InvCond);
1443
1444 }
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001445 }
1446 }
1447
Eli Friedman65919b52009-07-26 23:47:17 +00001448 // If the LHS is '(and load, const)', the RHS is 0,
1449 // the test is for equality or unsigned, and all 1 bits of the const are
1450 // in the same partial word, see if we can shorten the load.
1451 if (DCI.isBeforeLegalize() &&
Eli Friedmana961d692013-09-24 22:50:14 +00001452 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedman65919b52009-07-26 23:47:17 +00001453 N0.getOpcode() == ISD::AND && C1 == 0 &&
1454 N0.getNode()->hasOneUse() &&
1455 isa<LoadSDNode>(N0.getOperand(0)) &&
1456 N0.getOperand(0).getNode()->hasOneUse() &&
1457 isa<ConstantSDNode>(N0.getOperand(1))) {
1458 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng16b75ce2010-01-07 20:58:44 +00001459 APInt bestMask;
Eli Friedman65919b52009-07-26 23:47:17 +00001460 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng16b75ce2010-01-07 20:58:44 +00001461 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001462 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001463 unsigned maskWidth = origWidth;
Wesley Peck527da1b2010-11-23 03:31:01 +00001464 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedman65919b52009-07-26 23:47:17 +00001465 // 8 bits, but have to be careful...
1466 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1467 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001468 const APInt &Mask =
1469 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001470 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001471 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedman65919b52009-07-26 23:47:17 +00001472 for (unsigned offset=0; offset<origWidth/width; offset++) {
1473 if ((newMask & Mask) == Mask) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00001474 if (!DAG.getDataLayout().isLittleEndian())
Eli Friedman65919b52009-07-26 23:47:17 +00001475 bestOffset = (origWidth/width - offset - 1) * (width/8);
1476 else
1477 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng16b75ce2010-01-07 20:58:44 +00001478 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedman65919b52009-07-26 23:47:17 +00001479 bestWidth = width;
1480 break;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001481 }
Eli Friedman65919b52009-07-26 23:47:17 +00001482 newMask = newMask << width;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001483 }
1484 }
1485 }
Eli Friedman65919b52009-07-26 23:47:17 +00001486 if (bestWidth) {
Chris Lattner493b3e72011-04-14 04:12:47 +00001487 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedman65919b52009-07-26 23:47:17 +00001488 if (newVT.isRound()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001489 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001490 SDValue Ptr = Lod->getBasePtr();
1491 if (bestOffset != 0)
1492 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001493 DAG.getConstant(bestOffset, dl, PtrType));
Eli Friedman65919b52009-07-26 23:47:17 +00001494 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1495 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001496 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001497 false, false, false, NewAlign);
Wesley Peck527da1b2010-11-23 03:31:01 +00001498 return DAG.getSetCC(dl, VT,
Eli Friedman65919b52009-07-26 23:47:17 +00001499 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001500 DAG.getConstant(bestMask.trunc(bestWidth),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001501 dl, newVT)),
1502 DAG.getConstant(0LL, dl, newVT), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001503 }
Eli Friedman65919b52009-07-26 23:47:17 +00001504 }
1505 }
Evan Cheng92658d52007-02-08 22:13:59 +00001506
Eli Friedman65919b52009-07-26 23:47:17 +00001507 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1508 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1509 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1510
1511 // If the comparison constant has bits in the upper part, the
1512 // zero-extended value could never match.
1513 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1514 C1.getBitWidth() - InSize))) {
Evan Cheng92658d52007-02-08 22:13:59 +00001515 switch (Cond) {
Evan Cheng92658d52007-02-08 22:13:59 +00001516 case ISD::SETUGT:
1517 case ISD::SETUGE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001518 case ISD::SETEQ: return DAG.getConstant(0, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001519 case ISD::SETULT:
Eli Friedman65919b52009-07-26 23:47:17 +00001520 case ISD::SETULE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001521 case ISD::SETNE: return DAG.getConstant(1, dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001522 case ISD::SETGT:
1523 case ISD::SETGE:
1524 // True if the sign bit of C1 is set.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001525 return DAG.getConstant(C1.isNegative(), dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001526 case ISD::SETLT:
1527 case ISD::SETLE:
1528 // True if the sign bit of C1 isn't set.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001529 return DAG.getConstant(C1.isNonNegative(), dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001530 default:
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00001531 break;
1532 }
Eli Friedman65919b52009-07-26 23:47:17 +00001533 }
Evan Cheng92658d52007-02-08 22:13:59 +00001534
Eli Friedman65919b52009-07-26 23:47:17 +00001535 // Otherwise, we can perform the comparison with the low bits.
1536 switch (Cond) {
1537 case ISD::SETEQ:
1538 case ISD::SETNE:
1539 case ISD::SETUGT:
1540 case ISD::SETUGE:
1541 case ISD::SETULT:
1542 case ISD::SETULE: {
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001543 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001544 if (DCI.isBeforeLegalizeOps() ||
1545 (isOperationLegal(ISD::SETCC, newVT) &&
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001546 getCondCodeAction(Cond, newVT.getSimpleVT()) == Legal)) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001547 EVT NewSetCCVT =
1548 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), newVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001549 SDValue NewConst = DAG.getConstant(C1.trunc(InSize), dl, newVT);
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001550
1551 SDValue NewSetCC = DAG.getSetCC(dl, NewSetCCVT, N0.getOperand(0),
1552 NewConst, Cond);
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001553 return DAG.getBoolExtOrTrunc(NewSetCC, dl, VT, N0.getValueType());
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001554 }
Eli Friedman65919b52009-07-26 23:47:17 +00001555 break;
1556 }
1557 default:
1558 break; // todo, be more careful with signed comparisons
1559 }
1560 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng228c31f2010-02-27 07:36:59 +00001561 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001562 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedman65919b52009-07-26 23:47:17 +00001563 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +00001564 EVT ExtDstTy = N0.getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001565 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1566
Eli Friedmanffe64c02010-07-30 06:44:31 +00001567 // If the constant doesn't fit into the number of bits for the source of
1568 // the sign extension, it is impossible for both sides to be equal.
1569 if (C1.getMinSignedBits() > ExtSrcTyBits)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001570 return DAG.getConstant(Cond == ISD::SETNE, dl, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +00001571
Eli Friedman65919b52009-07-26 23:47:17 +00001572 SDValue ZextOp;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001573 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001574 if (Op0Ty == ExtSrcTy) {
1575 ZextOp = N0.getOperand(0);
1576 } else {
1577 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1578 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001579 DAG.getConstant(Imm, dl, Op0Ty));
Eli Friedman65919b52009-07-26 23:47:17 +00001580 }
1581 if (!DCI.isCalledByLegalizer())
1582 DCI.AddToWorklist(ZextOp.getNode());
1583 // Otherwise, make this a use of a zext.
Wesley Peck527da1b2010-11-23 03:31:01 +00001584 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedman65919b52009-07-26 23:47:17 +00001585 DAG.getConstant(C1 & APInt::getLowBitsSet(
1586 ExtDstTyBits,
Wesley Peck527da1b2010-11-23 03:31:01 +00001587 ExtSrcTyBits),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001588 dl, ExtDstTy),
Eli Friedman65919b52009-07-26 23:47:17 +00001589 Cond);
1590 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1591 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedman65919b52009-07-26 23:47:17 +00001592 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng228c31f2010-02-27 07:36:59 +00001593 if (N0.getOpcode() == ISD::SETCC &&
1594 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001595 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedman65919b52009-07-26 23:47:17 +00001596 if (TrueWhenTrue)
Wesley Peck527da1b2010-11-23 03:31:01 +00001597 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedman65919b52009-07-26 23:47:17 +00001598 // Invert the condition.
1599 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peck527da1b2010-11-23 03:31:01 +00001600 CC = ISD::getSetCCInverse(CC,
Eli Friedman65919b52009-07-26 23:47:17 +00001601 N0.getOperand(0).getValueType().isInteger());
Tom Stellardcd428182013-09-28 02:50:38 +00001602 if (DCI.isBeforeLegalizeOps() ||
1603 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1604 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Cheng92658d52007-02-08 22:13:59 +00001605 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001606
Eli Friedman65919b52009-07-26 23:47:17 +00001607 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peck527da1b2010-11-23 03:31:01 +00001608 (N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001609 N0.getOperand(0).getOpcode() == ISD::XOR &&
1610 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1611 isa<ConstantSDNode>(N0.getOperand(1)) &&
1612 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1613 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1614 // can only do this if the top bits are known zero.
1615 unsigned BitWidth = N0.getValueSizeInBits();
1616 if (DAG.MaskedValueIsZero(N0,
1617 APInt::getHighBitsSet(BitWidth,
1618 BitWidth-1))) {
1619 // Okay, get the un-inverted input value.
1620 SDValue Val;
1621 if (N0.getOpcode() == ISD::XOR)
1622 Val = N0.getOperand(0);
1623 else {
Wesley Peck527da1b2010-11-23 03:31:01 +00001624 assert(N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001625 N0.getOperand(0).getOpcode() == ISD::XOR);
1626 // ((X^1)&1)^1 -> X & 1
1627 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1628 N0.getOperand(0).getOperand(0),
1629 N0.getOperand(1));
1630 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001631
Eli Friedman65919b52009-07-26 23:47:17 +00001632 return DAG.getSetCC(dl, VT, Val, N1,
1633 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1634 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001635 } else if (N1C->getAPIntValue() == 1 &&
1636 (VT == MVT::i1 ||
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001637 getBooleanContents(N0->getValueType(0)) ==
1638 ZeroOrOneBooleanContent)) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001639 SDValue Op0 = N0;
1640 if (Op0.getOpcode() == ISD::TRUNCATE)
1641 Op0 = Op0.getOperand(0);
1642
1643 if ((Op0.getOpcode() == ISD::XOR) &&
1644 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1645 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1646 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1647 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1648 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1649 Cond);
Craig Topper63f59212012-12-19 06:12:28 +00001650 }
1651 if (Op0.getOpcode() == ISD::AND &&
1652 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1653 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001654 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001655 if (Op0.getValueType().bitsGT(VT))
Evan Cheng228c31f2010-02-27 07:36:59 +00001656 Op0 = DAG.getNode(ISD::AND, dl, VT,
1657 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001658 DAG.getConstant(1, dl, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001659 else if (Op0.getValueType().bitsLT(VT))
1660 Op0 = DAG.getNode(ISD::AND, dl, VT,
1661 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001662 DAG.getConstant(1, dl, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001663
Evan Cheng228c31f2010-02-27 07:36:59 +00001664 return DAG.getSetCC(dl, VT, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001665 DAG.getConstant(0, dl, Op0.getValueType()),
Evan Cheng228c31f2010-02-27 07:36:59 +00001666 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1667 }
Craig Topper63f59212012-12-19 06:12:28 +00001668 if (Op0.getOpcode() == ISD::AssertZext &&
1669 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1670 return DAG.getSetCC(dl, VT, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001671 DAG.getConstant(0, dl, Op0.getValueType()),
Craig Topper63f59212012-12-19 06:12:28 +00001672 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001673 }
Eli Friedman65919b52009-07-26 23:47:17 +00001674 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001675
Eli Friedman65919b52009-07-26 23:47:17 +00001676 APInt MinVal, MaxVal;
1677 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1678 if (ISD::isSignedIntSetCC(Cond)) {
1679 MinVal = APInt::getSignedMinValue(OperandBitSize);
1680 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1681 } else {
1682 MinVal = APInt::getMinValue(OperandBitSize);
1683 MaxVal = APInt::getMaxValue(OperandBitSize);
1684 }
Evan Cheng92658d52007-02-08 22:13:59 +00001685
Eli Friedman65919b52009-07-26 23:47:17 +00001686 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1687 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001688 if (C1 == MinVal) return DAG.getConstant(1, dl, VT); // X >= MIN --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001689 // X >= C0 --> X > (C0 - 1)
1690 APInt C = C1 - 1;
1691 ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT;
1692 if ((DCI.isBeforeLegalizeOps() ||
1693 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1694 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1695 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001696 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001697 DAG.getConstant(C, dl, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001698 NewCC);
1699 }
Eli Friedman65919b52009-07-26 23:47:17 +00001700 }
Evan Cheng92658d52007-02-08 22:13:59 +00001701
Eli Friedman65919b52009-07-26 23:47:17 +00001702 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001703 if (C1 == MaxVal) return DAG.getConstant(1, dl, VT); // X <= MAX --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001704 // X <= C0 --> X < (C0 + 1)
1705 APInt C = C1 + 1;
1706 ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT;
1707 if ((DCI.isBeforeLegalizeOps() ||
1708 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1709 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1710 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001711 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001712 DAG.getConstant(C, dl, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001713 NewCC);
1714 }
Eli Friedman65919b52009-07-26 23:47:17 +00001715 }
Evan Cheng92658d52007-02-08 22:13:59 +00001716
Eli Friedman65919b52009-07-26 23:47:17 +00001717 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001718 return DAG.getConstant(0, dl, VT); // X < MIN --> false
Eli Friedman65919b52009-07-26 23:47:17 +00001719 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001720 return DAG.getConstant(1, dl, VT); // X >= MIN --> true
Eli Friedman65919b52009-07-26 23:47:17 +00001721 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001722 return DAG.getConstant(0, dl, VT); // X > MAX --> false
Eli Friedman65919b52009-07-26 23:47:17 +00001723 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001724 return DAG.getConstant(1, dl, VT); // X <= MAX --> true
Evan Cheng92658d52007-02-08 22:13:59 +00001725
Eli Friedman65919b52009-07-26 23:47:17 +00001726 // Canonicalize setgt X, Min --> setne X, Min
1727 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1728 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1729 // Canonicalize setlt X, Max --> setne X, Max
1730 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1731 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Cheng92658d52007-02-08 22:13:59 +00001732
Eli Friedman65919b52009-07-26 23:47:17 +00001733 // If we have setult X, 1, turn it into seteq X, 0
1734 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001735 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001736 DAG.getConstant(MinVal, dl, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001737 ISD::SETEQ);
1738 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper3f194c82012-12-19 06:43:58 +00001739 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001740 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001741 DAG.getConstant(MaxVal, dl, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001742 ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001743
Eli Friedman65919b52009-07-26 23:47:17 +00001744 // If we have "setcc X, C0", check to see if we can shrink the immediate
1745 // by changing cc.
Evan Cheng92658d52007-02-08 22:13:59 +00001746
Eli Friedman65919b52009-07-26 23:47:17 +00001747 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peck527da1b2010-11-23 03:31:01 +00001748 if (Cond == ISD::SETUGT &&
Eli Friedman65919b52009-07-26 23:47:17 +00001749 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peck527da1b2010-11-23 03:31:01 +00001750 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001751 DAG.getConstant(0, dl, N1.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001752 ISD::SETLT);
Evan Cheng92658d52007-02-08 22:13:59 +00001753
Eli Friedman65919b52009-07-26 23:47:17 +00001754 // SETULT X, SINTMIN -> SETGT X, -1
1755 if (Cond == ISD::SETULT &&
1756 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1757 SDValue ConstMinusOne =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001758 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize), dl,
Eli Friedman65919b52009-07-26 23:47:17 +00001759 N1.getValueType());
1760 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1761 }
Evan Cheng92658d52007-02-08 22:13:59 +00001762
Eli Friedman65919b52009-07-26 23:47:17 +00001763 // Fold bit comparisons when we can.
1764 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Cheng166a4e62010-01-06 19:38:29 +00001765 (VT == N0.getValueType() ||
1766 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
Mehdi Amini44ede332015-07-09 02:09:04 +00001767 N0.getOpcode() == ISD::AND) {
1768 auto &DL = DAG.getDataLayout();
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001769 if (auto *AndRHS = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001770 EVT ShiftTy = DCI.isBeforeLegalize()
1771 ? getPointerTy(DL)
Mehdi Amini9639d652015-07-09 02:09:20 +00001772 : getShiftAmountTy(N0.getValueType(), DL);
Eli Friedman65919b52009-07-26 23:47:17 +00001773 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1774 // Perform the xform if the AND RHS is a single bit.
Evan Cheng16b75ce2010-01-07 20:58:44 +00001775 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001776 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1777 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001778 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), dl,
1779 ShiftTy)));
Eli Friedman65919b52009-07-26 23:47:17 +00001780 }
Evan Cheng16b75ce2010-01-07 20:58:44 +00001781 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001782 // (X & 8) == 8 --> (X & 8) >> 3
1783 // Perform the xform if C1 is a single bit.
1784 if (C1.isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001785 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1786 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001787 DAG.getConstant(C1.logBase2(), dl,
1788 ShiftTy)));
Evan Cheng92658d52007-02-08 22:13:59 +00001789 }
1790 }
Eli Friedman65919b52009-07-26 23:47:17 +00001791 }
Mehdi Amini44ede332015-07-09 02:09:04 +00001792 }
Evan Chengf579bec2012-07-17 06:53:39 +00001793
Evan Cheng47d7be92012-07-17 07:47:50 +00001794 if (C1.getMinSignedBits() <= 64 &&
1795 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Chengf579bec2012-07-17 06:53:39 +00001796 // (X & -256) == 256 -> (X >> 8) == 1
1797 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1798 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001799 if (auto *AndRHS = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Evan Chengf579bec2012-07-17 06:53:39 +00001800 const APInt &AndRHSC = AndRHS->getAPIntValue();
1801 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1802 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Mehdi Amini44ede332015-07-09 02:09:04 +00001803 auto &DL = DAG.getDataLayout();
1804 EVT ShiftTy = DCI.isBeforeLegalize()
1805 ? getPointerTy(DL)
Mehdi Amini9639d652015-07-09 02:09:20 +00001806 : getShiftAmountTy(N0.getValueType(), DL);
Evan Chengf579bec2012-07-17 06:53:39 +00001807 EVT CmpTy = N0.getValueType();
1808 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001809 DAG.getConstant(ShiftBits, dl,
1810 ShiftTy));
1811 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), dl, CmpTy);
Evan Chengf579bec2012-07-17 06:53:39 +00001812 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1813 }
1814 }
Evan Cheng780f9b52012-07-17 08:31:11 +00001815 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1816 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1817 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1818 // X < 0x100000000 -> (X >> 32) < 1
1819 // X >= 0x100000000 -> (X >> 32) >= 1
1820 // X <= 0x0ffffffff -> (X >> 32) < 1
1821 // X > 0x0ffffffff -> (X >> 32) >= 1
1822 unsigned ShiftBits;
1823 APInt NewC = C1;
1824 ISD::CondCode NewCond = Cond;
1825 if (AdjOne) {
1826 ShiftBits = C1.countTrailingOnes();
1827 NewC = NewC + 1;
1828 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1829 } else {
1830 ShiftBits = C1.countTrailingZeros();
1831 }
1832 NewC = NewC.lshr(ShiftBits);
Pawel Bylica8011da92015-05-20 17:21:09 +00001833 if (ShiftBits && NewC.getMinSignedBits() <= 64 &&
1834 isLegalICmpImmediate(NewC.getSExtValue())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001835 auto &DL = DAG.getDataLayout();
1836 EVT ShiftTy = DCI.isBeforeLegalize()
1837 ? getPointerTy(DL)
Mehdi Amini9639d652015-07-09 02:09:20 +00001838 : getShiftAmountTy(N0.getValueType(), DL);
Evan Cheng780f9b52012-07-17 08:31:11 +00001839 EVT CmpTy = N0.getValueType();
1840 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001841 DAG.getConstant(ShiftBits, dl, ShiftTy));
1842 SDValue CmpRHS = DAG.getConstant(NewC, dl, CmpTy);
Evan Cheng780f9b52012-07-17 08:31:11 +00001843 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1844 }
Evan Chengf579bec2012-07-17 06:53:39 +00001845 }
1846 }
Evan Cheng92658d52007-02-08 22:13:59 +00001847 }
1848
Gabor Greiff304a7a2008-08-28 21:40:38 +00001849 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Cheng92658d52007-02-08 22:13:59 +00001850 // Constant fold or commute setcc.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001851 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greiff304a7a2008-08-28 21:40:38 +00001852 if (O.getNode()) return O;
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001853 } else if (auto *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner3b6a8212007-12-29 08:37:08 +00001854 // If the RHS of an FP comparison is a constant, simplify it away in
1855 // some cases.
1856 if (CFP->getValueAPF().isNaN()) {
1857 // If an operand is known to be a nan, we can fold it.
1858 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001859 default: llvm_unreachable("Unknown flavor!");
Chris Lattner3b6a8212007-12-29 08:37:08 +00001860 case 0: // Known false.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001861 return DAG.getConstant(0, dl, VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001862 case 1: // Known true.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001863 return DAG.getConstant(1, dl, VT);
Chris Lattner96317d22007-12-30 21:21:10 +00001864 case 2: // Undefined.
Dale Johannesen84935752009-02-06 23:05:02 +00001865 return DAG.getUNDEF(VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001866 }
1867 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001868
Chris Lattner3b6a8212007-12-29 08:37:08 +00001869 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1870 // constant if knowing that the operand is non-nan is enough. We prefer to
1871 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1872 // materialize 0.0.
1873 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001874 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman832800a2009-09-26 15:24:17 +00001875
1876 // If the condition is not legal, see if we can find an equivalent one
1877 // which is legal.
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001878 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman832800a2009-09-26 15:24:17 +00001879 // If the comparison was an awkward floating-point == or != and one of
1880 // the comparison operands is infinity or negative infinity, convert the
1881 // condition to a less-awkward <= or >=.
1882 if (CFP->getValueAPF().isInfinity()) {
1883 if (CFP->getValueAPF().isNegative()) {
1884 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001885 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001886 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1887 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001888 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001889 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1890 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001891 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001892 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1893 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001894 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001895 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1896 } else {
1897 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001898 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001899 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1900 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001901 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001902 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1903 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001904 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001905 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1906 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001907 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001908 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1909 }
1910 }
1911 }
Evan Cheng92658d52007-02-08 22:13:59 +00001912 }
1913
1914 if (N0 == N1) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001915 // The sext(setcc()) => setcc() optimization relies on the appropriate
1916 // constant being emitted.
Nadav Rotema8e15b02012-09-06 11:13:55 +00001917 uint64_t EqVal = 0;
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001918 switch (getBooleanContents(N0.getValueType())) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001919 case UndefinedBooleanContent:
1920 case ZeroOrOneBooleanContent:
1921 EqVal = ISD::isTrueWhenEqual(Cond);
1922 break;
1923 case ZeroOrNegativeOneBooleanContent:
1924 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1925 break;
1926 }
1927
Evan Cheng92658d52007-02-08 22:13:59 +00001928 // We can always fold X == X for integer setcc's.
Chad Rosier2a02fe12012-04-03 20:11:24 +00001929 if (N0.getValueType().isInteger()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001930 return DAG.getConstant(EqVal, dl, VT);
Chad Rosier2a02fe12012-04-03 20:11:24 +00001931 }
Evan Cheng92658d52007-02-08 22:13:59 +00001932 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1933 if (UOF == 2) // FP operators that are undefined on NaNs.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001934 return DAG.getConstant(EqVal, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001935 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001936 return DAG.getConstant(EqVal, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001937 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1938 // if it is not already.
1939 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmowb67d7a32012-07-31 18:07:43 +00001940 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001941 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001942 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Cheng92658d52007-02-08 22:13:59 +00001943 }
1944
1945 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands13237ac2008-06-06 12:08:01 +00001946 N0.getValueType().isInteger()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001947 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1948 N0.getOpcode() == ISD::XOR) {
1949 // Simplify (X+Y) == (X+Z) --> Y == Z
1950 if (N0.getOpcode() == N1.getOpcode()) {
1951 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001952 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001953 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001954 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001955 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1956 // If X op Y == Y op X, try other combinations.
1957 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peck527da1b2010-11-23 03:31:01 +00001958 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001959 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001960 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peck527da1b2010-11-23 03:31:01 +00001961 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001962 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001963 }
1964 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001965
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001966 // If RHS is a legal immediate value for a compare instruction, we need
1967 // to be careful about increasing register pressure needlessly.
1968 bool LegalRHSImm = false;
1969
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001970 if (auto *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1971 if (auto *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Evan Cheng92658d52007-02-08 22:13:59 +00001972 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greiff304a7a2008-08-28 21:40:38 +00001973 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00001974 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmaneffb8942008-09-12 16:56:44 +00001975 DAG.getConstant(RHSC->getAPIntValue()-
1976 LHSR->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001977 dl, N0.getValueType()), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001978 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001979
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001980 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Cheng92658d52007-02-08 22:13:59 +00001981 if (N0.getOpcode() == ISD::XOR)
1982 // If we know that all of the inverted bits are zero, don't bother
1983 // performing the inversion.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001984 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1985 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001986 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001987 DAG.getConstant(LHSR->getAPIntValue() ^
1988 RHSC->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001989 dl, N0.getValueType()),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001990 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001991 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001992
Evan Cheng92658d52007-02-08 22:13:59 +00001993 // Turn (C1-X) == C2 --> X == C1-C2
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001994 if (auto *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001995 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman1f372ed2008-02-25 21:11:39 +00001996 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001997 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001998 DAG.getConstant(SUBC->getAPIntValue() -
1999 RHSC->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002000 dl, N0.getValueType()),
Dan Gohman1f372ed2008-02-25 21:11:39 +00002001 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00002002 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002003 }
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00002004
2005 // Could RHSC fold directly into a compare?
2006 if (RHSC->getValueType(0).getSizeInBits() <= 64)
2007 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Cheng92658d52007-02-08 22:13:59 +00002008 }
2009
2010 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00002011 // Don't do this if X is an immediate that can fold into a cmp
2012 // instruction and X+Z has other uses. It could be an induction variable
2013 // chain, and the transform would increase register pressure.
2014 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
2015 if (N0.getOperand(0) == N1)
2016 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002017 DAG.getConstant(0, dl, N0.getValueType()), Cond);
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00002018 if (N0.getOperand(1) == N1) {
2019 if (DAG.isCommutativeBinOp(N0.getOpcode()))
2020 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002021 DAG.getConstant(0, dl, N0.getValueType()),
2022 Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00002023 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00002024 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
Mehdi Amini9639d652015-07-09 02:09:20 +00002025 auto &DL = DAG.getDataLayout();
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00002026 // (Z-X) == X --> Z == X<<1
Mehdi Amini9639d652015-07-09 02:09:20 +00002027 SDValue SH = DAG.getNode(
2028 ISD::SHL, dl, N1.getValueType(), N1,
2029 DAG.getConstant(1, dl,
2030 getShiftAmountTy(N1.getValueType(), DL)));
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00002031 if (!DCI.isCalledByLegalizer())
2032 DCI.AddToWorklist(SH.getNode());
2033 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
2034 }
Evan Cheng92658d52007-02-08 22:13:59 +00002035 }
2036 }
2037 }
2038
2039 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2040 N1.getOpcode() == ISD::XOR) {
2041 // Simplify X == (X+Z) --> Z == 0
Craig Topper3f194c82012-12-19 06:43:58 +00002042 if (N1.getOperand(0) == N0)
Dale Johannesenf1163e92009-02-03 00:47:48 +00002043 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002044 DAG.getConstant(0, dl, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00002045 if (N1.getOperand(1) == N0) {
2046 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002047 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002048 DAG.getConstant(0, dl, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00002049 if (N1.getNode()->hasOneUse()) {
Evan Cheng92658d52007-02-08 22:13:59 +00002050 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
Mehdi Amini9639d652015-07-09 02:09:20 +00002051 auto &DL = DAG.getDataLayout();
Evan Cheng92658d52007-02-08 22:13:59 +00002052 // X == (Z-X) --> X<<1 == Z
Mehdi Amini9639d652015-07-09 02:09:20 +00002053 SDValue SH = DAG.getNode(
2054 ISD::SHL, dl, N1.getValueType(), N0,
2055 DAG.getConstant(1, dl, getShiftAmountTy(N0.getValueType(), DL)));
Evan Cheng92658d52007-02-08 22:13:59 +00002056 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002057 DCI.AddToWorklist(SH.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002058 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00002059 }
2060 }
2061 }
Dan Gohmane58ab792009-01-29 01:59:02 +00002062
Dan Gohman8b437cc2009-01-29 16:18:12 +00002063 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesencc5fc442009-02-11 19:19:41 +00002064 // Note that where y is variable and is known to have at most
2065 // one bit set (for example, if it is z&1) we cannot do this;
2066 // the expressions are not equivalent when y==0.
Dan Gohmane58ab792009-01-29 01:59:02 +00002067 if (N0.getOpcode() == ISD::AND)
2068 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00002069 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00002070 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00002071 if (DCI.isBeforeLegalizeOps() ||
2072 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002073 SDValue Zero = DAG.getConstant(0, dl, N1.getValueType());
Tom Stellardcd428182013-09-28 02:50:38 +00002074 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
2075 }
Dan Gohmane58ab792009-01-29 01:59:02 +00002076 }
2077 }
2078 if (N1.getOpcode() == ISD::AND)
2079 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00002080 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00002081 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00002082 if (DCI.isBeforeLegalizeOps() ||
2083 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002084 SDValue Zero = DAG.getConstant(0, dl, N0.getValueType());
Tom Stellardcd428182013-09-28 02:50:38 +00002085 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
2086 }
Dan Gohmane58ab792009-01-29 01:59:02 +00002087 }
2088 }
Evan Cheng92658d52007-02-08 22:13:59 +00002089 }
2090
2091 // Fold away ALL boolean setcc's.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002092 SDValue Temp;
Owen Anderson9f944592009-08-11 20:47:22 +00002093 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Cheng92658d52007-02-08 22:13:59 +00002094 switch (Cond) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002095 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilsonc5890052009-01-22 17:39:32 +00002096 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00002097 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2098 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Cheng92658d52007-02-08 22:13:59 +00002099 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002100 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002101 break;
2102 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00002103 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Cheng92658d52007-02-08 22:13:59 +00002104 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002105 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2106 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson9f944592009-08-11 20:47:22 +00002107 Temp = DAG.getNOT(dl, N0, MVT::i1);
2108 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002109 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002110 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002111 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002112 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2113 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson9f944592009-08-11 20:47:22 +00002114 Temp = DAG.getNOT(dl, N1, MVT::i1);
2115 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002116 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002117 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002118 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002119 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2120 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson9f944592009-08-11 20:47:22 +00002121 Temp = DAG.getNOT(dl, N0, MVT::i1);
2122 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002123 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002124 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002125 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002126 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2127 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson9f944592009-08-11 20:47:22 +00002128 Temp = DAG.getNOT(dl, N1, MVT::i1);
2129 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002130 break;
2131 }
Owen Anderson9f944592009-08-11 20:47:22 +00002132 if (VT != MVT::i1) {
Evan Cheng92658d52007-02-08 22:13:59 +00002133 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002134 DCI.AddToWorklist(N0.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002135 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenf1163e92009-02-03 00:47:48 +00002136 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Cheng92658d52007-02-08 22:13:59 +00002137 }
2138 return N0;
2139 }
2140
2141 // Could not fold it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002142 return SDValue();
Evan Cheng92658d52007-02-08 22:13:59 +00002143}
2144
Sanjay Patelac6e9102015-12-29 22:11:50 +00002145/// Returns true (and the GlobalValue and the offset) if the node is a
2146/// GlobalAddress + offset.
Chris Lattner46c01a32011-02-13 22:25:43 +00002147bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Cheng2609d5e2008-05-12 19:56:52 +00002148 int64_t &Offset) const {
Sanjay Pateld1d9db52015-12-29 22:00:37 +00002149 if (auto *GASD = dyn_cast<GlobalAddressSDNode>(N)) {
Dan Gohmane38cc012008-06-09 22:05:52 +00002150 GA = GASD->getGlobal();
2151 Offset += GASD->getOffset();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002152 return true;
2153 }
2154
2155 if (N->getOpcode() == ISD::ADD) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002156 SDValue N1 = N->getOperand(0);
2157 SDValue N2 = N->getOperand(1);
Gabor Greiff304a7a2008-08-28 21:40:38 +00002158 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Sanjay Pateld1d9db52015-12-29 22:00:37 +00002159 if (auto *V = dyn_cast<ConstantSDNode>(N2)) {
Dan Gohman6e054832008-09-26 21:54:37 +00002160 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002161 return true;
2162 }
Gabor Greiff304a7a2008-08-28 21:40:38 +00002163 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Sanjay Pateld1d9db52015-12-29 22:00:37 +00002164 if (auto *V = dyn_cast<ConstantSDNode>(N1)) {
Dan Gohman6e054832008-09-26 21:54:37 +00002165 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002166 return true;
2167 }
2168 }
2169 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00002170
Evan Cheng2609d5e2008-05-12 19:56:52 +00002171 return false;
2172}
2173
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00002174SDValue TargetLowering::PerformDAGCombine(SDNode *N,
2175 DAGCombinerInfo &DCI) const {
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002176 // Default implementation: no optimization.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002177 return SDValue();
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002178}
2179
Chris Lattneree1dadb2006-02-04 02:13:02 +00002180//===----------------------------------------------------------------------===//
2181// Inline Assembler Implementation Methods
2182//===----------------------------------------------------------------------===//
2183
2184TargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002185TargetLowering::getConstraintType(StringRef Constraint) const {
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002186 unsigned S = Constraint.size();
2187
2188 if (S == 1) {
Chris Lattnerd6855142007-03-25 02:14:49 +00002189 switch (Constraint[0]) {
2190 default: break;
2191 case 'r': return C_RegisterClass;
2192 case 'm': // memory
2193 case 'o': // offsetable
2194 case 'V': // not offsetable
2195 return C_Memory;
2196 case 'i': // Simple Integer or Relocatable Constant
2197 case 'n': // Simple Integer
John Thompsonc467aa22010-09-21 22:04:54 +00002198 case 'E': // Floating Point Constant
2199 case 'F': // Floating Point Constant
Chris Lattnerd6855142007-03-25 02:14:49 +00002200 case 's': // Relocatable Constant
John Thompsonc467aa22010-09-21 22:04:54 +00002201 case 'p': // Address.
Chris Lattner3d7efa22007-03-25 04:35:41 +00002202 case 'X': // Allow ANY value.
Chris Lattnerd6855142007-03-25 02:14:49 +00002203 case 'I': // Target registers.
2204 case 'J':
2205 case 'K':
2206 case 'L':
2207 case 'M':
2208 case 'N':
2209 case 'O':
2210 case 'P':
John Thompsonc467aa22010-09-21 22:04:54 +00002211 case '<':
2212 case '>':
Chris Lattnerd6855142007-03-25 02:14:49 +00002213 return C_Other;
2214 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002215 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002216
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002217 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002218 if (S == 8 && Constraint.substr(1, 6) == "memory") // "{memory}"
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002219 return C_Memory;
Chris Lattner843e4452007-03-25 02:18:14 +00002220 return C_Register;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002221 }
Chris Lattnerd6855142007-03-25 02:14:49 +00002222 return C_Unknown;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002223}
2224
Sanjay Patelac6e9102015-12-29 22:11:50 +00002225/// Try to replace an X constraint, which matches anything, with another that
2226/// has more specific requirements based on the type of the corresponding
2227/// operand.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002228const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands13237ac2008-06-06 12:08:01 +00002229 if (ConstraintVT.isInteger())
Chris Lattner724539c2008-04-26 23:02:14 +00002230 return "r";
Duncan Sands13237ac2008-06-06 12:08:01 +00002231 if (ConstraintVT.isFloatingPoint())
Chris Lattner724539c2008-04-26 23:02:14 +00002232 return "f"; // works for many targets
Craig Topperc0196b12014-04-14 00:51:57 +00002233 return nullptr;
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002234}
2235
Sanjay Patelac6e9102015-12-29 22:11:50 +00002236/// Lower the specified operand into the Ops vector.
2237/// If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002238void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00002239 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002240 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00002241 SelectionDAG &DAG) const {
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002242
Eric Christopherde9399b2011-06-02 23:16:42 +00002243 if (Constraint.length() > 1) return;
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002244
Eric Christopherde9399b2011-06-02 23:16:42 +00002245 char ConstraintLetter = Constraint[0];
Chris Lattneree1dadb2006-02-04 02:13:02 +00002246 switch (ConstraintLetter) {
Chris Lattnera9f917a2007-02-17 06:00:35 +00002247 default: break;
Dale Johannesen4646aa32007-11-05 21:20:28 +00002248 case 'X': // Allows any operand; labels (basic block) use this.
2249 if (Op.getOpcode() == ISD::BasicBlock) {
2250 Ops.push_back(Op);
2251 return;
2252 }
2253 // fall through
Chris Lattneree1dadb2006-02-04 02:13:02 +00002254 case 'i': // Simple Integer or Relocatable Constant
2255 case 'n': // Simple Integer
Dale Johannesen4646aa32007-11-05 21:20:28 +00002256 case 's': { // Relocatable Constant
Chris Lattner44a2ed62007-05-03 16:54:34 +00002257 // These operands are interested in values of the form (GV+C), where C may
2258 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2259 // is possible and fine if either GV or C are missing.
2260 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2261 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00002262
Chris Lattner44a2ed62007-05-03 16:54:34 +00002263 // If we have "(add GV, C)", pull out GV/C
2264 if (Op.getOpcode() == ISD::ADD) {
2265 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2266 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
Craig Topperc0196b12014-04-14 00:51:57 +00002267 if (!C || !GA) {
Chris Lattner44a2ed62007-05-03 16:54:34 +00002268 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2269 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2270 }
Craig Topperc0196b12014-04-14 00:51:57 +00002271 if (!C || !GA)
2272 C = nullptr, GA = nullptr;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002273 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002274
Chris Lattner44a2ed62007-05-03 16:54:34 +00002275 // If we find a valid operand, map to the TargetXXX version so that the
2276 // value itself doesn't get selected.
2277 if (GA) { // Either &GV or &GV+C
2278 if (ConstraintLetter != 'n') {
2279 int64_t Offs = GA->getOffset();
Dan Gohmaneffb8942008-09-12 16:56:44 +00002280 if (C) Offs += C->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002281 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00002282 C ? SDLoc(C) : SDLoc(),
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002283 Op.getValueType(), Offs));
Chris Lattner44a2ed62007-05-03 16:54:34 +00002284 }
James Y Knight46f91c82015-07-13 16:36:22 +00002285 return;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002286 }
2287 if (C) { // just C, no GV.
Chris Lattnera9f917a2007-02-17 06:00:35 +00002288 // Simple constants are not allowed for 's'.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002289 if (ConstraintLetter != 's') {
Dale Johannesen65577522009-02-12 20:58:09 +00002290 // gcc prints these as sign extended. Sign extend value to 64 bits
2291 // now; without this it would get ZExt'd later in
2292 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2293 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002294 SDLoc(C), MVT::i64));
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002295 }
James Y Knight46f91c82015-07-13 16:36:22 +00002296 return;
Chris Lattnera9f917a2007-02-17 06:00:35 +00002297 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002298 break;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002299 }
Chris Lattner44a2ed62007-05-03 16:54:34 +00002300 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002301}
2302
Eric Christopher11e4df72015-02-26 22:38:43 +00002303std::pair<unsigned, const TargetRegisterClass *>
2304TargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *RI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002305 StringRef Constraint,
Eric Christopher11e4df72015-02-26 22:38:43 +00002306 MVT VT) const {
Will Dietzae726a92013-10-13 03:08:49 +00002307 if (Constraint.empty() || Constraint[0] != '{')
Craig Topperc0196b12014-04-14 00:51:57 +00002308 return std::make_pair(0u, static_cast<TargetRegisterClass*>(nullptr));
Chris Lattner7ed31012006-02-01 01:29:47 +00002309 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2310
2311 // Remove the braces from around the name.
Benjamin Kramer68e49452009-11-12 20:36:59 +00002312 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner7ad77df2006-02-22 00:56:39 +00002313
Hal Finkel943f76d2012-12-18 17:50:58 +00002314 std::pair<unsigned, const TargetRegisterClass*> R =
Craig Topperc0196b12014-04-14 00:51:57 +00002315 std::make_pair(0u, static_cast<const TargetRegisterClass*>(nullptr));
Hal Finkel943f76d2012-12-18 17:50:58 +00002316
Chris Lattner7ad77df2006-02-22 00:56:39 +00002317 // Figure out which register class contains this reg.
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002318 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner7ad77df2006-02-22 00:56:39 +00002319 E = RI->regclass_end(); RCI != E; ++RCI) {
2320 const TargetRegisterClass *RC = *RCI;
Wesley Peck527da1b2010-11-23 03:31:01 +00002321
2322 // If none of the value types for this register class are valid, we
Chris Lattner2e124af2006-02-22 23:00:51 +00002323 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen35163e22011-10-12 01:24:51 +00002324 if (!isLegalRC(RC))
2325 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002326
2327 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002328 I != E; ++I) {
Hal Finkel943f76d2012-12-18 17:50:58 +00002329 if (RegName.equals_lower(RI->getName(*I))) {
2330 std::pair<unsigned, const TargetRegisterClass*> S =
2331 std::make_pair(*I, RC);
2332
2333 // If this register class has the requested value type, return it,
2334 // otherwise keep searching and return the first class found
2335 // if no other is found which explicitly has the requested type.
2336 if (RC->hasType(VT))
2337 return S;
2338 else if (!R.second)
2339 R = S;
2340 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00002341 }
Chris Lattner32fef532006-01-26 20:37:03 +00002342 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002343
Hal Finkel943f76d2012-12-18 17:50:58 +00002344 return R;
Chris Lattner32fef532006-01-26 20:37:03 +00002345}
Evan Chengaf598d22006-03-13 23:18:16 +00002346
2347//===----------------------------------------------------------------------===//
Chris Lattner47935152008-04-27 00:09:47 +00002348// Constraint Selection.
2349
Sanjay Patelac6e9102015-12-29 22:11:50 +00002350/// Return true of this is an input operand that is a matching constraint like
2351/// "4".
Chris Lattner860df6e2008-10-17 16:47:46 +00002352bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattneref890172008-10-17 16:21:11 +00002353 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei83c74e92013-02-12 21:21:59 +00002354 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattneref890172008-10-17 16:21:11 +00002355}
2356
Sanjay Patelac6e9102015-12-29 22:11:50 +00002357/// If this is an input matching constraint, this method returns the output
2358/// operand it matches.
Chris Lattneref890172008-10-17 16:21:11 +00002359unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2360 assert(!ConstraintCode.empty() && "No known constraint!");
2361 return atoi(ConstraintCode.c_str());
2362}
2363
Sanjay Patelac6e9102015-12-29 22:11:50 +00002364/// Split up the constraint string from the inline assembly value into the
2365/// specific constraints and their prefixes, and also tie in the associated
2366/// operand values.
John Thompson1094c802010-09-13 18:15:37 +00002367/// If this returns an empty vector, and if the constraint string itself
2368/// isn't empty, there was an error parsing.
Eric Christopher11e4df72015-02-26 22:38:43 +00002369TargetLowering::AsmOperandInfoVector
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002370TargetLowering::ParseConstraints(const DataLayout &DL,
2371 const TargetRegisterInfo *TRI,
Eric Christopher11e4df72015-02-26 22:38:43 +00002372 ImmutableCallSite CS) const {
Sanjay Patelac6e9102015-12-29 22:11:50 +00002373 /// Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00002374 AsmOperandInfoVector ConstraintOperands;
John Thompson1094c802010-09-13 18:15:37 +00002375 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompsonc467aa22010-09-21 22:04:54 +00002376 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompson1094c802010-09-13 18:15:37 +00002377
2378 // Do a prepass over the constraints, canonicalizing them, and building up the
2379 // ConstraintOperands list.
John Thompson1094c802010-09-13 18:15:37 +00002380 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2381 unsigned ResNo = 0; // ResNo - The result number of the next output.
2382
Benjamin Kramere12a6ba2014-10-03 18:33:16 +00002383 for (InlineAsm::ConstraintInfo &CI : IA->ParseConstraints()) {
2384 ConstraintOperands.emplace_back(std::move(CI));
John Thompson1094c802010-09-13 18:15:37 +00002385 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2386
John Thompsonc467aa22010-09-21 22:04:54 +00002387 // Update multiple alternative constraint count.
2388 if (OpInfo.multipleAlternatives.size() > maCount)
2389 maCount = OpInfo.multipleAlternatives.size();
2390
John Thompsone8360b72010-10-29 17:29:13 +00002391 OpInfo.ConstraintVT = MVT::Other;
John Thompson1094c802010-09-13 18:15:37 +00002392
2393 // Compute the value type for each operand.
2394 switch (OpInfo.Type) {
2395 case InlineAsm::isOutput:
2396 // Indirect outputs just consume an argument.
2397 if (OpInfo.isIndirect) {
2398 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2399 break;
2400 }
2401
2402 // The return value of the call is this value. As such, there is no
2403 // corresponding argument.
2404 assert(!CS.getType()->isVoidTy() &&
2405 "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00002406 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002407 OpInfo.ConstraintVT =
2408 getSimpleValueType(DL, STy->getElementType(ResNo));
John Thompson1094c802010-09-13 18:15:37 +00002409 } else {
2410 assert(ResNo == 0 && "Asm only has one result!");
Mehdi Amini44ede332015-07-09 02:09:04 +00002411 OpInfo.ConstraintVT = getSimpleValueType(DL, CS.getType());
John Thompson1094c802010-09-13 18:15:37 +00002412 }
2413 ++ResNo;
2414 break;
2415 case InlineAsm::isInput:
2416 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2417 break;
2418 case InlineAsm::isClobber:
2419 // Nothing to do.
2420 break;
2421 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002422
John Thompsone8360b72010-10-29 17:29:13 +00002423 if (OpInfo.CallOperandVal) {
Chris Lattner229907c2011-07-18 04:54:35 +00002424 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002425 if (OpInfo.isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00002426 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002427 if (!PtrTy)
2428 report_fatal_error("Indirect operand for inline asm not a pointer!");
2429 OpTy = PtrTy->getElementType();
2430 }
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002431
Eric Christopher44804282011-05-09 20:04:43 +00002432 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00002433 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00002434 if (STy->getNumElements() == 1)
2435 OpTy = STy->getElementType(0);
2436
John Thompsone8360b72010-10-29 17:29:13 +00002437 // If OpTy is not a single value, it may be a struct/union that we
2438 // can tile with integers.
2439 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002440 unsigned BitSize = DL.getTypeSizeInBits(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002441 switch (BitSize) {
2442 default: break;
2443 case 1:
2444 case 8:
2445 case 16:
2446 case 32:
2447 case 64:
2448 case 128:
Dale Johannesenf11ea9c2010-11-09 01:15:07 +00002449 OpInfo.ConstraintVT =
Patrik Hagglundf9934612012-12-19 15:19:11 +00002450 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompsone8360b72010-10-29 17:29:13 +00002451 break;
2452 }
Micah Villmow89021e42012-10-09 16:06:12 +00002453 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002454 unsigned PtrSize = DL.getPointerSizeInBits(PT->getAddressSpace());
Matt Arsenaulta98c3b12013-10-10 19:09:05 +00002455 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompsone8360b72010-10-29 17:29:13 +00002456 } else {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002457 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompsone8360b72010-10-29 17:29:13 +00002458 }
2459 }
John Thompson1094c802010-09-13 18:15:37 +00002460 }
2461
2462 // If we have multiple alternative constraints, select the best alternative.
Alexander Kornienko8c0809c2015-01-15 11:41:30 +00002463 if (!ConstraintOperands.empty()) {
John Thompson1094c802010-09-13 18:15:37 +00002464 if (maCount) {
2465 unsigned bestMAIndex = 0;
2466 int bestWeight = -1;
2467 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2468 int weight = -1;
2469 unsigned maIndex;
2470 // Compute the sums of the weights for each alternative, keeping track
2471 // of the best (highest weight) one so far.
2472 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2473 int weightSum = 0;
2474 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2475 cIndex != eIndex; ++cIndex) {
2476 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2477 if (OpInfo.Type == InlineAsm::isClobber)
2478 continue;
John Thompson1094c802010-09-13 18:15:37 +00002479
John Thompsone8360b72010-10-29 17:29:13 +00002480 // If this is an output operand with a matching input operand,
2481 // look up the matching input. If their types mismatch, e.g. one
2482 // is an integer, the other is floating point, or their sizes are
2483 // different, flag it as an maCantMatch.
John Thompson1094c802010-09-13 18:15:37 +00002484 if (OpInfo.hasMatchingInput()) {
2485 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson1094c802010-09-13 18:15:37 +00002486 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2487 if ((OpInfo.ConstraintVT.isInteger() !=
2488 Input.ConstraintVT.isInteger()) ||
2489 (OpInfo.ConstraintVT.getSizeInBits() !=
2490 Input.ConstraintVT.getSizeInBits())) {
2491 weightSum = -1; // Can't match.
2492 break;
2493 }
John Thompson1094c802010-09-13 18:15:37 +00002494 }
2495 }
John Thompson1094c802010-09-13 18:15:37 +00002496 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2497 if (weight == -1) {
2498 weightSum = -1;
2499 break;
2500 }
2501 weightSum += weight;
2502 }
2503 // Update best.
2504 if (weightSum > bestWeight) {
2505 bestWeight = weightSum;
2506 bestMAIndex = maIndex;
2507 }
2508 }
2509
2510 // Now select chosen alternative in each constraint.
2511 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2512 cIndex != eIndex; ++cIndex) {
2513 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2514 if (cInfo.Type == InlineAsm::isClobber)
2515 continue;
2516 cInfo.selectAlternative(bestMAIndex);
2517 }
2518 }
2519 }
2520
2521 // Check and hook up tied operands, choose constraint code to use.
2522 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2523 cIndex != eIndex; ++cIndex) {
2524 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peck527da1b2010-11-23 03:31:01 +00002525
John Thompson1094c802010-09-13 18:15:37 +00002526 // If this is an output operand with a matching input operand, look up the
2527 // matching input. If their types mismatch, e.g. one is an integer, the
2528 // other is floating point, or their sizes are different, flag it as an
2529 // error.
2530 if (OpInfo.hasMatchingInput()) {
2531 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsone8360b72010-10-29 17:29:13 +00002532
John Thompson1094c802010-09-13 18:15:37 +00002533 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00002534 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
2535 getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
2536 OpInfo.ConstraintVT);
2537 std::pair<unsigned, const TargetRegisterClass *> InputRC =
2538 getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
2539 Input.ConstraintVT);
John Thompson1094c802010-09-13 18:15:37 +00002540 if ((OpInfo.ConstraintVT.isInteger() !=
2541 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00002542 (MatchRC.second != InputRC.second)) {
John Thompson1094c802010-09-13 18:15:37 +00002543 report_fatal_error("Unsupported asm: input constraint"
2544 " with a matching output constraint of"
2545 " incompatible type!");
2546 }
John Thompson1094c802010-09-13 18:15:37 +00002547 }
2548 }
2549 }
2550
2551 return ConstraintOperands;
2552}
2553
Sanjay Patelac6e9102015-12-29 22:11:50 +00002554/// Return an integer indicating how general CT is.
Chris Lattner47935152008-04-27 00:09:47 +00002555static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2556 switch (CT) {
Chris Lattner47935152008-04-27 00:09:47 +00002557 case TargetLowering::C_Other:
2558 case TargetLowering::C_Unknown:
2559 return 0;
2560 case TargetLowering::C_Register:
2561 return 1;
2562 case TargetLowering::C_RegisterClass:
2563 return 2;
2564 case TargetLowering::C_Memory:
2565 return 3;
2566 }
Chandler Carruthf3e85022012-01-10 18:08:01 +00002567 llvm_unreachable("Invalid constraint type");
Chris Lattner47935152008-04-27 00:09:47 +00002568}
2569
John Thompsone8360b72010-10-29 17:29:13 +00002570/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002571/// This object must already have been set up with the operand type
2572/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002573TargetLowering::ConstraintWeight
2574 TargetLowering::getMultipleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002575 AsmOperandInfo &info, int maIndex) const {
John Thompsone8360b72010-10-29 17:29:13 +00002576 InlineAsm::ConstraintCodeVector *rCodes;
John Thompsonc467aa22010-09-21 22:04:54 +00002577 if (maIndex >= (int)info.multipleAlternatives.size())
2578 rCodes = &info.Codes;
2579 else
2580 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompsone8360b72010-10-29 17:29:13 +00002581 ConstraintWeight BestWeight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002582
2583 // Loop over the options, keeping track of the most general one.
John Thompsonc467aa22010-09-21 22:04:54 +00002584 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompsone8360b72010-10-29 17:29:13 +00002585 ConstraintWeight weight =
2586 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompson1094c802010-09-13 18:15:37 +00002587 if (weight > BestWeight)
2588 BestWeight = weight;
2589 }
2590
2591 return BestWeight;
2592}
2593
John Thompsone8360b72010-10-29 17:29:13 +00002594/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002595/// This object must already have been set up with the operand type
2596/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002597TargetLowering::ConstraintWeight
2598 TargetLowering::getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002599 AsmOperandInfo &info, const char *constraint) const {
John Thompsone8360b72010-10-29 17:29:13 +00002600 ConstraintWeight weight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002601 Value *CallOperandVal = info.CallOperandVal;
2602 // If we don't have a value, we can't do a match,
2603 // but allow it at the lowest weight.
Craig Topperc0196b12014-04-14 00:51:57 +00002604 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002605 return CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002606 // Look at the constraint type.
2607 switch (*constraint) {
2608 case 'i': // immediate integer.
2609 case 'n': // immediate integer with a known value.
John Thompsone8360b72010-10-29 17:29:13 +00002610 if (isa<ConstantInt>(CallOperandVal))
2611 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002612 break;
2613 case 's': // non-explicit intregal immediate.
John Thompsone8360b72010-10-29 17:29:13 +00002614 if (isa<GlobalValue>(CallOperandVal))
2615 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002616 break;
John Thompsone8360b72010-10-29 17:29:13 +00002617 case 'E': // immediate float if host format.
2618 case 'F': // immediate float.
2619 if (isa<ConstantFP>(CallOperandVal))
2620 weight = CW_Constant;
2621 break;
2622 case '<': // memory operand with autodecrement.
2623 case '>': // memory operand with autoincrement.
John Thompson1094c802010-09-13 18:15:37 +00002624 case 'm': // memory operand.
2625 case 'o': // offsettable memory operand
2626 case 'V': // non-offsettable memory operand
John Thompsone8360b72010-10-29 17:29:13 +00002627 weight = CW_Memory;
John Thompson1094c802010-09-13 18:15:37 +00002628 break;
John Thompsone8360b72010-10-29 17:29:13 +00002629 case 'r': // general register.
John Thompson1094c802010-09-13 18:15:37 +00002630 case 'g': // general register, memory operand or immediate integer.
John Thompsone8360b72010-10-29 17:29:13 +00002631 // note: Clang converts "g" to "imr".
2632 if (CallOperandVal->getType()->isIntegerTy())
2633 weight = CW_Register;
John Thompson1094c802010-09-13 18:15:37 +00002634 break;
John Thompsone8360b72010-10-29 17:29:13 +00002635 case 'X': // any operand.
John Thompson1094c802010-09-13 18:15:37 +00002636 default:
John Thompsone8360b72010-10-29 17:29:13 +00002637 weight = CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002638 break;
2639 }
2640 return weight;
2641}
2642
Sanjay Patelac6e9102015-12-29 22:11:50 +00002643/// If there are multiple different constraints that we could pick for this
2644/// operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner58b9ece2008-04-27 01:49:46 +00002645/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner47935152008-04-27 00:09:47 +00002646/// Other -> immediates and magic values
2647/// Register -> one specific register
2648/// RegisterClass -> a group of regs
2649/// Memory -> memory
2650/// Ideally, we would pick the most specific constraint possible: if we have
2651/// something that fits into a register, we would pick it. The problem here
2652/// is that if we have something that could either be in a register or in
2653/// memory that use of the register could cause selection of *other*
2654/// operands to fail: they might only succeed if we pick memory. Because of
2655/// this the heuristic we use is:
2656///
2657/// 1) If there is an 'other' constraint, and if the operand is valid for
2658/// that constraint, use it. This makes us take advantage of 'i'
2659/// constraints when available.
2660/// 2) Otherwise, pick the most general constraint present. This prefers
2661/// 'm' over 'r', for example.
2662///
2663static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesence97d552010-06-25 21:55:36 +00002664 const TargetLowering &TLI,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002665 SDValue Op, SelectionDAG *DAG) {
Chris Lattner47935152008-04-27 00:09:47 +00002666 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2667 unsigned BestIdx = 0;
2668 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2669 int BestGenerality = -1;
Dale Johannesen17feb072010-06-28 22:09:45 +00002670
Chris Lattner47935152008-04-27 00:09:47 +00002671 // Loop over the options, keeping track of the most general one.
2672 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2673 TargetLowering::ConstraintType CType =
2674 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesen17feb072010-06-28 22:09:45 +00002675
Chris Lattner22379732008-04-27 00:37:18 +00002676 // If this is an 'other' constraint, see if the operand is valid for it.
2677 // For example, on X86 we might have an 'rI' constraint. If the operand
2678 // is an integer in the range [0..31] we want to use I (saving a load
2679 // of a register), otherwise we must use 'r'.
Gabor Greiff304a7a2008-08-28 21:40:38 +00002680 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner22379732008-04-27 00:37:18 +00002681 assert(OpInfo.Codes[i].size() == 1 &&
2682 "Unhandled multi-letter 'other' constraint");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002683 std::vector<SDValue> ResultOps;
Eric Christopherde9399b2011-06-02 23:16:42 +00002684 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner22379732008-04-27 00:37:18 +00002685 ResultOps, *DAG);
2686 if (!ResultOps.empty()) {
2687 BestType = CType;
2688 BestIdx = i;
2689 break;
2690 }
2691 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002692
Dale Johannesen17feb072010-06-28 22:09:45 +00002693 // Things with matching constraints can only be registers, per gcc
2694 // documentation. This mainly affects "g" constraints.
2695 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2696 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002697
Chris Lattner47935152008-04-27 00:09:47 +00002698 // This constraint letter is more general than the previous one, use it.
2699 int Generality = getConstraintGenerality(CType);
2700 if (Generality > BestGenerality) {
2701 BestType = CType;
2702 BestIdx = i;
2703 BestGenerality = Generality;
2704 }
2705 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002706
Chris Lattner47935152008-04-27 00:09:47 +00002707 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2708 OpInfo.ConstraintType = BestType;
2709}
2710
Sanjay Patelac6e9102015-12-29 22:11:50 +00002711/// Determines the constraint code and constraint type to use for the specific
2712/// AsmOperandInfo, setting OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner22379732008-04-27 00:37:18 +00002713void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peck527da1b2010-11-23 03:31:01 +00002714 SDValue Op,
Chris Lattner22379732008-04-27 00:37:18 +00002715 SelectionDAG *DAG) const {
Chris Lattner47935152008-04-27 00:09:47 +00002716 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peck527da1b2010-11-23 03:31:01 +00002717
Chris Lattner47935152008-04-27 00:09:47 +00002718 // Single-letter constraints ('r') are very common.
2719 if (OpInfo.Codes.size() == 1) {
2720 OpInfo.ConstraintCode = OpInfo.Codes[0];
2721 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2722 } else {
Dale Johannesence97d552010-06-25 21:55:36 +00002723 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner47935152008-04-27 00:09:47 +00002724 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002725
Chris Lattner47935152008-04-27 00:09:47 +00002726 // 'X' matches anything.
2727 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2728 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen4e331152009-07-07 23:26:33 +00002729 // that matches labels). For Functions, the type here is the type of
Dale Johannesenade297d2009-07-20 23:27:39 +00002730 // the result, which is not what we want to look at; leave them alone.
2731 Value *v = OpInfo.CallOperandVal;
Dale Johannesen4e331152009-07-07 23:26:33 +00002732 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2733 OpInfo.CallOperandVal = v;
Chris Lattner47935152008-04-27 00:09:47 +00002734 return;
Dale Johannesen4e331152009-07-07 23:26:33 +00002735 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002736
Chris Lattner47935152008-04-27 00:09:47 +00002737 // Otherwise, try to resolve it to something we know about by looking at
2738 // the actual operand type.
2739 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2740 OpInfo.ConstraintCode = Repl;
2741 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2742 }
2743 }
2744}
2745
David Majnemer0fc86702013-06-08 23:51:45 +00002746/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9960a252011-07-08 10:31:30 +00002747/// with the multiplicative inverse of the constant.
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002748static SDValue BuildExactSDIV(const TargetLowering &TLI, SDValue Op1, APInt d,
2749 SDLoc dl, SelectionDAG &DAG,
2750 std::vector<SDNode *> &Created) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002751 assert(d != 0 && "Division by zero!");
2752
2753 // Shift the value upfront if it is even, so the LSB is one.
2754 unsigned ShAmt = d.countTrailingZeros();
2755 if (ShAmt) {
2756 // TODO: For UDIV use SRL instead of SRA.
NAKAMURA Takumie4529982015-05-06 14:03:22 +00002757 SDValue Amt =
Mehdi Amini9639d652015-07-09 02:09:20 +00002758 DAG.getConstant(ShAmt, dl, TLI.getShiftAmountTy(Op1.getValueType(),
2759 DAG.getDataLayout()));
Sanjay Patelf1340482015-06-16 16:25:43 +00002760 SDNodeFlags Flags;
2761 Flags.setExact(true);
2762 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt, &Flags);
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002763 Created.push_back(Op1.getNode());
Benjamin Kramer9960a252011-07-08 10:31:30 +00002764 d = d.ashr(ShAmt);
2765 }
2766
2767 // Calculate the multiplicative inverse, using Newton's method.
2768 APInt t, xn = d;
2769 while ((t = d*xn) != 1)
2770 xn *= APInt(d.getBitWidth(), 2) - t;
2771
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002772 SDValue Op2 = DAG.getConstant(xn, dl, Op1.getValueType());
2773 SDValue Mul = DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2774 Created.push_back(Mul.getNode());
2775 return Mul;
Benjamin Kramer9960a252011-07-08 10:31:30 +00002776}
2777
Steve King5cdbd202015-08-25 02:31:21 +00002778SDValue TargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
2779 SelectionDAG &DAG,
2780 std::vector<SDNode *> *Created) const {
2781 AttributeSet Attr = DAG.getMachineFunction().getFunction()->getAttributes();
2782 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2783 if (TLI.isIntDivCheap(N->getValueType(0), Attr))
2784 return SDValue(N,0); // Lower SDIV as SDIV
2785 return SDValue();
2786}
2787
David Majnemer0fc86702013-06-08 23:51:45 +00002788/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002789/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002790/// multiplying by a magic number.
2791/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002792SDValue TargetLowering::BuildSDIV(SDNode *N, const APInt &Divisor,
2793 SelectionDAG &DAG, bool IsAfterLegalization,
2794 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002795 assert(Created && "No vector to hold sdiv ops.");
2796
Owen Anderson53aa7a92009-08-10 22:56:29 +00002797 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002798 SDLoc dl(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00002799
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002800 // Check to see if we can do this.
Eli Friedmanc8228d22008-11-30 06:35:39 +00002801 // FIXME: We should be more aggressive here.
2802 if (!isTypeLegal(VT))
2803 return SDValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002804
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002805 // If the sdiv has an 'exact' bit we can use a simpler lowering.
2806 if (cast<BinaryWithFlagsSDNode>(N)->Flags.hasExact())
2807 return BuildExactSDIV(*this, N->getOperand(0), Divisor, dl, DAG, *Created);
2808
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002809 APInt::ms magics = Divisor.magic();
Wesley Peck527da1b2010-11-23 03:31:01 +00002810
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002811 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanc8228d22008-11-30 06:35:39 +00002812 // FIXME: We should support doing a MUL in a wider type
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002813 SDValue Q;
Richard Osborne561fac42011-11-07 17:09:05 +00002814 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2815 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002816 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002817 DAG.getConstant(magics.m, dl, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002818 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2819 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002820 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohmana1603612007-10-08 18:33:35 +00002821 N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002822 DAG.getConstant(magics.m, dl, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002823 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002824 return SDValue(); // No mulhs or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002825 // If d > 0 and m < 0, add the numerator
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002826 if (Divisor.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002827 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002828 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002829 }
2830 // If d < 0 and m > 0, subtract the numerator.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002831 if (Divisor.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002832 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002833 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002834 }
Mehdi Amini9639d652015-07-09 02:09:20 +00002835 auto &DL = DAG.getDataLayout();
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002836 // Shift right algebraic if shift value is nonzero
2837 if (magics.s > 0) {
Mehdi Amini9639d652015-07-09 02:09:20 +00002838 Q = DAG.getNode(
2839 ISD::SRA, dl, VT, Q,
2840 DAG.getConstant(magics.s, dl, getShiftAmountTy(Q.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002841 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002842 }
2843 // Extract the sign bit and add it to the quotient
Mehdi Amini9639d652015-07-09 02:09:20 +00002844 SDValue T =
2845 DAG.getNode(ISD::SRL, dl, VT, Q,
2846 DAG.getConstant(VT.getScalarSizeInBits() - 1, dl,
2847 getShiftAmountTy(Q.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002848 Created->push_back(T.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002849 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002850}
2851
David Majnemer0fc86702013-06-08 23:51:45 +00002852/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002853/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002854/// multiplying by a magic number.
2855/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002856SDValue TargetLowering::BuildUDIV(SDNode *N, const APInt &Divisor,
2857 SelectionDAG &DAG, bool IsAfterLegalization,
2858 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002859 assert(Created && "No vector to hold udiv ops.");
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002860
Owen Anderson53aa7a92009-08-10 22:56:29 +00002861 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002862 SDLoc dl(N);
Mehdi Amini9639d652015-07-09 02:09:20 +00002863 auto &DL = DAG.getDataLayout();
Eli Friedman1b7fc152008-11-30 06:02:26 +00002864
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002865 // Check to see if we can do this.
Eli Friedman1b7fc152008-11-30 06:02:26 +00002866 // FIXME: We should be more aggressive here.
2867 if (!isTypeLegal(VT))
2868 return SDValue();
2869
2870 // FIXME: We should use a narrower constant when the upper
2871 // bits are known to be zero.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002872 APInt::mu magics = Divisor.magicu();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002873
2874 SDValue Q = N->getOperand(0);
2875
2876 // If the divisor is even, we can avoid using the expensive fixup by shifting
2877 // the divided value upfront.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002878 if (magics.a != 0 && !Divisor[0]) {
2879 unsigned Shift = Divisor.countTrailingZeros();
Mehdi Amini9639d652015-07-09 02:09:20 +00002880 Q = DAG.getNode(
2881 ISD::SRL, dl, VT, Q,
2882 DAG.getConstant(Shift, dl, getShiftAmountTy(Q.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002883 Created->push_back(Q.getNode());
Benjamin Kramercfcea122011-03-17 20:39:14 +00002884
2885 // Get magic number for the shifted divisor.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002886 magics = Divisor.lshr(Shift).magicu(Shift);
Benjamin Kramercfcea122011-03-17 20:39:14 +00002887 assert(magics.a == 0 && "Should use cheap fixup now");
2888 }
Eli Friedman1b7fc152008-11-30 06:02:26 +00002889
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002890 // Multiply the numerator (operand 0) by the magic value
Eli Friedman1b7fc152008-11-30 06:02:26 +00002891 // FIXME: We should support doing a MUL in a wider type
Richard Osborne561fac42011-11-07 17:09:05 +00002892 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2893 isOperationLegalOrCustom(ISD::MULHU, VT))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002894 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, dl, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002895 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2896 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002897 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002898 DAG.getConstant(magics.m, dl, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002899 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002900 return SDValue(); // No mulhu or equvialent
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002901
2902 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002903
2904 if (magics.a == 0) {
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002905 assert(magics.s < Divisor.getBitWidth() &&
Eli Friedman1b7fc152008-11-30 06:02:26 +00002906 "We shouldn't generate an undefined shift!");
Mehdi Amini9639d652015-07-09 02:09:20 +00002907 return DAG.getNode(
2908 ISD::SRL, dl, VT, Q,
2909 DAG.getConstant(magics.s, dl, getShiftAmountTy(Q.getValueType(), DL)));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002910 } else {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002911 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002912 Created->push_back(NPQ.getNode());
Mehdi Amini9639d652015-07-09 02:09:20 +00002913 NPQ = DAG.getNode(
2914 ISD::SRL, dl, VT, NPQ,
2915 DAG.getConstant(1, dl, getShiftAmountTy(NPQ.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002916 Created->push_back(NPQ.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002917 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002918 Created->push_back(NPQ.getNode());
Mehdi Amini9639d652015-07-09 02:09:20 +00002919 return DAG.getNode(
2920 ISD::SRL, dl, VT, NPQ,
2921 DAG.getConstant(magics.s - 1, dl,
2922 getShiftAmountTy(NPQ.getValueType(), DL)));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002923 }
2924}
Bill Wendling908bf812014-01-06 00:43:20 +00002925
2926bool TargetLowering::
2927verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
2928 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2929 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2930 "be a constant integer");
2931 return true;
2932 }
2933
2934 return false;
2935}
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002936
2937//===----------------------------------------------------------------------===//
2938// Legalization Utilities
2939//===----------------------------------------------------------------------===//
2940
2941bool TargetLowering::expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT,
2942 SelectionDAG &DAG, SDValue LL, SDValue LH,
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002943 SDValue RL, SDValue RH) const {
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002944 EVT VT = N->getValueType(0);
2945 SDLoc dl(N);
2946
2947 bool HasMULHS = isOperationLegalOrCustom(ISD::MULHS, HiLoVT);
2948 bool HasMULHU = isOperationLegalOrCustom(ISD::MULHU, HiLoVT);
2949 bool HasSMUL_LOHI = isOperationLegalOrCustom(ISD::SMUL_LOHI, HiLoVT);
2950 bool HasUMUL_LOHI = isOperationLegalOrCustom(ISD::UMUL_LOHI, HiLoVT);
2951 if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
2952 unsigned OuterBitSize = VT.getSizeInBits();
2953 unsigned InnerBitSize = HiLoVT.getSizeInBits();
2954 unsigned LHSSB = DAG.ComputeNumSignBits(N->getOperand(0));
2955 unsigned RHSSB = DAG.ComputeNumSignBits(N->getOperand(1));
2956
2957 // LL, LH, RL, and RH must be either all NULL or all set to a value.
2958 assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) ||
2959 (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode()));
2960
2961 if (!LL.getNode() && !RL.getNode() &&
2962 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2963 LL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(0));
2964 RL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(1));
2965 }
2966
2967 if (!LL.getNode())
2968 return false;
2969
2970 APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
2971 if (DAG.MaskedValueIsZero(N->getOperand(0), HighMask) &&
2972 DAG.MaskedValueIsZero(N->getOperand(1), HighMask)) {
2973 // The inputs are both zero-extended.
2974 if (HasUMUL_LOHI) {
2975 // We can emit a umul_lohi.
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002976 Lo = DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2977 RL);
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002978 Hi = SDValue(Lo.getNode(), 1);
2979 return true;
2980 }
2981 if (HasMULHU) {
2982 // We can emit a mulhu+mul.
2983 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2984 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2985 return true;
2986 }
2987 }
2988 if (LHSSB > InnerBitSize && RHSSB > InnerBitSize) {
2989 // The input values are both sign-extended.
2990 if (HasSMUL_LOHI) {
2991 // We can emit a smul_lohi.
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002992 Lo = DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2993 RL);
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002994 Hi = SDValue(Lo.getNode(), 1);
2995 return true;
2996 }
2997 if (HasMULHS) {
2998 // We can emit a mulhs+mul.
2999 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
3000 Hi = DAG.getNode(ISD::MULHS, dl, HiLoVT, LL, RL);
3001 return true;
3002 }
3003 }
3004
3005 if (!LH.getNode() && !RH.getNode() &&
3006 isOperationLegalOrCustom(ISD::SRL, VT) &&
3007 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
Mehdi Amini9639d652015-07-09 02:09:20 +00003008 auto &DL = DAG.getDataLayout();
Tom Stellardb3a7fa22014-04-11 16:11:58 +00003009 unsigned ShiftAmt = VT.getSizeInBits() - HiLoVT.getSizeInBits();
Mehdi Amini9639d652015-07-09 02:09:20 +00003010 SDValue Shift = DAG.getConstant(ShiftAmt, dl, getShiftAmountTy(VT, DL));
Tom Stellardb3a7fa22014-04-11 16:11:58 +00003011 LH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(0), Shift);
3012 LH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LH);
3013 RH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(1), Shift);
3014 RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH);
3015 }
3016
3017 if (!LH.getNode())
3018 return false;
3019
3020 if (HasUMUL_LOHI) {
3021 // Lo,Hi = umul LHS, RHS.
3022 SDValue UMulLOHI = DAG.getNode(ISD::UMUL_LOHI, dl,
3023 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
3024 Lo = UMulLOHI;
3025 Hi = UMulLOHI.getValue(1);
3026 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
3027 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
3028 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
3029 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
3030 return true;
3031 }
3032 if (HasMULHU) {
3033 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
3034 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
3035 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
3036 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
3037 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
3038 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
3039 return true;
3040 }
3041 }
3042 return false;
3043}
Jan Veselyeca89d22014-07-10 22:40:18 +00003044
3045bool TargetLowering::expandFP_TO_SINT(SDNode *Node, SDValue &Result,
3046 SelectionDAG &DAG) const {
3047 EVT VT = Node->getOperand(0).getValueType();
3048 EVT NVT = Node->getValueType(0);
3049 SDLoc dl(SDValue(Node, 0));
3050
3051 // FIXME: Only f32 to i64 conversions are supported.
3052 if (VT != MVT::f32 || NVT != MVT::i64)
3053 return false;
3054
3055 // Expand f32 -> i64 conversion
3056 // This algorithm comes from compiler-rt's implementation of fixsfdi:
3057 // https://github.com/llvm-mirror/compiler-rt/blob/master/lib/builtins/fixsfdi.c
3058 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(),
3059 VT.getSizeInBits());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003060 SDValue ExponentMask = DAG.getConstant(0x7F800000, dl, IntVT);
3061 SDValue ExponentLoBit = DAG.getConstant(23, dl, IntVT);
3062 SDValue Bias = DAG.getConstant(127, dl, IntVT);
3063 SDValue SignMask = DAG.getConstant(APInt::getSignBit(VT.getSizeInBits()), dl,
Jan Veselyeca89d22014-07-10 22:40:18 +00003064 IntVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003065 SDValue SignLowBit = DAG.getConstant(VT.getSizeInBits() - 1, dl, IntVT);
3066 SDValue MantissaMask = DAG.getConstant(0x007FFFFF, dl, IntVT);
Jan Veselyeca89d22014-07-10 22:40:18 +00003067
3068 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, IntVT, Node->getOperand(0));
3069
Mehdi Amini9639d652015-07-09 02:09:20 +00003070 auto &DL = DAG.getDataLayout();
3071 SDValue ExponentBits = DAG.getNode(
3072 ISD::SRL, dl, IntVT, DAG.getNode(ISD::AND, dl, IntVT, Bits, ExponentMask),
3073 DAG.getZExtOrTrunc(ExponentLoBit, dl, getShiftAmountTy(IntVT, DL)));
Jan Veselyeca89d22014-07-10 22:40:18 +00003074 SDValue Exponent = DAG.getNode(ISD::SUB, dl, IntVT, ExponentBits, Bias);
3075
Mehdi Amini9639d652015-07-09 02:09:20 +00003076 SDValue Sign = DAG.getNode(
3077 ISD::SRA, dl, IntVT, DAG.getNode(ISD::AND, dl, IntVT, Bits, SignMask),
3078 DAG.getZExtOrTrunc(SignLowBit, dl, getShiftAmountTy(IntVT, DL)));
Jan Veselyeca89d22014-07-10 22:40:18 +00003079 Sign = DAG.getSExtOrTrunc(Sign, dl, NVT);
3080
3081 SDValue R = DAG.getNode(ISD::OR, dl, IntVT,
3082 DAG.getNode(ISD::AND, dl, IntVT, Bits, MantissaMask),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003083 DAG.getConstant(0x00800000, dl, IntVT));
Jan Veselyeca89d22014-07-10 22:40:18 +00003084
3085 R = DAG.getZExtOrTrunc(R, dl, NVT);
3086
Mehdi Amini9639d652015-07-09 02:09:20 +00003087 R = DAG.getSelectCC(
3088 dl, Exponent, ExponentLoBit,
3089 DAG.getNode(ISD::SHL, dl, NVT, R,
3090 DAG.getZExtOrTrunc(
3091 DAG.getNode(ISD::SUB, dl, IntVT, Exponent, ExponentLoBit),
3092 dl, getShiftAmountTy(IntVT, DL))),
3093 DAG.getNode(ISD::SRL, dl, NVT, R,
3094 DAG.getZExtOrTrunc(
3095 DAG.getNode(ISD::SUB, dl, IntVT, ExponentLoBit, Exponent),
3096 dl, getShiftAmountTy(IntVT, DL))),
3097 ISD::SETGT);
Jan Veselyeca89d22014-07-10 22:40:18 +00003098
3099 SDValue Ret = DAG.getNode(ISD::SUB, dl, NVT,
3100 DAG.getNode(ISD::XOR, dl, NVT, R, Sign),
3101 Sign);
3102
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003103 Result = DAG.getSelectCC(dl, Exponent, DAG.getConstant(0, dl, IntVT),
3104 DAG.getConstant(0, dl, NVT), Ret, ISD::SETLT);
Jan Veselyeca89d22014-07-10 22:40:18 +00003105 return true;
3106}
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00003107
3108//===----------------------------------------------------------------------===//
3109// Implementation of Emulated TLS Model
3110//===----------------------------------------------------------------------===//
3111
3112SDValue TargetLowering::LowerToTLSEmulatedModel(const GlobalAddressSDNode *GA,
3113 SelectionDAG &DAG) const {
3114 // Access to address of TLS varialbe xyz is lowered to a function call:
3115 // __emutls_get_address( address of global variable named "__emutls_v.xyz" )
3116 EVT PtrVT = getPointerTy(DAG.getDataLayout());
3117 PointerType *VoidPtrType = Type::getInt8PtrTy(*DAG.getContext());
3118 SDLoc dl(GA);
3119
3120 ArgListTy Args;
3121 ArgListEntry Entry;
3122 std::string NameString = ("__emutls_v." + GA->getGlobal()->getName()).str();
3123 Module *VariableModule = const_cast<Module*>(GA->getGlobal()->getParent());
3124 StringRef EmuTlsVarName(NameString);
3125 GlobalVariable *EmuTlsVar = VariableModule->getNamedGlobal(EmuTlsVarName);
Chih-Hung Hsieh57886402016-01-13 23:56:37 +00003126 assert(EmuTlsVar && "Cannot find EmuTlsVar ");
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00003127 Entry.Node = DAG.getGlobalAddress(EmuTlsVar, dl, PtrVT);
3128 Entry.Ty = VoidPtrType;
3129 Args.push_back(Entry);
3130
3131 SDValue EmuTlsGetAddr = DAG.getExternalSymbol("__emutls_get_address", PtrVT);
3132
3133 TargetLowering::CallLoweringInfo CLI(DAG);
3134 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode());
3135 CLI.setCallee(CallingConv::C, VoidPtrType, EmuTlsGetAddr, std::move(Args), 0);
3136 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
3137
3138 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
3139 // At last for X86 targets, maybe good for other targets too?
3140 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3141 MFI->setAdjustsStack(true); // Is this only for X86 target?
3142 MFI->setHasCalls(true);
3143
3144 assert((GA->getOffset() == 0) &&
3145 "Emulated TLS must have zero offset in GlobalAddressSDNode");
3146 return CallResult.first;
3147}