blob: 41f4d82113442cab130665fc6f5e4734e6afb899 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Logan Chien8cbb80d2013-10-28 17:51:12 +000018#include "ARMFPUName.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000021#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000022#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
24#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000025#include "llvm/ADT/SetVector.h"
26#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000032#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000033#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Module.h"
35#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000039#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000040#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000041#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000042#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000044#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000045#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000046#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000047#include "llvm/Support/COFF.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000049#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000050#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000052#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000053#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056using namespace llvm;
57
Chandler Carruth84e68b22014-04-22 02:41:26 +000058#define DEBUG_TYPE "asm-printer"
59
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000060void ARMAsmPrinter::EmitFunctionBodyEnd() {
61 // Make sure to terminate any constant pools that were at the end
62 // of the function.
63 if (!InConstantPool)
64 return;
65 InConstantPool = false;
66 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
67}
Owen Anderson0ca562e2011-10-04 23:26:17 +000068
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000069void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000070 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +000071 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +000072 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000073 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000074
Chris Lattner56db8c32010-01-27 23:58:11 +000075 OutStreamer.EmitLabel(CurrentFnSym);
76}
77
James Molloy6685c082012-01-26 09:25:43 +000078void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Eric Christopherd9134482014-08-04 21:25:23 +000079 uint64_t Size =
80 TM.getSubtargetImpl()->getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000081 assert(Size && "C++ constructor pointer had zero size!");
82
Bill Wendlingdfb45f42012-02-15 09:14:08 +000083 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000084 assert(GV && "C++ constructor pointer was not a GlobalValue!");
85
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000086 const MCExpr *E = MCSymbolRefExpr::Create(GetARMGVSymbol(GV,
87 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000088 (Subtarget->isTargetELF()
89 ? MCSymbolRefExpr::VK_ARM_TARGET1
90 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000091 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000092
James Molloy6685c082012-01-26 09:25:43 +000093 OutStreamer.EmitValue(E, Size);
94}
95
Jim Grosbach080fdf42010-09-30 01:57:53 +000096/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000097/// method to print assembly for each instruction.
98///
99bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000100 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000101 MCP = MF.getConstantPool();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000102
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000103 SetupMachineFunction(MF);
104
105 if (Subtarget->isTargetCOFF()) {
106 bool Internal = MF.getFunction()->hasInternalLinkage();
107 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
108 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
109 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
110
111 OutStreamer.BeginCOFFSymbolDef(CurrentFnSym);
112 OutStreamer.EmitCOFFSymbolStorageClass(Scl);
113 OutStreamer.EmitCOFFSymbolType(Type);
114 OutStreamer.EndCOFFSymbolDef();
115 }
116
117 // Have common code print out the function header with linkage info etc.
118 EmitFunctionHeader();
119
120 // Emit the rest of the function body.
121 EmitFunctionBody();
122
123 // We didn't modify anything.
124 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000125}
126
Evan Chengb23b50d2009-06-29 07:51:04 +0000127void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000128 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000129 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000130 unsigned TF = MO.getTargetFlags();
131
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000132 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000133 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000134 case MachineOperand::MO_Register: {
135 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000136 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000137 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000138 if(ARM::GPRPairRegClass.contains(Reg)) {
139 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000140 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000141 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
142 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000143 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000144 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000145 }
Evan Cheng10043e22007-01-19 07:51:42 +0000146 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000147 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000148 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000149 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000150 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000151 O << ":lower16:";
152 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000153 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000154 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000155 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000156 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000157 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000158 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000159 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000160 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000161 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000162 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000163 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
164 (TF & ARMII::MO_LO16))
165 O << ":lower16:";
166 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
167 (TF & ARMII::MO_HI16))
168 O << ":upper16:";
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000169 O << *GetARMGVSymbol(GV, TF);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000170
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000171 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000172 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000173 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000174 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000175 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000176 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000177 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000178 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000179 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000180}
181
Evan Chengb23b50d2009-06-29 07:51:04 +0000182//===--------------------------------------------------------------------===//
183
Chris Lattner68d64aa2010-01-25 19:51:38 +0000184MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000185GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Eric Christopherd9134482014-08-04 21:25:23 +0000186 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000187 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000188 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000189 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000190 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000191}
192
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000193
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000194MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Eric Christopherd9134482014-08-04 21:25:23 +0000195 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000196 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000197 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000198 << getFunctionNumber();
199 return OutContext.GetOrCreateSymbol(Name.str());
200}
201
Evan Chengb23b50d2009-06-29 07:51:04 +0000202bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000203 unsigned AsmVariant, const char *ExtraCode,
204 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000205 // Does this asm operand have a single letter operand modifier?
206 if (ExtraCode && ExtraCode[0]) {
207 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000208
Evan Cheng10043e22007-01-19 07:51:42 +0000209 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000210 default:
211 // See if this is a generic print operand
212 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000213 case 'a': // Print as a memory address.
214 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000215 O << "["
216 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
217 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000218 return false;
219 }
220 // Fallthrough
221 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000222 if (!MI->getOperand(OpNum).isImm())
223 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000224 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000225 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000226 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000227 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000228 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000229 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000230 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000231 if (MI->getOperand(OpNum).isReg()) {
232 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000233 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000234 // Find the 'd' register that has this 's' register as a sub-register,
235 // and determine the lane number.
236 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
237 if (!ARM::DPRRegClass.contains(*SR))
238 continue;
239 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
240 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
241 return false;
242 }
Eric Christopher76178832011-05-24 22:10:34 +0000243 }
Eric Christopher1b724942011-05-24 23:27:13 +0000244 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000245 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000246 if (!MI->getOperand(OpNum).isImm())
247 return true;
248 O << ~(MI->getOperand(OpNum).getImm());
249 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000250 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000251 if (!MI->getOperand(OpNum).isImm())
252 return true;
253 O << (MI->getOperand(OpNum).getImm() & 0xffff);
254 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000255 case 'M': { // A register range suitable for LDM/STM.
256 if (!MI->getOperand(OpNum).isReg())
257 return true;
258 const MachineOperand &MO = MI->getOperand(OpNum);
259 unsigned RegBegin = MO.getReg();
260 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
261 // already got the operands in registers that are operands to the
262 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000263 O << "{";
264 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000265 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000266 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000267 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000268 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
269 }
270 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000271
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000272 // FIXME: The register allocator not only may not have given us the
273 // registers in sequence, but may not be in ascending registers. This
274 // will require changes in the register allocator that'll need to be
275 // propagated down here if the operands change.
276 unsigned RegOps = OpNum + 1;
277 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000278 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000279 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
280 RegOps++;
281 }
282
283 O << "}";
284
285 return false;
286 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000287 case 'R': // The most significant register of a pair.
288 case 'Q': { // The least significant register of a pair.
289 if (OpNum == 0)
290 return true;
291 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
292 if (!FlagsOP.isImm())
293 return true;
294 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000295
296 // This operand may not be the one that actually provides the register. If
297 // it's tied to a previous one then we should refer instead to that one
298 // for registers and their classes.
299 unsigned TiedIdx;
300 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
301 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
302 unsigned OpFlags = MI->getOperand(OpNum).getImm();
303 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
304 }
305 Flags = MI->getOperand(OpNum).getImm();
306
307 // Later code expects OpNum to be pointing at the register rather than
308 // the flags.
309 OpNum += 1;
310 }
311
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000312 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000313 unsigned RC;
314 InlineAsm::hasRegClassConstraint(Flags, RC);
315 if (RC == ARM::GPRPairRegClassID) {
316 if (NumVals != 1)
317 return true;
318 const MachineOperand &MO = MI->getOperand(OpNum);
319 if (!MO.isReg())
320 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000321 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000322 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
323 ARM::gsub_0 : ARM::gsub_1);
324 O << ARMInstPrinter::getRegisterName(Reg);
325 return false;
326 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000327 if (NumVals != 2)
328 return true;
329 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
330 if (RegOp >= MI->getNumOperands())
331 return true;
332 const MachineOperand &MO = MI->getOperand(RegOp);
333 if (!MO.isReg())
334 return true;
335 unsigned Reg = MO.getReg();
336 O << ARMInstPrinter::getRegisterName(Reg);
337 return false;
338 }
339
Eric Christopherd4562562011-05-24 22:27:43 +0000340 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000341 case 'f': { // The high doubleword register of a NEON quad register.
342 if (!MI->getOperand(OpNum).isReg())
343 return true;
344 unsigned Reg = MI->getOperand(OpNum).getReg();
345 if (!ARM::QPRRegClass.contains(Reg))
346 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000347 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000348 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
349 ARM::dsub_0 : ARM::dsub_1);
350 O << ARMInstPrinter::getRegisterName(SubReg);
351 return false;
352 }
353
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000354 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000355 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000356 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000357 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000358 const MachineOperand &MO = MI->getOperand(OpNum);
359 if (!MO.isReg())
360 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000361 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000362 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000363 unsigned Reg = MO.getReg();
364 if(!ARM::GPRPairRegClass.contains(Reg))
365 return false;
366 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000367 O << ARMInstPrinter::getRegisterName(Reg);
368 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000369 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000370 }
Evan Cheng10043e22007-01-19 07:51:42 +0000371 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000372
Chris Lattner76c564b2010-04-04 04:47:45 +0000373 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000374 return false;
375}
376
Bob Wilsona2c462b2009-05-19 05:53:42 +0000377bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000378 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000379 const char *ExtraCode,
380 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000381 // Does this asm operand have a single letter operand modifier?
382 if (ExtraCode && ExtraCode[0]) {
383 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000384
Eric Christopher8c5e4192011-05-25 20:51:58 +0000385 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000386 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000387 default: return true; // Unknown modifier.
388 case 'm': // The base register of a memory operand.
389 if (!MI->getOperand(OpNum).isReg())
390 return true;
391 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
392 return false;
393 }
394 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000395
Bob Wilson3b515602009-10-13 20:50:28 +0000396 const MachineOperand &MO = MI->getOperand(OpNum);
397 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000398 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000399 return false;
400}
401
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000402static bool isThumb(const MCSubtargetInfo& STI) {
403 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
404}
405
406void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000407 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000408 // If either end mode is unknown (EndInfo == NULL) or different than
409 // the start mode, then restore the start mode.
410 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000411 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000412 OutStreamer.EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000413 }
414}
415
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000416void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000417 if (Subtarget->isTargetMachO()) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000418 Reloc::Model RelocM = TM.getRelocationModel();
419 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
420 // Declare all the text sections up front (before the DWARF sections
421 // emitted by AsmPrinter::doInitialization) so the assembler will keep
422 // them together at the beginning of the object file. This helps
423 // avoid out-of-range branches that are due a fundamental limitation of
424 // the way symbol offsets are encoded with the current Darwin ARM
425 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000426 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000427 static_cast<const TargetLoweringObjectFileMachO &>(
428 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000429
430 // Collect the set of sections our functions will go into.
431 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
432 SmallPtrSet<const MCSection *, 8> > TextSections;
433 // Default text section comes first.
434 TextSections.insert(TLOFMacho.getTextSection());
435 // Now any user defined text sections from function attributes.
436 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
437 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
Rafael Espindolafa0f7282014-02-08 14:53:28 +0000438 TextSections.insert(TLOFMacho.SectionForGlobal(F, *Mang, TM));
Jim Grosbach330840f2012-10-04 21:33:24 +0000439 // Now the coalescable sections.
440 TextSections.insert(TLOFMacho.getTextCoalSection());
441 TextSections.insert(TLOFMacho.getConstTextCoalSection());
442
443 // Emit the sections in the .s file header to fix the order.
444 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
445 OutStreamer.SwitchSection(TextSections[i]);
446
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000447 if (RelocM == Reloc::DynamicNoPIC) {
448 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000449 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
David Majnemer7b583052014-03-07 07:36:05 +0000450 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000451 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000452 OutStreamer.SwitchSection(sect);
453 } else {
454 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000455 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
David Majnemer7b583052014-03-07 07:36:05 +0000456 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000457 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000458 OutStreamer.SwitchSection(sect);
459 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000460 const MCSection *StaticInitSect =
461 OutContext.getMachOSection("__TEXT", "__StaticInit",
David Majnemer7b583052014-03-07 07:36:05 +0000462 MachO::S_REGULAR |
463 MachO::S_ATTR_PURE_INSTRUCTIONS,
Bob Wilson4320e2d2010-07-30 19:55:47 +0000464 SectionKind::getText());
465 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000466 }
Adrian Prantl671af5c2014-01-20 19:15:59 +0000467
468 // Compiling with debug info should not affect the code
469 // generation. Ensure the cstring section comes before the
470 // optional __DWARF secion. Otherwise, PC-relative loads would
471 // have to use different instruction sequences at "-g" in order to
472 // reach global data in the same object file.
473 OutStreamer.SwitchSection(getObjFileLowering().getCStringSection());
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000474 }
475
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000476 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000477 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000478
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000479 // Emit ARM Build Attributes
Evan Cheng0460ae82012-02-21 20:46:00 +0000480 if (Subtarget->isTargetELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000481 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000482
483 if (!M.getModuleInlineAsm().empty() && Subtarget->isThumb())
484 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000485}
486
Tim Northover23723012014-04-29 10:06:05 +0000487static void
488emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
489 MachineModuleInfoImpl::StubValueTy &MCSym) {
490 // L_foo$stub:
491 OutStreamer.EmitLabel(StubLabel);
492 // .indirect_symbol _foo
493 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
494
495 if (MCSym.getInt())
496 // External to current translation unit.
497 OutStreamer.EmitIntValue(0, 4/*size*/);
498 else
499 // Internal to current translation unit.
500 //
501 // When we place the LSDA into the TEXT section, the type info
502 // pointers need to be indirect and pc-rel. We accomplish this by
503 // using NLPs; however, sometimes the types are local to the file.
504 // We need to fill in the value for the NLP in those cases.
505 OutStreamer.EmitValue(
506 MCSymbolRefExpr::Create(MCSym.getPointer(), OutStreamer.getContext()),
507 4 /*size*/);
508}
509
Anton Korobeynikov04083522008-08-07 09:54:23 +0000510
Chris Lattneree9399a2009-10-19 17:59:19 +0000511void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000512 if (Subtarget->isTargetMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000513 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000514 const TargetLoweringObjectFileMachO &TLOFMacho =
515 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000516 MachineModuleInfoMachO &MMIMacho =
517 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000518
Evan Cheng10043e22007-01-19 07:51:42 +0000519 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000520 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000521
Chris Lattner6462adc2009-10-19 18:38:33 +0000522 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000523 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000524 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000525 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000526
Tim Northover23723012014-04-29 10:06:05 +0000527 for (auto &Stub : Stubs)
528 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000529
530 Stubs.clear();
531 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000532 }
533
Chris Lattner3334deb2009-10-19 18:44:38 +0000534 Stubs = MMIMacho.GetHiddenGVStubList();
535 if (!Stubs.empty()) {
Tim Northover23723012014-04-29 10:06:05 +0000536 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000537 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000538
539 for (auto &Stub : Stubs)
540 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000541
542 Stubs.clear();
543 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000544 }
545
Evan Cheng10043e22007-01-19 07:51:42 +0000546 // Funny Darwin hack: This flag tells the linker that no global symbols
547 // contain code that falls through to other global symbols (e.g. the obvious
548 // implementation of multiple entry points). If this doesn't occur, the
549 // linker can safely perform dead code stripping. Since LLVM never
550 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000551 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000552 }
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000553
554 // Emit a .data.rel section containing any stubs that were created.
555 if (Subtarget->isTargetELF()) {
556 const TargetLoweringObjectFileELF &TLOFELF =
557 static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering());
558
559 MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>();
560
561 // Output stubs for external and common global variables.
562 MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList();
563 if (!Stubs.empty()) {
564 OutStreamer.SwitchSection(TLOFELF.getDataRelSection());
Eric Christopherd9134482014-08-04 21:25:23 +0000565 const DataLayout *TD = TM.getSubtargetImpl()->getDataLayout();
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000566
567 for (auto &stub: Stubs) {
568 OutStreamer.EmitLabel(stub.first);
569 OutStreamer.EmitSymbolValue(stub.second.getPointer(),
570 TD->getPointerSize(0));
571 }
572 Stubs.clear();
573 }
574 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000575}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000576
Chris Lattner71eb0772009-10-19 20:20:46 +0000577//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000578// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
579// FIXME:
580// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000581// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000582// Instead of subclassing the MCELFStreamer, we do the work here.
583
Amara Emerson5035ee02013-10-07 16:55:23 +0000584static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
585 const ARMSubtarget *Subtarget) {
586 if (CPU == "xscale")
587 return ARMBuildAttrs::v5TEJ;
588
589 if (Subtarget->hasV8Ops())
590 return ARMBuildAttrs::v8;
591 else if (Subtarget->hasV7Ops()) {
592 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
593 return ARMBuildAttrs::v7E_M;
594 return ARMBuildAttrs::v7;
595 } else if (Subtarget->hasV6T2Ops())
596 return ARMBuildAttrs::v6T2;
597 else if (Subtarget->hasV6MOps())
598 return ARMBuildAttrs::v6S_M;
599 else if (Subtarget->hasV6Ops())
600 return ARMBuildAttrs::v6;
601 else if (Subtarget->hasV5TEOps())
602 return ARMBuildAttrs::v5TE;
603 else if (Subtarget->hasV5TOps())
604 return ARMBuildAttrs::v5T;
605 else if (Subtarget->hasV4TOps())
606 return ARMBuildAttrs::v4T;
607 else
608 return ARMBuildAttrs::v4;
609}
610
Jason W Kimbff84d42010-10-06 22:36:46 +0000611void ARMAsmPrinter::emitAttributes() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000612 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000613 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000614
Logan Chien8cbb80d2013-10-28 17:51:12 +0000615 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000616
Jason W Kimbff84d42010-10-06 22:36:46 +0000617 std::string CPUString = Subtarget->getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000618
Ana Pazos93a07c22013-12-06 22:48:17 +0000619 // FIXME: remove krait check when GNU tools support krait cpu
620 if (CPUString != "generic" && CPUString != "krait")
Logan Chien8cbb80d2013-10-28 17:51:12 +0000621 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
Amara Emerson5035ee02013-10-07 16:55:23 +0000622
Logan Chien8cbb80d2013-10-28 17:51:12 +0000623 ATS.emitAttribute(ARMBuildAttrs::CPU_arch,
624 getArchForCPU(CPUString, Subtarget));
Amara Emerson5035ee02013-10-07 16:55:23 +0000625
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000626 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000627 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000628 if (Subtarget->hasV7Ops()) {
629 if (Subtarget->isAClass()) {
630 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
631 ARMBuildAttrs::ApplicationProfile);
632 } else if (Subtarget->isRClass()) {
633 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
634 ARMBuildAttrs::RealTimeProfile);
635 } else if (Subtarget->isMClass()) {
636 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
637 ARMBuildAttrs::MicroControllerProfile);
638 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000639 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000640
Logan Chien8cbb80d2013-10-28 17:51:12 +0000641 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use, Subtarget->hasARMOps() ?
642 ARMBuildAttrs::Allowed : ARMBuildAttrs::Not_Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000643 if (Subtarget->isThumb1Only()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000644 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
645 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000646 } else if (Subtarget->hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000647 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
648 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000649 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000650
Logan Chien8cbb80d2013-10-28 17:51:12 +0000651 if (Subtarget->hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000652 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000653 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Amara Emerson5035ee02013-10-07 16:55:23 +0000654 if (Subtarget->hasFPARMv8()) {
655 if (Subtarget->hasCrypto())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000656 ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000657 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000658 ATS.emitFPU(ARM::NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000659 }
Joey Gouly3c0e5562013-09-13 11:51:52 +0000660 else if (Subtarget->hasVFP4())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000661 ATS.emitFPU(ARM::NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000662 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000663 ATS.emitFPU(ARM::NEON);
664 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Joey Goulyb1b0dd82013-06-27 11:49:26 +0000665 if (Subtarget->hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000666 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
667 ARMBuildAttrs::AllowNeonARMv8);
668 } else {
669 if (Subtarget->hasFPARMv8())
670 ATS.emitFPU(ARM::FP_ARMV8);
671 else if (Subtarget->hasVFP4())
672 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4);
673 else if (Subtarget->hasVFP3())
674 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3);
675 else if (Subtarget->hasVFP2())
676 ATS.emitFPU(ARM::VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000677 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000678
Amara Emersonceeb1c42014-05-27 13:30:21 +0000679 if (TM.getRelocationModel() == Reloc::PIC_) {
680 // PIC specific attributes.
681 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
682 ARMBuildAttrs::AddressRWPCRel);
683 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
684 ARMBuildAttrs::AddressROPCRel);
685 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
686 ARMBuildAttrs::AddressGOT);
687 } else {
688 // Allow direct addressing of imported data for all other relocation models.
689 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
690 ARMBuildAttrs::AddressDirect);
691 }
692
Jason W Kimbff84d42010-10-06 22:36:46 +0000693 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000694 if (!TM.Options.UnsafeFPMath) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000695 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, ARMBuildAttrs::Allowed);
696 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
697 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000698 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000699
Amara Emersonac695082013-10-11 16:03:43 +0000700 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000701 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
702 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000703 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000704 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
705 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000706
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000707 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000708 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000709 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
710 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000711
Bradley Smithc848beb2013-11-01 11:21:16 +0000712 // ABI_HardFP_use attribute to indicate single precision FP.
713 if (Subtarget->isFPOnlySP())
714 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
715 ARMBuildAttrs::HardFPSinglePrecision);
716
Jason W Kimbff84d42010-10-06 22:36:46 +0000717 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Bradley Smithc848beb2013-11-01 11:21:16 +0000718 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
719 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
720
Jason W Kimbff84d42010-10-06 22:36:46 +0000721 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000722
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000723 if (Subtarget->hasFP16())
724 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
725
Bradley Smith25219752013-11-01 13:27:35 +0000726 if (Subtarget->hasMPExtension())
727 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
728
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000729 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
730 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
731 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
732 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
733 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
734 // otherwise, the default value (AllowDIVIfExists) applies.
735 if (Subtarget->hasDivideInARMMode() && !Subtarget->hasV8Ops())
736 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000737
Oliver Stannard5dc29342014-06-20 10:08:11 +0000738 if (MMI) {
739 if (const Module *SourceModule = MMI->getModule()) {
740 // ABI_PCS_wchar_t to indicate wchar_t width
741 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
742 if (auto WCharWidthValue = cast_or_null<ConstantInt>(
743 SourceModule->getModuleFlag("wchar_size"))) {
744 int WCharWidth = WCharWidthValue->getZExtValue();
745 assert((WCharWidth == 2 || WCharWidth == 4) &&
746 "wchar_t width must be 2 or 4 bytes");
747 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
748 }
749
750 // ABI_enum_size to indicate enum width
751 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
752 // (all enums contain a value needing 32 bits to encode).
753 if (auto EnumWidthValue = cast_or_null<ConstantInt>(
754 SourceModule->getModuleFlag("min_enum_size"))) {
755 int EnumWidth = EnumWidthValue->getZExtValue();
756 assert((EnumWidth == 1 || EnumWidth == 4) &&
757 "Minimum enum width must be 1 or 4 bytes");
758 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
759 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
760 }
761 }
762 }
763
Amara Emerson115d2df2014-07-25 14:03:14 +0000764 // TODO: We currently only support either reserving the register, or treating
765 // it as another callee-saved register, but not as SB or a TLS pointer; It
766 // would instead be nicer to push this from the frontend as metadata, as we do
767 // for the wchar and enum size tags
768 if (Subtarget->isR9Reserved())
769 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
770 ARMBuildAttrs::R9Reserved);
771 else
772 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
773 ARMBuildAttrs::R9IsGPR);
774
Bradley Smith25219752013-11-01 13:27:35 +0000775 if (Subtarget->hasTrustZone() && Subtarget->hasVirtualization())
776 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
777 ARMBuildAttrs::AllowTZVirtualization);
778 else if (Subtarget->hasTrustZone())
779 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
780 ARMBuildAttrs::AllowTZ);
781 else if (Subtarget->hasVirtualization())
782 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
783 ARMBuildAttrs::AllowVirtualization);
784
Logan Chien8cbb80d2013-10-28 17:51:12 +0000785 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000786}
787
Jason W Kimbff84d42010-10-06 22:36:46 +0000788//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000789
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000790static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
791 unsigned LabelId, MCContext &Ctx) {
792
793 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
794 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
795 return Label;
796}
797
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000798static MCSymbolRefExpr::VariantKind
799getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
800 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000801 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000802 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
803 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
804 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
805 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
806 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000807 }
David Blaikie46a9f012012-01-20 21:51:11 +0000808 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000809}
810
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000811MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
812 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000813 if (Subtarget->isTargetMachO()) {
814 bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) &&
815 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengdfce83c2011-01-17 08:03:18 +0000816
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000817 if (!IsIndirect)
818 return getSymbol(GV);
819
820 // FIXME: Remove this when Darwin transition to @GOT like syntax.
821 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
822 MachineModuleInfoMachO &MMIMachO =
823 MMI->getObjFileInfo<MachineModuleInfoMachO>();
824 MachineModuleInfoImpl::StubValueTy &StubSym =
825 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym)
826 : MMIMachO.getGVStubEntry(MCSym);
827 if (!StubSym.getPointer())
828 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
829 !GV->hasInternalLinkage());
830 return MCSym;
831 } else if (Subtarget->isTargetCOFF()) {
832 assert(Subtarget->isTargetWindows() &&
833 "Windows is the only supported COFF target");
834
835 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
836 if (!IsIndirect)
837 return getSymbol(GV);
838
839 SmallString<128> Name;
840 Name = "__imp_";
841 getNameWithPrefix(Name, GV);
842
843 return OutContext.GetOrCreateSymbol(Name);
844 } else if (Subtarget->isTargetELF()) {
845 return getSymbol(GV);
846 }
847 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000848}
849
Jim Grosbach38f8e762010-11-09 18:45:04 +0000850void ARMAsmPrinter::
851EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Eric Christopherd9134482014-08-04 21:25:23 +0000852 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
853 int Size =
854 TM.getSubtargetImpl()->getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000855
856 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000857
Jim Grosbachca21cd72010-11-10 17:59:10 +0000858 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000859 if (ACPV->isLSDA()) {
Jim Grosbachca21cd72010-11-10 17:59:10 +0000860 SmallString<128> Str;
861 raw_svector_ostream OS(Str);
Rafael Espindola58873562014-01-03 19:21:54 +0000862 OS << DL->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbachca21cd72010-11-10 17:59:10 +0000863 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000864 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000865 const BlockAddress *BA =
866 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
867 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000868 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000869 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000870
871 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
872 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000873 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000874 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000875 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000876 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000877 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000878 } else {
879 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000880 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
881 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000882 }
883
884 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000885 const MCExpr *Expr =
886 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
887 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000888
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000889 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000890 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000891 getFunctionNumber(),
892 ACPV->getLabelId(),
893 OutContext);
894 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
895 PCRelExpr =
896 MCBinaryExpr::CreateAdd(PCRelExpr,
897 MCConstantExpr::Create(ACPV->getPCAdjustment(),
898 OutContext),
899 OutContext);
900 if (ACPV->mustAddCurrentAddress()) {
901 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
902 // label, so just emit a local label end reference that instead.
903 MCSymbol *DotSym = OutContext.CreateTempSymbol();
904 OutStreamer.EmitLabel(DotSym);
905 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
906 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000907 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000908 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000909 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000910 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000911}
912
Jim Grosbach284eebc2010-09-22 17:39:48 +0000913void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
914 unsigned Opcode = MI->getOpcode();
915 int OpNum = 1;
916 if (Opcode == ARM::BR_JTadd)
917 OpNum = 2;
918 else if (Opcode == ARM::BR_JTm)
919 OpNum = 3;
920
921 const MachineOperand &MO1 = MI->getOperand(OpNum);
922 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
923 unsigned JTI = MO1.getIndex();
924
925 // Emit a label for the jump table.
926 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
927 OutStreamer.EmitLabel(JTISymbol);
928
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000929 // Mark the jump table as data-in-code.
930 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
931
Jim Grosbach284eebc2010-09-22 17:39:48 +0000932 // Emit each entry of the table.
933 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
934 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
935 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
936
937 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
938 MachineBasicBlock *MBB = JTBBs[i];
939 // Construct an MCExpr for the entry. We want a value of the form:
940 // (BasicBlockAddr - TableBeginAddr)
941 //
942 // For example, a table with entries jumping to basic blocks BB0 and BB1
943 // would look like:
944 // LJTI_0_0:
945 // .word (LBB0 - LJTI_0_0)
946 // .word (LBB1 - LJTI_0_0)
947 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
948
949 if (TM.getRelocationModel() == Reloc::PIC_)
950 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
951 OutContext),
952 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000953 // If we're generating a table of Thumb addresses in static relocation
954 // model, we need to add one to keep interworking correctly.
955 else if (AFI->isThumbFunction())
956 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
957 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000958 OutStreamer.EmitValue(Expr, 4);
959 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000960 // Mark the end of jump table data-in-code region.
961 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000962}
963
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000964void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
965 unsigned Opcode = MI->getOpcode();
966 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
967 const MachineOperand &MO1 = MI->getOperand(OpNum);
968 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
969 unsigned JTI = MO1.getIndex();
970
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000971 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
972 OutStreamer.EmitLabel(JTISymbol);
973
974 // Emit each entry of the table.
975 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
976 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
977 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +0000978 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000979 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000980 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000981 // Mark the jump table as data-in-code.
982 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
983 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000984 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000985 // Mark the jump table as data-in-code.
986 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
987 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000988
989 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
990 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +0000991 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000992 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000993 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +0000994 if (OffsetWidth == 4) {
David Woodhousee6c13e42014-01-28 23:12:42 +0000995 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000996 .addExpr(MBBSymbolExpr)
997 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000998 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000999 continue;
1000 }
1001 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001002 // MCExpr for the entry. We want a value of the form:
1003 // (BasicBlockAddr - TableBeginAddr) / 2
1004 //
1005 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1006 // would look like:
1007 // LJTI_0_0:
1008 // .byte (LBB0 - LJTI_0_0) / 2
1009 // .byte (LBB1 - LJTI_0_0) / 2
1010 const MCExpr *Expr =
1011 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1012 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1013 OutContext);
1014 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1015 OutContext);
1016 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001017 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001018 // Mark the end of jump table data-in-code region. 32-bit offsets use
1019 // actual branch instructions here, so we don't mark those as a data-region
1020 // at all.
1021 if (OffsetWidth != 4)
1022 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001023}
1024
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001025void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1026 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1027 "Only instruction which are involved into frame setup code are allowed");
1028
Rafael Espindola4a1a3602014-01-14 01:21:46 +00001029 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001030 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001031 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001032 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001033 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001034
1035 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001036 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001037 unsigned SrcReg, DstReg;
1038
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001039 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1040 // Two special cases:
1041 // 1) tPUSH does not have src/dst regs.
1042 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1043 // load. Yes, this is pretty fragile, but for now I don't see better
1044 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001045 SrcReg = DstReg = ARM::SP;
1046 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001047 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001048 DstReg = MI->getOperand(0).getReg();
1049 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001050
1051 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001052 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001053 // Register saves.
1054 assert(DstReg == ARM::SP &&
1055 "Only stack pointer as a destination reg is supported");
1056
1057 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001058 // Skip src & dst reg, and pred ops.
1059 unsigned StartOp = 2 + 2;
1060 // Use all the operands.
1061 unsigned NumOffset = 0;
1062
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001063 switch (Opc) {
1064 default:
1065 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001066 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001067 case ARM::tPUSH:
1068 // Special case here: no src & dst reg, but two extra imp ops.
1069 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001070 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001071 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001072 case ARM::VSTMDDB_UPD:
1073 assert(SrcReg == ARM::SP &&
1074 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001075 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001076 i != NumOps; ++i) {
1077 const MachineOperand &MO = MI->getOperand(i);
1078 // Actually, there should never be any impdef stuff here. Skip it
1079 // temporary to workaround PR11902.
1080 if (MO.isImplicit())
1081 continue;
1082 RegList.push_back(MO.getReg());
1083 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001084 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001085 case ARM::STR_PRE_IMM:
1086 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001087 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001088 assert(MI->getOperand(2).getReg() == ARM::SP &&
1089 "Only stack pointer as a source reg is supported");
1090 RegList.push_back(SrcReg);
1091 break;
1092 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001093 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1094 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001095 } else {
1096 // Changes of stack / frame pointer.
1097 if (SrcReg == ARM::SP) {
1098 int64_t Offset = 0;
1099 switch (Opc) {
1100 default:
1101 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001102 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001103 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001104 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001105 Offset = 0;
1106 break;
1107 case ARM::ADDri:
1108 Offset = -MI->getOperand(2).getImm();
1109 break;
1110 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001111 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001112 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001113 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001114 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001115 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001116 break;
1117 case ARM::tADDspi:
1118 case ARM::tADDrSPi:
1119 Offset = -MI->getOperand(2).getImm()*4;
1120 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001121 case ARM::tLDRpci: {
1122 // Grab the constpool index and check, whether it corresponds to
1123 // original or cloned constpool entry.
1124 unsigned CPI = MI->getOperand(1).getIndex();
1125 const MachineConstantPool *MCP = MF.getConstantPool();
1126 if (CPI >= MCP->getConstants().size())
1127 CPI = AFI.getOriginalCPIdx(CPI);
1128 assert(CPI != -1U && "Invalid constpool index");
1129
1130 // Derive the actual offset.
1131 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1132 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1133 // FIXME: Check for user, it should be "add" instruction!
1134 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001135 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001136 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001137 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001138
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001139 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1140 if (DstReg == FramePtr && FramePtr != ARM::SP)
1141 // Set-up of the frame pointer. Positive values correspond to "add"
1142 // instruction.
1143 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1144 else if (DstReg == ARM::SP) {
1145 // Change of SP by an offset. Positive values correspond to "sub"
1146 // instruction.
1147 ATS.emitPad(Offset);
1148 } else {
1149 // Move of SP to a register. Positive values correspond to an "add"
1150 // instruction.
1151 ATS.emitMovSP(DstReg, -Offset);
1152 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001153 }
1154 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001155 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001156 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001157 }
1158 else {
1159 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001160 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001161 }
1162 }
1163}
1164
Jim Grosbach95dee402011-07-08 17:40:42 +00001165// Simple pseudo-instructions have their lowering (with expansion to real
1166// instructions) auto-generated.
1167#include "ARMGenMCPseudoLowering.inc"
1168
Jim Grosbach05eccf02010-09-29 15:23:40 +00001169void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Eric Christopherd9134482014-08-04 21:25:23 +00001170 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Rafael Espindola58873562014-01-03 19:21:54 +00001171
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001172 // If we just ended a constant pool, mark it as such.
1173 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1174 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1175 InConstantPool = false;
1176 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001177
Jim Grosbach51b55422011-08-23 21:32:34 +00001178 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001179 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001180 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001181 EmitUnwindingInstruction(MI);
1182
Jim Grosbach95dee402011-07-08 17:40:42 +00001183 // Do any auto-generated pseudo lowerings.
1184 if (emitPseudoExpansionLowering(OutStreamer, MI))
1185 return;
1186
Andrew Trick924123a2011-09-21 02:20:46 +00001187 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1188 "Pseudo flag setting opcode should be expanded early");
1189
Jim Grosbach95dee402011-07-08 17:40:42 +00001190 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001191 unsigned Opc = MI->getOpcode();
1192 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001193 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001194 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001195 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001196 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001197 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001198 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001199 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
David Woodhousee6c13e42014-01-28 23:12:42 +00001200 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001201 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001202 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1203 : ARM::ADR))
1204 .addReg(MI->getOperand(0).getReg())
1205 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1206 // Add predicate operands.
1207 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001208 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001209 return;
1210 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001211 case ARM::LEApcrelJT:
1212 case ARM::tLEApcrelJT:
1213 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001214 MCSymbol *JTIPICSymbol =
1215 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1216 MI->getOperand(2).getImm());
David Woodhousee6c13e42014-01-28 23:12:42 +00001217 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001218 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001219 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1220 : ARM::ADR))
1221 .addReg(MI->getOperand(0).getReg())
1222 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1223 // Add predicate operands.
1224 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001225 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001226 return;
1227 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001228 // Darwin call instructions are just normal call instructions with different
1229 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001230 case ARM::BX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001231 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001232 .addReg(ARM::LR)
1233 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001234 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001235 .addImm(ARMCC::AL)
1236 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001237 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001238 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001239
David Woodhousee6c13e42014-01-28 23:12:42 +00001240 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001241 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001242 return;
1243 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001244 case ARM::tBX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001245 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001246 .addReg(ARM::LR)
1247 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001248 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001249 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001250 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001251
David Woodhousee6c13e42014-01-28 23:12:42 +00001252 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001253 .addReg(MI->getOperand(0).getReg())
Cameron Zwaricha946f472011-05-25 21:53:50 +00001254 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001255 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001256 .addReg(0));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001257 return;
1258 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001259 case ARM::BMOVPCRX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001260 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001261 .addReg(ARM::LR)
1262 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001263 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001264 .addImm(ARMCC::AL)
1265 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001266 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001267 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001268
David Woodhousee6c13e42014-01-28 23:12:42 +00001269 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001270 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001271 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001272 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001273 .addImm(ARMCC::AL)
1274 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001275 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001276 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001277 return;
1278 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001279 case ARM::BMOVPCB_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001280 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001281 .addReg(ARM::LR)
1282 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001283 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001284 .addImm(ARMCC::AL)
1285 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001286 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001287 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001288
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001289 const MachineOperand &Op = MI->getOperand(0);
1290 const GlobalValue *GV = Op.getGlobal();
1291 const unsigned TF = Op.getTargetFlags();
1292 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001293 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001294 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001295 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001296 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001297 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001298 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001299 return;
1300 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001301 case ARM::MOVi16_ga_pcrel:
1302 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001303 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001304 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001305 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1306
Evan Cheng2f2435d2011-01-21 18:55:51 +00001307 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001308 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001309 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001310 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001311
Rafael Espindola58873562014-01-03 19:21:54 +00001312 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001313 getFunctionNumber(),
1314 MI->getOperand(2).getImm(), OutContext);
1315 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1316 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1317 const MCExpr *PCRelExpr =
1318 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1319 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001320 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001321 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001322 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001323
Evan Chengdfce83c2011-01-17 08:03:18 +00001324 // Add predicate operands.
1325 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1326 TmpInst.addOperand(MCOperand::CreateReg(0));
1327 // Add 's' bit operand (always reg0 for this)
1328 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001329 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001330 return;
1331 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001332 case ARM::MOVTi16_ga_pcrel:
1333 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001334 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001335 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1336 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001337 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1338 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1339
Evan Cheng2f2435d2011-01-21 18:55:51 +00001340 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001341 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001342 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001343 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001344
Rafael Espindola58873562014-01-03 19:21:54 +00001345 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001346 getFunctionNumber(),
1347 MI->getOperand(3).getImm(), OutContext);
1348 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1349 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1350 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001351 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1352 MCBinaryExpr::CreateAdd(LabelSymExpr,
1353 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001354 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001355 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001356 // Add predicate operands.
1357 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1358 TmpInst.addOperand(MCOperand::CreateReg(0));
1359 // Add 's' bit operand (always reg0 for this)
1360 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001361 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001362 return;
1363 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001364 case ARM::tPICADD: {
1365 // This is a pseudo op for a label + instruction sequence, which looks like:
1366 // LPC0:
1367 // add r0, pc
1368 // This adds the address of LPC0 to r0.
1369
1370 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001371 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001372 getFunctionNumber(), MI->getOperand(2).getImm(),
1373 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001374
1375 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001376 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001377 .addReg(MI->getOperand(0).getReg())
1378 .addReg(MI->getOperand(0).getReg())
1379 .addReg(ARM::PC)
1380 // Add predicate operands.
1381 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001382 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001383 return;
1384 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001385 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001386 // This is a pseudo op for a label + instruction sequence, which looks like:
1387 // LPC0:
1388 // add r0, pc, r0
1389 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001390
Chris Lattneradd57492009-10-19 22:23:04 +00001391 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001392 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001393 getFunctionNumber(), MI->getOperand(2).getImm(),
1394 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001395
Jim Grosbach7ae94222010-09-14 21:05:34 +00001396 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001397 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001398 .addReg(MI->getOperand(0).getReg())
1399 .addReg(ARM::PC)
1400 .addReg(MI->getOperand(1).getReg())
1401 // Add predicate operands.
1402 .addImm(MI->getOperand(3).getImm())
1403 .addReg(MI->getOperand(4).getReg())
1404 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001405 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001406 return;
1407 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001408 case ARM::PICSTR:
1409 case ARM::PICSTRB:
1410 case ARM::PICSTRH:
1411 case ARM::PICLDR:
1412 case ARM::PICLDRB:
1413 case ARM::PICLDRH:
1414 case ARM::PICLDRSB:
1415 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001416 // This is a pseudo op for a label + instruction sequence, which looks like:
1417 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001418 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001419 // The LCP0 label is referenced by a constant pool entry in order to get
1420 // a PC-relative address at the ldr instruction.
1421
1422 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001423 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001424 getFunctionNumber(), MI->getOperand(2).getImm(),
1425 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001426
1427 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001428 unsigned Opcode;
1429 switch (MI->getOpcode()) {
1430 default:
1431 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001432 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1433 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001434 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001435 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001436 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001437 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1438 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1439 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1440 }
David Woodhousee6c13e42014-01-28 23:12:42 +00001441 EmitToStreamer(OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001442 .addReg(MI->getOperand(0).getReg())
1443 .addReg(ARM::PC)
1444 .addReg(MI->getOperand(1).getReg())
1445 .addImm(0)
1446 // Add predicate operands.
1447 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001448 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001449
1450 return;
1451 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001452 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001453 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1454 /// in the function. The first operand is the ID# for this instruction, the
1455 /// second is the index into the MachineConstantPool that this is, the third
1456 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001457 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001458 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1459 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1460
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001461 // If this is the first entry of the pool, mark it.
1462 if (!InConstantPool) {
1463 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1464 InConstantPool = true;
1465 }
1466
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001467 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001468
1469 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1470 if (MCPE.isMachineConstantPoolEntry())
1471 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1472 else
1473 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001474 return;
1475 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001476 case ARM::t2BR_JT: {
1477 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001478 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001479 .addReg(ARM::PC)
1480 .addReg(MI->getOperand(0).getReg())
1481 // Add predicate operands.
1482 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001483 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001484
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001485 // Output the data for the jump table itself
1486 EmitJump2Table(MI);
1487 return;
1488 }
1489 case ARM::t2TBB_JT: {
1490 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001491 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001492 .addReg(ARM::PC)
1493 .addReg(MI->getOperand(0).getReg())
1494 // Add predicate operands.
1495 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001496 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001497
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001498 // Output the data for the jump table itself
1499 EmitJump2Table(MI);
1500 // Make sure the next instruction is 2-byte aligned.
1501 EmitAlignment(1);
1502 return;
1503 }
1504 case ARM::t2TBH_JT: {
1505 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001506 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001507 .addReg(ARM::PC)
1508 .addReg(MI->getOperand(0).getReg())
1509 // Add predicate operands.
1510 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001511 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001512
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001513 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001514 EmitJump2Table(MI);
1515 return;
1516 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001517 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001518 case ARM::BR_JTr: {
1519 // Lower and emit the instruction itself, then the jump table following it.
1520 // mov pc, target
1521 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001522 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001523 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001524 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001525 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1526 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1527 // Add predicate operands.
1528 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1529 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001530 // Add 's' bit operand (always reg0 for this)
1531 if (Opc == ARM::MOVr)
1532 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001533 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001534
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001535 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001536 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001537 EmitAlignment(2);
1538
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001539 // Output the data for the jump table itself
1540 EmitJumpTable(MI);
1541 return;
1542 }
1543 case ARM::BR_JTm: {
1544 // Lower and emit the instruction itself, then the jump table following it.
1545 // ldr pc, target
1546 MCInst TmpInst;
1547 if (MI->getOperand(1).getReg() == 0) {
1548 // literal offset
1549 TmpInst.setOpcode(ARM::LDRi12);
1550 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1551 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1552 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1553 } else {
1554 TmpInst.setOpcode(ARM::LDRrs);
1555 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1556 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1557 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1558 TmpInst.addOperand(MCOperand::CreateImm(0));
1559 }
1560 // Add predicate operands.
1561 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1562 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001563 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001564
1565 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001566 EmitJumpTable(MI);
1567 return;
1568 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001569 case ARM::BR_JTadd: {
1570 // Lower and emit the instruction itself, then the jump table following it.
1571 // add pc, target, idx
David Woodhousee6c13e42014-01-28 23:12:42 +00001572 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001573 .addReg(ARM::PC)
1574 .addReg(MI->getOperand(0).getReg())
1575 .addReg(MI->getOperand(1).getReg())
1576 // Add predicate operands.
1577 .addImm(ARMCC::AL)
1578 .addReg(0)
1579 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001580 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001581
1582 // Output the data for the jump table itself
1583 EmitJumpTable(MI);
1584 return;
1585 }
Jim Grosbach85030542010-09-23 18:05:37 +00001586 case ARM::TRAP: {
1587 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1588 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001589 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001590 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001591 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001592 OutStreamer.AddComment("trap");
1593 OutStreamer.EmitIntValue(Val, 4);
1594 return;
1595 }
1596 break;
1597 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001598 case ARM::TRAPNaCl: {
1599 //.long 0xe7fedef0 @ trap
1600 uint32_t Val = 0xe7fedef0UL;
1601 OutStreamer.AddComment("trap");
1602 OutStreamer.EmitIntValue(Val, 4);
1603 return;
1604 }
Jim Grosbach85030542010-09-23 18:05:37 +00001605 case ARM::tTRAP: {
1606 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1607 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001608 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001609 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001610 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001611 OutStreamer.AddComment("trap");
1612 OutStreamer.EmitIntValue(Val, 2);
1613 return;
1614 }
1615 break;
1616 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001617 case ARM::t2Int_eh_sjlj_setjmp:
1618 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001619 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001620 // Two incoming args: GPR:$src, GPR:$val
1621 // mov $val, pc
1622 // adds $val, #7
1623 // str $val, [$src, #4]
1624 // movs r0, #0
1625 // b 1f
1626 // movs r0, #1
1627 // 1:
1628 unsigned SrcReg = MI->getOperand(0).getReg();
1629 unsigned ValReg = MI->getOperand(1).getReg();
1630 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001631 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001632 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001633 .addReg(ValReg)
1634 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001635 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001636 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001637 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001638
David Woodhousee6c13e42014-01-28 23:12:42 +00001639 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001640 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001641 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001642 .addReg(ARM::CPSR)
1643 .addReg(ValReg)
1644 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001645 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001646 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001647 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001648
David Woodhousee6c13e42014-01-28 23:12:42 +00001649 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001650 .addReg(ValReg)
1651 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001652 // The offset immediate is #4. The operand value is scaled by 4 for the
1653 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001654 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001655 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001656 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001657 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001658
David Woodhousee6c13e42014-01-28 23:12:42 +00001659 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001660 .addReg(ARM::R0)
1661 .addReg(ARM::CPSR)
1662 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001663 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001664 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001665 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001666
1667 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001668 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001669 .addExpr(SymbolExpr)
1670 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001671 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001672
1673 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001674 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001675 .addReg(ARM::R0)
1676 .addReg(ARM::CPSR)
1677 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001678 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001679 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001680 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001681
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001682 OutStreamer.EmitLabel(Label);
1683 return;
1684 }
1685
Jim Grosbachc0aed712010-09-23 23:33:56 +00001686 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001687 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001688 // Two incoming args: GPR:$src, GPR:$val
1689 // add $val, pc, #8
1690 // str $val, [$src, #+4]
1691 // mov r0, #0
1692 // add pc, pc, #0
1693 // mov r0, #1
1694 unsigned SrcReg = MI->getOperand(0).getReg();
1695 unsigned ValReg = MI->getOperand(1).getReg();
1696
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001697 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001698 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001699 .addReg(ValReg)
1700 .addReg(ARM::PC)
1701 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001702 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001703 .addImm(ARMCC::AL)
1704 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001705 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001706 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001707
David Woodhousee6c13e42014-01-28 23:12:42 +00001708 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001709 .addReg(ValReg)
1710 .addReg(SrcReg)
1711 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001712 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001713 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001714 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001715
David Woodhousee6c13e42014-01-28 23:12:42 +00001716 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001717 .addReg(ARM::R0)
1718 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001719 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001720 .addImm(ARMCC::AL)
1721 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001722 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001723 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001724
David Woodhousee6c13e42014-01-28 23:12:42 +00001725 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001726 .addReg(ARM::PC)
1727 .addReg(ARM::PC)
1728 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001729 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001730 .addImm(ARMCC::AL)
1731 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001732 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001733 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001734
1735 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001736 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001737 .addReg(ARM::R0)
1738 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001739 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001740 .addImm(ARMCC::AL)
1741 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001742 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001743 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001744 return;
1745 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001746 case ARM::Int_eh_sjlj_longjmp: {
1747 // ldr sp, [$src, #8]
1748 // ldr $scratch, [$src, #4]
1749 // ldr r7, [$src]
1750 // bx $scratch
1751 unsigned SrcReg = MI->getOperand(0).getReg();
1752 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001753 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001754 .addReg(ARM::SP)
1755 .addReg(SrcReg)
1756 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001757 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001758 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001759 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001760
David Woodhousee6c13e42014-01-28 23:12:42 +00001761 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001762 .addReg(ScratchReg)
1763 .addReg(SrcReg)
1764 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001765 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001766 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001767 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001768
David Woodhousee6c13e42014-01-28 23:12:42 +00001769 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001770 .addReg(ARM::R7)
1771 .addReg(SrcReg)
1772 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001773 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001774 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001775 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001776
David Woodhousee6c13e42014-01-28 23:12:42 +00001777 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001778 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001779 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001780 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001781 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001782 return;
1783 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001784 case ARM::tInt_eh_sjlj_longjmp: {
1785 // ldr $scratch, [$src, #8]
1786 // mov sp, $scratch
1787 // ldr $scratch, [$src, #4]
1788 // ldr r7, [$src]
1789 // bx $scratch
1790 unsigned SrcReg = MI->getOperand(0).getReg();
1791 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001792 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001793 .addReg(ScratchReg)
1794 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001795 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001796 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001797 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001798 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001799 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001800 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001801
David Woodhousee6c13e42014-01-28 23:12:42 +00001802 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001803 .addReg(ARM::SP)
1804 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001805 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001806 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001807 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001808
David Woodhousee6c13e42014-01-28 23:12:42 +00001809 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001810 .addReg(ScratchReg)
1811 .addReg(SrcReg)
1812 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001813 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001814 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001815 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001816
David Woodhousee6c13e42014-01-28 23:12:42 +00001817 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001818 .addReg(ARM::R7)
1819 .addReg(SrcReg)
1820 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001821 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001822 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001823 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001824
David Woodhousee6c13e42014-01-28 23:12:42 +00001825 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001826 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001827 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001828 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001829 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001830 return;
1831 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001832 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001833
Chris Lattner71eb0772009-10-19 20:20:46 +00001834 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001835 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001836
David Woodhousee6c13e42014-01-28 23:12:42 +00001837 EmitToStreamer(OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001838}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001839
1840//===----------------------------------------------------------------------===//
1841// Target Registry Stuff
1842//===----------------------------------------------------------------------===//
1843
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001844// Force static initialization.
1845extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001846 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1847 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1848 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1849 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001850}