blob: 7fe788093439619e40ade9f28855b7d49656045b [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.cpp - PowerPC Instruction Information ----------------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Misha Brukman116f9272004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Misha Brukman116f9272004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000016#include "PPC.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "PPCHazardRecognizers.h"
Owen Andersoneee14602008-01-01 21:11:32 +000018#include "PPCInstrBuilder.h"
Bill Wendling632ea652008-03-03 22:19:16 +000019#include "PPCMachineFunctionInfo.h"
Chris Lattner49cadab2006-06-17 00:01:04 +000020#include "PPCTargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen6353e532010-07-16 18:22:00 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Misha Brukman116f9272004-08-17 04:55:41 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen6353e532010-07-16 18:22:00 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesenddbf7a82010-02-26 21:09:24 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Hal Finkel9f9f8922012-04-01 19:22:40 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000027#include "llvm/MC/MCAsmInfo.h"
Bill Wendling1af20ad2008-03-04 23:13:51 +000028#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000029#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000030#include "llvm/Support/TargetRegistry.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000031#include "llvm/Support/raw_ostream.h"
Misha Brukman116f9272004-08-17 04:55:41 +000032
Evan Cheng703a0fb2011-07-01 17:57:27 +000033#define GET_INSTRINFO_CTOR
Evan Cheng1e210d02011-06-28 20:07:07 +000034#include "PPCGenInstrInfo.inc"
35
Dan Gohman20857192010-04-15 17:20:57 +000036using namespace llvm;
Bill Wendling1af20ad2008-03-04 23:13:51 +000037
Hal Finkel821e0012012-06-08 15:38:25 +000038static cl::
Hal Finkelc6b5deb2012-06-08 19:19:53 +000039opt<bool> DisableCTRLoopAnal("disable-ppc-ctrloop-analysis", cl::Hidden,
40 cl::desc("Disable analysis for CTR loops"));
Hal Finkel821e0012012-06-08 15:38:25 +000041
Chris Lattner49cadab2006-06-17 00:01:04 +000042PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Evan Cheng703a0fb2011-07-01 17:57:27 +000043 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP),
Evan Cheng194c3dc2011-06-28 21:14:33 +000044 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattner49cadab2006-06-17 00:01:04 +000045
Andrew Trick10ffc2b2010-12-24 05:03:26 +000046/// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
47/// this target when scheduling the DAG.
48ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetHazardRecognizer(
49 const TargetMachine *TM,
50 const ScheduleDAG *DAG) const {
Hal Finkel6fa56972011-10-17 04:03:49 +000051 unsigned Directive = TM->getSubtarget<PPCSubtarget>().getDarwinDirective();
Hal Finkel742b5352012-08-28 16:12:39 +000052 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2 ||
53 Directive == PPC::DIR_E500mc || Directive == PPC::DIR_E5500) {
Hal Finkel6f0ae782011-11-22 16:21:04 +000054 const InstrItineraryData *II = TM->getInstrItineraryData();
Hal Finkel51861b42012-03-31 14:45:15 +000055 return new PPCScoreboardHazardRecognizer(II, DAG);
Hal Finkel6fa56972011-10-17 04:03:49 +000056 }
Hal Finkel58ca3602011-12-02 04:58:02 +000057
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +000058 return TargetInstrInfo::CreateTargetHazardRecognizer(TM, DAG);
Andrew Trick10ffc2b2010-12-24 05:03:26 +000059}
60
Hal Finkel58ca3602011-12-02 04:58:02 +000061/// CreateTargetPostRAHazardRecognizer - Return the postRA hazard recognizer
62/// to use for this target when scheduling the DAG.
63ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetPostRAHazardRecognizer(
64 const InstrItineraryData *II,
65 const ScheduleDAG *DAG) const {
66 unsigned Directive = TM.getSubtarget<PPCSubtarget>().getDarwinDirective();
67
68 // Most subtargets use a PPC970 recognizer.
Hal Finkel742b5352012-08-28 16:12:39 +000069 if (Directive != PPC::DIR_440 && Directive != PPC::DIR_A2 &&
70 Directive != PPC::DIR_E500mc && Directive != PPC::DIR_E5500) {
Hal Finkel58ca3602011-12-02 04:58:02 +000071 const TargetInstrInfo *TII = TM.getInstrInfo();
72 assert(TII && "No InstrInfo?");
73
74 return new PPCHazardRecognizer970(*TII);
75 }
76
Hal Finkel9f9f8922012-04-01 19:22:40 +000077 return new PPCScoreboardHazardRecognizer(II, DAG);
Hal Finkel58ca3602011-12-02 04:58:02 +000078}
Jakob Stoklund Olesen0f855e42012-06-19 21:14:34 +000079
80// Detect 32 -> 64-bit extensions where we may reuse the low sub-register.
81bool PPCInstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
82 unsigned &SrcReg, unsigned &DstReg,
83 unsigned &SubIdx) const {
84 switch (MI.getOpcode()) {
85 default: return false;
86 case PPC::EXTSW:
87 case PPC::EXTSW_32_64:
88 SrcReg = MI.getOperand(1).getReg();
89 DstReg = MI.getOperand(0).getReg();
90 SubIdx = PPC::sub_32;
91 return true;
92 }
93}
94
Andrew Trickc416ba62010-12-24 04:28:06 +000095unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner91400bd2006-03-16 22:24:02 +000096 int &FrameIndex) const {
Chris Lattnerbb53acd2006-02-02 20:12:32 +000097 switch (MI->getOpcode()) {
98 default: break;
99 case PPC::LD:
100 case PPC::LWZ:
101 case PPC::LFS:
102 case PPC::LFD:
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000103 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
104 MI->getOperand(2).isFI()) {
Chris Lattnera5bb3702007-12-30 23:10:15 +0000105 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000106 return MI->getOperand(0).getReg();
107 }
108 break;
109 }
110 return 0;
Chris Lattnerc327d712006-02-02 20:16:12 +0000111}
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000112
Andrew Trickc416ba62010-12-24 04:28:06 +0000113unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattnerc327d712006-02-02 20:16:12 +0000114 int &FrameIndex) const {
115 switch (MI->getOpcode()) {
116 default: break;
Nate Begeman4efb3282006-02-02 21:07:50 +0000117 case PPC::STD:
Chris Lattnerc327d712006-02-02 20:16:12 +0000118 case PPC::STW:
119 case PPC::STFS:
120 case PPC::STFD:
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000121 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
122 MI->getOperand(2).isFI()) {
Chris Lattnera5bb3702007-12-30 23:10:15 +0000123 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattnerc327d712006-02-02 20:16:12 +0000124 return MI->getOperand(0).getReg();
125 }
126 break;
127 }
128 return 0;
129}
Chris Lattnerbb53acd2006-02-02 20:12:32 +0000130
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000131// commuteInstruction - We can commute rlwimi instructions, but only if the
132// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng03553bb2008-06-16 07:33:11 +0000133MachineInstr *
134PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman3b460302008-07-07 23:14:23 +0000135 MachineFunction &MF = *MI->getParent()->getParent();
136
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000137 // Normal instructions can be commuted the obvious way.
138 if (MI->getOpcode() != PPC::RLWIMI)
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +0000139 return TargetInstrInfo::commuteInstruction(MI, NewMI);
Andrew Trickc416ba62010-12-24 04:28:06 +0000140
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000141 // Cannot commute if it has a non-zero rotate count.
Chris Lattner5c463782007-12-30 20:49:49 +0000142 if (MI->getOperand(3).getImm() != 0)
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000143 return 0;
Andrew Trickc416ba62010-12-24 04:28:06 +0000144
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000145 // If we have a zero rotate count, we have:
146 // M = mask(MB,ME)
147 // Op0 = (Op1 & ~M) | (Op2 & M)
148 // Change this to:
149 // M = mask((ME+1)&31, (MB-1)&31)
150 // Op0 = (Op2 & ~M) | (Op1 & M)
151
152 // Swap op1/op2
Evan Cheng244183e2008-02-13 02:46:49 +0000153 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000154 unsigned Reg1 = MI->getOperand(1).getReg();
155 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Chengdc2c8742006-11-15 20:58:11 +0000156 bool Reg1IsKill = MI->getOperand(1).isKill();
157 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng03553bb2008-06-16 07:33:11 +0000158 bool ChangeReg0 = false;
Evan Cheng244183e2008-02-13 02:46:49 +0000159 // If machine instrs are no longer in two-address forms, update
160 // destination register as well.
161 if (Reg0 == Reg1) {
162 // Must be two address instruction!
Evan Cheng6cc775f2011-06-28 19:10:37 +0000163 assert(MI->getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
Evan Cheng244183e2008-02-13 02:46:49 +0000164 "Expecting a two-address instruction!");
Evan Cheng244183e2008-02-13 02:46:49 +0000165 Reg2IsKill = false;
Evan Cheng03553bb2008-06-16 07:33:11 +0000166 ChangeReg0 = true;
Evan Cheng244183e2008-02-13 02:46:49 +0000167 }
Evan Cheng03553bb2008-06-16 07:33:11 +0000168
169 // Masks.
170 unsigned MB = MI->getOperand(4).getImm();
171 unsigned ME = MI->getOperand(5).getImm();
172
173 if (NewMI) {
174 // Create a new instruction.
175 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
176 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000177 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000178 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
179 .addReg(Reg2, getKillRegState(Reg2IsKill))
180 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng03553bb2008-06-16 07:33:11 +0000181 .addImm((ME+1) & 31)
182 .addImm((MB-1) & 31);
183 }
184
185 if (ChangeReg0)
186 MI->getOperand(0).setReg(Reg2);
Chris Lattner10d63412006-05-04 17:52:23 +0000187 MI->getOperand(2).setReg(Reg1);
188 MI->getOperand(1).setReg(Reg2);
Chris Lattner60055892007-12-30 21:56:09 +0000189 MI->getOperand(2).setIsKill(Reg1IsKill);
190 MI->getOperand(1).setIsKill(Reg2IsKill);
Andrew Trickc416ba62010-12-24 04:28:06 +0000191
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000192 // Swap the mask around.
Chris Lattner5c463782007-12-30 20:49:49 +0000193 MI->getOperand(4).setImm((ME+1) & 31);
194 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000195 return MI;
196}
Chris Lattnerea79d9fd732006-03-05 23:49:55 +0000197
Andrew Trickc416ba62010-12-24 04:28:06 +0000198void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
Chris Lattnerea79d9fd732006-03-05 23:49:55 +0000199 MachineBasicBlock::iterator MI) const {
Chris Lattner6f306d72010-04-02 20:16:16 +0000200 DebugLoc DL;
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000201 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerea79d9fd732006-03-05 23:49:55 +0000202}
Chris Lattnera47294ed2006-10-13 21:21:17 +0000203
204
205// Branch analysis.
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000206// Note: If the condition register is set to CTR or CTR8 then this is a
207// BDNZ (imm == 1) or BDZ (imm == 0) branch.
Chris Lattnera47294ed2006-10-13 21:21:17 +0000208bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
209 MachineBasicBlock *&FBB,
Evan Cheng64dfcac2009-02-09 07:14:22 +0000210 SmallVectorImpl<MachineOperand> &Cond,
211 bool AllowModify) const {
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000212 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
213
Chris Lattnera47294ed2006-10-13 21:21:17 +0000214 // If the block has no terminators, it just falls into the block after it.
215 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen4244d122010-04-02 01:38:09 +0000216 if (I == MBB.begin())
217 return false;
218 --I;
219 while (I->isDebugValue()) {
220 if (I == MBB.begin())
221 return false;
222 --I;
223 }
224 if (!isUnpredicatedTerminator(I))
Chris Lattnera47294ed2006-10-13 21:21:17 +0000225 return false;
226
227 // Get the last instruction in the block.
228 MachineInstr *LastInst = I;
Andrew Trickc416ba62010-12-24 04:28:06 +0000229
Chris Lattnera47294ed2006-10-13 21:21:17 +0000230 // If there is only one terminator instruction, process it.
Evan Cheng5514bbe2007-06-08 21:59:56 +0000231 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnera47294ed2006-10-13 21:21:17 +0000232 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng8f43afd2009-05-08 23:09:25 +0000233 if (!LastInst->getOperand(0).isMBB())
234 return true;
Chris Lattnera5bb3702007-12-30 23:10:15 +0000235 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnera47294ed2006-10-13 21:21:17 +0000236 return false;
Chris Lattnere0263792006-11-17 22:14:47 +0000237 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng8f43afd2009-05-08 23:09:25 +0000238 if (!LastInst->getOperand(2).isMBB())
239 return true;
Chris Lattnera47294ed2006-10-13 21:21:17 +0000240 // Block ends with fall-through condbranch.
Chris Lattnera5bb3702007-12-30 23:10:15 +0000241 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnera47294ed2006-10-13 21:21:17 +0000242 Cond.push_back(LastInst->getOperand(0));
243 Cond.push_back(LastInst->getOperand(1));
Chris Lattner23f22de2006-10-21 06:03:11 +0000244 return false;
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000245 } else if (LastInst->getOpcode() == PPC::BDNZ8 ||
246 LastInst->getOpcode() == PPC::BDNZ) {
247 if (!LastInst->getOperand(0).isMBB())
248 return true;
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000249 if (DisableCTRLoopAnal)
Hal Finkel821e0012012-06-08 15:38:25 +0000250 return true;
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000251 TBB = LastInst->getOperand(0).getMBB();
252 Cond.push_back(MachineOperand::CreateImm(1));
253 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
254 true));
255 return false;
256 } else if (LastInst->getOpcode() == PPC::BDZ8 ||
257 LastInst->getOpcode() == PPC::BDZ) {
258 if (!LastInst->getOperand(0).isMBB())
259 return true;
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000260 if (DisableCTRLoopAnal)
Hal Finkel821e0012012-06-08 15:38:25 +0000261 return true;
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000262 TBB = LastInst->getOperand(0).getMBB();
263 Cond.push_back(MachineOperand::CreateImm(0));
264 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
265 true));
266 return false;
Chris Lattnera47294ed2006-10-13 21:21:17 +0000267 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000268
Chris Lattnera47294ed2006-10-13 21:21:17 +0000269 // Otherwise, don't know what this is.
270 return true;
271 }
Andrew Trickc416ba62010-12-24 04:28:06 +0000272
Chris Lattnera47294ed2006-10-13 21:21:17 +0000273 // Get the instruction before it if it's a terminator.
274 MachineInstr *SecondLastInst = I;
275
276 // If there are three terminators, we don't know what sort of block this is.
277 if (SecondLastInst && I != MBB.begin() &&
Evan Cheng5514bbe2007-06-08 21:59:56 +0000278 isUnpredicatedTerminator(--I))
Chris Lattnera47294ed2006-10-13 21:21:17 +0000279 return true;
Andrew Trickc416ba62010-12-24 04:28:06 +0000280
Chris Lattnere0263792006-11-17 22:14:47 +0000281 // If the block ends with PPC::B and PPC:BCC, handle it.
Andrew Trickc416ba62010-12-24 04:28:06 +0000282 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnera47294ed2006-10-13 21:21:17 +0000283 LastInst->getOpcode() == PPC::B) {
Evan Cheng8f43afd2009-05-08 23:09:25 +0000284 if (!SecondLastInst->getOperand(2).isMBB() ||
285 !LastInst->getOperand(0).isMBB())
286 return true;
Chris Lattnera5bb3702007-12-30 23:10:15 +0000287 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnera47294ed2006-10-13 21:21:17 +0000288 Cond.push_back(SecondLastInst->getOperand(0));
289 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattnera5bb3702007-12-30 23:10:15 +0000290 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnera47294ed2006-10-13 21:21:17 +0000291 return false;
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000292 } else if ((SecondLastInst->getOpcode() == PPC::BDNZ8 ||
293 SecondLastInst->getOpcode() == PPC::BDNZ) &&
294 LastInst->getOpcode() == PPC::B) {
295 if (!SecondLastInst->getOperand(0).isMBB() ||
296 !LastInst->getOperand(0).isMBB())
297 return true;
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000298 if (DisableCTRLoopAnal)
Hal Finkel821e0012012-06-08 15:38:25 +0000299 return true;
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000300 TBB = SecondLastInst->getOperand(0).getMBB();
301 Cond.push_back(MachineOperand::CreateImm(1));
302 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
303 true));
304 FBB = LastInst->getOperand(0).getMBB();
305 return false;
306 } else if ((SecondLastInst->getOpcode() == PPC::BDZ8 ||
307 SecondLastInst->getOpcode() == PPC::BDZ) &&
308 LastInst->getOpcode() == PPC::B) {
309 if (!SecondLastInst->getOperand(0).isMBB() ||
310 !LastInst->getOperand(0).isMBB())
311 return true;
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000312 if (DisableCTRLoopAnal)
Hal Finkel821e0012012-06-08 15:38:25 +0000313 return true;
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000314 TBB = SecondLastInst->getOperand(0).getMBB();
315 Cond.push_back(MachineOperand::CreateImm(0));
316 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
317 true));
318 FBB = LastInst->getOperand(0).getMBB();
319 return false;
Chris Lattnera47294ed2006-10-13 21:21:17 +0000320 }
Andrew Trickc416ba62010-12-24 04:28:06 +0000321
Dale Johannesenc6855462007-06-13 17:59:52 +0000322 // If the block ends with two PPC:Bs, handle it. The second one is not
323 // executed, so remove it.
Andrew Trickc416ba62010-12-24 04:28:06 +0000324 if (SecondLastInst->getOpcode() == PPC::B &&
Dale Johannesenc6855462007-06-13 17:59:52 +0000325 LastInst->getOpcode() == PPC::B) {
Evan Cheng8f43afd2009-05-08 23:09:25 +0000326 if (!SecondLastInst->getOperand(0).isMBB())
327 return true;
Chris Lattnera5bb3702007-12-30 23:10:15 +0000328 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesenc6855462007-06-13 17:59:52 +0000329 I = LastInst;
Evan Cheng64dfcac2009-02-09 07:14:22 +0000330 if (AllowModify)
331 I->eraseFromParent();
Dale Johannesenc6855462007-06-13 17:59:52 +0000332 return false;
333 }
334
Chris Lattnera47294ed2006-10-13 21:21:17 +0000335 // Otherwise, can't handle this.
336 return true;
337}
338
Evan Cheng99be49d2007-05-18 00:05:48 +0000339unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnera47294ed2006-10-13 21:21:17 +0000340 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng99be49d2007-05-18 00:05:48 +0000341 if (I == MBB.begin()) return 0;
Chris Lattnera47294ed2006-10-13 21:21:17 +0000342 --I;
Dale Johannesen4244d122010-04-02 01:38:09 +0000343 while (I->isDebugValue()) {
344 if (I == MBB.begin())
345 return 0;
346 --I;
347 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000348 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC &&
349 I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
350 I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ)
Evan Cheng99be49d2007-05-18 00:05:48 +0000351 return 0;
Andrew Trickc416ba62010-12-24 04:28:06 +0000352
Chris Lattnera47294ed2006-10-13 21:21:17 +0000353 // Remove the branch.
354 I->eraseFromParent();
Andrew Trickc416ba62010-12-24 04:28:06 +0000355
Chris Lattnera47294ed2006-10-13 21:21:17 +0000356 I = MBB.end();
357
Evan Cheng99be49d2007-05-18 00:05:48 +0000358 if (I == MBB.begin()) return 1;
Chris Lattnera47294ed2006-10-13 21:21:17 +0000359 --I;
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000360 if (I->getOpcode() != PPC::BCC &&
361 I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
362 I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ)
Evan Cheng99be49d2007-05-18 00:05:48 +0000363 return 1;
Andrew Trickc416ba62010-12-24 04:28:06 +0000364
Chris Lattnera47294ed2006-10-13 21:21:17 +0000365 // Remove the branch.
366 I->eraseFromParent();
Evan Cheng99be49d2007-05-18 00:05:48 +0000367 return 2;
Chris Lattnera47294ed2006-10-13 21:21:17 +0000368}
369
Evan Cheng99be49d2007-05-18 00:05:48 +0000370unsigned
371PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
372 MachineBasicBlock *FBB,
Stuart Hastings0125b642010-06-17 22:43:56 +0000373 const SmallVectorImpl<MachineOperand> &Cond,
374 DebugLoc DL) const {
Chris Lattnera61f0102006-10-17 18:06:55 +0000375 // Shouldn't be a fall through.
376 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Andrew Trickc416ba62010-12-24 04:28:06 +0000377 assert((Cond.size() == 2 || Cond.size() == 0) &&
Chris Lattner94e04442006-10-21 05:36:13 +0000378 "PPC branch conditions have two components!");
Andrew Trickc416ba62010-12-24 04:28:06 +0000379
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000380 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
381
Chris Lattner94e04442006-10-21 05:36:13 +0000382 // One-way branch.
Chris Lattnera61f0102006-10-17 18:06:55 +0000383 if (FBB == 0) {
Chris Lattner94e04442006-10-21 05:36:13 +0000384 if (Cond.empty()) // Unconditional branch
Stuart Hastings0125b642010-06-17 22:43:56 +0000385 BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000386 else if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
387 BuildMI(&MBB, DL, get(Cond[0].getImm() ?
388 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
389 (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB);
Chris Lattner94e04442006-10-21 05:36:13 +0000390 else // Conditional branch
Stuart Hastings0125b642010-06-17 22:43:56 +0000391 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattnerbe9377a2006-11-17 22:37:34 +0000392 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Cheng99be49d2007-05-18 00:05:48 +0000393 return 1;
Chris Lattnera61f0102006-10-17 18:06:55 +0000394 }
Andrew Trickc416ba62010-12-24 04:28:06 +0000395
Chris Lattnerd8816602006-10-21 05:42:09 +0000396 // Two-way Conditional Branch.
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000397 if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
398 BuildMI(&MBB, DL, get(Cond[0].getImm() ?
399 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
400 (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB);
401 else
402 BuildMI(&MBB, DL, get(PPC::BCC))
403 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings0125b642010-06-17 22:43:56 +0000404 BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
Evan Cheng99be49d2007-05-18 00:05:48 +0000405 return 2;
Chris Lattnera47294ed2006-10-13 21:21:17 +0000406}
407
Jakob Stoklund Olesen0d611972010-07-11 07:31:00 +0000408void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
409 MachineBasicBlock::iterator I, DebugLoc DL,
410 unsigned DestReg, unsigned SrcReg,
411 bool KillSrc) const {
412 unsigned Opc;
413 if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
414 Opc = PPC::OR;
415 else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
416 Opc = PPC::OR8;
417 else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
418 Opc = PPC::FMR;
419 else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
420 Opc = PPC::MCRF;
421 else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
422 Opc = PPC::VOR;
423 else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
424 Opc = PPC::CROR;
425 else
426 llvm_unreachable("Impossible reg-to-reg copy");
Owen Anderson7a73ae92007-12-31 06:32:00 +0000427
Evan Cheng6cc775f2011-06-28 19:10:37 +0000428 const MCInstrDesc &MCID = get(Opc);
429 if (MCID.getNumOperands() == 3)
430 BuildMI(MBB, I, DL, MCID, DestReg)
Jakob Stoklund Olesen0d611972010-07-11 07:31:00 +0000431 .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
432 else
Evan Cheng6cc775f2011-06-28 19:10:37 +0000433 BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
Owen Anderson7a73ae92007-12-31 06:32:00 +0000434}
435
Hal Finkel8f6834d2011-12-05 17:55:17 +0000436// This function returns true if a CR spill is necessary and false otherwise.
Bill Wendlingc6c48fc2008-03-10 22:49:16 +0000437bool
Dan Gohman3b460302008-07-07 23:14:23 +0000438PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
439 unsigned SrcReg, bool isKill,
Bill Wendlingc6c48fc2008-03-10 22:49:16 +0000440 int FrameIdx,
441 const TargetRegisterClass *RC,
Hal Finkelfcc51d42013-03-17 04:43:44 +0000442 SmallVectorImpl<MachineInstr*> &NewMIs,
443 bool &NonRI) const{
Chris Lattner6f306d72010-04-02 20:16:16 +0000444 DebugLoc DL;
Craig Topperabadc662012-04-20 06:31:50 +0000445 if (PPC::GPRCRegClass.hasSubClassEq(RC)) {
Owen Andersoneee14602008-01-01 21:11:32 +0000446 if (SrcReg != PPC::LR) {
Dale Johannesen6b8c76a2009-02-12 23:08:38 +0000447 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000448 .addReg(SrcReg,
449 getKillRegState(isKill)),
Bill Wendlingc6c48fc2008-03-10 22:49:16 +0000450 FrameIdx));
Owen Andersoneee14602008-01-01 21:11:32 +0000451 } else {
452 // FIXME: this spills LR immediately to memory in one step. To do this,
453 // we use R11, which we know cannot be used in the prolog/epilog. This is
454 // a hack.
Dale Johannesen6b8c76a2009-02-12 23:08:38 +0000455 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
456 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000457 .addReg(PPC::R11,
458 getKillRegState(isKill)),
Bill Wendlingc6c48fc2008-03-10 22:49:16 +0000459 FrameIdx));
Owen Andersoneee14602008-01-01 21:11:32 +0000460 }
Craig Topperabadc662012-04-20 06:31:50 +0000461 } else if (PPC::G8RCRegClass.hasSubClassEq(RC)) {
Owen Andersoneee14602008-01-01 21:11:32 +0000462 if (SrcReg != PPC::LR8) {
Dale Johannesen6b8c76a2009-02-12 23:08:38 +0000463 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000464 .addReg(SrcReg,
465 getKillRegState(isKill)),
466 FrameIdx));
Owen Andersoneee14602008-01-01 21:11:32 +0000467 } else {
468 // FIXME: this spills LR immediately to memory in one step. To do this,
Hal Finkel2ba61e42011-12-07 06:32:37 +0000469 // we use X11, which we know cannot be used in the prolog/epilog. This is
Owen Andersoneee14602008-01-01 21:11:32 +0000470 // a hack.
Dale Johannesen6b8c76a2009-02-12 23:08:38 +0000471 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
472 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000473 .addReg(PPC::X11,
474 getKillRegState(isKill)),
475 FrameIdx));
Owen Andersoneee14602008-01-01 21:11:32 +0000476 }
Craig Topperabadc662012-04-20 06:31:50 +0000477 } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
Dale Johannesen6b8c76a2009-02-12 23:08:38 +0000478 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000479 .addReg(SrcReg,
480 getKillRegState(isKill)),
481 FrameIdx));
Craig Topperabadc662012-04-20 06:31:50 +0000482 } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
Dale Johannesen6b8c76a2009-02-12 23:08:38 +0000483 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000484 .addReg(SrcReg,
485 getKillRegState(isKill)),
486 FrameIdx));
Craig Topperabadc662012-04-20 06:31:50 +0000487 } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
Hal Finkele154c8f2013-03-12 14:12:16 +0000488 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
489 .addReg(SrcReg,
490 getKillRegState(isKill)),
491 FrameIdx));
492 return true;
Craig Topperabadc662012-04-20 06:31:50 +0000493 } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +0000494 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
495 // backend currently only uses CR1EQ as an individual bit, this should
496 // not cause any bug. If we need other uses of CR bits, the following
497 // code may be invalid.
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000498 unsigned Reg = 0;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000499 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
500 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000501 Reg = PPC::CR0;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000502 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
503 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000504 Reg = PPC::CR1;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000505 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
506 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000507 Reg = PPC::CR2;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000508 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
509 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000510 Reg = PPC::CR3;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000511 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
512 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000513 Reg = PPC::CR4;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000514 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
515 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000516 Reg = PPC::CR5;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000517 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
518 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000519 Reg = PPC::CR6;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000520 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
521 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000522 Reg = PPC::CR7;
523
Andrew Trickc416ba62010-12-24 04:28:06 +0000524 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Hal Finkelfcc51d42013-03-17 04:43:44 +0000525 &PPC::CRRCRegClass, NewMIs, NonRI);
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000526
Craig Topperabadc662012-04-20 06:31:50 +0000527 } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
Hal Finkelfcc51d42013-03-17 04:43:44 +0000528 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STVX))
529 .addReg(SrcReg,
530 getKillRegState(isKill)),
531 FrameIdx));
532 NonRI = true;
Owen Andersoneee14602008-01-01 21:11:32 +0000533 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000534 llvm_unreachable("Unknown regclass!");
Owen Andersoneee14602008-01-01 21:11:32 +0000535 }
Bill Wendling632ea652008-03-03 22:19:16 +0000536
537 return false;
Owen Andersoneee14602008-01-01 21:11:32 +0000538}
539
540void
541PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling632ea652008-03-03 22:19:16 +0000542 MachineBasicBlock::iterator MI,
543 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Chengefb126a2010-05-06 19:06:44 +0000544 const TargetRegisterClass *RC,
545 const TargetRegisterInfo *TRI) const {
Dan Gohman3b460302008-07-07 23:14:23 +0000546 MachineFunction &MF = *MBB.getParent();
Owen Andersoneee14602008-01-01 21:11:32 +0000547 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling632ea652008-03-03 22:19:16 +0000548
Hal Finkelbb420f12013-03-15 05:06:04 +0000549 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
550 FuncInfo->setHasSpills();
551
Hal Finkelfcc51d42013-03-17 04:43:44 +0000552 bool NonRI = false;
553 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs, NonRI))
Bill Wendling632ea652008-03-03 22:19:16 +0000554 FuncInfo->setSpillsCR();
Bill Wendling632ea652008-03-03 22:19:16 +0000555
Hal Finkelfcc51d42013-03-17 04:43:44 +0000556 if (NonRI)
557 FuncInfo->setHasNonRISpills();
558
Owen Andersoneee14602008-01-01 21:11:32 +0000559 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
560 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen6353e532010-07-16 18:22:00 +0000561
562 const MachineFrameInfo &MFI = *MF.getFrameInfo();
563 MachineMemOperand *MMO =
Jay Foad465101b2011-11-15 07:34:52 +0000564 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattnere3d864b2010-09-21 04:39:43 +0000565 MachineMemOperand::MOStore,
Jakob Stoklund Olesen6353e532010-07-16 18:22:00 +0000566 MFI.getObjectSize(FrameIdx),
567 MFI.getObjectAlignment(FrameIdx));
568 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersoneee14602008-01-01 21:11:32 +0000569}
570
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000571bool
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000572PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman3b460302008-07-07 23:14:23 +0000573 unsigned DestReg, int FrameIdx,
Bill Wendlingc6c48fc2008-03-10 22:49:16 +0000574 const TargetRegisterClass *RC,
Hal Finkelfcc51d42013-03-17 04:43:44 +0000575 SmallVectorImpl<MachineInstr*> &NewMIs,
576 bool &NonRI) const{
Craig Topperabadc662012-04-20 06:31:50 +0000577 if (PPC::GPRCRegClass.hasSubClassEq(RC)) {
Owen Andersoneee14602008-01-01 21:11:32 +0000578 if (DestReg != PPC::LR) {
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000579 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
580 DestReg), FrameIdx));
Owen Andersoneee14602008-01-01 21:11:32 +0000581 } else {
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000582 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
583 PPC::R11), FrameIdx));
584 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersoneee14602008-01-01 21:11:32 +0000585 }
Craig Topperabadc662012-04-20 06:31:50 +0000586 } else if (PPC::G8RCRegClass.hasSubClassEq(RC)) {
Owen Andersoneee14602008-01-01 21:11:32 +0000587 if (DestReg != PPC::LR8) {
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000588 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Andersoneee14602008-01-01 21:11:32 +0000589 FrameIdx));
590 } else {
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000591 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
Hal Finkel2ba61e42011-12-07 06:32:37 +0000592 PPC::X11), FrameIdx));
593 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::X11));
Owen Andersoneee14602008-01-01 21:11:32 +0000594 }
Craig Topperabadc662012-04-20 06:31:50 +0000595 } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000596 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersoneee14602008-01-01 21:11:32 +0000597 FrameIdx));
Craig Topperabadc662012-04-20 06:31:50 +0000598 } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000599 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersoneee14602008-01-01 21:11:32 +0000600 FrameIdx));
Craig Topperabadc662012-04-20 06:31:50 +0000601 } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
Hal Finkele154c8f2013-03-12 14:12:16 +0000602 NewMIs.push_back(addFrameReference(BuildMI(MF, DL,
603 get(PPC::RESTORE_CR), DestReg),
604 FrameIdx));
605 return true;
Craig Topperabadc662012-04-20 06:31:50 +0000606 } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
Andrew Trickc416ba62010-12-24 04:28:06 +0000607
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000608 unsigned Reg = 0;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000609 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
610 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000611 Reg = PPC::CR0;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000612 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
613 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000614 Reg = PPC::CR1;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000615 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
616 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000617 Reg = PPC::CR2;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000618 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
619 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000620 Reg = PPC::CR3;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000621 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
622 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000623 Reg = PPC::CR4;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000624 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
625 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000626 Reg = PPC::CR5;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000627 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
628 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000629 Reg = PPC::CR6;
Tilmann Scheller9db3e702009-07-03 06:47:55 +0000630 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
631 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000632 Reg = PPC::CR7;
633
Andrew Trickc416ba62010-12-24 04:28:06 +0000634 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Hal Finkelfcc51d42013-03-17 04:43:44 +0000635 &PPC::CRRCRegClass, NewMIs, NonRI);
Nicolas Geoffray708784e2008-03-10 17:46:45 +0000636
Craig Topperabadc662012-04-20 06:31:50 +0000637 } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
Hal Finkelfcc51d42013-03-17 04:43:44 +0000638 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LVX), DestReg),
639 FrameIdx));
640 NonRI = true;
Owen Andersoneee14602008-01-01 21:11:32 +0000641 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000642 llvm_unreachable("Unknown regclass!");
Owen Andersoneee14602008-01-01 21:11:32 +0000643 }
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000644
645 return false;
Owen Andersoneee14602008-01-01 21:11:32 +0000646}
647
648void
649PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling632ea652008-03-03 22:19:16 +0000650 MachineBasicBlock::iterator MI,
651 unsigned DestReg, int FrameIdx,
Evan Chengefb126a2010-05-06 19:06:44 +0000652 const TargetRegisterClass *RC,
653 const TargetRegisterInfo *TRI) const {
Dan Gohman3b460302008-07-07 23:14:23 +0000654 MachineFunction &MF = *MBB.getParent();
Owen Andersoneee14602008-01-01 21:11:32 +0000655 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattner6f306d72010-04-02 20:16:16 +0000656 DebugLoc DL;
Bill Wendlingf6d609a2009-02-12 00:02:55 +0000657 if (MI != MBB.end()) DL = MI->getDebugLoc();
Hal Finkelfcc51d42013-03-17 04:43:44 +0000658
659 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
660 FuncInfo->setHasSpills();
661
662 bool NonRI = false;
663 if (LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs, NonRI))
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000664 FuncInfo->setSpillsCR();
Hal Finkelfcc51d42013-03-17 04:43:44 +0000665
666 if (NonRI)
667 FuncInfo->setHasNonRISpills();
668
Owen Andersoneee14602008-01-01 21:11:32 +0000669 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
670 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen6353e532010-07-16 18:22:00 +0000671
672 const MachineFrameInfo &MFI = *MF.getFrameInfo();
673 MachineMemOperand *MMO =
Jay Foad465101b2011-11-15 07:34:52 +0000674 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattnere3d864b2010-09-21 04:39:43 +0000675 MachineMemOperand::MOLoad,
Jakob Stoklund Olesen6353e532010-07-16 18:22:00 +0000676 MFI.getObjectSize(FrameIdx),
677 MFI.getObjectAlignment(FrameIdx));
678 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersoneee14602008-01-01 21:11:32 +0000679}
680
Evan Chengf19bd4e2010-04-26 07:39:36 +0000681MachineInstr*
682PPCInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng250e9172010-04-29 01:13:30 +0000683 int FrameIx, uint64_t Offset,
Evan Chengf19bd4e2010-04-26 07:39:36 +0000684 const MDNode *MDPtr,
685 DebugLoc DL) const {
686 MachineInstrBuilder MIB = BuildMI(MF, DL, get(PPC::DBG_VALUE));
687 addFrameReference(MIB, FrameIx, 0, false).addImm(Offset).addMetadata(MDPtr);
688 return &*MIB;
689}
690
Chris Lattnera47294ed2006-10-13 21:21:17 +0000691bool PPCInstrInfo::
Owen Anderson4f6bf042008-08-14 22:49:33 +0000692ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner23f22de2006-10-21 06:03:11 +0000693 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000694 if (Cond[1].getReg() == PPC::CTR8 || Cond[1].getReg() == PPC::CTR)
695 Cond[0].setImm(Cond[0].getImm() == 0 ? 1 : 0);
696 else
697 // Leave the CR# the same, but invert the condition.
698 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner23f22de2006-10-21 06:03:11 +0000699 return false;
Chris Lattnera47294ed2006-10-13 21:21:17 +0000700}
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +0000701
702/// GetInstSize - Return the number of bytes of code the specified
703/// instruction may be. This returns the maximum number of bytes.
704///
705unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
706 switch (MI->getOpcode()) {
707 case PPC::INLINEASM: { // Inline Asm: Variable size.
708 const MachineFunction *MF = MI->getParent()->getParent();
709 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattner7b26fce2009-08-22 20:48:53 +0000710 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +0000711 }
Bill Wendling499f7972010-07-16 22:20:36 +0000712 case PPC::PROLOG_LABEL:
Dan Gohmanfb19f942008-07-01 00:05:16 +0000713 case PPC::EH_LABEL:
714 case PPC::GC_LABEL:
Dale Johannesen60b28972010-04-07 19:51:44 +0000715 case PPC::DBG_VALUE:
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +0000716 return 0;
Hal Finkel51861b42012-03-31 14:45:15 +0000717 case PPC::BL8_NOP_ELF:
718 case PPC::BLA8_NOP_ELF:
719 return 8;
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +0000720 default:
721 return 4; // PowerPC instructions are all 4 bytes
722 }
723}