blob: 0d71bdd269ab6d5d69adf85059310c829695844c [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIISelLowering.cpp - SI DAG Lowering Implementation ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Custom DAG lowering for SI
12//
13//===----------------------------------------------------------------------===//
14
NAKAMURA Takumi45e0a832014-07-20 11:15:07 +000015#ifdef _MSC_VER
16// Provide M_PI.
17#define _USE_MATH_DEFINES
NAKAMURA Takumi45e0a832014-07-20 11:15:07 +000018#endif
19
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "SIISelLowering.h"
Christian Konig99ee0f42013-03-07 09:04:14 +000021#include "AMDGPU.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000022#include "AMDGPUIntrinsicInfo.h"
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000023#include "AMDGPUSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "AMDGPUTargetMachine.h"
Tom Stellard8485fa02016-12-07 02:42:15 +000025#include "SIDefines.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "SIInstrInfo.h"
27#include "SIMachineFunctionInfo.h"
28#include "SIRegisterInfo.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000029#include "Utils/AMDGPUBaseInfo.h"
30#include "llvm/ADT/APFloat.h"
31#include "llvm/ADT/APInt.h"
32#include "llvm/ADT/ArrayRef.h"
Alexey Samsonova253bf92014-08-27 19:36:53 +000033#include "llvm/ADT/BitVector.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000034#include "llvm/ADT/SmallVector.h"
Matt Arsenault71bcbd42017-08-11 20:42:08 +000035#include "llvm/ADT/Statistic.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000036#include "llvm/ADT/StringRef.h"
Matt Arsenault9a10cea2016-01-26 04:29:24 +000037#include "llvm/ADT/StringSwitch.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000038#include "llvm/ADT/Twine.h"
Wei Ding07e03712016-07-28 16:42:13 +000039#include "llvm/CodeGen/Analysis.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000040#include "llvm/CodeGen/CallingConvLower.h"
41#include "llvm/CodeGen/DAGCombine.h"
42#include "llvm/CodeGen/ISDOpcodes.h"
43#include "llvm/CodeGen/MachineBasicBlock.h"
44#include "llvm/CodeGen/MachineFrameInfo.h"
45#include "llvm/CodeGen/MachineFunction.h"
46#include "llvm/CodeGen/MachineInstr.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
48#include "llvm/CodeGen/MachineMemOperand.h"
Matt Arsenault8623e8d2017-08-03 23:00:29 +000049#include "llvm/CodeGen/MachineModuleInfo.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000050#include "llvm/CodeGen/MachineOperand.h"
51#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000052#include "llvm/CodeGen/SelectionDAG.h"
53#include "llvm/CodeGen/SelectionDAGNodes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000054#include "llvm/CodeGen/TargetCallingConv.h"
55#include "llvm/CodeGen/TargetRegisterInfo.h"
Craig Topper2fa14362018-03-29 17:21:10 +000056#include "llvm/CodeGen/ValueTypes.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000057#include "llvm/IR/Constants.h"
58#include "llvm/IR/DataLayout.h"
59#include "llvm/IR/DebugLoc.h"
60#include "llvm/IR/DerivedTypes.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000061#include "llvm/IR/DiagnosticInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000062#include "llvm/IR/Function.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000063#include "llvm/IR/GlobalValue.h"
64#include "llvm/IR/InstrTypes.h"
65#include "llvm/IR/Instruction.h"
66#include "llvm/IR/Instructions.h"
Matt Arsenault7dc01c92017-03-15 23:15:12 +000067#include "llvm/IR/IntrinsicInst.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000068#include "llvm/IR/Type.h"
69#include "llvm/Support/Casting.h"
70#include "llvm/Support/CodeGen.h"
71#include "llvm/Support/CommandLine.h"
72#include "llvm/Support/Compiler.h"
73#include "llvm/Support/ErrorHandling.h"
Craig Topperd0af7e82017-04-28 05:31:46 +000074#include "llvm/Support/KnownBits.h"
David Blaikie13e77db2018-03-23 23:58:25 +000075#include "llvm/Support/MachineValueType.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000076#include "llvm/Support/MathExtras.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000077#include "llvm/Target/TargetOptions.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000078#include <cassert>
79#include <cmath>
80#include <cstdint>
81#include <iterator>
82#include <tuple>
83#include <utility>
84#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000085
86using namespace llvm;
87
Matt Arsenault71bcbd42017-08-11 20:42:08 +000088#define DEBUG_TYPE "si-lower"
89
90STATISTIC(NumTailCalls, "Number of tail calls");
91
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000092static cl::opt<bool> EnableVGPRIndexMode(
93 "amdgpu-vgpr-index-mode",
94 cl::desc("Use GPR indexing mode instead of movrel for vector indexing"),
95 cl::init(false));
96
Matt Arsenault45b98182017-11-15 00:45:43 +000097static cl::opt<unsigned> AssumeFrameIndexHighZeroBits(
98 "amdgpu-frame-index-zero-bits",
99 cl::desc("High bits of frame index assumed to be zero"),
100 cl::init(5),
101 cl::ReallyHidden);
102
Tom Stellardf110f8f2016-04-14 16:27:03 +0000103static unsigned findFirstFreeSGPR(CCState &CCInfo) {
104 unsigned NumSGPRs = AMDGPU::SGPR_32RegClass.getNumRegs();
105 for (unsigned Reg = 0; Reg < NumSGPRs; ++Reg) {
106 if (!CCInfo.isAllocated(AMDGPU::SGPR0 + Reg)) {
107 return AMDGPU::SGPR0 + Reg;
108 }
109 }
110 llvm_unreachable("Cannot allocate sgpr");
111}
112
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000113SITargetLowering::SITargetLowering(const TargetMachine &TM,
114 const SISubtarget &STI)
Eric Christopher7792e322015-01-30 23:24:40 +0000115 : AMDGPUTargetLowering(TM, STI) {
Tom Stellard1bd80722014-04-30 15:31:33 +0000116 addRegisterClass(MVT::i1, &AMDGPU::VReg_1RegClass);
Tom Stellard436780b2014-05-15 14:41:57 +0000117 addRegisterClass(MVT::i64, &AMDGPU::SReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000118
Marek Olsak79c05872016-11-25 17:37:09 +0000119 addRegisterClass(MVT::i32, &AMDGPU::SReg_32_XM0RegClass);
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000120 addRegisterClass(MVT::f32, &AMDGPU::VGPR_32RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +0000121
Tom Stellard436780b2014-05-15 14:41:57 +0000122 addRegisterClass(MVT::f64, &AMDGPU::VReg_64RegClass);
123 addRegisterClass(MVT::v2i32, &AMDGPU::SReg_64RegClass);
124 addRegisterClass(MVT::v2f32, &AMDGPU::VReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000125
Matt Arsenault61001bb2015-11-25 19:58:34 +0000126 addRegisterClass(MVT::v2i64, &AMDGPU::SReg_128RegClass);
127 addRegisterClass(MVT::v2f64, &AMDGPU::SReg_128RegClass);
128
Tom Stellard436780b2014-05-15 14:41:57 +0000129 addRegisterClass(MVT::v4i32, &AMDGPU::SReg_128RegClass);
130 addRegisterClass(MVT::v4f32, &AMDGPU::VReg_128RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000131
Tom Stellardf0a21072014-11-18 20:39:39 +0000132 addRegisterClass(MVT::v8i32, &AMDGPU::SReg_256RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000133 addRegisterClass(MVT::v8f32, &AMDGPU::VReg_256RegClass);
134
Tom Stellardf0a21072014-11-18 20:39:39 +0000135 addRegisterClass(MVT::v16i32, &AMDGPU::SReg_512RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000136 addRegisterClass(MVT::v16f32, &AMDGPU::VReg_512RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +0000137
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000138 if (Subtarget->has16BitInsts()) {
Marek Olsak79c05872016-11-25 17:37:09 +0000139 addRegisterClass(MVT::i16, &AMDGPU::SReg_32_XM0RegClass);
140 addRegisterClass(MVT::f16, &AMDGPU::SReg_32_XM0RegClass);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000141 }
Tom Stellard115a6152016-11-10 16:02:37 +0000142
Matt Arsenault7596f132017-02-27 20:52:10 +0000143 if (Subtarget->hasVOP3PInsts()) {
144 addRegisterClass(MVT::v2i16, &AMDGPU::SReg_32_XM0RegClass);
145 addRegisterClass(MVT::v2f16, &AMDGPU::SReg_32_XM0RegClass);
146 }
147
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000148 computeRegisterProperties(STI.getRegisterInfo());
Tom Stellard75aadc22012-12-11 21:25:42 +0000149
Tom Stellard35bb18c2013-08-26 15:06:04 +0000150 // We need to custom lower vector stores from local memory
Matt Arsenault71e66762016-05-21 02:27:49 +0000151 setOperationAction(ISD::LOAD, MVT::v2i32, Custom);
Tom Stellard35bb18c2013-08-26 15:06:04 +0000152 setOperationAction(ISD::LOAD, MVT::v4i32, Custom);
Tom Stellardaf775432013-10-23 00:44:32 +0000153 setOperationAction(ISD::LOAD, MVT::v8i32, Custom);
154 setOperationAction(ISD::LOAD, MVT::v16i32, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000155 setOperationAction(ISD::LOAD, MVT::i1, Custom);
Matt Arsenault2b957b52016-05-02 20:07:26 +0000156
Matt Arsenaultbcdfee72016-05-02 20:13:51 +0000157 setOperationAction(ISD::STORE, MVT::v2i32, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000158 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
159 setOperationAction(ISD::STORE, MVT::v8i32, Custom);
160 setOperationAction(ISD::STORE, MVT::v16i32, Custom);
161 setOperationAction(ISD::STORE, MVT::i1, Custom);
Matt Arsenaultbcdfee72016-05-02 20:13:51 +0000162
Jan Vesely06200bd2017-01-06 21:00:46 +0000163 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Expand);
164 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
165 setTruncStoreAction(MVT::v8i32, MVT::v8i16, Expand);
166 setTruncStoreAction(MVT::v16i32, MVT::v16i16, Expand);
167 setTruncStoreAction(MVT::v32i32, MVT::v32i16, Expand);
168 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Expand);
169 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Expand);
170 setTruncStoreAction(MVT::v8i32, MVT::v8i8, Expand);
171 setTruncStoreAction(MVT::v16i32, MVT::v16i8, Expand);
172 setTruncStoreAction(MVT::v32i32, MVT::v32i8, Expand);
173
Matt Arsenault71e66762016-05-21 02:27:49 +0000174 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
175 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000176 setOperationAction(ISD::ConstantPool, MVT::v2i64, Expand);
177
178 setOperationAction(ISD::SELECT, MVT::i1, Promote);
Tom Stellard0ec134f2014-02-04 17:18:40 +0000179 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Tom Stellardda99c6e2014-03-24 16:07:30 +0000180 setOperationAction(ISD::SELECT, MVT::f64, Promote);
181 AddPromotedToType(ISD::SELECT, MVT::f64, MVT::i64);
Tom Stellard81d871d2013-11-13 23:36:50 +0000182
Tom Stellard3ca1bfc2014-06-10 16:01:22 +0000183 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
184 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
185 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
186 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Matt Arsenault71e66762016-05-21 02:27:49 +0000187 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
Tom Stellard754f80f2013-04-05 23:31:51 +0000188
Tom Stellardd1efda82016-01-20 21:48:24 +0000189 setOperationAction(ISD::SETCC, MVT::i1, Promote);
Tom Stellard83747202013-07-18 21:43:53 +0000190 setOperationAction(ISD::SETCC, MVT::v2i1, Expand);
191 setOperationAction(ISD::SETCC, MVT::v4i1, Expand);
Matt Arsenault18f56be2016-12-22 16:27:11 +0000192 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Tom Stellard83747202013-07-18 21:43:53 +0000193
Matt Arsenault71e66762016-05-21 02:27:49 +0000194 setOperationAction(ISD::TRUNCATE, MVT::v2i32, Expand);
195 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Matt Arsenaulte306a322014-10-21 16:25:08 +0000196
Matt Arsenault4e466652014-04-16 01:41:30 +0000197 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i1, Custom);
198 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i1, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000199 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
200 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i8, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000201 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i16, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000203 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::Other, Custom);
204
Matt Arsenault754dd3e2017-04-03 18:08:08 +0000205 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Tom Stellard9fa17912013-08-14 23:24:45 +0000206 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::f32, Custom);
Tom Stellard9fa17912013-08-14 23:24:45 +0000207 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v4f32, Custom);
Marek Olsak13e47412018-01-31 20:18:04 +0000208 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v2i16, Custom);
Matt Arsenault754dd3e2017-04-03 18:08:08 +0000209 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v2f16, Custom);
210
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000211 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::v2f16, Custom);
212 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::v4f16, Custom);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000213 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Matt Arsenault754dd3e2017-04-03 18:08:08 +0000214
215 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Matt Arsenault4165efd2017-01-17 07:26:53 +0000216 setOperationAction(ISD::INTRINSIC_VOID, MVT::v2i16, Custom);
217 setOperationAction(ISD::INTRINSIC_VOID, MVT::v2f16, Custom);
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000218 setOperationAction(ISD::INTRINSIC_VOID, MVT::v4f16, Custom);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000219
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000220 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000221 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000222 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
223 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
224 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
225 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000226
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000227 setOperationAction(ISD::UADDO, MVT::i32, Legal);
228 setOperationAction(ISD::USUBO, MVT::i32, Legal);
229
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000230 setOperationAction(ISD::ADDCARRY, MVT::i32, Legal);
231 setOperationAction(ISD::SUBCARRY, MVT::i32, Legal);
232
Matt Arsenault84445dd2017-11-30 22:51:26 +0000233#if 0
234 setOperationAction(ISD::ADDCARRY, MVT::i64, Legal);
235 setOperationAction(ISD::SUBCARRY, MVT::i64, Legal);
236#endif
237
238 //setOperationAction(ISD::ADDC, MVT::i64, Expand);
239 //setOperationAction(ISD::SUBC, MVT::i64, Expand);
240
Benjamin Kramer867bfc52015-03-07 17:41:00 +0000241 // We only support LOAD/STORE and vector manipulation ops for vectors
242 // with > 4 elements.
Matt Arsenault7596f132017-02-27 20:52:10 +0000243 for (MVT VT : {MVT::v8i32, MVT::v8f32, MVT::v16i32, MVT::v16f32,
244 MVT::v2i64, MVT::v2f64}) {
Tom Stellard967bf582014-02-13 23:34:15 +0000245 for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000246 switch (Op) {
Tom Stellard967bf582014-02-13 23:34:15 +0000247 case ISD::LOAD:
248 case ISD::STORE:
249 case ISD::BUILD_VECTOR:
250 case ISD::BITCAST:
251 case ISD::EXTRACT_VECTOR_ELT:
252 case ISD::INSERT_VECTOR_ELT:
Tom Stellard967bf582014-02-13 23:34:15 +0000253 case ISD::INSERT_SUBVECTOR:
254 case ISD::EXTRACT_SUBVECTOR:
Matt Arsenault61001bb2015-11-25 19:58:34 +0000255 case ISD::SCALAR_TO_VECTOR:
Tom Stellard967bf582014-02-13 23:34:15 +0000256 break;
Tom Stellardc0503db2014-08-09 01:06:56 +0000257 case ISD::CONCAT_VECTORS:
258 setOperationAction(Op, VT, Custom);
259 break;
Tom Stellard967bf582014-02-13 23:34:15 +0000260 default:
Matt Arsenaultd504a742014-05-15 21:44:05 +0000261 setOperationAction(Op, VT, Expand);
Tom Stellard967bf582014-02-13 23:34:15 +0000262 break;
263 }
264 }
265 }
266
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000267 // TODO: For dynamic 64-bit vector inserts/extracts, should emit a pseudo that
268 // is expanded to avoid having two separate loops in case the index is a VGPR.
269
Matt Arsenault61001bb2015-11-25 19:58:34 +0000270 // Most operations are naturally 32-bit vector operations. We only support
271 // load and store of i64 vectors, so promote v2i64 vector operations to v4i32.
272 for (MVT Vec64 : { MVT::v2i64, MVT::v2f64 }) {
273 setOperationAction(ISD::BUILD_VECTOR, Vec64, Promote);
274 AddPromotedToType(ISD::BUILD_VECTOR, Vec64, MVT::v4i32);
275
276 setOperationAction(ISD::EXTRACT_VECTOR_ELT, Vec64, Promote);
277 AddPromotedToType(ISD::EXTRACT_VECTOR_ELT, Vec64, MVT::v4i32);
278
279 setOperationAction(ISD::INSERT_VECTOR_ELT, Vec64, Promote);
280 AddPromotedToType(ISD::INSERT_VECTOR_ELT, Vec64, MVT::v4i32);
281
282 setOperationAction(ISD::SCALAR_TO_VECTOR, Vec64, Promote);
283 AddPromotedToType(ISD::SCALAR_TO_VECTOR, Vec64, MVT::v4i32);
284 }
285
Matt Arsenault71e66762016-05-21 02:27:49 +0000286 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i32, Expand);
287 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Expand);
288 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i32, Expand);
289 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16f32, Expand);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +0000290
Matt Arsenault3aef8092017-01-23 23:09:58 +0000291 // Avoid stack access for these.
292 // TODO: Generalize to more vector types.
293 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i16, Custom);
294 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f16, Custom);
295 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i16, Custom);
296 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f16, Custom);
297
Tom Stellard354a43c2016-04-01 18:27:37 +0000298 // BUFFER/FLAT_ATOMIC_CMP_SWAP on GCN GPUs needs input marshalling,
299 // and output demarshalling
300 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
301 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
302
303 // We can't return success/failure, only the old value,
304 // let LLVM add the comparison
305 setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, MVT::i32, Expand);
306 setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, MVT::i64, Expand);
307
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000308 if (getSubtarget()->hasFlatAddressSpace()) {
Matt Arsenault99c14522016-04-25 19:27:24 +0000309 setOperationAction(ISD::ADDRSPACECAST, MVT::i32, Custom);
310 setOperationAction(ISD::ADDRSPACECAST, MVT::i64, Custom);
311 }
312
Matt Arsenault71e66762016-05-21 02:27:49 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Legal);
314 setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
315
316 // On SI this is s_memtime and s_memrealtime on VI.
317 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
Matt Arsenault3e025382017-04-24 17:49:13 +0000318 setOperationAction(ISD::TRAP, MVT::Other, Custom);
319 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000320
321 setOperationAction(ISD::FMINNUM, MVT::f64, Legal);
322 setOperationAction(ISD::FMAXNUM, MVT::f64, Legal);
323
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000324 if (Subtarget->getGeneration() >= SISubtarget::SEA_ISLANDS) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000325 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
326 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
327 setOperationAction(ISD::FRINT, MVT::f64, Legal);
328 }
329
330 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
331
332 setOperationAction(ISD::FSIN, MVT::f32, Custom);
333 setOperationAction(ISD::FCOS, MVT::f32, Custom);
334 setOperationAction(ISD::FDIV, MVT::f32, Custom);
335 setOperationAction(ISD::FDIV, MVT::f64, Custom);
336
Tom Stellard115a6152016-11-10 16:02:37 +0000337 if (Subtarget->has16BitInsts()) {
338 setOperationAction(ISD::Constant, MVT::i16, Legal);
339
340 setOperationAction(ISD::SMIN, MVT::i16, Legal);
341 setOperationAction(ISD::SMAX, MVT::i16, Legal);
342
343 setOperationAction(ISD::UMIN, MVT::i16, Legal);
344 setOperationAction(ISD::UMAX, MVT::i16, Legal);
345
Tom Stellard115a6152016-11-10 16:02:37 +0000346 setOperationAction(ISD::SIGN_EXTEND, MVT::i16, Promote);
347 AddPromotedToType(ISD::SIGN_EXTEND, MVT::i16, MVT::i32);
348
349 setOperationAction(ISD::ROTR, MVT::i16, Promote);
350 setOperationAction(ISD::ROTL, MVT::i16, Promote);
351
352 setOperationAction(ISD::SDIV, MVT::i16, Promote);
353 setOperationAction(ISD::UDIV, MVT::i16, Promote);
354 setOperationAction(ISD::SREM, MVT::i16, Promote);
355 setOperationAction(ISD::UREM, MVT::i16, Promote);
356
357 setOperationAction(ISD::BSWAP, MVT::i16, Promote);
358 setOperationAction(ISD::BITREVERSE, MVT::i16, Promote);
359
360 setOperationAction(ISD::CTTZ, MVT::i16, Promote);
361 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Promote);
362 setOperationAction(ISD::CTLZ, MVT::i16, Promote);
363 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Promote);
Jan Veselyb283ea02018-03-02 02:50:22 +0000364 setOperationAction(ISD::CTPOP, MVT::i16, Promote);
Tom Stellard115a6152016-11-10 16:02:37 +0000365
366 setOperationAction(ISD::SELECT_CC, MVT::i16, Expand);
367
368 setOperationAction(ISD::BR_CC, MVT::i16, Expand);
369
370 setOperationAction(ISD::LOAD, MVT::i16, Custom);
371
372 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
373
Tom Stellard115a6152016-11-10 16:02:37 +0000374 setOperationAction(ISD::FP16_TO_FP, MVT::i16, Promote);
375 AddPromotedToType(ISD::FP16_TO_FP, MVT::i16, MVT::i32);
376 setOperationAction(ISD::FP_TO_FP16, MVT::i16, Promote);
377 AddPromotedToType(ISD::FP_TO_FP16, MVT::i16, MVT::i32);
Tom Stellardb4c8e8e2016-11-12 00:19:11 +0000378
Konstantin Zhuravlyov3f0cdc72016-11-17 04:00:46 +0000379 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
380 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
381 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
382 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
Tom Stellardb4c8e8e2016-11-12 00:19:11 +0000383
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000384 // F16 - Constant Actions.
Matt Arsenaulte96d0372016-12-08 20:14:46 +0000385 setOperationAction(ISD::ConstantFP, MVT::f16, Legal);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000386
387 // F16 - Load/Store Actions.
388 setOperationAction(ISD::LOAD, MVT::f16, Promote);
389 AddPromotedToType(ISD::LOAD, MVT::f16, MVT::i16);
390 setOperationAction(ISD::STORE, MVT::f16, Promote);
391 AddPromotedToType(ISD::STORE, MVT::f16, MVT::i16);
392
393 // F16 - VOP1 Actions.
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +0000394 setOperationAction(ISD::FP_ROUND, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000395 setOperationAction(ISD::FCOS, MVT::f16, Promote);
396 setOperationAction(ISD::FSIN, MVT::f16, Promote);
Konstantin Zhuravlyov3f0cdc72016-11-17 04:00:46 +0000397 setOperationAction(ISD::FP_TO_SINT, MVT::f16, Promote);
398 setOperationAction(ISD::FP_TO_UINT, MVT::f16, Promote);
399 setOperationAction(ISD::SINT_TO_FP, MVT::f16, Promote);
400 setOperationAction(ISD::UINT_TO_FP, MVT::f16, Promote);
Matt Arsenaultb5d23272017-03-24 20:04:18 +0000401 setOperationAction(ISD::FROUND, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000402
403 // F16 - VOP2 Actions.
Konstantin Zhuravlyov662e01d2016-11-17 03:49:01 +0000404 setOperationAction(ISD::BR_CC, MVT::f16, Expand);
Konstantin Zhuravlyov2a87a422016-11-16 03:16:26 +0000405 setOperationAction(ISD::SELECT_CC, MVT::f16, Expand);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000406 setOperationAction(ISD::FMAXNUM, MVT::f16, Legal);
407 setOperationAction(ISD::FMINNUM, MVT::f16, Legal);
Matt Arsenault4052a572016-12-22 03:05:41 +0000408 setOperationAction(ISD::FDIV, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000409
410 // F16 - VOP3 Actions.
411 setOperationAction(ISD::FMA, MVT::f16, Legal);
412 if (!Subtarget->hasFP16Denormals())
413 setOperationAction(ISD::FMAD, MVT::f16, Legal);
Tom Stellard115a6152016-11-10 16:02:37 +0000414 }
415
Matt Arsenault7596f132017-02-27 20:52:10 +0000416 if (Subtarget->hasVOP3PInsts()) {
417 for (MVT VT : {MVT::v2i16, MVT::v2f16}) {
418 for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) {
419 switch (Op) {
420 case ISD::LOAD:
421 case ISD::STORE:
422 case ISD::BUILD_VECTOR:
423 case ISD::BITCAST:
424 case ISD::EXTRACT_VECTOR_ELT:
425 case ISD::INSERT_VECTOR_ELT:
426 case ISD::INSERT_SUBVECTOR:
427 case ISD::EXTRACT_SUBVECTOR:
428 case ISD::SCALAR_TO_VECTOR:
429 break;
430 case ISD::CONCAT_VECTORS:
431 setOperationAction(Op, VT, Custom);
432 break;
433 default:
434 setOperationAction(Op, VT, Expand);
435 break;
436 }
437 }
438 }
439
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000440 // XXX - Do these do anything? Vector constants turn into build_vector.
441 setOperationAction(ISD::Constant, MVT::v2i16, Legal);
442 setOperationAction(ISD::ConstantFP, MVT::v2f16, Legal);
443
Matt Arsenault7596f132017-02-27 20:52:10 +0000444 setOperationAction(ISD::STORE, MVT::v2i16, Promote);
445 AddPromotedToType(ISD::STORE, MVT::v2i16, MVT::i32);
446 setOperationAction(ISD::STORE, MVT::v2f16, Promote);
447 AddPromotedToType(ISD::STORE, MVT::v2f16, MVT::i32);
448
449 setOperationAction(ISD::LOAD, MVT::v2i16, Promote);
450 AddPromotedToType(ISD::LOAD, MVT::v2i16, MVT::i32);
451 setOperationAction(ISD::LOAD, MVT::v2f16, Promote);
452 AddPromotedToType(ISD::LOAD, MVT::v2f16, MVT::i32);
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000453
454 setOperationAction(ISD::AND, MVT::v2i16, Promote);
455 AddPromotedToType(ISD::AND, MVT::v2i16, MVT::i32);
456 setOperationAction(ISD::OR, MVT::v2i16, Promote);
457 AddPromotedToType(ISD::OR, MVT::v2i16, MVT::i32);
458 setOperationAction(ISD::XOR, MVT::v2i16, Promote);
459 AddPromotedToType(ISD::XOR, MVT::v2i16, MVT::i32);
460 setOperationAction(ISD::SELECT, MVT::v2i16, Promote);
461 AddPromotedToType(ISD::SELECT, MVT::v2i16, MVT::i32);
462 setOperationAction(ISD::SELECT, MVT::v2f16, Promote);
463 AddPromotedToType(ISD::SELECT, MVT::v2f16, MVT::i32);
464
465 setOperationAction(ISD::ADD, MVT::v2i16, Legal);
466 setOperationAction(ISD::SUB, MVT::v2i16, Legal);
467 setOperationAction(ISD::MUL, MVT::v2i16, Legal);
468 setOperationAction(ISD::SHL, MVT::v2i16, Legal);
469 setOperationAction(ISD::SRL, MVT::v2i16, Legal);
470 setOperationAction(ISD::SRA, MVT::v2i16, Legal);
471 setOperationAction(ISD::SMIN, MVT::v2i16, Legal);
472 setOperationAction(ISD::UMIN, MVT::v2i16, Legal);
473 setOperationAction(ISD::SMAX, MVT::v2i16, Legal);
474 setOperationAction(ISD::UMAX, MVT::v2i16, Legal);
475
476 setOperationAction(ISD::FADD, MVT::v2f16, Legal);
477 setOperationAction(ISD::FNEG, MVT::v2f16, Legal);
478 setOperationAction(ISD::FMUL, MVT::v2f16, Legal);
479 setOperationAction(ISD::FMA, MVT::v2f16, Legal);
480 setOperationAction(ISD::FMINNUM, MVT::v2f16, Legal);
481 setOperationAction(ISD::FMAXNUM, MVT::v2f16, Legal);
482
483 // This isn't really legal, but this avoids the legalizer unrolling it (and
484 // allows matching fneg (fabs x) patterns)
485 setOperationAction(ISD::FABS, MVT::v2f16, Legal);
486
487 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i16, Custom);
488 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f16, Custom);
489
Matt Arsenault2d3f8f32017-10-05 17:38:30 +0000490 setOperationAction(ISD::ANY_EXTEND, MVT::v2i32, Expand);
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000491 setOperationAction(ISD::ZERO_EXTEND, MVT::v2i32, Expand);
492 setOperationAction(ISD::SIGN_EXTEND, MVT::v2i32, Expand);
493 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Expand);
Matt Arsenault4a486232017-04-19 20:53:07 +0000494 } else {
495 setOperationAction(ISD::SELECT, MVT::v2i16, Custom);
496 setOperationAction(ISD::SELECT, MVT::v2f16, Custom);
497 }
498
499 for (MVT VT : { MVT::v4i16, MVT::v4f16, MVT::v2i8, MVT::v4i8, MVT::v8i8 }) {
500 setOperationAction(ISD::SELECT, VT, Custom);
Matt Arsenault7596f132017-02-27 20:52:10 +0000501 }
502
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000503 setTargetDAGCombine(ISD::ADD);
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +0000504 setTargetDAGCombine(ISD::ADDCARRY);
505 setTargetDAGCombine(ISD::SUB);
506 setTargetDAGCombine(ISD::SUBCARRY);
Matt Arsenault02cb0ff2014-09-29 14:59:34 +0000507 setTargetDAGCombine(ISD::FADD);
Matt Arsenault8675db12014-08-29 16:01:14 +0000508 setTargetDAGCombine(ISD::FSUB);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000509 setTargetDAGCombine(ISD::FMINNUM);
510 setTargetDAGCombine(ISD::FMAXNUM);
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000511 setTargetDAGCombine(ISD::SMIN);
512 setTargetDAGCombine(ISD::SMAX);
513 setTargetDAGCombine(ISD::UMIN);
514 setTargetDAGCombine(ISD::UMAX);
Tom Stellard75aadc22012-12-11 21:25:42 +0000515 setTargetDAGCombine(ISD::SETCC);
Matt Arsenaultd0101a22015-01-06 23:00:46 +0000516 setTargetDAGCombine(ISD::AND);
Matt Arsenaultf2290332015-01-06 23:00:39 +0000517 setTargetDAGCombine(ISD::OR);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +0000518 setTargetDAGCombine(ISD::XOR);
Konstantin Zhuravlyovfda33ea2016-10-21 22:10:03 +0000519 setTargetDAGCombine(ISD::SINT_TO_FP);
Matt Arsenault364a6742014-06-11 17:50:44 +0000520 setTargetDAGCombine(ISD::UINT_TO_FP);
Matt Arsenault9cd90712016-04-14 01:42:16 +0000521 setTargetDAGCombine(ISD::FCANONICALIZE);
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000522 setTargetDAGCombine(ISD::SCALAR_TO_VECTOR);
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000523 setTargetDAGCombine(ISD::ZERO_EXTEND);
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000524 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Matt Arsenault8cbb4882017-09-20 21:01:24 +0000525 setTargetDAGCombine(ISD::BUILD_VECTOR);
Matt Arsenault364a6742014-06-11 17:50:44 +0000526
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000527 // All memory operations. Some folding on the pointer operand is done to help
528 // matching the constant offsets in the addressing modes.
529 setTargetDAGCombine(ISD::LOAD);
530 setTargetDAGCombine(ISD::STORE);
531 setTargetDAGCombine(ISD::ATOMIC_LOAD);
532 setTargetDAGCombine(ISD::ATOMIC_STORE);
533 setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP);
534 setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS);
535 setTargetDAGCombine(ISD::ATOMIC_SWAP);
536 setTargetDAGCombine(ISD::ATOMIC_LOAD_ADD);
537 setTargetDAGCombine(ISD::ATOMIC_LOAD_SUB);
538 setTargetDAGCombine(ISD::ATOMIC_LOAD_AND);
539 setTargetDAGCombine(ISD::ATOMIC_LOAD_OR);
540 setTargetDAGCombine(ISD::ATOMIC_LOAD_XOR);
541 setTargetDAGCombine(ISD::ATOMIC_LOAD_NAND);
542 setTargetDAGCombine(ISD::ATOMIC_LOAD_MIN);
543 setTargetDAGCombine(ISD::ATOMIC_LOAD_MAX);
544 setTargetDAGCombine(ISD::ATOMIC_LOAD_UMIN);
545 setTargetDAGCombine(ISD::ATOMIC_LOAD_UMAX);
546
Christian Konigeecebd02013-03-26 14:04:02 +0000547 setSchedulingPreference(Sched::RegPressure);
Tom Stellard75aadc22012-12-11 21:25:42 +0000548}
549
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000550const SISubtarget *SITargetLowering::getSubtarget() const {
551 return static_cast<const SISubtarget *>(Subtarget);
552}
553
Tom Stellard0125f2a2013-06-25 02:39:35 +0000554//===----------------------------------------------------------------------===//
555// TargetLowering queries
556//===----------------------------------------------------------------------===//
557
Zvi Rackover1b736822017-07-26 08:06:58 +0000558bool SITargetLowering::isShuffleMaskLegal(ArrayRef<int>, EVT) const {
Matt Arsenault7dc01c92017-03-15 23:15:12 +0000559 // SI has some legal vector types, but no legal vector operations. Say no
560 // shuffles are legal in order to prefer scalarizing some vector operations.
561 return false;
562}
563
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000564bool SITargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
565 const CallInst &CI,
Matt Arsenault7d7adf42017-12-14 22:34:10 +0000566 MachineFunction &MF,
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000567 unsigned IntrID) const {
Nicolai Haehnle5d0d3032018-04-01 17:09:07 +0000568 if (const AMDGPU::RsrcIntrinsic *RsrcIntr =
569 AMDGPU::lookupRsrcIntrinsicByIntr(IntrID)) {
570 AttributeList Attr = Intrinsic::getAttributes(CI.getContext(),
571 (Intrinsic::ID)IntrID);
572 if (Attr.hasFnAttribute(Attribute::ReadNone))
573 return false;
574
575 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
576
577 if (RsrcIntr->IsImage) {
578 Info.ptrVal = MFI->getImagePSV(
579 *MF.getSubtarget<SISubtarget>().getInstrInfo(),
580 CI.getArgOperand(RsrcIntr->RsrcArg));
581 Info.align = 0;
582 } else {
583 Info.ptrVal = MFI->getBufferPSV(
584 *MF.getSubtarget<SISubtarget>().getInstrInfo(),
585 CI.getArgOperand(RsrcIntr->RsrcArg));
586 }
587
588 Info.flags = MachineMemOperand::MODereferenceable;
589 if (Attr.hasFnAttribute(Attribute::ReadOnly)) {
590 Info.opc = ISD::INTRINSIC_W_CHAIN;
591 Info.memVT = MVT::getVT(CI.getType());
592 Info.flags |= MachineMemOperand::MOLoad;
593 } else if (Attr.hasFnAttribute(Attribute::WriteOnly)) {
594 Info.opc = ISD::INTRINSIC_VOID;
595 Info.memVT = MVT::getVT(CI.getArgOperand(0)->getType());
596 Info.flags |= MachineMemOperand::MOStore;
597 } else {
598 // Atomic
599 Info.opc = ISD::INTRINSIC_W_CHAIN;
600 Info.memVT = MVT::getVT(CI.getType());
601 Info.flags = MachineMemOperand::MOLoad |
602 MachineMemOperand::MOStore |
603 MachineMemOperand::MODereferenceable;
604
605 // XXX - Should this be volatile without known ordering?
606 Info.flags |= MachineMemOperand::MOVolatile;
607 }
608 return true;
609 }
610
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000611 switch (IntrID) {
612 case Intrinsic::amdgcn_atomic_inc:
Daniil Fukalovd5fca552018-01-17 14:05:05 +0000613 case Intrinsic::amdgcn_atomic_dec:
Daniil Fukalov6e1dc682018-01-26 11:09:38 +0000614 case Intrinsic::amdgcn_ds_fadd:
615 case Intrinsic::amdgcn_ds_fmin:
616 case Intrinsic::amdgcn_ds_fmax: {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000617 Info.opc = ISD::INTRINSIC_W_CHAIN;
618 Info.memVT = MVT::getVT(CI.getType());
619 Info.ptrVal = CI.getOperand(0);
620 Info.align = 0;
Matt Arsenault11171332017-12-14 21:39:51 +0000621 Info.flags = MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
Matt Arsenault79f837c2017-03-30 22:21:40 +0000622
623 const ConstantInt *Vol = dyn_cast<ConstantInt>(CI.getOperand(4));
Matt Arsenault11171332017-12-14 21:39:51 +0000624 if (!Vol || !Vol->isZero())
625 Info.flags |= MachineMemOperand::MOVolatile;
626
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000627 return true;
Matt Arsenault79f837c2017-03-30 22:21:40 +0000628 }
Matt Arsenault905f3512017-12-29 17:18:14 +0000629
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000630 default:
631 return false;
632 }
633}
634
Matt Arsenault7dc01c92017-03-15 23:15:12 +0000635bool SITargetLowering::getAddrModeArguments(IntrinsicInst *II,
636 SmallVectorImpl<Value*> &Ops,
637 Type *&AccessTy) const {
638 switch (II->getIntrinsicID()) {
639 case Intrinsic::amdgcn_atomic_inc:
Daniil Fukalovd5fca552018-01-17 14:05:05 +0000640 case Intrinsic::amdgcn_atomic_dec:
Daniil Fukalov6e1dc682018-01-26 11:09:38 +0000641 case Intrinsic::amdgcn_ds_fadd:
642 case Intrinsic::amdgcn_ds_fmin:
643 case Intrinsic::amdgcn_ds_fmax: {
Matt Arsenault7dc01c92017-03-15 23:15:12 +0000644 Value *Ptr = II->getArgOperand(0);
645 AccessTy = II->getType();
646 Ops.push_back(Ptr);
647 return true;
648 }
649 default:
650 return false;
651 }
Matt Arsenaulte306a322014-10-21 16:25:08 +0000652}
653
Tom Stellard70580f82015-07-20 14:28:41 +0000654bool SITargetLowering::isLegalFlatAddressingMode(const AddrMode &AM) const {
Matt Arsenaultd9b77842017-06-12 17:06:35 +0000655 if (!Subtarget->hasFlatInstOffsets()) {
656 // Flat instructions do not have offsets, and only have the register
657 // address.
658 return AM.BaseOffs == 0 && AM.Scale == 0;
659 }
660
661 // GFX9 added a 13-bit signed offset. When using regular flat instructions,
662 // the sign bit is ignored and is treated as a 12-bit unsigned offset.
663
664 // Just r + i
665 return isUInt<12>(AM.BaseOffs) && AM.Scale == 0;
Tom Stellard70580f82015-07-20 14:28:41 +0000666}
667
Matt Arsenaultdc8f5cc2017-07-29 01:12:31 +0000668bool SITargetLowering::isLegalGlobalAddressingMode(const AddrMode &AM) const {
669 if (Subtarget->hasFlatGlobalInsts())
670 return isInt<13>(AM.BaseOffs) && AM.Scale == 0;
671
672 if (!Subtarget->hasAddr64() || Subtarget->useFlatForGlobal()) {
673 // Assume the we will use FLAT for all global memory accesses
674 // on VI.
675 // FIXME: This assumption is currently wrong. On VI we still use
676 // MUBUF instructions for the r + i addressing mode. As currently
677 // implemented, the MUBUF instructions only work on buffer < 4GB.
678 // It may be possible to support > 4GB buffers with MUBUF instructions,
679 // by setting the stride value in the resource descriptor which would
680 // increase the size limit to (stride * 4GB). However, this is risky,
681 // because it has never been validated.
682 return isLegalFlatAddressingMode(AM);
683 }
684
685 return isLegalMUBUFAddressingMode(AM);
686}
687
Matt Arsenault711b3902015-08-07 20:18:34 +0000688bool SITargetLowering::isLegalMUBUFAddressingMode(const AddrMode &AM) const {
689 // MUBUF / MTBUF instructions have a 12-bit unsigned byte offset, and
690 // additionally can do r + r + i with addr64. 32-bit has more addressing
691 // mode options. Depending on the resource constant, it can also do
692 // (i64 r0) + (i32 r1) * (i14 i).
693 //
694 // Private arrays end up using a scratch buffer most of the time, so also
695 // assume those use MUBUF instructions. Scratch loads / stores are currently
696 // implemented as mubuf instructions with offen bit set, so slightly
697 // different than the normal addr64.
698 if (!isUInt<12>(AM.BaseOffs))
699 return false;
700
701 // FIXME: Since we can split immediate into soffset and immediate offset,
702 // would it make sense to allow any immediate?
703
704 switch (AM.Scale) {
705 case 0: // r + i or just i, depending on HasBaseReg.
706 return true;
707 case 1:
708 return true; // We have r + r or r + i.
709 case 2:
710 if (AM.HasBaseReg) {
711 // Reject 2 * r + r.
712 return false;
713 }
714
715 // Allow 2 * r as r + r
716 // Or 2 * r + i is allowed as r + r + i.
717 return true;
718 default: // Don't allow n * r
719 return false;
720 }
721}
722
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000723bool SITargetLowering::isLegalAddressingMode(const DataLayout &DL,
724 const AddrMode &AM, Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000725 unsigned AS, Instruction *I) const {
Matt Arsenault5015a892014-08-15 17:17:07 +0000726 // No global is ever allowed as a base.
727 if (AM.BaseGV)
728 return false;
729
Matt Arsenaultdc8f5cc2017-07-29 01:12:31 +0000730 if (AS == AMDGPUASI.GLOBAL_ADDRESS)
731 return isLegalGlobalAddressingMode(AM);
Matt Arsenault5015a892014-08-15 17:17:07 +0000732
Matt Arsenault923712b2018-02-09 16:57:57 +0000733 if (AS == AMDGPUASI.CONSTANT_ADDRESS ||
734 AS == AMDGPUASI.CONSTANT_ADDRESS_32BIT) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000735 // If the offset isn't a multiple of 4, it probably isn't going to be
736 // correctly aligned.
Matt Arsenault3cc1e002016-08-13 01:43:51 +0000737 // FIXME: Can we get the real alignment here?
Matt Arsenault711b3902015-08-07 20:18:34 +0000738 if (AM.BaseOffs % 4 != 0)
739 return isLegalMUBUFAddressingMode(AM);
740
741 // There are no SMRD extloads, so if we have to do a small type access we
742 // will use a MUBUF load.
743 // FIXME?: We also need to do this if unaligned, but we don't know the
744 // alignment here.
745 if (DL.getTypeStoreSize(Ty) < 4)
Matt Arsenaultdc8f5cc2017-07-29 01:12:31 +0000746 return isLegalGlobalAddressingMode(AM);
Matt Arsenault711b3902015-08-07 20:18:34 +0000747
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000748 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000749 // SMRD instructions have an 8-bit, dword offset on SI.
750 if (!isUInt<8>(AM.BaseOffs / 4))
751 return false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000752 } else if (Subtarget->getGeneration() == SISubtarget::SEA_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000753 // On CI+, this can also be a 32-bit literal constant offset. If it fits
754 // in 8-bits, it can use a smaller encoding.
755 if (!isUInt<32>(AM.BaseOffs / 4))
756 return false;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000757 } else if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000758 // On VI, these use the SMEM format and the offset is 20-bit in bytes.
759 if (!isUInt<20>(AM.BaseOffs))
760 return false;
761 } else
762 llvm_unreachable("unhandled generation");
763
764 if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
765 return true;
766
767 if (AM.Scale == 1 && AM.HasBaseReg)
768 return true;
769
770 return false;
Matt Arsenault711b3902015-08-07 20:18:34 +0000771
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000772 } else if (AS == AMDGPUASI.PRIVATE_ADDRESS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000773 return isLegalMUBUFAddressingMode(AM);
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000774 } else if (AS == AMDGPUASI.LOCAL_ADDRESS ||
775 AS == AMDGPUASI.REGION_ADDRESS) {
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000776 // Basic, single offset DS instructions allow a 16-bit unsigned immediate
777 // field.
778 // XXX - If doing a 4-byte aligned 8-byte type access, we effectively have
779 // an 8-bit dword offset but we don't know the alignment here.
780 if (!isUInt<16>(AM.BaseOffs))
Matt Arsenault5015a892014-08-15 17:17:07 +0000781 return false;
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000782
783 if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
784 return true;
785
786 if (AM.Scale == 1 && AM.HasBaseReg)
787 return true;
788
Matt Arsenault5015a892014-08-15 17:17:07 +0000789 return false;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000790 } else if (AS == AMDGPUASI.FLAT_ADDRESS ||
791 AS == AMDGPUASI.UNKNOWN_ADDRESS_SPACE) {
Matt Arsenault7d1b6c82016-04-29 06:25:10 +0000792 // For an unknown address space, this usually means that this is for some
793 // reason being used for pure arithmetic, and not based on some addressing
794 // computation. We don't have instructions that compute pointers with any
795 // addressing modes, so treat them as having no offset like flat
796 // instructions.
Tom Stellard70580f82015-07-20 14:28:41 +0000797 return isLegalFlatAddressingMode(AM);
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000798 } else {
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000799 llvm_unreachable("unhandled address space");
800 }
Matt Arsenault5015a892014-08-15 17:17:07 +0000801}
802
Nirav Dave4dcad5d2017-07-10 20:25:54 +0000803bool SITargetLowering::canMergeStoresTo(unsigned AS, EVT MemVT,
804 const SelectionDAG &DAG) const {
Nirav Daved20066c2017-05-24 15:59:09 +0000805 if (AS == AMDGPUASI.GLOBAL_ADDRESS || AS == AMDGPUASI.FLAT_ADDRESS) {
806 return (MemVT.getSizeInBits() <= 4 * 32);
807 } else if (AS == AMDGPUASI.PRIVATE_ADDRESS) {
808 unsigned MaxPrivateBits = 8 * getSubtarget()->getMaxPrivateElementSize();
809 return (MemVT.getSizeInBits() <= MaxPrivateBits);
810 } else if (AS == AMDGPUASI.LOCAL_ADDRESS) {
811 return (MemVT.getSizeInBits() <= 2 * 32);
812 }
813 return true;
814}
815
Matt Arsenaulte6986632015-01-14 01:35:22 +0000816bool SITargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000817 unsigned AddrSpace,
818 unsigned Align,
819 bool *IsFast) const {
Matt Arsenault1018c892014-04-24 17:08:26 +0000820 if (IsFast)
821 *IsFast = false;
822
Matt Arsenault1018c892014-04-24 17:08:26 +0000823 // TODO: I think v3i32 should allow unaligned accesses on CI with DS_READ_B96,
824 // which isn't a simple VT.
Alina Sbirlea6f937b12016-08-04 16:38:44 +0000825 // Until MVT is extended to handle this, simply check for the size and
826 // rely on the condition below: allow accesses if the size is a multiple of 4.
827 if (VT == MVT::Other || (VT != MVT::Other && VT.getSizeInBits() > 1024 &&
828 VT.getStoreSize() > 16)) {
Tom Stellard81d871d2013-11-13 23:36:50 +0000829 return false;
Alina Sbirlea6f937b12016-08-04 16:38:44 +0000830 }
Matt Arsenault1018c892014-04-24 17:08:26 +0000831
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000832 if (AddrSpace == AMDGPUASI.LOCAL_ADDRESS ||
833 AddrSpace == AMDGPUASI.REGION_ADDRESS) {
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000834 // ds_read/write_b64 require 8-byte alignment, but we can do a 4 byte
835 // aligned, 8 byte access in a single operation using ds_read2/write2_b32
836 // with adjacent offsets.
Sanjay Patelce74db92015-09-03 15:03:19 +0000837 bool AlignedBy4 = (Align % 4 == 0);
838 if (IsFast)
839 *IsFast = AlignedBy4;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000840
Sanjay Patelce74db92015-09-03 15:03:19 +0000841 return AlignedBy4;
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000842 }
Matt Arsenault1018c892014-04-24 17:08:26 +0000843
Tom Stellard64a9d082016-10-14 18:10:39 +0000844 // FIXME: We have to be conservative here and assume that flat operations
845 // will access scratch. If we had access to the IR function, then we
846 // could determine if any private memory was used in the function.
847 if (!Subtarget->hasUnalignedScratchAccess() &&
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000848 (AddrSpace == AMDGPUASI.PRIVATE_ADDRESS ||
849 AddrSpace == AMDGPUASI.FLAT_ADDRESS)) {
Tom Stellard64a9d082016-10-14 18:10:39 +0000850 return false;
851 }
852
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000853 if (Subtarget->hasUnalignedBufferAccess()) {
854 // If we have an uniform constant load, it still requires using a slow
855 // buffer instruction if unaligned.
856 if (IsFast) {
Matt Arsenault923712b2018-02-09 16:57:57 +0000857 *IsFast = (AddrSpace == AMDGPUASI.CONSTANT_ADDRESS ||
858 AddrSpace == AMDGPUASI.CONSTANT_ADDRESS_32BIT) ?
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000859 (Align % 4 == 0) : true;
860 }
861
862 return true;
863 }
864
Tom Stellard33e64c62015-02-04 20:49:52 +0000865 // Smaller than dword value must be aligned.
Tom Stellard33e64c62015-02-04 20:49:52 +0000866 if (VT.bitsLT(MVT::i32))
867 return false;
868
Matt Arsenault1018c892014-04-24 17:08:26 +0000869 // 8.1.6 - For Dword or larger reads or writes, the two LSBs of the
870 // byte-address are ignored, thus forcing Dword alignment.
Tom Stellarde812f2f2014-07-21 15:45:06 +0000871 // This applies to private, global, and constant memory.
Matt Arsenault1018c892014-04-24 17:08:26 +0000872 if (IsFast)
873 *IsFast = true;
Tom Stellardc6b299c2015-02-02 18:02:28 +0000874
875 return VT.bitsGT(MVT::i32) && Align % 4 == 0;
Tom Stellard0125f2a2013-06-25 02:39:35 +0000876}
877
Matt Arsenault46645fa2014-07-28 17:49:26 +0000878EVT SITargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
879 unsigned SrcAlign, bool IsMemset,
880 bool ZeroMemset,
881 bool MemcpyStrSrc,
882 MachineFunction &MF) const {
883 // FIXME: Should account for address space here.
884
885 // The default fallback uses the private pointer size as a guess for a type to
886 // use. Make sure we switch these to 64-bit accesses.
887
888 if (Size >= 16 && DstAlign >= 4) // XXX: Should only do for global
889 return MVT::v4i32;
890
891 if (Size >= 8 && DstAlign >= 4)
892 return MVT::v2i32;
893
894 // Use the default.
895 return MVT::Other;
896}
897
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000898static bool isFlatGlobalAddrSpace(unsigned AS, AMDGPUAS AMDGPUASI) {
899 return AS == AMDGPUASI.GLOBAL_ADDRESS ||
900 AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenault923712b2018-02-09 16:57:57 +0000901 AS == AMDGPUASI.CONSTANT_ADDRESS ||
902 AS == AMDGPUASI.CONSTANT_ADDRESS_32BIT;
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000903}
904
905bool SITargetLowering::isNoopAddrSpaceCast(unsigned SrcAS,
906 unsigned DestAS) const {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000907 return isFlatGlobalAddrSpace(SrcAS, AMDGPUASI) &&
908 isFlatGlobalAddrSpace(DestAS, AMDGPUASI);
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000909}
910
Alexander Timofeev18009562016-12-08 17:28:47 +0000911bool SITargetLowering::isMemOpHasNoClobberedMemOperand(const SDNode *N) const {
912 const MemSDNode *MemNode = cast<MemSDNode>(N);
913 const Value *Ptr = MemNode->getMemOperand()->getValue();
Matt Arsenault0a0c8712018-03-27 18:39:45 +0000914 const Instruction *I = dyn_cast_or_null<Instruction>(Ptr);
Alexander Timofeev18009562016-12-08 17:28:47 +0000915 return I && I->getMetadata("amdgpu.noclobber");
916}
917
Matt Arsenaultd4da0ed2016-12-02 18:12:53 +0000918bool SITargetLowering::isCheapAddrSpaceCast(unsigned SrcAS,
919 unsigned DestAS) const {
920 // Flat -> private/local is a simple truncate.
921 // Flat -> global is no-op
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000922 if (SrcAS == AMDGPUASI.FLAT_ADDRESS)
Matt Arsenaultd4da0ed2016-12-02 18:12:53 +0000923 return true;
924
925 return isNoopAddrSpaceCast(SrcAS, DestAS);
926}
927
Tom Stellarda6f24c62015-12-15 20:55:55 +0000928bool SITargetLowering::isMemOpUniform(const SDNode *N) const {
929 const MemSDNode *MemNode = cast<MemSDNode>(N);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000930
Matt Arsenaultbcf7bec2018-02-09 16:57:48 +0000931 return AMDGPUInstrInfo::isUniformMMO(MemNode->getMemOperand());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000932}
933
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000934TargetLoweringBase::LegalizeTypeAction
935SITargetLowering::getPreferredVectorAction(EVT VT) const {
936 if (VT.getVectorNumElements() != 1 && VT.getScalarType().bitsLE(MVT::i16))
937 return TypeSplitVector;
938
939 return TargetLoweringBase::getPreferredVectorAction(VT);
Tom Stellardd86003e2013-08-14 23:25:00 +0000940}
Tom Stellard0125f2a2013-06-25 02:39:35 +0000941
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000942bool SITargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
943 Type *Ty) const {
Matt Arsenault749035b2016-07-30 01:40:36 +0000944 // FIXME: Could be smarter if called for vector constants.
945 return true;
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000946}
947
Tom Stellard2e045bb2016-01-20 00:13:22 +0000948bool SITargetLowering::isTypeDesirableForOp(unsigned Op, EVT VT) const {
Matt Arsenault7b00cf42016-12-09 17:57:43 +0000949 if (Subtarget->has16BitInsts() && VT == MVT::i16) {
950 switch (Op) {
951 case ISD::LOAD:
952 case ISD::STORE:
Tom Stellard2e045bb2016-01-20 00:13:22 +0000953
Matt Arsenault7b00cf42016-12-09 17:57:43 +0000954 // These operations are done with 32-bit instructions anyway.
955 case ISD::AND:
956 case ISD::OR:
957 case ISD::XOR:
958 case ISD::SELECT:
959 // TODO: Extensions?
960 return true;
961 default:
962 return false;
963 }
964 }
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000965
Tom Stellard2e045bb2016-01-20 00:13:22 +0000966 // SimplifySetCC uses this function to determine whether or not it should
967 // create setcc with i1 operands. We don't have instructions for i1 setcc.
968 if (VT == MVT::i1 && Op == ISD::SETCC)
969 return false;
970
971 return TargetLowering::isTypeDesirableForOp(Op, VT);
972}
973
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000974SDValue SITargetLowering::lowerKernArgParameterPtr(SelectionDAG &DAG,
975 const SDLoc &SL,
976 SDValue Chain,
977 uint64_t Offset) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000978 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardec2e43c2014-09-22 15:35:29 +0000979 MachineFunction &MF = DAG.getMachineFunction();
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000980 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
981
982 const ArgDescriptor *InputPtrReg;
983 const TargetRegisterClass *RC;
984
985 std::tie(InputPtrReg, RC)
986 = Info->getPreloadedValue(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
Tom Stellard94593ee2013-06-03 17:40:18 +0000987
Matt Arsenault86033ca2014-07-28 17:31:39 +0000988 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000989 MVT PtrVT = getPointerTy(DL, AMDGPUASI.CONSTANT_ADDRESS);
Matt Arsenaulta0269b62015-06-01 21:58:24 +0000990 SDValue BasePtr = DAG.getCopyFromReg(Chain, SL,
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000991 MRI.getLiveInVirtReg(InputPtrReg->getRegister()), PtrVT);
992
Jan Veselyfea814d2016-06-21 20:46:20 +0000993 return DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
994 DAG.getConstant(Offset, SL, PtrVT));
995}
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000996
Matt Arsenault9166ce82017-07-28 15:52:08 +0000997SDValue SITargetLowering::getImplicitArgPtr(SelectionDAG &DAG,
998 const SDLoc &SL) const {
999 auto MFI = DAG.getMachineFunction().getInfo<SIMachineFunctionInfo>();
1000 uint64_t Offset = getImplicitParameterOffset(MFI, FIRST_IMPLICIT);
1001 return lowerKernArgParameterPtr(DAG, SL, DAG.getEntryNode(), Offset);
1002}
1003
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001004SDValue SITargetLowering::convertArgType(SelectionDAG &DAG, EVT VT, EVT MemVT,
1005 const SDLoc &SL, SDValue Val,
1006 bool Signed,
Matt Arsenault6dca5422017-01-09 18:52:39 +00001007 const ISD::InputArg *Arg) const {
Matt Arsenault6dca5422017-01-09 18:52:39 +00001008 if (Arg && (Arg->Flags.isSExt() || Arg->Flags.isZExt()) &&
1009 VT.bitsLT(MemVT)) {
1010 unsigned Opc = Arg->Flags.isZExt() ? ISD::AssertZext : ISD::AssertSext;
1011 Val = DAG.getNode(Opc, SL, MemVT, Val, DAG.getValueType(VT));
1012 }
1013
Tom Stellardbc6c5232016-10-17 16:21:45 +00001014 if (MemVT.isFloatingPoint())
Matt Arsenault6dca5422017-01-09 18:52:39 +00001015 Val = getFPExtOrFPTrunc(DAG, Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +00001016 else if (Signed)
Matt Arsenault6dca5422017-01-09 18:52:39 +00001017 Val = DAG.getSExtOrTrunc(Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +00001018 else
Matt Arsenault6dca5422017-01-09 18:52:39 +00001019 Val = DAG.getZExtOrTrunc(Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +00001020
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001021 return Val;
1022}
1023
1024SDValue SITargetLowering::lowerKernargMemParameter(
1025 SelectionDAG &DAG, EVT VT, EVT MemVT,
1026 const SDLoc &SL, SDValue Chain,
1027 uint64_t Offset, bool Signed,
1028 const ISD::InputArg *Arg) const {
1029 const DataLayout &DL = DAG.getDataLayout();
1030 Type *Ty = MemVT.getTypeForEVT(*DAG.getContext());
1031 PointerType *PtrTy = PointerType::get(Ty, AMDGPUASI.CONSTANT_ADDRESS);
1032 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
1033
1034 unsigned Align = DL.getABITypeAlignment(Ty);
1035
1036 SDValue Ptr = lowerKernArgParameterPtr(DAG, SL, Chain, Offset);
1037 SDValue Load = DAG.getLoad(MemVT, SL, Chain, Ptr, PtrInfo, Align,
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001038 MachineMemOperand::MODereferenceable |
1039 MachineMemOperand::MOInvariant);
1040
1041 SDValue Val = convertArgType(DAG, VT, MemVT, SL, Load, Signed, Arg);
Matt Arsenault6dca5422017-01-09 18:52:39 +00001042 return DAG.getMergeValues({ Val, Load.getValue(1) }, SL);
Tom Stellard94593ee2013-06-03 17:40:18 +00001043}
1044
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001045SDValue SITargetLowering::lowerStackParameter(SelectionDAG &DAG, CCValAssign &VA,
1046 const SDLoc &SL, SDValue Chain,
1047 const ISD::InputArg &Arg) const {
1048 MachineFunction &MF = DAG.getMachineFunction();
1049 MachineFrameInfo &MFI = MF.getFrameInfo();
1050
1051 if (Arg.Flags.isByVal()) {
1052 unsigned Size = Arg.Flags.getByValSize();
1053 int FrameIdx = MFI.CreateFixedObject(Size, VA.getLocMemOffset(), false);
1054 return DAG.getFrameIndex(FrameIdx, MVT::i32);
1055 }
1056
1057 unsigned ArgOffset = VA.getLocMemOffset();
1058 unsigned ArgSize = VA.getValVT().getStoreSize();
1059
1060 int FI = MFI.CreateFixedObject(ArgSize, ArgOffset, true);
1061
1062 // Create load nodes to retrieve arguments from the stack.
1063 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
1064 SDValue ArgValue;
1065
1066 // For NON_EXTLOAD, generic code in getLoad assert(ValVT == MemVT)
1067 ISD::LoadExtType ExtType = ISD::NON_EXTLOAD;
1068 MVT MemVT = VA.getValVT();
1069
1070 switch (VA.getLocInfo()) {
1071 default:
1072 break;
1073 case CCValAssign::BCvt:
1074 MemVT = VA.getLocVT();
1075 break;
1076 case CCValAssign::SExt:
1077 ExtType = ISD::SEXTLOAD;
1078 break;
1079 case CCValAssign::ZExt:
1080 ExtType = ISD::ZEXTLOAD;
1081 break;
1082 case CCValAssign::AExt:
1083 ExtType = ISD::EXTLOAD;
1084 break;
1085 }
1086
1087 ArgValue = DAG.getExtLoad(
1088 ExtType, SL, VA.getLocVT(), Chain, FIN,
1089 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI),
1090 MemVT);
1091 return ArgValue;
1092}
1093
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001094SDValue SITargetLowering::getPreloadedValue(SelectionDAG &DAG,
1095 const SIMachineFunctionInfo &MFI,
1096 EVT VT,
1097 AMDGPUFunctionArgInfo::PreloadedValue PVID) const {
1098 const ArgDescriptor *Reg;
1099 const TargetRegisterClass *RC;
1100
1101 std::tie(Reg, RC) = MFI.getPreloadedValue(PVID);
1102 return CreateLiveInRegister(DAG, RC, Reg->getRegister(), VT);
1103}
1104
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001105static void processShaderInputArgs(SmallVectorImpl<ISD::InputArg> &Splits,
1106 CallingConv::ID CallConv,
1107 ArrayRef<ISD::InputArg> Ins,
1108 BitVector &Skipped,
1109 FunctionType *FType,
1110 SIMachineFunctionInfo *Info) {
1111 for (unsigned I = 0, E = Ins.size(), PSInputNum = 0; I != E; ++I) {
1112 const ISD::InputArg &Arg = Ins[I];
1113
1114 // First check if it's a PS input addr.
1115 if (CallConv == CallingConv::AMDGPU_PS && !Arg.Flags.isInReg() &&
1116 !Arg.Flags.isByVal() && PSInputNum <= 15) {
1117
1118 if (!Arg.Used && !Info->isPSInputAllocated(PSInputNum)) {
1119 // We can safely skip PS inputs.
1120 Skipped.set(I);
1121 ++PSInputNum;
1122 continue;
1123 }
1124
1125 Info->markPSInputAllocated(PSInputNum);
1126 if (Arg.Used)
1127 Info->markPSInputEnabled(PSInputNum);
1128
1129 ++PSInputNum;
1130 }
1131
1132 // Second split vertices into their elements.
1133 if (Arg.VT.isVector()) {
1134 ISD::InputArg NewArg = Arg;
1135 NewArg.Flags.setSplit();
1136 NewArg.VT = Arg.VT.getVectorElementType();
1137
1138 // We REALLY want the ORIGINAL number of vertex elements here, e.g. a
1139 // three or five element vertex only needs three or five registers,
1140 // NOT four or eight.
1141 Type *ParamType = FType->getParamType(Arg.getOrigArgIndex());
1142 unsigned NumElements = ParamType->getVectorNumElements();
1143
1144 for (unsigned J = 0; J != NumElements; ++J) {
1145 Splits.push_back(NewArg);
1146 NewArg.PartOffset += NewArg.VT.getStoreSize();
1147 }
1148 } else {
1149 Splits.push_back(Arg);
1150 }
1151 }
1152}
1153
1154// Allocate special inputs passed in VGPRs.
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001155static void allocateSpecialEntryInputVGPRs(CCState &CCInfo,
1156 MachineFunction &MF,
1157 const SIRegisterInfo &TRI,
1158 SIMachineFunctionInfo &Info) {
1159 if (Info.hasWorkItemIDX()) {
1160 unsigned Reg = AMDGPU::VGPR0;
1161 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001162
1163 CCInfo.AllocateReg(Reg);
1164 Info.setWorkItemIDX(ArgDescriptor::createRegister(Reg));
1165 }
1166
1167 if (Info.hasWorkItemIDY()) {
1168 unsigned Reg = AMDGPU::VGPR1;
1169 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1170
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001171 CCInfo.AllocateReg(Reg);
1172 Info.setWorkItemIDY(ArgDescriptor::createRegister(Reg));
1173 }
1174
1175 if (Info.hasWorkItemIDZ()) {
1176 unsigned Reg = AMDGPU::VGPR2;
1177 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1178
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001179 CCInfo.AllocateReg(Reg);
1180 Info.setWorkItemIDZ(ArgDescriptor::createRegister(Reg));
1181 }
1182}
1183
1184// Try to allocate a VGPR at the end of the argument list, or if no argument
1185// VGPRs are left allocating a stack slot.
1186static ArgDescriptor allocateVGPR32Input(CCState &CCInfo) {
1187 ArrayRef<MCPhysReg> ArgVGPRs
1188 = makeArrayRef(AMDGPU::VGPR_32RegClass.begin(), 32);
1189 unsigned RegIdx = CCInfo.getFirstUnallocated(ArgVGPRs);
1190 if (RegIdx == ArgVGPRs.size()) {
1191 // Spill to stack required.
1192 int64_t Offset = CCInfo.AllocateStack(4, 4);
1193
1194 return ArgDescriptor::createStack(Offset);
1195 }
1196
1197 unsigned Reg = ArgVGPRs[RegIdx];
1198 Reg = CCInfo.AllocateReg(Reg);
1199 assert(Reg != AMDGPU::NoRegister);
1200
1201 MachineFunction &MF = CCInfo.getMachineFunction();
1202 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1203 return ArgDescriptor::createRegister(Reg);
1204}
1205
1206static ArgDescriptor allocateSGPR32InputImpl(CCState &CCInfo,
1207 const TargetRegisterClass *RC,
1208 unsigned NumArgRegs) {
1209 ArrayRef<MCPhysReg> ArgSGPRs = makeArrayRef(RC->begin(), 32);
1210 unsigned RegIdx = CCInfo.getFirstUnallocated(ArgSGPRs);
1211 if (RegIdx == ArgSGPRs.size())
1212 report_fatal_error("ran out of SGPRs for arguments");
1213
1214 unsigned Reg = ArgSGPRs[RegIdx];
1215 Reg = CCInfo.AllocateReg(Reg);
1216 assert(Reg != AMDGPU::NoRegister);
1217
1218 MachineFunction &MF = CCInfo.getMachineFunction();
1219 MF.addLiveIn(Reg, RC);
1220 return ArgDescriptor::createRegister(Reg);
1221}
1222
1223static ArgDescriptor allocateSGPR32Input(CCState &CCInfo) {
1224 return allocateSGPR32InputImpl(CCInfo, &AMDGPU::SGPR_32RegClass, 32);
1225}
1226
1227static ArgDescriptor allocateSGPR64Input(CCState &CCInfo) {
1228 return allocateSGPR32InputImpl(CCInfo, &AMDGPU::SGPR_64RegClass, 16);
1229}
1230
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001231static void allocateSpecialInputVGPRs(CCState &CCInfo,
1232 MachineFunction &MF,
1233 const SIRegisterInfo &TRI,
1234 SIMachineFunctionInfo &Info) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001235 if (Info.hasWorkItemIDX())
1236 Info.setWorkItemIDX(allocateVGPR32Input(CCInfo));
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001237
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001238 if (Info.hasWorkItemIDY())
1239 Info.setWorkItemIDY(allocateVGPR32Input(CCInfo));
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001240
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001241 if (Info.hasWorkItemIDZ())
1242 Info.setWorkItemIDZ(allocateVGPR32Input(CCInfo));
1243}
1244
1245static void allocateSpecialInputSGPRs(CCState &CCInfo,
1246 MachineFunction &MF,
1247 const SIRegisterInfo &TRI,
1248 SIMachineFunctionInfo &Info) {
1249 auto &ArgInfo = Info.getArgInfo();
1250
1251 // TODO: Unify handling with private memory pointers.
1252
1253 if (Info.hasDispatchPtr())
1254 ArgInfo.DispatchPtr = allocateSGPR64Input(CCInfo);
1255
1256 if (Info.hasQueuePtr())
1257 ArgInfo.QueuePtr = allocateSGPR64Input(CCInfo);
1258
1259 if (Info.hasKernargSegmentPtr())
1260 ArgInfo.KernargSegmentPtr = allocateSGPR64Input(CCInfo);
1261
1262 if (Info.hasDispatchID())
1263 ArgInfo.DispatchID = allocateSGPR64Input(CCInfo);
1264
1265 // flat_scratch_init is not applicable for non-kernel functions.
1266
1267 if (Info.hasWorkGroupIDX())
1268 ArgInfo.WorkGroupIDX = allocateSGPR32Input(CCInfo);
1269
1270 if (Info.hasWorkGroupIDY())
1271 ArgInfo.WorkGroupIDY = allocateSGPR32Input(CCInfo);
1272
1273 if (Info.hasWorkGroupIDZ())
1274 ArgInfo.WorkGroupIDZ = allocateSGPR32Input(CCInfo);
Matt Arsenault817c2532017-08-03 23:12:44 +00001275
1276 if (Info.hasImplicitArgPtr())
1277 ArgInfo.ImplicitArgPtr = allocateSGPR64Input(CCInfo);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001278}
1279
1280// Allocate special inputs passed in user SGPRs.
1281static void allocateHSAUserSGPRs(CCState &CCInfo,
1282 MachineFunction &MF,
1283 const SIRegisterInfo &TRI,
1284 SIMachineFunctionInfo &Info) {
Matt Arsenault10fc0622017-06-26 03:01:31 +00001285 if (Info.hasImplicitBufferPtr()) {
1286 unsigned ImplicitBufferPtrReg = Info.addImplicitBufferPtr(TRI);
1287 MF.addLiveIn(ImplicitBufferPtrReg, &AMDGPU::SGPR_64RegClass);
1288 CCInfo.AllocateReg(ImplicitBufferPtrReg);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001289 }
1290
1291 // FIXME: How should these inputs interact with inreg / custom SGPR inputs?
1292 if (Info.hasPrivateSegmentBuffer()) {
1293 unsigned PrivateSegmentBufferReg = Info.addPrivateSegmentBuffer(TRI);
1294 MF.addLiveIn(PrivateSegmentBufferReg, &AMDGPU::SGPR_128RegClass);
1295 CCInfo.AllocateReg(PrivateSegmentBufferReg);
1296 }
1297
1298 if (Info.hasDispatchPtr()) {
1299 unsigned DispatchPtrReg = Info.addDispatchPtr(TRI);
1300 MF.addLiveIn(DispatchPtrReg, &AMDGPU::SGPR_64RegClass);
1301 CCInfo.AllocateReg(DispatchPtrReg);
1302 }
1303
1304 if (Info.hasQueuePtr()) {
1305 unsigned QueuePtrReg = Info.addQueuePtr(TRI);
1306 MF.addLiveIn(QueuePtrReg, &AMDGPU::SGPR_64RegClass);
1307 CCInfo.AllocateReg(QueuePtrReg);
1308 }
1309
1310 if (Info.hasKernargSegmentPtr()) {
1311 unsigned InputPtrReg = Info.addKernargSegmentPtr(TRI);
1312 MF.addLiveIn(InputPtrReg, &AMDGPU::SGPR_64RegClass);
1313 CCInfo.AllocateReg(InputPtrReg);
1314 }
1315
1316 if (Info.hasDispatchID()) {
1317 unsigned DispatchIDReg = Info.addDispatchID(TRI);
1318 MF.addLiveIn(DispatchIDReg, &AMDGPU::SGPR_64RegClass);
1319 CCInfo.AllocateReg(DispatchIDReg);
1320 }
1321
1322 if (Info.hasFlatScratchInit()) {
1323 unsigned FlatScratchInitReg = Info.addFlatScratchInit(TRI);
1324 MF.addLiveIn(FlatScratchInitReg, &AMDGPU::SGPR_64RegClass);
1325 CCInfo.AllocateReg(FlatScratchInitReg);
1326 }
1327
1328 // TODO: Add GridWorkGroupCount user SGPRs when used. For now with HSA we read
1329 // these from the dispatch pointer.
1330}
1331
1332// Allocate special input registers that are initialized per-wave.
1333static void allocateSystemSGPRs(CCState &CCInfo,
1334 MachineFunction &MF,
1335 SIMachineFunctionInfo &Info,
Marek Olsak584d2c02017-05-04 22:25:20 +00001336 CallingConv::ID CallConv,
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001337 bool IsShader) {
1338 if (Info.hasWorkGroupIDX()) {
1339 unsigned Reg = Info.addWorkGroupIDX();
1340 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
1341 CCInfo.AllocateReg(Reg);
1342 }
1343
1344 if (Info.hasWorkGroupIDY()) {
1345 unsigned Reg = Info.addWorkGroupIDY();
1346 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
1347 CCInfo.AllocateReg(Reg);
1348 }
1349
1350 if (Info.hasWorkGroupIDZ()) {
1351 unsigned Reg = Info.addWorkGroupIDZ();
1352 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
1353 CCInfo.AllocateReg(Reg);
1354 }
1355
1356 if (Info.hasWorkGroupInfo()) {
1357 unsigned Reg = Info.addWorkGroupInfo();
1358 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
1359 CCInfo.AllocateReg(Reg);
1360 }
1361
1362 if (Info.hasPrivateSegmentWaveByteOffset()) {
1363 // Scratch wave offset passed in system SGPR.
1364 unsigned PrivateSegmentWaveByteOffsetReg;
1365
1366 if (IsShader) {
Marek Olsak584d2c02017-05-04 22:25:20 +00001367 PrivateSegmentWaveByteOffsetReg =
1368 Info.getPrivateSegmentWaveByteOffsetSystemSGPR();
1369
1370 // This is true if the scratch wave byte offset doesn't have a fixed
1371 // location.
1372 if (PrivateSegmentWaveByteOffsetReg == AMDGPU::NoRegister) {
1373 PrivateSegmentWaveByteOffsetReg = findFirstFreeSGPR(CCInfo);
1374 Info.setPrivateSegmentWaveByteOffset(PrivateSegmentWaveByteOffsetReg);
1375 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001376 } else
1377 PrivateSegmentWaveByteOffsetReg = Info.addPrivateSegmentWaveByteOffset();
1378
1379 MF.addLiveIn(PrivateSegmentWaveByteOffsetReg, &AMDGPU::SGPR_32RegClass);
1380 CCInfo.AllocateReg(PrivateSegmentWaveByteOffsetReg);
1381 }
1382}
1383
1384static void reservePrivateMemoryRegs(const TargetMachine &TM,
1385 MachineFunction &MF,
1386 const SIRegisterInfo &TRI,
Matt Arsenault1cc47f82017-07-18 16:44:56 +00001387 SIMachineFunctionInfo &Info) {
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001388 // Now that we've figured out where the scratch register inputs are, see if
1389 // should reserve the arguments and use them directly.
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001390 MachineFrameInfo &MFI = MF.getFrameInfo();
1391 bool HasStackObjects = MFI.hasStackObjects();
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001392
1393 // Record that we know we have non-spill stack objects so we don't need to
1394 // check all stack objects later.
1395 if (HasStackObjects)
1396 Info.setHasNonSpillStackObjects(true);
1397
1398 // Everything live out of a block is spilled with fast regalloc, so it's
1399 // almost certain that spilling will be required.
1400 if (TM.getOptLevel() == CodeGenOpt::None)
1401 HasStackObjects = true;
1402
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001403 // For now assume stack access is needed in any callee functions, so we need
1404 // the scratch registers to pass in.
1405 bool RequiresStackAccess = HasStackObjects || MFI.hasCalls();
1406
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001407 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
1408 if (ST.isAmdCodeObjectV2(MF)) {
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001409 if (RequiresStackAccess) {
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001410 // If we have stack objects, we unquestionably need the private buffer
1411 // resource. For the Code Object V2 ABI, this will be the first 4 user
1412 // SGPR inputs. We can reserve those and use them directly.
1413
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001414 unsigned PrivateSegmentBufferReg = Info.getPreloadedReg(
1415 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_BUFFER);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001416 Info.setScratchRSrcReg(PrivateSegmentBufferReg);
1417
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001418 if (MFI.hasCalls()) {
1419 // If we have calls, we need to keep the frame register in a register
1420 // that won't be clobbered by a call, so ensure it is copied somewhere.
1421
1422 // This is not a problem for the scratch wave offset, because the same
1423 // registers are reserved in all functions.
1424
1425 // FIXME: Nothing is really ensuring this is a call preserved register,
1426 // it's just selected from the end so it happens to be.
1427 unsigned ReservedOffsetReg
1428 = TRI.reservedPrivateSegmentWaveByteOffsetReg(MF);
1429 Info.setScratchWaveOffsetReg(ReservedOffsetReg);
1430 } else {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001431 unsigned PrivateSegmentWaveByteOffsetReg = Info.getPreloadedReg(
1432 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001433 Info.setScratchWaveOffsetReg(PrivateSegmentWaveByteOffsetReg);
1434 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001435 } else {
1436 unsigned ReservedBufferReg
1437 = TRI.reservedPrivateSegmentBufferReg(MF);
1438 unsigned ReservedOffsetReg
1439 = TRI.reservedPrivateSegmentWaveByteOffsetReg(MF);
1440
1441 // We tentatively reserve the last registers (skipping the last two
1442 // which may contain VCC). After register allocation, we'll replace
1443 // these with the ones immediately after those which were really
1444 // allocated. In the prologue copies will be inserted from the argument
1445 // to these reserved registers.
1446 Info.setScratchRSrcReg(ReservedBufferReg);
1447 Info.setScratchWaveOffsetReg(ReservedOffsetReg);
1448 }
1449 } else {
1450 unsigned ReservedBufferReg = TRI.reservedPrivateSegmentBufferReg(MF);
1451
1452 // Without HSA, relocations are used for the scratch pointer and the
1453 // buffer resource setup is always inserted in the prologue. Scratch wave
1454 // offset is still in an input SGPR.
1455 Info.setScratchRSrcReg(ReservedBufferReg);
1456
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001457 if (HasStackObjects && !MFI.hasCalls()) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001458 unsigned ScratchWaveOffsetReg = Info.getPreloadedReg(
1459 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001460 Info.setScratchWaveOffsetReg(ScratchWaveOffsetReg);
1461 } else {
1462 unsigned ReservedOffsetReg
1463 = TRI.reservedPrivateSegmentWaveByteOffsetReg(MF);
1464 Info.setScratchWaveOffsetReg(ReservedOffsetReg);
1465 }
1466 }
1467}
1468
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001469bool SITargetLowering::supportSplitCSR(MachineFunction *MF) const {
1470 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
1471 return !Info->isEntryFunction();
1472}
1473
1474void SITargetLowering::initializeSplitCSR(MachineBasicBlock *Entry) const {
1475
1476}
1477
1478void SITargetLowering::insertCopiesSplitCSR(
1479 MachineBasicBlock *Entry,
1480 const SmallVectorImpl<MachineBasicBlock *> &Exits) const {
1481 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
1482
1483 const MCPhysReg *IStart = TRI->getCalleeSavedRegsViaCopy(Entry->getParent());
1484 if (!IStart)
1485 return;
1486
1487 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
1488 MachineRegisterInfo *MRI = &Entry->getParent()->getRegInfo();
1489 MachineBasicBlock::iterator MBBI = Entry->begin();
1490 for (const MCPhysReg *I = IStart; *I; ++I) {
1491 const TargetRegisterClass *RC = nullptr;
1492 if (AMDGPU::SReg_64RegClass.contains(*I))
1493 RC = &AMDGPU::SGPR_64RegClass;
1494 else if (AMDGPU::SReg_32RegClass.contains(*I))
1495 RC = &AMDGPU::SGPR_32RegClass;
1496 else
1497 llvm_unreachable("Unexpected register class in CSRsViaCopy!");
1498
1499 unsigned NewVR = MRI->createVirtualRegister(RC);
1500 // Create copy from CSR to a virtual register.
1501 Entry->addLiveIn(*I);
1502 BuildMI(*Entry, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY), NewVR)
1503 .addReg(*I);
1504
1505 // Insert the copy-back instructions right before the terminator.
1506 for (auto *Exit : Exits)
1507 BuildMI(*Exit, Exit->getFirstTerminator(), DebugLoc(),
1508 TII->get(TargetOpcode::COPY), *I)
1509 .addReg(NewVR);
1510 }
1511}
1512
Christian Konig2c8f6d52013-03-07 09:03:52 +00001513SDValue SITargetLowering::LowerFormalArguments(
Eric Christopher7792e322015-01-30 23:24:40 +00001514 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001515 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
1516 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001517 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
Christian Konig2c8f6d52013-03-07 09:03:52 +00001518
1519 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braunf1caa282017-12-15 22:22:58 +00001520 FunctionType *FType = MF.getFunction().getFunctionType();
Christian Konig99ee0f42013-03-07 09:04:14 +00001521 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001522 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Christian Konig2c8f6d52013-03-07 09:03:52 +00001523
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +00001524 if (Subtarget->isAmdHsaOS() && AMDGPU::isShader(CallConv)) {
Matthias Braunf1caa282017-12-15 22:22:58 +00001525 const Function &Fn = MF.getFunction();
Oliver Stannard7e7d9832016-02-02 13:52:43 +00001526 DiagnosticInfoUnsupported NoGraphicsHSA(
Matthias Braunf1caa282017-12-15 22:22:58 +00001527 Fn, "unsupported non-compute shaders with HSA", DL.getDebugLoc());
Matt Arsenaultd48da142015-11-02 23:23:02 +00001528 DAG.getContext()->diagnose(NoGraphicsHSA);
Diana Picus81bc3172016-05-26 15:24:55 +00001529 return DAG.getEntryNode();
Matt Arsenaultd48da142015-11-02 23:23:02 +00001530 }
1531
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001532 // Create stack objects that are used for emitting debugger prologue if
1533 // "amdgpu-debugger-emit-prologue" attribute was specified.
1534 if (ST.debuggerEmitPrologue())
1535 createDebuggerPrologueStackObjects(MF);
1536
Christian Konig2c8f6d52013-03-07 09:03:52 +00001537 SmallVector<ISD::InputArg, 16> Splits;
Christian Konig2c8f6d52013-03-07 09:03:52 +00001538 SmallVector<CCValAssign, 16> ArgLocs;
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001539 BitVector Skipped(Ins.size());
Eric Christopherb5217502014-08-06 18:45:26 +00001540 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
1541 *DAG.getContext());
Christian Konig2c8f6d52013-03-07 09:03:52 +00001542
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001543 bool IsShader = AMDGPU::isShader(CallConv);
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +00001544 bool IsKernel = AMDGPU::isKernel(CallConv);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001545 bool IsEntryFunc = AMDGPU::isEntryFunctionCC(CallConv);
Christian Konig99ee0f42013-03-07 09:04:14 +00001546
Matt Arsenaultd1867c02017-08-02 00:59:51 +00001547 if (!IsEntryFunc) {
1548 // 4 bytes are reserved at offset 0 for the emergency stack slot. Skip over
1549 // this when allocating argument fixed offsets.
1550 CCInfo.AllocateStack(4, 4);
1551 }
1552
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001553 if (IsShader) {
1554 processShaderInputArgs(Splits, CallConv, Ins, Skipped, FType, Info);
1555
1556 // At least one interpolation mode must be enabled or else the GPU will
1557 // hang.
1558 //
1559 // Check PSInputAddr instead of PSInputEnable. The idea is that if the user
1560 // set PSInputAddr, the user wants to enable some bits after the compilation
1561 // based on run-time states. Since we can't know what the final PSInputEna
1562 // will look like, so we shouldn't do anything here and the user should take
1563 // responsibility for the correct programming.
1564 //
1565 // Otherwise, the following restrictions apply:
1566 // - At least one of PERSP_* (0xF) or LINEAR_* (0x70) must be enabled.
1567 // - If POS_W_FLOAT (11) is enabled, at least one of PERSP_* must be
1568 // enabled too.
Tim Renoufc8ffffe2017-10-12 16:16:41 +00001569 if (CallConv == CallingConv::AMDGPU_PS) {
1570 if ((Info->getPSInputAddr() & 0x7F) == 0 ||
1571 ((Info->getPSInputAddr() & 0xF) == 0 &&
1572 Info->isPSInputAllocated(11))) {
1573 CCInfo.AllocateReg(AMDGPU::VGPR0);
1574 CCInfo.AllocateReg(AMDGPU::VGPR1);
1575 Info->markPSInputAllocated(0);
1576 Info->markPSInputEnabled(0);
1577 }
1578 if (Subtarget->isAmdPalOS()) {
1579 // For isAmdPalOS, the user does not enable some bits after compilation
1580 // based on run-time states; the register values being generated here are
1581 // the final ones set in hardware. Therefore we need to apply the
1582 // workaround to PSInputAddr and PSInputEnable together. (The case where
1583 // a bit is set in PSInputAddr but not PSInputEnable is where the
1584 // frontend set up an input arg for a particular interpolation mode, but
1585 // nothing uses that input arg. Really we should have an earlier pass
1586 // that removes such an arg.)
1587 unsigned PsInputBits = Info->getPSInputAddr() & Info->getPSInputEnable();
1588 if ((PsInputBits & 0x7F) == 0 ||
1589 ((PsInputBits & 0xF) == 0 &&
1590 (PsInputBits >> 11 & 1)))
1591 Info->markPSInputEnabled(
1592 countTrailingZeros(Info->getPSInputAddr(), ZB_Undefined));
1593 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001594 }
1595
Tom Stellard2f3f9852017-01-25 01:25:13 +00001596 assert(!Info->hasDispatchPtr() &&
Tom Stellardf110f8f2016-04-14 16:27:03 +00001597 !Info->hasKernargSegmentPtr() && !Info->hasFlatScratchInit() &&
1598 !Info->hasWorkGroupIDX() && !Info->hasWorkGroupIDY() &&
1599 !Info->hasWorkGroupIDZ() && !Info->hasWorkGroupInfo() &&
1600 !Info->hasWorkItemIDX() && !Info->hasWorkItemIDY() &&
1601 !Info->hasWorkItemIDZ());
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001602 } else if (IsKernel) {
1603 assert(Info->hasWorkGroupIDX() && Info->hasWorkItemIDX());
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001604 } else {
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001605 Splits.append(Ins.begin(), Ins.end());
Tom Stellardaf775432013-10-23 00:44:32 +00001606 }
1607
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001608 if (IsEntryFunc) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001609 allocateSpecialEntryInputVGPRs(CCInfo, MF, *TRI, *Info);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001610 allocateHSAUserSGPRs(CCInfo, MF, *TRI, *Info);
Tom Stellard2f3f9852017-01-25 01:25:13 +00001611 }
1612
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001613 if (IsKernel) {
Tom Stellardbbeb45a2016-09-16 21:53:00 +00001614 analyzeFormalArgumentsCompute(CCInfo, Ins);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001615 } else {
1616 CCAssignFn *AssignFn = CCAssignFnForCall(CallConv, isVarArg);
1617 CCInfo.AnalyzeFormalArguments(Splits, AssignFn);
1618 }
Christian Konig2c8f6d52013-03-07 09:03:52 +00001619
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001620 SmallVector<SDValue, 16> Chains;
1621
Christian Konig2c8f6d52013-03-07 09:03:52 +00001622 for (unsigned i = 0, e = Ins.size(), ArgIdx = 0; i != e; ++i) {
Christian Konigb7be72d2013-05-17 09:46:48 +00001623 const ISD::InputArg &Arg = Ins[i];
Alexey Samsonova253bf92014-08-27 19:36:53 +00001624 if (Skipped[i]) {
Christian Konigb7be72d2013-05-17 09:46:48 +00001625 InVals.push_back(DAG.getUNDEF(Arg.VT));
Christian Konig99ee0f42013-03-07 09:04:14 +00001626 continue;
1627 }
1628
Christian Konig2c8f6d52013-03-07 09:03:52 +00001629 CCValAssign &VA = ArgLocs[ArgIdx++];
Craig Topper7f416c82014-11-16 21:17:18 +00001630 MVT VT = VA.getLocVT();
Tom Stellarded882c22013-06-03 17:40:11 +00001631
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001632 if (IsEntryFunc && VA.isMemLoc()) {
Tom Stellardaf775432013-10-23 00:44:32 +00001633 VT = Ins[i].VT;
Tom Stellardbbeb45a2016-09-16 21:53:00 +00001634 EVT MemVT = VA.getLocVT();
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001635
1636 const uint64_t Offset = Subtarget->getExplicitKernelArgOffset(MF) +
1637 VA.getLocMemOffset();
1638 Info->setABIArgOffset(Offset + MemVT.getStoreSize());
1639
Tom Stellard94593ee2013-06-03 17:40:18 +00001640 // The first 36 bytes of the input buffer contains information about
1641 // thread group and global sizes.
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001642 SDValue Arg = lowerKernargMemParameter(
1643 DAG, VT, MemVT, DL, Chain, Offset, Ins[i].Flags.isSExt(), &Ins[i]);
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001644 Chains.push_back(Arg.getValue(1));
Tom Stellardca7ecf32014-08-22 18:49:31 +00001645
Craig Toppere3dcce92015-08-01 22:20:21 +00001646 auto *ParamTy =
Andrew Trick05938a52015-02-16 18:10:47 +00001647 dyn_cast<PointerType>(FType->getParamType(Ins[i].getOrigArgIndex()));
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001648 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS &&
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001649 ParamTy && ParamTy->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS) {
Tom Stellardca7ecf32014-08-22 18:49:31 +00001650 // On SI local pointers are just offsets into LDS, so they are always
1651 // less than 16-bits. On CI and newer they could potentially be
1652 // real pointers, so we can't guarantee their size.
1653 Arg = DAG.getNode(ISD::AssertZext, DL, Arg.getValueType(), Arg,
1654 DAG.getValueType(MVT::i16));
1655 }
1656
Tom Stellarded882c22013-06-03 17:40:11 +00001657 InVals.push_back(Arg);
1658 continue;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001659 } else if (!IsEntryFunc && VA.isMemLoc()) {
1660 SDValue Val = lowerStackParameter(DAG, VA, DL, Chain, Arg);
1661 InVals.push_back(Val);
1662 if (!Arg.Flags.isByVal())
1663 Chains.push_back(Val.getValue(1));
1664 continue;
Tom Stellarded882c22013-06-03 17:40:11 +00001665 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001666
Christian Konig2c8f6d52013-03-07 09:03:52 +00001667 assert(VA.isRegLoc() && "Parameter must be in a register!");
1668
1669 unsigned Reg = VA.getLocReg();
Christian Konig2c8f6d52013-03-07 09:03:52 +00001670 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT);
Matt Arsenaultb3463552017-07-15 05:52:59 +00001671 EVT ValVT = VA.getValVT();
Christian Konig2c8f6d52013-03-07 09:03:52 +00001672
1673 Reg = MF.addLiveIn(Reg, RC);
1674 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, VT);
1675
Matt Arsenault45b98182017-11-15 00:45:43 +00001676 if (Arg.Flags.isSRet() && !getSubtarget()->enableHugePrivateBuffer()) {
1677 // The return object should be reasonably addressable.
1678
1679 // FIXME: This helps when the return is a real sret. If it is a
1680 // automatically inserted sret (i.e. CanLowerReturn returns false), an
1681 // extra copy is inserted in SelectionDAGBuilder which obscures this.
1682 unsigned NumBits = 32 - AssumeFrameIndexHighZeroBits;
1683 Val = DAG.getNode(ISD::AssertZext, DL, VT, Val,
1684 DAG.getValueType(EVT::getIntegerVT(*DAG.getContext(), NumBits)));
1685 }
1686
Matt Arsenaultb3463552017-07-15 05:52:59 +00001687 // If this is an 8 or 16-bit value, it is really passed promoted
1688 // to 32 bits. Insert an assert[sz]ext to capture this, then
1689 // truncate to the right size.
1690 switch (VA.getLocInfo()) {
1691 case CCValAssign::Full:
1692 break;
1693 case CCValAssign::BCvt:
1694 Val = DAG.getNode(ISD::BITCAST, DL, ValVT, Val);
1695 break;
1696 case CCValAssign::SExt:
1697 Val = DAG.getNode(ISD::AssertSext, DL, VT, Val,
1698 DAG.getValueType(ValVT));
1699 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
1700 break;
1701 case CCValAssign::ZExt:
1702 Val = DAG.getNode(ISD::AssertZext, DL, VT, Val,
1703 DAG.getValueType(ValVT));
1704 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
1705 break;
1706 case CCValAssign::AExt:
1707 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
1708 break;
1709 default:
1710 llvm_unreachable("Unknown loc info!");
1711 }
1712
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001713 if (IsShader && Arg.VT.isVector()) {
Christian Konig2c8f6d52013-03-07 09:03:52 +00001714 // Build a vector from the registers
Andrew Trick05938a52015-02-16 18:10:47 +00001715 Type *ParamType = FType->getParamType(Arg.getOrigArgIndex());
Christian Konig2c8f6d52013-03-07 09:03:52 +00001716 unsigned NumElements = ParamType->getVectorNumElements();
1717
1718 SmallVector<SDValue, 4> Regs;
1719 Regs.push_back(Val);
1720 for (unsigned j = 1; j != NumElements; ++j) {
1721 Reg = ArgLocs[ArgIdx++].getLocReg();
1722 Reg = MF.addLiveIn(Reg, RC);
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001723
1724 SDValue Copy = DAG.getCopyFromReg(Chain, DL, Reg, VT);
1725 Regs.push_back(Copy);
Christian Konig2c8f6d52013-03-07 09:03:52 +00001726 }
1727
1728 // Fill up the missing vector elements
1729 NumElements = Arg.VT.getVectorNumElements() - NumElements;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00001730 Regs.append(NumElements, DAG.getUNDEF(VT));
Matt Arsenault758659232013-05-18 00:21:46 +00001731
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001732 InVals.push_back(DAG.getBuildVector(Arg.VT, DL, Regs));
Christian Konig2c8f6d52013-03-07 09:03:52 +00001733 continue;
1734 }
1735
1736 InVals.push_back(Val);
1737 }
Tom Stellarde99fb652015-01-20 19:33:04 +00001738
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001739 if (!IsEntryFunc) {
1740 // Special inputs come after user arguments.
1741 allocateSpecialInputVGPRs(CCInfo, MF, *TRI, *Info);
1742 }
1743
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001744 // Start adding system SGPRs.
1745 if (IsEntryFunc) {
1746 allocateSystemSGPRs(CCInfo, MF, *Info, CallConv, IsShader);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001747 } else {
1748 CCInfo.AllocateReg(Info->getScratchRSrcReg());
1749 CCInfo.AllocateReg(Info->getScratchWaveOffsetReg());
1750 CCInfo.AllocateReg(Info->getFrameOffsetReg());
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001751 allocateSpecialInputSGPRs(CCInfo, MF, *TRI, *Info);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001752 }
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001753
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001754 auto &ArgUsageInfo =
1755 DAG.getPass()->getAnalysis<AMDGPUArgumentUsageInfo>();
Matthias Braunf1caa282017-12-15 22:22:58 +00001756 ArgUsageInfo.setFuncArgInfo(MF.getFunction(), Info->getArgInfo());
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001757
Matt Arsenault71bcbd42017-08-11 20:42:08 +00001758 unsigned StackArgSize = CCInfo.getNextStackOffset();
1759 Info->setBytesInStackArgArea(StackArgSize);
1760
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001761 return Chains.empty() ? Chain :
1762 DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Christian Konig2c8f6d52013-03-07 09:03:52 +00001763}
1764
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001765// TODO: If return values can't fit in registers, we should return as many as
1766// possible in registers before passing on stack.
1767bool SITargetLowering::CanLowerReturn(
1768 CallingConv::ID CallConv,
1769 MachineFunction &MF, bool IsVarArg,
1770 const SmallVectorImpl<ISD::OutputArg> &Outs,
1771 LLVMContext &Context) const {
1772 // Replacing returns with sret/stack usage doesn't make sense for shaders.
1773 // FIXME: Also sort of a workaround for custom vector splitting in LowerReturn
1774 // for shaders. Vector types should be explicitly handled by CC.
1775 if (AMDGPU::isEntryFunctionCC(CallConv))
1776 return true;
1777
1778 SmallVector<CCValAssign, 16> RVLocs;
1779 CCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context);
1780 return CCInfo.CheckReturn(Outs, CCAssignFnForReturn(CallConv, IsVarArg));
1781}
1782
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001783SDValue
1784SITargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
1785 bool isVarArg,
1786 const SmallVectorImpl<ISD::OutputArg> &Outs,
1787 const SmallVectorImpl<SDValue> &OutVals,
1788 const SDLoc &DL, SelectionDAG &DAG) const {
Marek Olsak8a0f3352016-01-13 17:23:04 +00001789 MachineFunction &MF = DAG.getMachineFunction();
1790 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1791
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001792 if (AMDGPU::isKernel(CallConv)) {
Marek Olsak8a0f3352016-01-13 17:23:04 +00001793 return AMDGPUTargetLowering::LowerReturn(Chain, CallConv, isVarArg, Outs,
1794 OutVals, DL, DAG);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001795 }
1796
1797 bool IsShader = AMDGPU::isShader(CallConv);
Marek Olsak8a0f3352016-01-13 17:23:04 +00001798
Marek Olsak8e9cc632016-01-13 17:23:09 +00001799 Info->setIfReturnsVoid(Outs.size() == 0);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001800 bool IsWaveEnd = Info->returnsVoid() && IsShader;
Marek Olsak8e9cc632016-01-13 17:23:09 +00001801
Marek Olsak8a0f3352016-01-13 17:23:04 +00001802 SmallVector<ISD::OutputArg, 48> Splits;
1803 SmallVector<SDValue, 48> SplitVals;
1804
1805 // Split vectors into their elements.
1806 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
1807 const ISD::OutputArg &Out = Outs[i];
1808
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001809 if (IsShader && Out.VT.isVector()) {
Marek Olsak8a0f3352016-01-13 17:23:04 +00001810 MVT VT = Out.VT.getVectorElementType();
1811 ISD::OutputArg NewOut = Out;
1812 NewOut.Flags.setSplit();
1813 NewOut.VT = VT;
1814
1815 // We want the original number of vector elements here, e.g.
1816 // three or five, not four or eight.
1817 unsigned NumElements = Out.ArgVT.getVectorNumElements();
1818
1819 for (unsigned j = 0; j != NumElements; ++j) {
1820 SDValue Elem = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, OutVals[i],
1821 DAG.getConstant(j, DL, MVT::i32));
1822 SplitVals.push_back(Elem);
1823 Splits.push_back(NewOut);
1824 NewOut.PartOffset += NewOut.VT.getStoreSize();
1825 }
1826 } else {
1827 SplitVals.push_back(OutVals[i]);
1828 Splits.push_back(Out);
1829 }
1830 }
1831
1832 // CCValAssign - represent the assignment of the return value to a location.
1833 SmallVector<CCValAssign, 48> RVLocs;
1834
1835 // CCState - Info about the registers and stack slots.
1836 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
1837 *DAG.getContext());
1838
1839 // Analyze outgoing return values.
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001840 CCInfo.AnalyzeReturn(Splits, CCAssignFnForReturn(CallConv, isVarArg));
Marek Olsak8a0f3352016-01-13 17:23:04 +00001841
1842 SDValue Flag;
1843 SmallVector<SDValue, 48> RetOps;
1844 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1845
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001846 // Add return address for callable functions.
1847 if (!Info->isEntryFunction()) {
1848 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
1849 SDValue ReturnAddrReg = CreateLiveInRegister(
1850 DAG, &AMDGPU::SReg_64RegClass, TRI->getReturnAddressReg(MF), MVT::i64);
1851
1852 // FIXME: Should be able to use a vreg here, but need a way to prevent it
1853 // from being allcoated to a CSR.
1854
1855 SDValue PhysReturnAddrReg = DAG.getRegister(TRI->getReturnAddressReg(MF),
1856 MVT::i64);
1857
1858 Chain = DAG.getCopyToReg(Chain, DL, PhysReturnAddrReg, ReturnAddrReg, Flag);
1859 Flag = Chain.getValue(1);
1860
1861 RetOps.push_back(PhysReturnAddrReg);
1862 }
1863
Marek Olsak8a0f3352016-01-13 17:23:04 +00001864 // Copy the result values into the output registers.
1865 for (unsigned i = 0, realRVLocIdx = 0;
1866 i != RVLocs.size();
1867 ++i, ++realRVLocIdx) {
1868 CCValAssign &VA = RVLocs[i];
1869 assert(VA.isRegLoc() && "Can only return in registers!");
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001870 // TODO: Partially return in registers if return values don't fit.
Marek Olsak8a0f3352016-01-13 17:23:04 +00001871
1872 SDValue Arg = SplitVals[realRVLocIdx];
1873
1874 // Copied from other backends.
1875 switch (VA.getLocInfo()) {
Marek Olsak8a0f3352016-01-13 17:23:04 +00001876 case CCValAssign::Full:
1877 break;
1878 case CCValAssign::BCvt:
1879 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
1880 break;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001881 case CCValAssign::SExt:
1882 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1883 break;
1884 case CCValAssign::ZExt:
1885 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1886 break;
1887 case CCValAssign::AExt:
1888 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1889 break;
1890 default:
1891 llvm_unreachable("Unknown loc info!");
Marek Olsak8a0f3352016-01-13 17:23:04 +00001892 }
1893
1894 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Arg, Flag);
1895 Flag = Chain.getValue(1);
1896 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
1897 }
1898
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001899 // FIXME: Does sret work properly?
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001900 if (!Info->isEntryFunction()) {
1901 const SIRegisterInfo *TRI
1902 = static_cast<const SISubtarget *>(Subtarget)->getRegisterInfo();
1903 const MCPhysReg *I =
1904 TRI->getCalleeSavedRegsViaCopy(&DAG.getMachineFunction());
1905 if (I) {
1906 for (; *I; ++I) {
1907 if (AMDGPU::SReg_64RegClass.contains(*I))
1908 RetOps.push_back(DAG.getRegister(*I, MVT::i64));
1909 else if (AMDGPU::SReg_32RegClass.contains(*I))
1910 RetOps.push_back(DAG.getRegister(*I, MVT::i32));
1911 else
1912 llvm_unreachable("Unexpected register class in CSRsViaCopy!");
1913 }
1914 }
1915 }
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001916
Marek Olsak8a0f3352016-01-13 17:23:04 +00001917 // Update chain and glue.
1918 RetOps[0] = Chain;
1919 if (Flag.getNode())
1920 RetOps.push_back(Flag);
1921
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001922 unsigned Opc = AMDGPUISD::ENDPGM;
1923 if (!IsWaveEnd)
1924 Opc = IsShader ? AMDGPUISD::RETURN_TO_EPILOG : AMDGPUISD::RET_FLAG;
Matt Arsenault9babdf42016-06-22 20:15:28 +00001925 return DAG.getNode(Opc, DL, MVT::Other, RetOps);
Marek Olsak8a0f3352016-01-13 17:23:04 +00001926}
1927
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001928SDValue SITargetLowering::LowerCallResult(
1929 SDValue Chain, SDValue InFlag, CallingConv::ID CallConv, bool IsVarArg,
1930 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
1931 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals, bool IsThisReturn,
1932 SDValue ThisVal) const {
1933 CCAssignFn *RetCC = CCAssignFnForReturn(CallConv, IsVarArg);
1934
1935 // Assign locations to each value returned by this call.
1936 SmallVector<CCValAssign, 16> RVLocs;
1937 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
1938 *DAG.getContext());
1939 CCInfo.AnalyzeCallResult(Ins, RetCC);
1940
1941 // Copy all of the result registers out of their specified physreg.
1942 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1943 CCValAssign VA = RVLocs[i];
1944 SDValue Val;
1945
1946 if (VA.isRegLoc()) {
1947 Val = DAG.getCopyFromReg(Chain, DL, VA.getLocReg(), VA.getLocVT(), InFlag);
1948 Chain = Val.getValue(1);
1949 InFlag = Val.getValue(2);
1950 } else if (VA.isMemLoc()) {
1951 report_fatal_error("TODO: return values in memory");
1952 } else
1953 llvm_unreachable("unknown argument location type");
1954
1955 switch (VA.getLocInfo()) {
1956 case CCValAssign::Full:
1957 break;
1958 case CCValAssign::BCvt:
1959 Val = DAG.getNode(ISD::BITCAST, DL, VA.getValVT(), Val);
1960 break;
1961 case CCValAssign::ZExt:
1962 Val = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Val,
1963 DAG.getValueType(VA.getValVT()));
1964 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
1965 break;
1966 case CCValAssign::SExt:
1967 Val = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Val,
1968 DAG.getValueType(VA.getValVT()));
1969 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
1970 break;
1971 case CCValAssign::AExt:
1972 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
1973 break;
1974 default:
1975 llvm_unreachable("Unknown loc info!");
1976 }
1977
1978 InVals.push_back(Val);
1979 }
1980
1981 return Chain;
1982}
1983
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001984// Add code to pass special inputs required depending on used features separate
1985// from the explicit user arguments present in the IR.
1986void SITargetLowering::passSpecialInputs(
1987 CallLoweringInfo &CLI,
1988 const SIMachineFunctionInfo &Info,
1989 SmallVectorImpl<std::pair<unsigned, SDValue>> &RegsToPass,
1990 SmallVectorImpl<SDValue> &MemOpChains,
1991 SDValue Chain,
1992 SDValue StackPtr) const {
1993 // If we don't have a call site, this was a call inserted by
1994 // legalization. These can never use special inputs.
1995 if (!CLI.CS)
1996 return;
1997
1998 const Function *CalleeFunc = CLI.CS.getCalledFunction();
Matt Arsenaulta176cc52017-08-03 23:32:41 +00001999 assert(CalleeFunc);
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002000
2001 SelectionDAG &DAG = CLI.DAG;
2002 const SDLoc &DL = CLI.DL;
2003
2004 const SISubtarget *ST = getSubtarget();
2005 const SIRegisterInfo *TRI = ST->getRegisterInfo();
2006
2007 auto &ArgUsageInfo =
2008 DAG.getPass()->getAnalysis<AMDGPUArgumentUsageInfo>();
2009 const AMDGPUFunctionArgInfo &CalleeArgInfo
2010 = ArgUsageInfo.lookupFuncArgInfo(*CalleeFunc);
2011
2012 const AMDGPUFunctionArgInfo &CallerArgInfo = Info.getArgInfo();
2013
2014 // TODO: Unify with private memory register handling. This is complicated by
2015 // the fact that at least in kernels, the input argument is not necessarily
2016 // in the same location as the input.
2017 AMDGPUFunctionArgInfo::PreloadedValue InputRegs[] = {
2018 AMDGPUFunctionArgInfo::DISPATCH_PTR,
2019 AMDGPUFunctionArgInfo::QUEUE_PTR,
2020 AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR,
2021 AMDGPUFunctionArgInfo::DISPATCH_ID,
2022 AMDGPUFunctionArgInfo::WORKGROUP_ID_X,
2023 AMDGPUFunctionArgInfo::WORKGROUP_ID_Y,
2024 AMDGPUFunctionArgInfo::WORKGROUP_ID_Z,
2025 AMDGPUFunctionArgInfo::WORKITEM_ID_X,
2026 AMDGPUFunctionArgInfo::WORKITEM_ID_Y,
Matt Arsenault817c2532017-08-03 23:12:44 +00002027 AMDGPUFunctionArgInfo::WORKITEM_ID_Z,
2028 AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002029 };
2030
2031 for (auto InputID : InputRegs) {
2032 const ArgDescriptor *OutgoingArg;
2033 const TargetRegisterClass *ArgRC;
2034
2035 std::tie(OutgoingArg, ArgRC) = CalleeArgInfo.getPreloadedValue(InputID);
2036 if (!OutgoingArg)
2037 continue;
2038
2039 const ArgDescriptor *IncomingArg;
2040 const TargetRegisterClass *IncomingArgRC;
2041 std::tie(IncomingArg, IncomingArgRC)
2042 = CallerArgInfo.getPreloadedValue(InputID);
2043 assert(IncomingArgRC == ArgRC);
2044
2045 // All special arguments are ints for now.
2046 EVT ArgVT = TRI->getSpillSize(*ArgRC) == 8 ? MVT::i64 : MVT::i32;
Matt Arsenault817c2532017-08-03 23:12:44 +00002047 SDValue InputReg;
2048
2049 if (IncomingArg) {
2050 InputReg = loadInputValue(DAG, ArgRC, ArgVT, DL, *IncomingArg);
2051 } else {
2052 // The implicit arg ptr is special because it doesn't have a corresponding
2053 // input for kernels, and is computed from the kernarg segment pointer.
2054 assert(InputID == AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR);
2055 InputReg = getImplicitArgPtr(DAG, DL);
2056 }
2057
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002058 if (OutgoingArg->isRegister()) {
2059 RegsToPass.emplace_back(OutgoingArg->getRegister(), InputReg);
2060 } else {
2061 SDValue ArgStore = storeStackInputValue(DAG, DL, Chain, StackPtr,
2062 InputReg,
2063 OutgoingArg->getStackOffset());
2064 MemOpChains.push_back(ArgStore);
2065 }
2066 }
2067}
2068
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002069static bool canGuaranteeTCO(CallingConv::ID CC) {
2070 return CC == CallingConv::Fast;
2071}
2072
2073/// Return true if we might ever do TCO for calls with this calling convention.
2074static bool mayTailCallThisCC(CallingConv::ID CC) {
2075 switch (CC) {
2076 case CallingConv::C:
2077 return true;
2078 default:
2079 return canGuaranteeTCO(CC);
2080 }
2081}
2082
2083bool SITargetLowering::isEligibleForTailCallOptimization(
2084 SDValue Callee, CallingConv::ID CalleeCC, bool IsVarArg,
2085 const SmallVectorImpl<ISD::OutputArg> &Outs,
2086 const SmallVectorImpl<SDValue> &OutVals,
2087 const SmallVectorImpl<ISD::InputArg> &Ins, SelectionDAG &DAG) const {
2088 if (!mayTailCallThisCC(CalleeCC))
2089 return false;
2090
2091 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braunf1caa282017-12-15 22:22:58 +00002092 const Function &CallerF = MF.getFunction();
2093 CallingConv::ID CallerCC = CallerF.getCallingConv();
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002094 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
2095 const uint32_t *CallerPreserved = TRI->getCallPreservedMask(MF, CallerCC);
2096
2097 // Kernels aren't callable, and don't have a live in return address so it
2098 // doesn't make sense to do a tail call with entry functions.
2099 if (!CallerPreserved)
2100 return false;
2101
2102 bool CCMatch = CallerCC == CalleeCC;
2103
2104 if (DAG.getTarget().Options.GuaranteedTailCallOpt) {
2105 if (canGuaranteeTCO(CalleeCC) && CCMatch)
2106 return true;
2107 return false;
2108 }
2109
2110 // TODO: Can we handle var args?
2111 if (IsVarArg)
2112 return false;
2113
Matthias Braunf1caa282017-12-15 22:22:58 +00002114 for (const Argument &Arg : CallerF.args()) {
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002115 if (Arg.hasByValAttr())
2116 return false;
2117 }
2118
2119 LLVMContext &Ctx = *DAG.getContext();
2120
2121 // Check that the call results are passed in the same way.
2122 if (!CCState::resultsCompatible(CalleeCC, CallerCC, MF, Ctx, Ins,
2123 CCAssignFnForCall(CalleeCC, IsVarArg),
2124 CCAssignFnForCall(CallerCC, IsVarArg)))
2125 return false;
2126
2127 // The callee has to preserve all registers the caller needs to preserve.
2128 if (!CCMatch) {
2129 const uint32_t *CalleePreserved = TRI->getCallPreservedMask(MF, CalleeCC);
2130 if (!TRI->regmaskSubsetEqual(CallerPreserved, CalleePreserved))
2131 return false;
2132 }
2133
2134 // Nothing more to check if the callee is taking no arguments.
2135 if (Outs.empty())
2136 return true;
2137
2138 SmallVector<CCValAssign, 16> ArgLocs;
2139 CCState CCInfo(CalleeCC, IsVarArg, MF, ArgLocs, Ctx);
2140
2141 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForCall(CalleeCC, IsVarArg));
2142
2143 const SIMachineFunctionInfo *FuncInfo = MF.getInfo<SIMachineFunctionInfo>();
2144 // If the stack arguments for this call do not fit into our own save area then
2145 // the call cannot be made tail.
2146 // TODO: Is this really necessary?
2147 if (CCInfo.getNextStackOffset() > FuncInfo->getBytesInStackArgArea())
2148 return false;
2149
2150 const MachineRegisterInfo &MRI = MF.getRegInfo();
2151 return parametersInCSRMatch(MRI, CallerPreserved, ArgLocs, OutVals);
2152}
2153
2154bool SITargetLowering::mayBeEmittedAsTailCall(const CallInst *CI) const {
2155 if (!CI->isTailCall())
2156 return false;
2157
2158 const Function *ParentFn = CI->getParent()->getParent();
2159 if (AMDGPU::isEntryFunctionCC(ParentFn->getCallingConv()))
2160 return false;
2161
2162 auto Attr = ParentFn->getFnAttribute("disable-tail-calls");
2163 return (Attr.getValueAsString() != "true");
2164}
2165
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002166// The wave scratch offset register is used as the global base pointer.
2167SDValue SITargetLowering::LowerCall(CallLoweringInfo &CLI,
2168 SmallVectorImpl<SDValue> &InVals) const {
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002169 SelectionDAG &DAG = CLI.DAG;
2170 const SDLoc &DL = CLI.DL;
2171 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2172 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2173 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2174 SDValue Chain = CLI.Chain;
2175 SDValue Callee = CLI.Callee;
2176 bool &IsTailCall = CLI.IsTailCall;
2177 CallingConv::ID CallConv = CLI.CallConv;
2178 bool IsVarArg = CLI.IsVarArg;
2179 bool IsSibCall = false;
2180 bool IsThisReturn = false;
2181 MachineFunction &MF = DAG.getMachineFunction();
2182
Matt Arsenaulta176cc52017-08-03 23:32:41 +00002183 if (IsVarArg) {
2184 return lowerUnhandledCall(CLI, InVals,
2185 "unsupported call to variadic function ");
2186 }
2187
2188 if (!CLI.CS.getCalledFunction()) {
2189 return lowerUnhandledCall(CLI, InVals,
2190 "unsupported indirect call to function ");
2191 }
2192
2193 if (IsTailCall && MF.getTarget().Options.GuaranteedTailCallOpt) {
2194 return lowerUnhandledCall(CLI, InVals,
2195 "unsupported required tail call to function ");
2196 }
2197
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002198 // The first 4 bytes are reserved for the callee's emergency stack slot.
2199 const unsigned CalleeUsableStackOffset = 4;
2200
2201 if (IsTailCall) {
2202 IsTailCall = isEligibleForTailCallOptimization(
2203 Callee, CallConv, IsVarArg, Outs, OutVals, Ins, DAG);
2204 if (!IsTailCall && CLI.CS && CLI.CS.isMustTailCall()) {
2205 report_fatal_error("failed to perform tail call elimination on a call "
2206 "site marked musttail");
2207 }
2208
2209 bool TailCallOpt = MF.getTarget().Options.GuaranteedTailCallOpt;
2210
2211 // A sibling call is one where we're under the usual C ABI and not planning
2212 // to change that but can still do a tail call:
2213 if (!TailCallOpt && IsTailCall)
2214 IsSibCall = true;
2215
2216 if (IsTailCall)
2217 ++NumTailCalls;
2218 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002219
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002220 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Callee)) {
Yaxun Liu1ac16612017-11-06 13:01:33 +00002221 // FIXME: Remove this hack for function pointer types after removing
2222 // support of old address space mapping. In the new address space
2223 // mapping the pointer in default address space is 64 bit, therefore
2224 // does not need this hack.
2225 if (Callee.getValueType() == MVT::i32) {
2226 const GlobalValue *GV = GA->getGlobal();
2227 Callee = DAG.getGlobalAddress(GV, DL, MVT::i64, GA->getOffset(), false,
2228 GA->getTargetFlags());
2229 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002230 }
Yaxun Liu1ac16612017-11-06 13:01:33 +00002231 assert(Callee.getValueType() == MVT::i64);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002232
2233 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
2234
2235 // Analyze operands of the call, assigning locations to each operand.
2236 SmallVector<CCValAssign, 16> ArgLocs;
2237 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
2238 CCAssignFn *AssignFn = CCAssignFnForCall(CallConv, IsVarArg);
2239 CCInfo.AnalyzeCallOperands(Outs, AssignFn);
2240
2241 // Get a count of how many bytes are to be pushed on the stack.
2242 unsigned NumBytes = CCInfo.getNextStackOffset();
2243
2244 if (IsSibCall) {
2245 // Since we're not changing the ABI to make this a tail call, the memory
2246 // operands are already available in the caller's incoming argument space.
2247 NumBytes = 0;
2248 }
2249
2250 // FPDiff is the byte offset of the call's argument area from the callee's.
2251 // Stores to callee stack arguments will be placed in FixedStackSlots offset
2252 // by this amount for a tail call. In a sibling call it must be 0 because the
2253 // caller will deallocate the entire stack and the callee still expects its
2254 // arguments to begin at SP+0. Completely unused for non-tail calls.
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002255 int32_t FPDiff = 0;
2256 MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002257 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2258
Matt Arsenault6efd0822017-09-14 17:14:57 +00002259 SDValue CallerSavedFP;
2260
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002261 // Adjust the stack pointer for the new arguments...
2262 // These operations are automatically eliminated by the prolog/epilog pass
2263 if (!IsSibCall) {
Matt Arsenaultdefe3712017-09-14 17:37:40 +00002264 Chain = DAG.getCALLSEQ_START(Chain, 0, 0, DL);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002265
2266 unsigned OffsetReg = Info->getScratchWaveOffsetReg();
2267
2268 // In the HSA case, this should be an identity copy.
2269 SDValue ScratchRSrcReg
2270 = DAG.getCopyFromReg(Chain, DL, Info->getScratchRSrcReg(), MVT::v4i32);
2271 RegsToPass.emplace_back(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, ScratchRSrcReg);
2272
2273 // TODO: Don't hardcode these registers and get from the callee function.
2274 SDValue ScratchWaveOffsetReg
2275 = DAG.getCopyFromReg(Chain, DL, OffsetReg, MVT::i32);
2276 RegsToPass.emplace_back(AMDGPU::SGPR4, ScratchWaveOffsetReg);
Matt Arsenault6efd0822017-09-14 17:14:57 +00002277
2278 if (!Info->isEntryFunction()) {
2279 // Avoid clobbering this function's FP value. In the current convention
2280 // callee will overwrite this, so do save/restore around the call site.
2281 CallerSavedFP = DAG.getCopyFromReg(Chain, DL,
2282 Info->getFrameOffsetReg(), MVT::i32);
2283 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002284 }
2285
2286 // Stack pointer relative accesses are done by changing the offset SGPR. This
2287 // is just the VGPR offset component.
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002288 SDValue StackPtr = DAG.getConstant(CalleeUsableStackOffset, DL, MVT::i32);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002289
2290 SmallVector<SDValue, 8> MemOpChains;
2291 MVT PtrVT = MVT::i32;
2292
2293 // Walk the register/memloc assignments, inserting copies/loads.
2294 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size(); i != e;
2295 ++i, ++realArgIdx) {
2296 CCValAssign &VA = ArgLocs[i];
2297 SDValue Arg = OutVals[realArgIdx];
2298
2299 // Promote the value if needed.
2300 switch (VA.getLocInfo()) {
2301 case CCValAssign::Full:
2302 break;
2303 case CCValAssign::BCvt:
2304 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
2305 break;
2306 case CCValAssign::ZExt:
2307 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
2308 break;
2309 case CCValAssign::SExt:
2310 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
2311 break;
2312 case CCValAssign::AExt:
2313 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
2314 break;
2315 case CCValAssign::FPExt:
2316 Arg = DAG.getNode(ISD::FP_EXTEND, DL, VA.getLocVT(), Arg);
2317 break;
2318 default:
2319 llvm_unreachable("Unknown loc info!");
2320 }
2321
2322 if (VA.isRegLoc()) {
2323 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2324 } else {
2325 assert(VA.isMemLoc());
2326
2327 SDValue DstAddr;
2328 MachinePointerInfo DstInfo;
2329
2330 unsigned LocMemOffset = VA.getLocMemOffset();
2331 int32_t Offset = LocMemOffset;
Matt Arsenaultb655fa92017-11-29 01:25:12 +00002332
2333 SDValue PtrOff = DAG.getObjectPtrOffset(DL, StackPtr, Offset);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002334
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002335 if (IsTailCall) {
2336 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
2337 unsigned OpSize = Flags.isByVal() ?
2338 Flags.getByValSize() : VA.getValVT().getStoreSize();
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002339
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002340 Offset = Offset + FPDiff;
2341 int FI = MFI.CreateFixedObject(OpSize, Offset, true);
2342
Matt Arsenaultb655fa92017-11-29 01:25:12 +00002343 DstAddr = DAG.getObjectPtrOffset(DL, DAG.getFrameIndex(FI, PtrVT),
2344 StackPtr);
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002345 DstInfo = MachinePointerInfo::getFixedStack(MF, FI);
2346
2347 // Make sure any stack arguments overlapping with where we're storing
2348 // are loaded before this eventual operation. Otherwise they'll be
2349 // clobbered.
2350
2351 // FIXME: Why is this really necessary? This seems to just result in a
2352 // lot of code to copy the stack and write them back to the same
2353 // locations, which are supposed to be immutable?
2354 Chain = addTokenForArgument(Chain, DAG, MFI, FI);
2355 } else {
2356 DstAddr = PtrOff;
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002357 DstInfo = MachinePointerInfo::getStack(MF, LocMemOffset);
2358 }
2359
2360 if (Outs[i].Flags.isByVal()) {
2361 SDValue SizeNode =
2362 DAG.getConstant(Outs[i].Flags.getByValSize(), DL, MVT::i32);
2363 SDValue Cpy = DAG.getMemcpy(
2364 Chain, DL, DstAddr, Arg, SizeNode, Outs[i].Flags.getByValAlign(),
2365 /*isVol = */ false, /*AlwaysInline = */ true,
Yaxun Liuc5962262017-11-22 16:13:35 +00002366 /*isTailCall = */ false, DstInfo,
2367 MachinePointerInfo(UndefValue::get(Type::getInt8PtrTy(
2368 *DAG.getContext(), AMDGPUASI.PRIVATE_ADDRESS))));
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002369
2370 MemOpChains.push_back(Cpy);
2371 } else {
2372 SDValue Store = DAG.getStore(Chain, DL, Arg, DstAddr, DstInfo);
2373 MemOpChains.push_back(Store);
2374 }
2375 }
2376 }
2377
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002378 // Copy special input registers after user input arguments.
2379 passSpecialInputs(CLI, *Info, RegsToPass, MemOpChains, Chain, StackPtr);
2380
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002381 if (!MemOpChains.empty())
2382 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
2383
2384 // Build a sequence of copy-to-reg nodes chained together with token chain
2385 // and flag operands which copy the outgoing args into the appropriate regs.
2386 SDValue InFlag;
2387 for (auto &RegToPass : RegsToPass) {
2388 Chain = DAG.getCopyToReg(Chain, DL, RegToPass.first,
2389 RegToPass.second, InFlag);
2390 InFlag = Chain.getValue(1);
2391 }
2392
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002393
2394 SDValue PhysReturnAddrReg;
2395 if (IsTailCall) {
2396 // Since the return is being combined with the call, we need to pass on the
2397 // return address.
2398
2399 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
2400 SDValue ReturnAddrReg = CreateLiveInRegister(
2401 DAG, &AMDGPU::SReg_64RegClass, TRI->getReturnAddressReg(MF), MVT::i64);
2402
2403 PhysReturnAddrReg = DAG.getRegister(TRI->getReturnAddressReg(MF),
2404 MVT::i64);
2405 Chain = DAG.getCopyToReg(Chain, DL, PhysReturnAddrReg, ReturnAddrReg, InFlag);
2406 InFlag = Chain.getValue(1);
2407 }
2408
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002409 // We don't usually want to end the call-sequence here because we would tidy
2410 // the frame up *after* the call, however in the ABI-changing tail-call case
2411 // we've carefully laid out the parameters so that when sp is reset they'll be
2412 // in the correct location.
2413 if (IsTailCall && !IsSibCall) {
2414 Chain = DAG.getCALLSEQ_END(Chain,
2415 DAG.getTargetConstant(NumBytes, DL, MVT::i32),
2416 DAG.getTargetConstant(0, DL, MVT::i32),
2417 InFlag, DL);
2418 InFlag = Chain.getValue(1);
2419 }
2420
2421 std::vector<SDValue> Ops;
2422 Ops.push_back(Chain);
2423 Ops.push_back(Callee);
2424
2425 if (IsTailCall) {
2426 // Each tail call may have to adjust the stack by a different amount, so
2427 // this information must travel along with the operation for eventual
2428 // consumption by emitEpilogue.
2429 Ops.push_back(DAG.getTargetConstant(FPDiff, DL, MVT::i32));
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002430
2431 Ops.push_back(PhysReturnAddrReg);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002432 }
2433
2434 // Add argument registers to the end of the list so that they are known live
2435 // into the call.
2436 for (auto &RegToPass : RegsToPass) {
2437 Ops.push_back(DAG.getRegister(RegToPass.first,
2438 RegToPass.second.getValueType()));
2439 }
2440
2441 // Add a register mask operand representing the call-preserved registers.
2442
2443 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
2444 const uint32_t *Mask = TRI->getCallPreservedMask(MF, CallConv);
2445 assert(Mask && "Missing call preserved mask for calling convention");
2446 Ops.push_back(DAG.getRegisterMask(Mask));
2447
2448 if (InFlag.getNode())
2449 Ops.push_back(InFlag);
2450
2451 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
2452
2453 // If we're doing a tall call, use a TC_RETURN here rather than an
2454 // actual call instruction.
2455 if (IsTailCall) {
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002456 MFI.setHasTailCall();
2457 return DAG.getNode(AMDGPUISD::TC_RETURN, DL, NodeTys, Ops);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002458 }
2459
2460 // Returns a chain and a flag for retval copy to use.
2461 SDValue Call = DAG.getNode(AMDGPUISD::CALL, DL, NodeTys, Ops);
2462 Chain = Call.getValue(0);
2463 InFlag = Call.getValue(1);
2464
Matt Arsenault6efd0822017-09-14 17:14:57 +00002465 if (CallerSavedFP) {
2466 SDValue FPReg = DAG.getRegister(Info->getFrameOffsetReg(), MVT::i32);
2467 Chain = DAG.getCopyToReg(Chain, DL, FPReg, CallerSavedFP, InFlag);
2468 InFlag = Chain.getValue(1);
2469 }
2470
Matt Arsenaultdefe3712017-09-14 17:37:40 +00002471 uint64_t CalleePopBytes = NumBytes;
2472 Chain = DAG.getCALLSEQ_END(Chain, DAG.getTargetConstant(0, DL, MVT::i32),
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002473 DAG.getTargetConstant(CalleePopBytes, DL, MVT::i32),
2474 InFlag, DL);
2475 if (!Ins.empty())
2476 InFlag = Chain.getValue(1);
2477
2478 // Handle result values, copying them out of physregs into vregs that we
2479 // return.
2480 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg, Ins, DL, DAG,
2481 InVals, IsThisReturn,
2482 IsThisReturn ? OutVals[0] : SDValue());
2483}
2484
Matt Arsenault9a10cea2016-01-26 04:29:24 +00002485unsigned SITargetLowering::getRegisterByName(const char* RegName, EVT VT,
2486 SelectionDAG &DAG) const {
2487 unsigned Reg = StringSwitch<unsigned>(RegName)
2488 .Case("m0", AMDGPU::M0)
2489 .Case("exec", AMDGPU::EXEC)
2490 .Case("exec_lo", AMDGPU::EXEC_LO)
2491 .Case("exec_hi", AMDGPU::EXEC_HI)
2492 .Case("flat_scratch", AMDGPU::FLAT_SCR)
2493 .Case("flat_scratch_lo", AMDGPU::FLAT_SCR_LO)
2494 .Case("flat_scratch_hi", AMDGPU::FLAT_SCR_HI)
2495 .Default(AMDGPU::NoRegister);
2496
2497 if (Reg == AMDGPU::NoRegister) {
2498 report_fatal_error(Twine("invalid register name \""
2499 + StringRef(RegName) + "\"."));
2500
2501 }
2502
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002503 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS &&
Matt Arsenault9a10cea2016-01-26 04:29:24 +00002504 Subtarget->getRegisterInfo()->regsOverlap(Reg, AMDGPU::FLAT_SCR)) {
2505 report_fatal_error(Twine("invalid register \""
2506 + StringRef(RegName) + "\" for subtarget."));
2507 }
2508
2509 switch (Reg) {
2510 case AMDGPU::M0:
2511 case AMDGPU::EXEC_LO:
2512 case AMDGPU::EXEC_HI:
2513 case AMDGPU::FLAT_SCR_LO:
2514 case AMDGPU::FLAT_SCR_HI:
2515 if (VT.getSizeInBits() == 32)
2516 return Reg;
2517 break;
2518 case AMDGPU::EXEC:
2519 case AMDGPU::FLAT_SCR:
2520 if (VT.getSizeInBits() == 64)
2521 return Reg;
2522 break;
2523 default:
2524 llvm_unreachable("missing register type checking");
2525 }
2526
2527 report_fatal_error(Twine("invalid type for register \""
2528 + StringRef(RegName) + "\"."));
2529}
2530
Matt Arsenault786724a2016-07-12 21:41:32 +00002531// If kill is not the last instruction, split the block so kill is always a
2532// proper terminator.
2533MachineBasicBlock *SITargetLowering::splitKillBlock(MachineInstr &MI,
2534 MachineBasicBlock *BB) const {
2535 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
2536
2537 MachineBasicBlock::iterator SplitPoint(&MI);
2538 ++SplitPoint;
2539
2540 if (SplitPoint == BB->end()) {
2541 // Don't bother with a new block.
Marek Olsakce76ea02017-10-24 10:27:13 +00002542 MI.setDesc(TII->getKillTerminatorFromPseudo(MI.getOpcode()));
Matt Arsenault786724a2016-07-12 21:41:32 +00002543 return BB;
2544 }
2545
2546 MachineFunction *MF = BB->getParent();
2547 MachineBasicBlock *SplitBB
2548 = MF->CreateMachineBasicBlock(BB->getBasicBlock());
2549
Matt Arsenault786724a2016-07-12 21:41:32 +00002550 MF->insert(++MachineFunction::iterator(BB), SplitBB);
2551 SplitBB->splice(SplitBB->begin(), BB, SplitPoint, BB->end());
2552
Matt Arsenaultd40ded62016-07-22 17:01:15 +00002553 SplitBB->transferSuccessorsAndUpdatePHIs(BB);
Matt Arsenault786724a2016-07-12 21:41:32 +00002554 BB->addSuccessor(SplitBB);
2555
Marek Olsakce76ea02017-10-24 10:27:13 +00002556 MI.setDesc(TII->getKillTerminatorFromPseudo(MI.getOpcode()));
Matt Arsenault786724a2016-07-12 21:41:32 +00002557 return SplitBB;
2558}
2559
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002560// Do a v_movrels_b32 or v_movreld_b32 for each unique value of \p IdxReg in the
2561// wavefront. If the value is uniform and just happens to be in a VGPR, this
2562// will only do one iteration. In the worst case, this will loop 64 times.
2563//
2564// TODO: Just use v_readlane_b32 if we know the VGPR has a uniform value.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002565static MachineBasicBlock::iterator emitLoadM0FromVGPRLoop(
2566 const SIInstrInfo *TII,
2567 MachineRegisterInfo &MRI,
2568 MachineBasicBlock &OrigBB,
2569 MachineBasicBlock &LoopBB,
2570 const DebugLoc &DL,
2571 const MachineOperand &IdxReg,
2572 unsigned InitReg,
2573 unsigned ResultReg,
2574 unsigned PhiReg,
2575 unsigned InitSaveExecReg,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002576 int Offset,
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002577 bool UseGPRIdxMode,
2578 bool IsIndirectSrc) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002579 MachineBasicBlock::iterator I = LoopBB.begin();
2580
2581 unsigned PhiExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2582 unsigned NewExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2583 unsigned CurrentIdxReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2584 unsigned CondReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2585
2586 BuildMI(LoopBB, I, DL, TII->get(TargetOpcode::PHI), PhiReg)
2587 .addReg(InitReg)
2588 .addMBB(&OrigBB)
2589 .addReg(ResultReg)
2590 .addMBB(&LoopBB);
2591
2592 BuildMI(LoopBB, I, DL, TII->get(TargetOpcode::PHI), PhiExec)
2593 .addReg(InitSaveExecReg)
2594 .addMBB(&OrigBB)
2595 .addReg(NewExec)
2596 .addMBB(&LoopBB);
2597
2598 // Read the next variant <- also loop target.
2599 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32), CurrentIdxReg)
2600 .addReg(IdxReg.getReg(), getUndefRegState(IdxReg.isUndef()));
2601
2602 // Compare the just read M0 value to all possible Idx values.
2603 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e64), CondReg)
2604 .addReg(CurrentIdxReg)
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +00002605 .addReg(IdxReg.getReg(), 0, IdxReg.getSubReg());
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002606
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002607 // Update EXEC, save the original EXEC value to VCC.
2608 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), NewExec)
2609 .addReg(CondReg, RegState::Kill);
2610
2611 MRI.setSimpleHint(NewExec, CondReg);
2612
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002613 if (UseGPRIdxMode) {
2614 unsigned IdxReg;
2615 if (Offset == 0) {
2616 IdxReg = CurrentIdxReg;
2617 } else {
2618 IdxReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2619 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), IdxReg)
2620 .addReg(CurrentIdxReg, RegState::Kill)
2621 .addImm(Offset);
2622 }
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002623 unsigned IdxMode = IsIndirectSrc ?
2624 VGPRIndexMode::SRC0_ENABLE : VGPRIndexMode::DST_ENABLE;
2625 MachineInstr *SetOn =
2626 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
2627 .addReg(IdxReg, RegState::Kill)
2628 .addImm(IdxMode);
2629 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002630 } else {
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002631 // Move index from VCC into M0
2632 if (Offset == 0) {
2633 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
2634 .addReg(CurrentIdxReg, RegState::Kill);
2635 } else {
2636 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
2637 .addReg(CurrentIdxReg, RegState::Kill)
2638 .addImm(Offset);
2639 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002640 }
2641
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002642 // Update EXEC, switch all done bits to 0 and all todo bits to 1.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002643 MachineInstr *InsertPt =
2644 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002645 .addReg(AMDGPU::EXEC)
2646 .addReg(NewExec);
2647
2648 // XXX - s_xor_b64 sets scc to 1 if the result is nonzero, so can we use
2649 // s_cbranch_scc0?
2650
2651 // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover.
2652 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
2653 .addMBB(&LoopBB);
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002654
2655 return InsertPt->getIterator();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002656}
2657
2658// This has slightly sub-optimal regalloc when the source vector is killed by
2659// the read. The register allocator does not understand that the kill is
2660// per-workitem, so is kept alive for the whole loop so we end up not re-using a
2661// subregister from it, using 1 more VGPR than necessary. This was saved when
2662// this was expanded after register allocation.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002663static MachineBasicBlock::iterator loadM0FromVGPR(const SIInstrInfo *TII,
2664 MachineBasicBlock &MBB,
2665 MachineInstr &MI,
2666 unsigned InitResultReg,
2667 unsigned PhiReg,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002668 int Offset,
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002669 bool UseGPRIdxMode,
2670 bool IsIndirectSrc) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002671 MachineFunction *MF = MBB.getParent();
2672 MachineRegisterInfo &MRI = MF->getRegInfo();
2673 const DebugLoc &DL = MI.getDebugLoc();
2674 MachineBasicBlock::iterator I(&MI);
2675
2676 unsigned DstReg = MI.getOperand(0).getReg();
Matt Arsenault301162c2017-11-15 21:51:43 +00002677 unsigned SaveExec = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
2678 unsigned TmpExec = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002679
2680 BuildMI(MBB, I, DL, TII->get(TargetOpcode::IMPLICIT_DEF), TmpExec);
2681
2682 // Save the EXEC mask
2683 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64), SaveExec)
2684 .addReg(AMDGPU::EXEC);
2685
2686 // To insert the loop we need to split the block. Move everything after this
2687 // point to a new block, and insert a new empty block between the two.
2688 MachineBasicBlock *LoopBB = MF->CreateMachineBasicBlock();
2689 MachineBasicBlock *RemainderBB = MF->CreateMachineBasicBlock();
2690 MachineFunction::iterator MBBI(MBB);
2691 ++MBBI;
2692
2693 MF->insert(MBBI, LoopBB);
2694 MF->insert(MBBI, RemainderBB);
2695
2696 LoopBB->addSuccessor(LoopBB);
2697 LoopBB->addSuccessor(RemainderBB);
2698
2699 // Move the rest of the block into a new block.
Matt Arsenaultd40ded62016-07-22 17:01:15 +00002700 RemainderBB->transferSuccessorsAndUpdatePHIs(&MBB);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002701 RemainderBB->splice(RemainderBB->begin(), &MBB, I, MBB.end());
2702
2703 MBB.addSuccessor(LoopBB);
2704
2705 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
2706
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002707 auto InsPt = emitLoadM0FromVGPRLoop(TII, MRI, MBB, *LoopBB, DL, *Idx,
2708 InitResultReg, DstReg, PhiReg, TmpExec,
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002709 Offset, UseGPRIdxMode, IsIndirectSrc);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002710
2711 MachineBasicBlock::iterator First = RemainderBB->begin();
2712 BuildMI(*RemainderBB, First, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
2713 .addReg(SaveExec);
2714
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002715 return InsPt;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002716}
2717
2718// Returns subreg index, offset
2719static std::pair<unsigned, int>
2720computeIndirectRegAndOffset(const SIRegisterInfo &TRI,
2721 const TargetRegisterClass *SuperRC,
2722 unsigned VecReg,
2723 int Offset) {
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002724 int NumElts = TRI.getRegSizeInBits(*SuperRC) / 32;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002725
2726 // Skip out of bounds offsets, or else we would end up using an undefined
2727 // register.
2728 if (Offset >= NumElts || Offset < 0)
2729 return std::make_pair(AMDGPU::sub0, Offset);
2730
2731 return std::make_pair(AMDGPU::sub0 + Offset, 0);
2732}
2733
2734// Return true if the index is an SGPR and was set.
2735static bool setM0ToIndexFromSGPR(const SIInstrInfo *TII,
2736 MachineRegisterInfo &MRI,
2737 MachineInstr &MI,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002738 int Offset,
2739 bool UseGPRIdxMode,
2740 bool IsIndirectSrc) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002741 MachineBasicBlock *MBB = MI.getParent();
2742 const DebugLoc &DL = MI.getDebugLoc();
2743 MachineBasicBlock::iterator I(&MI);
2744
2745 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
2746 const TargetRegisterClass *IdxRC = MRI.getRegClass(Idx->getReg());
2747
2748 assert(Idx->getReg() != AMDGPU::NoRegister);
2749
2750 if (!TII->getRegisterInfo().isSGPRClass(IdxRC))
2751 return false;
2752
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002753 if (UseGPRIdxMode) {
2754 unsigned IdxMode = IsIndirectSrc ?
2755 VGPRIndexMode::SRC0_ENABLE : VGPRIndexMode::DST_ENABLE;
2756 if (Offset == 0) {
2757 MachineInstr *SetOn =
Diana Picus116bbab2017-01-13 09:58:52 +00002758 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
2759 .add(*Idx)
2760 .addImm(IdxMode);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002761
Matt Arsenaultdac31db2016-10-13 12:45:16 +00002762 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002763 } else {
2764 unsigned Tmp = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
2765 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), Tmp)
Diana Picus116bbab2017-01-13 09:58:52 +00002766 .add(*Idx)
2767 .addImm(Offset);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002768 MachineInstr *SetOn =
2769 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
2770 .addReg(Tmp, RegState::Kill)
2771 .addImm(IdxMode);
2772
Matt Arsenaultdac31db2016-10-13 12:45:16 +00002773 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002774 }
2775
2776 return true;
2777 }
2778
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002779 if (Offset == 0) {
Matt Arsenault7d6b71d2017-02-21 22:50:41 +00002780 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
2781 .add(*Idx);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002782 } else {
2783 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
Matt Arsenault7d6b71d2017-02-21 22:50:41 +00002784 .add(*Idx)
2785 .addImm(Offset);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002786 }
2787
2788 return true;
2789}
2790
2791// Control flow needs to be inserted if indexing with a VGPR.
2792static MachineBasicBlock *emitIndirectSrc(MachineInstr &MI,
2793 MachineBasicBlock &MBB,
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002794 const SISubtarget &ST) {
2795 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002796 const SIRegisterInfo &TRI = TII->getRegisterInfo();
2797 MachineFunction *MF = MBB.getParent();
2798 MachineRegisterInfo &MRI = MF->getRegInfo();
2799
2800 unsigned Dst = MI.getOperand(0).getReg();
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002801 unsigned SrcReg = TII->getNamedOperand(MI, AMDGPU::OpName::src)->getReg();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002802 int Offset = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
2803
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002804 const TargetRegisterClass *VecRC = MRI.getRegClass(SrcReg);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002805
2806 unsigned SubReg;
2807 std::tie(SubReg, Offset)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002808 = computeIndirectRegAndOffset(TRI, VecRC, SrcReg, Offset);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002809
Marek Olsake22fdb92017-03-21 17:00:32 +00002810 bool UseGPRIdxMode = ST.useVGPRIndexMode(EnableVGPRIndexMode);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002811
2812 if (setM0ToIndexFromSGPR(TII, MRI, MI, Offset, UseGPRIdxMode, true)) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002813 MachineBasicBlock::iterator I(&MI);
2814 const DebugLoc &DL = MI.getDebugLoc();
2815
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002816 if (UseGPRIdxMode) {
2817 // TODO: Look at the uses to avoid the copy. This may require rescheduling
2818 // to avoid interfering with other uses, so probably requires a new
2819 // optimization pass.
2820 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOV_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002821 .addReg(SrcReg, RegState::Undef, SubReg)
2822 .addReg(SrcReg, RegState::Implicit)
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002823 .addReg(AMDGPU::M0, RegState::Implicit);
2824 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
2825 } else {
2826 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002827 .addReg(SrcReg, RegState::Undef, SubReg)
2828 .addReg(SrcReg, RegState::Implicit);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002829 }
2830
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002831 MI.eraseFromParent();
2832
2833 return &MBB;
2834 }
2835
2836 const DebugLoc &DL = MI.getDebugLoc();
2837 MachineBasicBlock::iterator I(&MI);
2838
2839 unsigned PhiReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2840 unsigned InitReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2841
2842 BuildMI(MBB, I, DL, TII->get(TargetOpcode::IMPLICIT_DEF), InitReg);
2843
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002844 auto InsPt = loadM0FromVGPR(TII, MBB, MI, InitReg, PhiReg,
2845 Offset, UseGPRIdxMode, true);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002846 MachineBasicBlock *LoopBB = InsPt->getParent();
2847
2848 if (UseGPRIdxMode) {
2849 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOV_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002850 .addReg(SrcReg, RegState::Undef, SubReg)
2851 .addReg(SrcReg, RegState::Implicit)
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002852 .addReg(AMDGPU::M0, RegState::Implicit);
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002853 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002854 } else {
2855 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002856 .addReg(SrcReg, RegState::Undef, SubReg)
2857 .addReg(SrcReg, RegState::Implicit);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002858 }
2859
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002860 MI.eraseFromParent();
2861
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002862 return LoopBB;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002863}
2864
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002865static unsigned getMOVRELDPseudo(const SIRegisterInfo &TRI,
2866 const TargetRegisterClass *VecRC) {
2867 switch (TRI.getRegSizeInBits(*VecRC)) {
2868 case 32: // 4 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002869 return AMDGPU::V_MOVRELD_B32_V1;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002870 case 64: // 8 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002871 return AMDGPU::V_MOVRELD_B32_V2;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002872 case 128: // 16 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002873 return AMDGPU::V_MOVRELD_B32_V4;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002874 case 256: // 32 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002875 return AMDGPU::V_MOVRELD_B32_V8;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002876 case 512: // 64 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002877 return AMDGPU::V_MOVRELD_B32_V16;
2878 default:
2879 llvm_unreachable("unsupported size for MOVRELD pseudos");
2880 }
2881}
2882
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002883static MachineBasicBlock *emitIndirectDst(MachineInstr &MI,
2884 MachineBasicBlock &MBB,
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002885 const SISubtarget &ST) {
2886 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002887 const SIRegisterInfo &TRI = TII->getRegisterInfo();
2888 MachineFunction *MF = MBB.getParent();
2889 MachineRegisterInfo &MRI = MF->getRegInfo();
2890
2891 unsigned Dst = MI.getOperand(0).getReg();
2892 const MachineOperand *SrcVec = TII->getNamedOperand(MI, AMDGPU::OpName::src);
2893 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
2894 const MachineOperand *Val = TII->getNamedOperand(MI, AMDGPU::OpName::val);
2895 int Offset = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
2896 const TargetRegisterClass *VecRC = MRI.getRegClass(SrcVec->getReg());
2897
2898 // This can be an immediate, but will be folded later.
2899 assert(Val->getReg());
2900
2901 unsigned SubReg;
2902 std::tie(SubReg, Offset) = computeIndirectRegAndOffset(TRI, VecRC,
2903 SrcVec->getReg(),
2904 Offset);
Marek Olsake22fdb92017-03-21 17:00:32 +00002905 bool UseGPRIdxMode = ST.useVGPRIndexMode(EnableVGPRIndexMode);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002906
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002907 if (Idx->getReg() == AMDGPU::NoRegister) {
2908 MachineBasicBlock::iterator I(&MI);
2909 const DebugLoc &DL = MI.getDebugLoc();
2910
2911 assert(Offset == 0);
2912
2913 BuildMI(MBB, I, DL, TII->get(TargetOpcode::INSERT_SUBREG), Dst)
Diana Picus116bbab2017-01-13 09:58:52 +00002914 .add(*SrcVec)
2915 .add(*Val)
2916 .addImm(SubReg);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002917
2918 MI.eraseFromParent();
2919 return &MBB;
2920 }
2921
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002922 if (setM0ToIndexFromSGPR(TII, MRI, MI, Offset, UseGPRIdxMode, false)) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002923 MachineBasicBlock::iterator I(&MI);
2924 const DebugLoc &DL = MI.getDebugLoc();
2925
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002926 if (UseGPRIdxMode) {
2927 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOV_B32_indirect))
Diana Picus116bbab2017-01-13 09:58:52 +00002928 .addReg(SrcVec->getReg(), RegState::Undef, SubReg) // vdst
2929 .add(*Val)
2930 .addReg(Dst, RegState::ImplicitDefine)
2931 .addReg(SrcVec->getReg(), RegState::Implicit)
2932 .addReg(AMDGPU::M0, RegState::Implicit);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002933
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002934 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
2935 } else {
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002936 const MCInstrDesc &MovRelDesc = TII->get(getMOVRELDPseudo(TRI, VecRC));
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002937
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002938 BuildMI(MBB, I, DL, MovRelDesc)
2939 .addReg(Dst, RegState::Define)
2940 .addReg(SrcVec->getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00002941 .add(*Val)
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002942 .addImm(SubReg - AMDGPU::sub0);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002943 }
2944
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002945 MI.eraseFromParent();
2946 return &MBB;
2947 }
2948
2949 if (Val->isReg())
2950 MRI.clearKillFlags(Val->getReg());
2951
2952 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002953
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002954 unsigned PhiReg = MRI.createVirtualRegister(VecRC);
2955
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002956 auto InsPt = loadM0FromVGPR(TII, MBB, MI, SrcVec->getReg(), PhiReg,
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002957 Offset, UseGPRIdxMode, false);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002958 MachineBasicBlock *LoopBB = InsPt->getParent();
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002959
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002960 if (UseGPRIdxMode) {
2961 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOV_B32_indirect))
Diana Picus116bbab2017-01-13 09:58:52 +00002962 .addReg(PhiReg, RegState::Undef, SubReg) // vdst
2963 .add(*Val) // src0
2964 .addReg(Dst, RegState::ImplicitDefine)
2965 .addReg(PhiReg, RegState::Implicit)
2966 .addReg(AMDGPU::M0, RegState::Implicit);
Changpeng Fangda38b5f2018-02-16 16:31:30 +00002967 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002968 } else {
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002969 const MCInstrDesc &MovRelDesc = TII->get(getMOVRELDPseudo(TRI, VecRC));
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002970
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002971 BuildMI(*LoopBB, InsPt, DL, MovRelDesc)
2972 .addReg(Dst, RegState::Define)
2973 .addReg(PhiReg)
Diana Picus116bbab2017-01-13 09:58:52 +00002974 .add(*Val)
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002975 .addImm(SubReg - AMDGPU::sub0);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002976 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002977
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002978 MI.eraseFromParent();
2979
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002980 return LoopBB;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002981}
2982
Matt Arsenault786724a2016-07-12 21:41:32 +00002983MachineBasicBlock *SITargetLowering::EmitInstrWithCustomInserter(
2984 MachineInstr &MI, MachineBasicBlock *BB) const {
Tom Stellard244891d2016-12-20 15:52:17 +00002985
2986 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
2987 MachineFunction *MF = BB->getParent();
2988 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
2989
2990 if (TII->isMIMG(MI)) {
Matt Arsenault905f3512017-12-29 17:18:14 +00002991 if (MI.memoperands_empty() && MI.mayLoadOrStore()) {
2992 report_fatal_error("missing mem operand from MIMG instruction");
2993 }
Tom Stellard244891d2016-12-20 15:52:17 +00002994 // Add a memoperand for mimg instructions so that they aren't assumed to
2995 // be ordered memory instuctions.
2996
Tom Stellard244891d2016-12-20 15:52:17 +00002997 return BB;
2998 }
2999
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003000 switch (MI.getOpcode()) {
Matt Arsenault301162c2017-11-15 21:51:43 +00003001 case AMDGPU::S_ADD_U64_PSEUDO:
3002 case AMDGPU::S_SUB_U64_PSEUDO: {
3003 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
3004 const DebugLoc &DL = MI.getDebugLoc();
3005
3006 MachineOperand &Dest = MI.getOperand(0);
3007 MachineOperand &Src0 = MI.getOperand(1);
3008 MachineOperand &Src1 = MI.getOperand(2);
3009
3010 unsigned DestSub0 = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
3011 unsigned DestSub1 = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
3012
3013 MachineOperand Src0Sub0 = TII->buildExtractSubRegOrImm(MI, MRI,
3014 Src0, &AMDGPU::SReg_64RegClass, AMDGPU::sub0,
3015 &AMDGPU::SReg_32_XM0RegClass);
3016 MachineOperand Src0Sub1 = TII->buildExtractSubRegOrImm(MI, MRI,
3017 Src0, &AMDGPU::SReg_64RegClass, AMDGPU::sub1,
3018 &AMDGPU::SReg_32_XM0RegClass);
3019
3020 MachineOperand Src1Sub0 = TII->buildExtractSubRegOrImm(MI, MRI,
3021 Src1, &AMDGPU::SReg_64RegClass, AMDGPU::sub0,
3022 &AMDGPU::SReg_32_XM0RegClass);
3023 MachineOperand Src1Sub1 = TII->buildExtractSubRegOrImm(MI, MRI,
3024 Src1, &AMDGPU::SReg_64RegClass, AMDGPU::sub1,
3025 &AMDGPU::SReg_32_XM0RegClass);
3026
3027 bool IsAdd = (MI.getOpcode() == AMDGPU::S_ADD_U64_PSEUDO);
3028
3029 unsigned LoOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
3030 unsigned HiOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
3031 BuildMI(*BB, MI, DL, TII->get(LoOpc), DestSub0)
3032 .add(Src0Sub0)
3033 .add(Src1Sub0);
3034 BuildMI(*BB, MI, DL, TII->get(HiOpc), DestSub1)
3035 .add(Src0Sub1)
3036 .add(Src1Sub1);
3037 BuildMI(*BB, MI, DL, TII->get(TargetOpcode::REG_SEQUENCE), Dest.getReg())
3038 .addReg(DestSub0)
3039 .addImm(AMDGPU::sub0)
3040 .addReg(DestSub1)
3041 .addImm(AMDGPU::sub1);
3042 MI.eraseFromParent();
3043 return BB;
3044 }
3045 case AMDGPU::SI_INIT_M0: {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003046 BuildMI(*BB, MI.getIterator(), MI.getDebugLoc(),
Matt Arsenault4ac341c2016-04-14 21:58:15 +00003047 TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
Diana Picus116bbab2017-01-13 09:58:52 +00003048 .add(MI.getOperand(0));
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003049 MI.eraseFromParent();
Matt Arsenault20711b72015-02-20 22:10:45 +00003050 return BB;
Matt Arsenault301162c2017-11-15 21:51:43 +00003051 }
Marek Olsak2d825902017-04-28 20:21:58 +00003052 case AMDGPU::SI_INIT_EXEC:
3053 // This should be before all vector instructions.
3054 BuildMI(*BB, &*BB->begin(), MI.getDebugLoc(), TII->get(AMDGPU::S_MOV_B64),
3055 AMDGPU::EXEC)
3056 .addImm(MI.getOperand(0).getImm());
3057 MI.eraseFromParent();
3058 return BB;
3059
3060 case AMDGPU::SI_INIT_EXEC_FROM_INPUT: {
3061 // Extract the thread count from an SGPR input and set EXEC accordingly.
3062 // Since BFM can't shift by 64, handle that case with CMP + CMOV.
3063 //
3064 // S_BFE_U32 count, input, {shift, 7}
3065 // S_BFM_B64 exec, count, 0
3066 // S_CMP_EQ_U32 count, 64
3067 // S_CMOV_B64 exec, -1
3068 MachineInstr *FirstMI = &*BB->begin();
3069 MachineRegisterInfo &MRI = MF->getRegInfo();
3070 unsigned InputReg = MI.getOperand(0).getReg();
3071 unsigned CountReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
3072 bool Found = false;
3073
3074 // Move the COPY of the input reg to the beginning, so that we can use it.
3075 for (auto I = BB->begin(); I != &MI; I++) {
3076 if (I->getOpcode() != TargetOpcode::COPY ||
3077 I->getOperand(0).getReg() != InputReg)
3078 continue;
3079
3080 if (I == FirstMI) {
3081 FirstMI = &*++BB->begin();
3082 } else {
3083 I->removeFromParent();
3084 BB->insert(FirstMI, &*I);
3085 }
3086 Found = true;
3087 break;
3088 }
3089 assert(Found);
Davide Italiano0dcc0152017-05-11 19:58:52 +00003090 (void)Found;
Marek Olsak2d825902017-04-28 20:21:58 +00003091
3092 // This should be before all vector instructions.
3093 BuildMI(*BB, FirstMI, DebugLoc(), TII->get(AMDGPU::S_BFE_U32), CountReg)
3094 .addReg(InputReg)
3095 .addImm((MI.getOperand(1).getImm() & 0x7f) | 0x70000);
3096 BuildMI(*BB, FirstMI, DebugLoc(), TII->get(AMDGPU::S_BFM_B64),
3097 AMDGPU::EXEC)
3098 .addReg(CountReg)
3099 .addImm(0);
3100 BuildMI(*BB, FirstMI, DebugLoc(), TII->get(AMDGPU::S_CMP_EQ_U32))
3101 .addReg(CountReg, RegState::Kill)
3102 .addImm(64);
3103 BuildMI(*BB, FirstMI, DebugLoc(), TII->get(AMDGPU::S_CMOV_B64),
3104 AMDGPU::EXEC)
3105 .addImm(-1);
3106 MI.eraseFromParent();
3107 return BB;
3108 }
3109
Changpeng Fang01f60622016-03-15 17:28:44 +00003110 case AMDGPU::GET_GROUPSTATICSIZE: {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003111 DebugLoc DL = MI.getDebugLoc();
Matt Arsenault3c07c812016-07-22 17:01:33 +00003112 BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_MOV_B32))
Diana Picus116bbab2017-01-13 09:58:52 +00003113 .add(MI.getOperand(0))
3114 .addImm(MFI->getLDSSize());
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003115 MI.eraseFromParent();
Changpeng Fang01f60622016-03-15 17:28:44 +00003116 return BB;
3117 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003118 case AMDGPU::SI_INDIRECT_SRC_V1:
3119 case AMDGPU::SI_INDIRECT_SRC_V2:
3120 case AMDGPU::SI_INDIRECT_SRC_V4:
3121 case AMDGPU::SI_INDIRECT_SRC_V8:
3122 case AMDGPU::SI_INDIRECT_SRC_V16:
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00003123 return emitIndirectSrc(MI, *BB, *getSubtarget());
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003124 case AMDGPU::SI_INDIRECT_DST_V1:
3125 case AMDGPU::SI_INDIRECT_DST_V2:
3126 case AMDGPU::SI_INDIRECT_DST_V4:
3127 case AMDGPU::SI_INDIRECT_DST_V8:
3128 case AMDGPU::SI_INDIRECT_DST_V16:
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00003129 return emitIndirectDst(MI, *BB, *getSubtarget());
Marek Olsakce76ea02017-10-24 10:27:13 +00003130 case AMDGPU::SI_KILL_F32_COND_IMM_PSEUDO:
3131 case AMDGPU::SI_KILL_I1_PSEUDO:
Matt Arsenault786724a2016-07-12 21:41:32 +00003132 return splitKillBlock(MI, BB);
Matt Arsenault22e41792016-08-27 01:00:37 +00003133 case AMDGPU::V_CNDMASK_B64_PSEUDO: {
3134 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
Matt Arsenault22e41792016-08-27 01:00:37 +00003135
3136 unsigned Dst = MI.getOperand(0).getReg();
3137 unsigned Src0 = MI.getOperand(1).getReg();
3138 unsigned Src1 = MI.getOperand(2).getReg();
3139 const DebugLoc &DL = MI.getDebugLoc();
3140 unsigned SrcCond = MI.getOperand(3).getReg();
3141
3142 unsigned DstLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3143 unsigned DstHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +00003144 unsigned SrcCondCopy = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
Matt Arsenault22e41792016-08-27 01:00:37 +00003145
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +00003146 BuildMI(*BB, MI, DL, TII->get(AMDGPU::COPY), SrcCondCopy)
3147 .addReg(SrcCond);
Matt Arsenault22e41792016-08-27 01:00:37 +00003148 BuildMI(*BB, MI, DL, TII->get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
3149 .addReg(Src0, 0, AMDGPU::sub0)
3150 .addReg(Src1, 0, AMDGPU::sub0)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +00003151 .addReg(SrcCondCopy);
Matt Arsenault22e41792016-08-27 01:00:37 +00003152 BuildMI(*BB, MI, DL, TII->get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
3153 .addReg(Src0, 0, AMDGPU::sub1)
3154 .addReg(Src1, 0, AMDGPU::sub1)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +00003155 .addReg(SrcCondCopy);
Matt Arsenault22e41792016-08-27 01:00:37 +00003156
3157 BuildMI(*BB, MI, DL, TII->get(AMDGPU::REG_SEQUENCE), Dst)
3158 .addReg(DstLo)
3159 .addImm(AMDGPU::sub0)
3160 .addReg(DstHi)
3161 .addImm(AMDGPU::sub1);
3162 MI.eraseFromParent();
3163 return BB;
3164 }
Matt Arsenault327188a2016-12-15 21:57:11 +00003165 case AMDGPU::SI_BR_UNDEF: {
3166 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3167 const DebugLoc &DL = MI.getDebugLoc();
3168 MachineInstr *Br = BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_CBRANCH_SCC1))
Diana Picus116bbab2017-01-13 09:58:52 +00003169 .add(MI.getOperand(0));
Matt Arsenault327188a2016-12-15 21:57:11 +00003170 Br->getOperand(1).setIsUndef(true); // read undef SCC
3171 MI.eraseFromParent();
3172 return BB;
3173 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003174 case AMDGPU::ADJCALLSTACKUP:
3175 case AMDGPU::ADJCALLSTACKDOWN: {
3176 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
3177 MachineInstrBuilder MIB(*MF, &MI);
Matt Arsenaulte9f36792018-03-27 18:38:51 +00003178
3179 // Add an implicit use of the frame offset reg to prevent the restore copy
3180 // inserted after the call from being reorderd after stack operations in the
3181 // the caller's frame.
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003182 MIB.addReg(Info->getStackPtrOffsetReg(), RegState::ImplicitDefine)
Matt Arsenaulte9f36792018-03-27 18:38:51 +00003183 .addReg(Info->getStackPtrOffsetReg(), RegState::Implicit)
3184 .addReg(Info->getFrameOffsetReg(), RegState::Implicit);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003185 return BB;
3186 }
Matt Arsenault71bcbd42017-08-11 20:42:08 +00003187 case AMDGPU::SI_CALL_ISEL:
3188 case AMDGPU::SI_TCRETURN_ISEL: {
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003189 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3190 const DebugLoc &DL = MI.getDebugLoc();
3191 unsigned ReturnAddrReg = TII->getRegisterInfo().getReturnAddressReg(*MF);
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +00003192
3193 MachineRegisterInfo &MRI = MF->getRegInfo();
3194 unsigned GlobalAddrReg = MI.getOperand(0).getReg();
3195 MachineInstr *PCRel = MRI.getVRegDef(GlobalAddrReg);
3196 assert(PCRel->getOpcode() == AMDGPU::SI_PC_ADD_REL_OFFSET);
3197
3198 const GlobalValue *G = PCRel->getOperand(1).getGlobal();
3199
Matt Arsenault71bcbd42017-08-11 20:42:08 +00003200 MachineInstrBuilder MIB;
3201 if (MI.getOpcode() == AMDGPU::SI_CALL_ISEL) {
3202 MIB = BuildMI(*BB, MI, DL, TII->get(AMDGPU::SI_CALL), ReturnAddrReg)
3203 .add(MI.getOperand(0))
3204 .addGlobalAddress(G);
3205 } else {
3206 MIB = BuildMI(*BB, MI, DL, TII->get(AMDGPU::SI_TCRETURN))
3207 .add(MI.getOperand(0))
3208 .addGlobalAddress(G);
3209
3210 // There is an additional imm operand for tcreturn, but it should be in the
3211 // right place already.
3212 }
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +00003213
3214 for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I)
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003215 MIB.add(MI.getOperand(I));
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +00003216
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003217 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003218 MI.eraseFromParent();
3219 return BB;
3220 }
Changpeng Fang01f60622016-03-15 17:28:44 +00003221 default:
3222 return AMDGPUTargetLowering::EmitInstrWithCustomInserter(MI, BB);
Tom Stellard75aadc22012-12-11 21:25:42 +00003223 }
Tom Stellard75aadc22012-12-11 21:25:42 +00003224}
3225
Matt Arsenaulte11d8ac2017-10-13 21:10:22 +00003226bool SITargetLowering::hasBitPreservingFPLogic(EVT VT) const {
3227 return isTypeLegal(VT.getScalarType());
3228}
3229
Matt Arsenault423bf3f2015-01-29 19:34:32 +00003230bool SITargetLowering::enableAggressiveFMAFusion(EVT VT) const {
3231 // This currently forces unfolding various combinations of fsub into fma with
3232 // free fneg'd operands. As long as we have fast FMA (controlled by
3233 // isFMAFasterThanFMulAndFAdd), we should perform these.
3234
3235 // When fma is quarter rate, for f64 where add / sub are at best half rate,
3236 // most of these combines appear to be cycle neutral but save on instruction
3237 // count / code size.
3238 return true;
3239}
3240
Mehdi Amini44ede332015-07-09 02:09:04 +00003241EVT SITargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &Ctx,
3242 EVT VT) const {
Tom Stellard83747202013-07-18 21:43:53 +00003243 if (!VT.isVector()) {
3244 return MVT::i1;
3245 }
Matt Arsenault8596f712014-11-28 22:51:38 +00003246 return EVT::getVectorVT(Ctx, MVT::i1, VT.getVectorNumElements());
Tom Stellard75aadc22012-12-11 21:25:42 +00003247}
3248
Matt Arsenault94163282016-12-22 16:36:25 +00003249MVT SITargetLowering::getScalarShiftAmountTy(const DataLayout &, EVT VT) const {
3250 // TODO: Should i16 be used always if legal? For now it would force VALU
3251 // shifts.
3252 return (VT == MVT::i16) ? MVT::i16 : MVT::i32;
Christian Konig082a14a2013-03-18 11:34:05 +00003253}
3254
Matt Arsenault423bf3f2015-01-29 19:34:32 +00003255// Answering this is somewhat tricky and depends on the specific device which
3256// have different rates for fma or all f64 operations.
3257//
3258// v_fma_f64 and v_mul_f64 always take the same number of cycles as each other
3259// regardless of which device (although the number of cycles differs between
3260// devices), so it is always profitable for f64.
3261//
3262// v_fma_f32 takes 4 or 16 cycles depending on the device, so it is profitable
3263// only on full rate devices. Normally, we should prefer selecting v_mad_f32
3264// which we can always do even without fused FP ops since it returns the same
3265// result as the separate operations and since it is always full
3266// rate. Therefore, we lie and report that it is not faster for f32. v_mad_f32
3267// however does not support denormals, so we do report fma as faster if we have
3268// a fast fma device and require denormals.
3269//
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00003270bool SITargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
3271 VT = VT.getScalarType();
3272
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00003273 switch (VT.getSimpleVT().SimpleTy) {
3274 case MVT::f32:
Matt Arsenault423bf3f2015-01-29 19:34:32 +00003275 // This is as fast on some subtargets. However, we always have full rate f32
3276 // mad available which returns the same result as the separate operations
Matt Arsenault8d630032015-02-20 22:10:41 +00003277 // which we should prefer over fma. We can't use this if we want to support
3278 // denormals, so only report this in these cases.
3279 return Subtarget->hasFP32Denormals() && Subtarget->hasFastFMAF32();
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00003280 case MVT::f64:
3281 return true;
Matt Arsenault9e22bc22016-12-22 03:21:48 +00003282 case MVT::f16:
3283 return Subtarget->has16BitInsts() && Subtarget->hasFP16Denormals();
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00003284 default:
3285 break;
3286 }
3287
3288 return false;
3289}
3290
Tom Stellard75aadc22012-12-11 21:25:42 +00003291//===----------------------------------------------------------------------===//
3292// Custom DAG Lowering Operations
3293//===----------------------------------------------------------------------===//
3294
3295SDValue SITargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
3296 switch (Op.getOpcode()) {
3297 default: return AMDGPUTargetLowering::LowerOperation(Op, DAG);
Tom Stellardf8794352012-12-19 22:10:31 +00003298 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Tom Stellard35bb18c2013-08-26 15:06:04 +00003299 case ISD::LOAD: {
Tom Stellarde812f2f2014-07-21 15:45:06 +00003300 SDValue Result = LowerLOAD(Op, DAG);
3301 assert((!Result.getNode() ||
3302 Result.getNode()->getNumValues() == 2) &&
3303 "Load should return a value and a chain");
3304 return Result;
Tom Stellard35bb18c2013-08-26 15:06:04 +00003305 }
Tom Stellardaf775432013-10-23 00:44:32 +00003306
Matt Arsenaultad14ce82014-07-19 18:44:39 +00003307 case ISD::FSIN:
3308 case ISD::FCOS:
3309 return LowerTrig(Op, DAG);
Tom Stellard0ec134f2014-02-04 17:18:40 +00003310 case ISD::SELECT: return LowerSELECT(Op, DAG);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003311 case ISD::FDIV: return LowerFDIV(Op, DAG);
Tom Stellard354a43c2016-04-01 18:27:37 +00003312 case ISD::ATOMIC_CMP_SWAP: return LowerATOMIC_CMP_SWAP(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +00003313 case ISD::STORE: return LowerSTORE(Op, DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003314 case ISD::GlobalAddress: {
3315 MachineFunction &MF = DAG.getMachineFunction();
3316 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
3317 return LowerGlobalAddress(MFI, Op, DAG);
Tom Stellard94593ee2013-06-03 17:40:18 +00003318 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003319 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00003320 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003321 case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG);
Matt Arsenault99c14522016-04-25 19:27:24 +00003322 case ISD::ADDRSPACECAST: return lowerADDRSPACECAST(Op, DAG);
Matt Arsenault3aef8092017-01-23 23:09:58 +00003323 case ISD::INSERT_VECTOR_ELT:
3324 return lowerINSERT_VECTOR_ELT(Op, DAG);
3325 case ISD::EXTRACT_VECTOR_ELT:
3326 return lowerEXTRACT_VECTOR_ELT(Op, DAG);
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003327 case ISD::FP_ROUND:
3328 return lowerFP_ROUND(Op, DAG);
Matt Arsenault3e025382017-04-24 17:49:13 +00003329 case ISD::TRAP:
3330 case ISD::DEBUGTRAP:
3331 return lowerTRAP(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +00003332 }
3333 return SDValue();
3334}
3335
Changpeng Fang4737e892018-01-18 22:08:53 +00003336static unsigned getImageOpcode(unsigned IID) {
3337 switch (IID) {
3338 case Intrinsic::amdgcn_image_load:
3339 return AMDGPUISD::IMAGE_LOAD;
3340 case Intrinsic::amdgcn_image_load_mip:
3341 return AMDGPUISD::IMAGE_LOAD_MIP;
3342
3343 // Basic sample.
3344 case Intrinsic::amdgcn_image_sample:
3345 return AMDGPUISD::IMAGE_SAMPLE;
3346 case Intrinsic::amdgcn_image_sample_cl:
3347 return AMDGPUISD::IMAGE_SAMPLE_CL;
3348 case Intrinsic::amdgcn_image_sample_d:
3349 return AMDGPUISD::IMAGE_SAMPLE_D;
3350 case Intrinsic::amdgcn_image_sample_d_cl:
3351 return AMDGPUISD::IMAGE_SAMPLE_D_CL;
3352 case Intrinsic::amdgcn_image_sample_l:
3353 return AMDGPUISD::IMAGE_SAMPLE_L;
3354 case Intrinsic::amdgcn_image_sample_b:
3355 return AMDGPUISD::IMAGE_SAMPLE_B;
3356 case Intrinsic::amdgcn_image_sample_b_cl:
3357 return AMDGPUISD::IMAGE_SAMPLE_B_CL;
3358 case Intrinsic::amdgcn_image_sample_lz:
3359 return AMDGPUISD::IMAGE_SAMPLE_LZ;
3360 case Intrinsic::amdgcn_image_sample_cd:
3361 return AMDGPUISD::IMAGE_SAMPLE_CD;
3362 case Intrinsic::amdgcn_image_sample_cd_cl:
3363 return AMDGPUISD::IMAGE_SAMPLE_CD_CL;
3364
3365 // Sample with comparison.
3366 case Intrinsic::amdgcn_image_sample_c:
3367 return AMDGPUISD::IMAGE_SAMPLE_C;
3368 case Intrinsic::amdgcn_image_sample_c_cl:
3369 return AMDGPUISD::IMAGE_SAMPLE_C_CL;
3370 case Intrinsic::amdgcn_image_sample_c_d:
3371 return AMDGPUISD::IMAGE_SAMPLE_C_D;
3372 case Intrinsic::amdgcn_image_sample_c_d_cl:
3373 return AMDGPUISD::IMAGE_SAMPLE_C_D_CL;
3374 case Intrinsic::amdgcn_image_sample_c_l:
3375 return AMDGPUISD::IMAGE_SAMPLE_C_L;
3376 case Intrinsic::amdgcn_image_sample_c_b:
3377 return AMDGPUISD::IMAGE_SAMPLE_C_B;
3378 case Intrinsic::amdgcn_image_sample_c_b_cl:
3379 return AMDGPUISD::IMAGE_SAMPLE_C_B_CL;
3380 case Intrinsic::amdgcn_image_sample_c_lz:
3381 return AMDGPUISD::IMAGE_SAMPLE_C_LZ;
3382 case Intrinsic::amdgcn_image_sample_c_cd:
3383 return AMDGPUISD::IMAGE_SAMPLE_C_CD;
3384 case Intrinsic::amdgcn_image_sample_c_cd_cl:
3385 return AMDGPUISD::IMAGE_SAMPLE_C_CD_CL;
3386
3387 // Sample with offsets.
3388 case Intrinsic::amdgcn_image_sample_o:
3389 return AMDGPUISD::IMAGE_SAMPLE_O;
3390 case Intrinsic::amdgcn_image_sample_cl_o:
3391 return AMDGPUISD::IMAGE_SAMPLE_CL_O;
3392 case Intrinsic::amdgcn_image_sample_d_o:
3393 return AMDGPUISD::IMAGE_SAMPLE_D_O;
3394 case Intrinsic::amdgcn_image_sample_d_cl_o:
3395 return AMDGPUISD::IMAGE_SAMPLE_D_CL_O;
3396 case Intrinsic::amdgcn_image_sample_l_o:
3397 return AMDGPUISD::IMAGE_SAMPLE_L_O;
3398 case Intrinsic::amdgcn_image_sample_b_o:
3399 return AMDGPUISD::IMAGE_SAMPLE_B_O;
3400 case Intrinsic::amdgcn_image_sample_b_cl_o:
3401 return AMDGPUISD::IMAGE_SAMPLE_B_CL_O;
3402 case Intrinsic::amdgcn_image_sample_lz_o:
3403 return AMDGPUISD::IMAGE_SAMPLE_LZ_O;
3404 case Intrinsic::amdgcn_image_sample_cd_o:
3405 return AMDGPUISD::IMAGE_SAMPLE_CD_O;
3406 case Intrinsic::amdgcn_image_sample_cd_cl_o:
3407 return AMDGPUISD::IMAGE_SAMPLE_CD_CL_O;
3408
3409 // Sample with comparison and offsets.
3410 case Intrinsic::amdgcn_image_sample_c_o:
3411 return AMDGPUISD::IMAGE_SAMPLE_C_O;
3412 case Intrinsic::amdgcn_image_sample_c_cl_o:
3413 return AMDGPUISD::IMAGE_SAMPLE_C_CL_O;
3414 case Intrinsic::amdgcn_image_sample_c_d_o:
3415 return AMDGPUISD::IMAGE_SAMPLE_C_D_O;
3416 case Intrinsic::amdgcn_image_sample_c_d_cl_o:
3417 return AMDGPUISD::IMAGE_SAMPLE_C_D_CL_O;
3418 case Intrinsic::amdgcn_image_sample_c_l_o:
3419 return AMDGPUISD::IMAGE_SAMPLE_C_L_O;
3420 case Intrinsic::amdgcn_image_sample_c_b_o:
3421 return AMDGPUISD::IMAGE_SAMPLE_C_B_O;
3422 case Intrinsic::amdgcn_image_sample_c_b_cl_o:
3423 return AMDGPUISD::IMAGE_SAMPLE_C_B_CL_O;
3424 case Intrinsic::amdgcn_image_sample_c_lz_o:
3425 return AMDGPUISD::IMAGE_SAMPLE_C_LZ_O;
3426 case Intrinsic::amdgcn_image_sample_c_cd_o:
3427 return AMDGPUISD::IMAGE_SAMPLE_C_CD_O;
3428 case Intrinsic::amdgcn_image_sample_c_cd_cl_o:
3429 return AMDGPUISD::IMAGE_SAMPLE_C_CD_CL_O;
3430
3431 // Basic gather4.
3432 case Intrinsic::amdgcn_image_gather4:
3433 return AMDGPUISD::IMAGE_GATHER4;
3434 case Intrinsic::amdgcn_image_gather4_cl:
3435 return AMDGPUISD::IMAGE_GATHER4_CL;
3436 case Intrinsic::amdgcn_image_gather4_l:
3437 return AMDGPUISD::IMAGE_GATHER4_L;
3438 case Intrinsic::amdgcn_image_gather4_b:
3439 return AMDGPUISD::IMAGE_GATHER4_B;
3440 case Intrinsic::amdgcn_image_gather4_b_cl:
3441 return AMDGPUISD::IMAGE_GATHER4_B_CL;
3442 case Intrinsic::amdgcn_image_gather4_lz:
3443 return AMDGPUISD::IMAGE_GATHER4_LZ;
3444
3445 // Gather4 with comparison.
3446 case Intrinsic::amdgcn_image_gather4_c:
3447 return AMDGPUISD::IMAGE_GATHER4_C;
3448 case Intrinsic::amdgcn_image_gather4_c_cl:
3449 return AMDGPUISD::IMAGE_GATHER4_C_CL;
3450 case Intrinsic::amdgcn_image_gather4_c_l:
3451 return AMDGPUISD::IMAGE_GATHER4_C_L;
3452 case Intrinsic::amdgcn_image_gather4_c_b:
3453 return AMDGPUISD::IMAGE_GATHER4_C_B;
3454 case Intrinsic::amdgcn_image_gather4_c_b_cl:
3455 return AMDGPUISD::IMAGE_GATHER4_C_B_CL;
3456 case Intrinsic::amdgcn_image_gather4_c_lz:
3457 return AMDGPUISD::IMAGE_GATHER4_C_LZ;
3458
3459 // Gather4 with offsets.
3460 case Intrinsic::amdgcn_image_gather4_o:
3461 return AMDGPUISD::IMAGE_GATHER4_O;
3462 case Intrinsic::amdgcn_image_gather4_cl_o:
3463 return AMDGPUISD::IMAGE_GATHER4_CL_O;
3464 case Intrinsic::amdgcn_image_gather4_l_o:
3465 return AMDGPUISD::IMAGE_GATHER4_L_O;
3466 case Intrinsic::amdgcn_image_gather4_b_o:
3467 return AMDGPUISD::IMAGE_GATHER4_B_O;
3468 case Intrinsic::amdgcn_image_gather4_b_cl_o:
3469 return AMDGPUISD::IMAGE_GATHER4_B_CL_O;
3470 case Intrinsic::amdgcn_image_gather4_lz_o:
3471 return AMDGPUISD::IMAGE_GATHER4_LZ_O;
3472
3473 // Gather4 with comparison and offsets.
3474 case Intrinsic::amdgcn_image_gather4_c_o:
3475 return AMDGPUISD::IMAGE_GATHER4_C_O;
3476 case Intrinsic::amdgcn_image_gather4_c_cl_o:
3477 return AMDGPUISD::IMAGE_GATHER4_C_CL_O;
3478 case Intrinsic::amdgcn_image_gather4_c_l_o:
3479 return AMDGPUISD::IMAGE_GATHER4_C_L_O;
3480 case Intrinsic::amdgcn_image_gather4_c_b_o:
3481 return AMDGPUISD::IMAGE_GATHER4_C_B_O;
3482 case Intrinsic::amdgcn_image_gather4_c_b_cl_o:
3483 return AMDGPUISD::IMAGE_GATHER4_C_B_CL_O;
3484 case Intrinsic::amdgcn_image_gather4_c_lz_o:
3485 return AMDGPUISD::IMAGE_GATHER4_C_LZ_O;
3486
3487 default:
3488 break;
3489 }
3490 return 0;
3491}
3492
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003493static SDValue adjustLoadValueType(SDValue Result, EVT LoadVT, SDLoc DL,
3494 SelectionDAG &DAG, bool Unpacked) {
3495 if (Unpacked) { // From v2i32/v4i32 back to v2f16/v4f16.
3496 // Truncate to v2i16/v4i16.
3497 EVT IntLoadVT = LoadVT.changeTypeToInteger();
3498 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, IntLoadVT, Result);
3499 // Bitcast to original type (v2f16/v4f16).
3500 return DAG.getNode(ISD::BITCAST, DL, LoadVT, Trunc);
3501 }
3502 // Cast back to the original packed type.
3503 return DAG.getNode(ISD::BITCAST, DL, LoadVT, Result);
3504}
3505
3506// This is to lower INTRINSIC_W_CHAIN with illegal result types.
3507SDValue SITargetLowering::lowerIntrinsicWChain_IllegalReturnType(SDValue Op,
3508 SDValue &Chain, SelectionDAG &DAG) const {
3509 EVT LoadVT = Op.getValueType();
3510 // TODO: handle v3f16.
3511 if (LoadVT != MVT::v2f16 && LoadVT != MVT::v4f16)
3512 return SDValue();
3513
3514 bool Unpacked = Subtarget->hasUnpackedD16VMem();
3515 EVT UnpackedLoadVT = (LoadVT == MVT::v2f16) ? MVT::v2i32 : MVT::v4i32;
3516 EVT EquivLoadVT = Unpacked ? UnpackedLoadVT :
3517 getEquivalentMemType(*DAG.getContext(), LoadVT);
3518 // Change from v4f16/v2f16 to EquivLoadVT.
3519 SDVTList VTList = DAG.getVTList(EquivLoadVT, MVT::Other);
3520
3521 SDValue Res;
3522 SDLoc DL(Op);
3523 MemSDNode *M = cast<MemSDNode>(Op);
3524 unsigned IID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
3525 switch (IID) {
3526 case Intrinsic::amdgcn_tbuffer_load: {
3527 SDValue Ops[] = {
Changpeng Fang4737e892018-01-18 22:08:53 +00003528 Op.getOperand(0), // Chain
3529 Op.getOperand(2), // rsrc
3530 Op.getOperand(3), // vindex
3531 Op.getOperand(4), // voffset
3532 Op.getOperand(5), // soffset
3533 Op.getOperand(6), // offset
3534 Op.getOperand(7), // dfmt
3535 Op.getOperand(8), // nfmt
3536 Op.getOperand(9), // glc
3537 Op.getOperand(10) // slc
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003538 };
3539 Res = DAG.getMemIntrinsicNode(AMDGPUISD::TBUFFER_LOAD_FORMAT_D16, DL,
3540 VTList, Ops, M->getMemoryVT(),
3541 M->getMemOperand());
3542 Chain = Res.getValue(1);
3543 return adjustLoadValueType(Res, LoadVT, DL, DAG, Unpacked);
3544 }
3545 case Intrinsic::amdgcn_buffer_load_format: {
Changpeng Fang4737e892018-01-18 22:08:53 +00003546 SDValue Ops[] = {
3547 Op.getOperand(0), // Chain
3548 Op.getOperand(2), // rsrc
3549 Op.getOperand(3), // vindex
3550 Op.getOperand(4), // offset
3551 Op.getOperand(5), // glc
3552 Op.getOperand(6) // slc
3553 };
3554 Res = DAG.getMemIntrinsicNode(AMDGPUISD::BUFFER_LOAD_FORMAT_D16,
3555 DL, VTList, Ops, M->getMemoryVT(),
3556 M->getMemOperand());
3557 Chain = Res.getValue(1);
3558 return adjustLoadValueType(Res, LoadVT, DL, DAG, Unpacked);
3559 }
3560 case Intrinsic::amdgcn_image_load:
3561 case Intrinsic::amdgcn_image_load_mip: {
3562 SDValue Ops[] = {
3563 Op.getOperand(0), // Chain
3564 Op.getOperand(2), // vaddr
3565 Op.getOperand(3), // rsrc
3566 Op.getOperand(4), // dmask
3567 Op.getOperand(5), // glc
3568 Op.getOperand(6), // slc
3569 Op.getOperand(7), // lwe
3570 Op.getOperand(8) // da
3571 };
3572 unsigned Opc = getImageOpcode(IID);
3573 Res = DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, M->getMemoryVT(),
3574 M->getMemOperand());
3575 Chain = Res.getValue(1);
3576 return adjustLoadValueType(Res, LoadVT, DL, DAG, Unpacked);
3577 }
3578 // Basic sample.
3579 case Intrinsic::amdgcn_image_sample:
3580 case Intrinsic::amdgcn_image_sample_cl:
3581 case Intrinsic::amdgcn_image_sample_d:
3582 case Intrinsic::amdgcn_image_sample_d_cl:
3583 case Intrinsic::amdgcn_image_sample_l:
3584 case Intrinsic::amdgcn_image_sample_b:
3585 case Intrinsic::amdgcn_image_sample_b_cl:
3586 case Intrinsic::amdgcn_image_sample_lz:
3587 case Intrinsic::amdgcn_image_sample_cd:
3588 case Intrinsic::amdgcn_image_sample_cd_cl:
3589
3590 // Sample with comparison.
3591 case Intrinsic::amdgcn_image_sample_c:
3592 case Intrinsic::amdgcn_image_sample_c_cl:
3593 case Intrinsic::amdgcn_image_sample_c_d:
3594 case Intrinsic::amdgcn_image_sample_c_d_cl:
3595 case Intrinsic::amdgcn_image_sample_c_l:
3596 case Intrinsic::amdgcn_image_sample_c_b:
3597 case Intrinsic::amdgcn_image_sample_c_b_cl:
3598 case Intrinsic::amdgcn_image_sample_c_lz:
3599 case Intrinsic::amdgcn_image_sample_c_cd:
3600 case Intrinsic::amdgcn_image_sample_c_cd_cl:
3601
3602 // Sample with offsets.
3603 case Intrinsic::amdgcn_image_sample_o:
3604 case Intrinsic::amdgcn_image_sample_cl_o:
3605 case Intrinsic::amdgcn_image_sample_d_o:
3606 case Intrinsic::amdgcn_image_sample_d_cl_o:
3607 case Intrinsic::amdgcn_image_sample_l_o:
3608 case Intrinsic::amdgcn_image_sample_b_o:
3609 case Intrinsic::amdgcn_image_sample_b_cl_o:
3610 case Intrinsic::amdgcn_image_sample_lz_o:
3611 case Intrinsic::amdgcn_image_sample_cd_o:
3612 case Intrinsic::amdgcn_image_sample_cd_cl_o:
3613
3614 // Sample with comparison and offsets.
3615 case Intrinsic::amdgcn_image_sample_c_o:
3616 case Intrinsic::amdgcn_image_sample_c_cl_o:
3617 case Intrinsic::amdgcn_image_sample_c_d_o:
3618 case Intrinsic::amdgcn_image_sample_c_d_cl_o:
3619 case Intrinsic::amdgcn_image_sample_c_l_o:
3620 case Intrinsic::amdgcn_image_sample_c_b_o:
3621 case Intrinsic::amdgcn_image_sample_c_b_cl_o:
3622 case Intrinsic::amdgcn_image_sample_c_lz_o:
3623 case Intrinsic::amdgcn_image_sample_c_cd_o:
3624 case Intrinsic::amdgcn_image_sample_c_cd_cl_o:
3625
3626 // Basic gather4
3627 case Intrinsic::amdgcn_image_gather4:
3628 case Intrinsic::amdgcn_image_gather4_cl:
3629 case Intrinsic::amdgcn_image_gather4_l:
3630 case Intrinsic::amdgcn_image_gather4_b:
3631 case Intrinsic::amdgcn_image_gather4_b_cl:
3632 case Intrinsic::amdgcn_image_gather4_lz:
3633
3634 // Gather4 with comparison
3635 case Intrinsic::amdgcn_image_gather4_c:
3636 case Intrinsic::amdgcn_image_gather4_c_cl:
3637 case Intrinsic::amdgcn_image_gather4_c_l:
3638 case Intrinsic::amdgcn_image_gather4_c_b:
3639 case Intrinsic::amdgcn_image_gather4_c_b_cl:
3640 case Intrinsic::amdgcn_image_gather4_c_lz:
3641
3642 // Gather4 with offsets
3643 case Intrinsic::amdgcn_image_gather4_o:
3644 case Intrinsic::amdgcn_image_gather4_cl_o:
3645 case Intrinsic::amdgcn_image_gather4_l_o:
3646 case Intrinsic::amdgcn_image_gather4_b_o:
3647 case Intrinsic::amdgcn_image_gather4_b_cl_o:
3648 case Intrinsic::amdgcn_image_gather4_lz_o:
3649
3650 // Gather4 with comparison and offsets
3651 case Intrinsic::amdgcn_image_gather4_c_o:
3652 case Intrinsic::amdgcn_image_gather4_c_cl_o:
3653 case Intrinsic::amdgcn_image_gather4_c_l_o:
3654 case Intrinsic::amdgcn_image_gather4_c_b_o:
3655 case Intrinsic::amdgcn_image_gather4_c_b_cl_o:
3656 case Intrinsic::amdgcn_image_gather4_c_lz_o: {
3657 SDValue Ops[] = {
3658 Op.getOperand(0), // Chain
3659 Op.getOperand(2), // vaddr
3660 Op.getOperand(3), // rsrc
3661 Op.getOperand(4), // sampler
3662 Op.getOperand(5), // dmask
3663 Op.getOperand(6), // unorm
3664 Op.getOperand(7), // glc
3665 Op.getOperand(8), // slc
3666 Op.getOperand(9), // lwe
3667 Op.getOperand(10) // da
3668 };
3669 unsigned Opc = getImageOpcode(IID);
3670 Res = DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, M->getMemoryVT(),
3671 M->getMemOperand());
3672 Chain = Res.getValue(1);
3673 return adjustLoadValueType(Res, LoadVT, DL, DAG, Unpacked);
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003674 }
Nicolai Haehnle2f5a7382018-04-04 10:58:54 +00003675 default: {
3676 const AMDGPU::D16ImageDimIntrinsic *D16ImageDimIntr =
3677 AMDGPU::lookupD16ImageDimIntrinsicByIntr(IID);
3678 if (D16ImageDimIntr) {
3679 SmallVector<SDValue, 20> Ops;
3680 for (auto Value : Op.getNode()->op_values())
3681 Ops.push_back(Value);
3682 Ops[1] = DAG.getConstant(D16ImageDimIntr->D16HelperIntr, DL, MVT::i32);
3683 Res = DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, DL, VTList, Ops,
3684 M->getMemoryVT(), M->getMemOperand());
3685 Chain = Res.getValue(1);
3686 return adjustLoadValueType(Res, LoadVT, DL, DAG, Unpacked);
3687 }
3688
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003689 return SDValue();
3690 }
Nicolai Haehnle2f5a7382018-04-04 10:58:54 +00003691 }
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003692}
3693
Matt Arsenault3aef8092017-01-23 23:09:58 +00003694void SITargetLowering::ReplaceNodeResults(SDNode *N,
3695 SmallVectorImpl<SDValue> &Results,
3696 SelectionDAG &DAG) const {
3697 switch (N->getOpcode()) {
3698 case ISD::INSERT_VECTOR_ELT: {
3699 if (SDValue Res = lowerINSERT_VECTOR_ELT(SDValue(N, 0), DAG))
3700 Results.push_back(Res);
3701 return;
3702 }
3703 case ISD::EXTRACT_VECTOR_ELT: {
3704 if (SDValue Res = lowerEXTRACT_VECTOR_ELT(SDValue(N, 0), DAG))
3705 Results.push_back(Res);
3706 return;
3707 }
Matt Arsenault1f17c662017-02-22 00:27:34 +00003708 case ISD::INTRINSIC_WO_CHAIN: {
3709 unsigned IID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Marek Olsak13e47412018-01-31 20:18:04 +00003710 switch (IID) {
3711 case Intrinsic::amdgcn_cvt_pkrtz: {
Matt Arsenault1f17c662017-02-22 00:27:34 +00003712 SDValue Src0 = N->getOperand(1);
3713 SDValue Src1 = N->getOperand(2);
3714 SDLoc SL(N);
3715 SDValue Cvt = DAG.getNode(AMDGPUISD::CVT_PKRTZ_F16_F32, SL, MVT::i32,
3716 Src0, Src1);
Matt Arsenault1f17c662017-02-22 00:27:34 +00003717 Results.push_back(DAG.getNode(ISD::BITCAST, SL, MVT::v2f16, Cvt));
3718 return;
3719 }
Marek Olsak13e47412018-01-31 20:18:04 +00003720 case Intrinsic::amdgcn_cvt_pknorm_i16:
3721 case Intrinsic::amdgcn_cvt_pknorm_u16:
3722 case Intrinsic::amdgcn_cvt_pk_i16:
3723 case Intrinsic::amdgcn_cvt_pk_u16: {
3724 SDValue Src0 = N->getOperand(1);
3725 SDValue Src1 = N->getOperand(2);
3726 SDLoc SL(N);
3727 unsigned Opcode;
3728
3729 if (IID == Intrinsic::amdgcn_cvt_pknorm_i16)
3730 Opcode = AMDGPUISD::CVT_PKNORM_I16_F32;
3731 else if (IID == Intrinsic::amdgcn_cvt_pknorm_u16)
3732 Opcode = AMDGPUISD::CVT_PKNORM_U16_F32;
3733 else if (IID == Intrinsic::amdgcn_cvt_pk_i16)
3734 Opcode = AMDGPUISD::CVT_PK_I16_I32;
3735 else
3736 Opcode = AMDGPUISD::CVT_PK_U16_U32;
3737
3738 SDValue Cvt = DAG.getNode(Opcode, SL, MVT::i32, Src0, Src1);
3739 Results.push_back(DAG.getNode(ISD::BITCAST, SL, MVT::v2i16, Cvt));
3740 return;
3741 }
3742 }
Simon Pilgrimd362d272017-07-08 19:50:03 +00003743 break;
Matt Arsenault1f17c662017-02-22 00:27:34 +00003744 }
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00003745 case ISD::INTRINSIC_W_CHAIN: {
3746 SDValue Chain;
3747 if (SDValue Res = lowerIntrinsicWChain_IllegalReturnType(SDValue(N, 0),
3748 Chain, DAG)) {
3749 Results.push_back(Res);
3750 Results.push_back(Chain);
3751 return;
3752 }
3753 break;
3754 }
Matt Arsenault4a486232017-04-19 20:53:07 +00003755 case ISD::SELECT: {
3756 SDLoc SL(N);
3757 EVT VT = N->getValueType(0);
3758 EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
3759 SDValue LHS = DAG.getNode(ISD::BITCAST, SL, NewVT, N->getOperand(1));
3760 SDValue RHS = DAG.getNode(ISD::BITCAST, SL, NewVT, N->getOperand(2));
3761
3762 EVT SelectVT = NewVT;
3763 if (NewVT.bitsLT(MVT::i32)) {
3764 LHS = DAG.getNode(ISD::ANY_EXTEND, SL, MVT::i32, LHS);
3765 RHS = DAG.getNode(ISD::ANY_EXTEND, SL, MVT::i32, RHS);
3766 SelectVT = MVT::i32;
3767 }
3768
3769 SDValue NewSelect = DAG.getNode(ISD::SELECT, SL, SelectVT,
3770 N->getOperand(0), LHS, RHS);
3771
3772 if (NewVT != SelectVT)
3773 NewSelect = DAG.getNode(ISD::TRUNCATE, SL, NewVT, NewSelect);
3774 Results.push_back(DAG.getNode(ISD::BITCAST, SL, VT, NewSelect));
3775 return;
3776 }
Matt Arsenault3aef8092017-01-23 23:09:58 +00003777 default:
3778 break;
3779 }
3780}
3781
Tom Stellardf8794352012-12-19 22:10:31 +00003782/// \brief Helper function for LowerBRCOND
3783static SDNode *findUser(SDValue Value, unsigned Opcode) {
Tom Stellard75aadc22012-12-11 21:25:42 +00003784
Tom Stellardf8794352012-12-19 22:10:31 +00003785 SDNode *Parent = Value.getNode();
3786 for (SDNode::use_iterator I = Parent->use_begin(), E = Parent->use_end();
3787 I != E; ++I) {
3788
3789 if (I.getUse().get() != Value)
3790 continue;
3791
3792 if (I->getOpcode() == Opcode)
3793 return *I;
3794 }
Craig Topper062a2ba2014-04-25 05:30:21 +00003795 return nullptr;
Tom Stellardf8794352012-12-19 22:10:31 +00003796}
3797
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003798unsigned SITargetLowering::isCFIntrinsic(const SDNode *Intr) const {
Matt Arsenault6408c912016-09-16 22:11:18 +00003799 if (Intr->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
3800 switch (cast<ConstantSDNode>(Intr->getOperand(1))->getZExtValue()) {
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003801 case Intrinsic::amdgcn_if:
3802 return AMDGPUISD::IF;
3803 case Intrinsic::amdgcn_else:
3804 return AMDGPUISD::ELSE;
3805 case Intrinsic::amdgcn_loop:
3806 return AMDGPUISD::LOOP;
3807 case Intrinsic::amdgcn_end_cf:
3808 llvm_unreachable("should not occur");
Matt Arsenault6408c912016-09-16 22:11:18 +00003809 default:
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003810 return 0;
Matt Arsenault6408c912016-09-16 22:11:18 +00003811 }
Tom Stellardbc4497b2016-02-12 23:45:29 +00003812 }
Matt Arsenault6408c912016-09-16 22:11:18 +00003813
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003814 // break, if_break, else_break are all only used as inputs to loop, not
3815 // directly as branch conditions.
3816 return 0;
Tom Stellardbc4497b2016-02-12 23:45:29 +00003817}
3818
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00003819void SITargetLowering::createDebuggerPrologueStackObjects(
3820 MachineFunction &MF) const {
3821 // Create stack objects that are used for emitting debugger prologue.
3822 //
3823 // Debugger prologue writes work group IDs and work item IDs to scratch memory
3824 // at fixed location in the following format:
3825 // offset 0: work group ID x
3826 // offset 4: work group ID y
3827 // offset 8: work group ID z
3828 // offset 16: work item ID x
3829 // offset 20: work item ID y
3830 // offset 24: work item ID z
3831 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
3832 int ObjectIdx = 0;
3833
3834 // For each dimension:
3835 for (unsigned i = 0; i < 3; ++i) {
3836 // Create fixed stack object for work group ID.
Matthias Braun941a7052016-07-28 18:40:00 +00003837 ObjectIdx = MF.getFrameInfo().CreateFixedObject(4, i * 4, true);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00003838 Info->setDebuggerWorkGroupIDStackObjectIndex(i, ObjectIdx);
3839 // Create fixed stack object for work item ID.
Matthias Braun941a7052016-07-28 18:40:00 +00003840 ObjectIdx = MF.getFrameInfo().CreateFixedObject(4, i * 4 + 16, true);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00003841 Info->setDebuggerWorkItemIDStackObjectIndex(i, ObjectIdx);
3842 }
3843}
3844
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00003845bool SITargetLowering::shouldEmitFixup(const GlobalValue *GV) const {
3846 const Triple &TT = getTargetMachine().getTargetTriple();
Matt Arsenault923712b2018-02-09 16:57:57 +00003847 return (GV->getType()->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS ||
3848 GV->getType()->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS_32BIT) &&
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00003849 AMDGPU::shouldEmitConstantsToTextSection(TT);
3850}
3851
3852bool SITargetLowering::shouldEmitGOTReloc(const GlobalValue *GV) const {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00003853 return (GV->getType()->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS ||
Matt Arsenault923712b2018-02-09 16:57:57 +00003854 GV->getType()->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS ||
3855 GV->getType()->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS_32BIT) &&
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00003856 !shouldEmitFixup(GV) &&
3857 !getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV);
3858}
3859
3860bool SITargetLowering::shouldEmitPCReloc(const GlobalValue *GV) const {
3861 return !shouldEmitFixup(GV) && !shouldEmitGOTReloc(GV);
3862}
3863
Tom Stellardf8794352012-12-19 22:10:31 +00003864/// This transforms the control flow intrinsics to get the branch destination as
3865/// last parameter, also switches branch target with BR if the need arise
3866SDValue SITargetLowering::LowerBRCOND(SDValue BRCOND,
3867 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003868 SDLoc DL(BRCOND);
Tom Stellardf8794352012-12-19 22:10:31 +00003869
3870 SDNode *Intr = BRCOND.getOperand(1).getNode();
3871 SDValue Target = BRCOND.getOperand(2);
Craig Topper062a2ba2014-04-25 05:30:21 +00003872 SDNode *BR = nullptr;
Tom Stellardbc4497b2016-02-12 23:45:29 +00003873 SDNode *SetCC = nullptr;
Tom Stellardf8794352012-12-19 22:10:31 +00003874
3875 if (Intr->getOpcode() == ISD::SETCC) {
3876 // As long as we negate the condition everything is fine
Tom Stellardbc4497b2016-02-12 23:45:29 +00003877 SetCC = Intr;
Tom Stellardf8794352012-12-19 22:10:31 +00003878 Intr = SetCC->getOperand(0).getNode();
3879
3880 } else {
3881 // Get the target from BR if we don't negate the condition
3882 BR = findUser(BRCOND, ISD::BR);
3883 Target = BR->getOperand(1);
3884 }
3885
Matt Arsenault6408c912016-09-16 22:11:18 +00003886 // FIXME: This changes the types of the intrinsics instead of introducing new
3887 // nodes with the correct types.
3888 // e.g. llvm.amdgcn.loop
3889
3890 // eg: i1,ch = llvm.amdgcn.loop t0, TargetConstant:i32<6271>, t3
3891 // => t9: ch = llvm.amdgcn.loop t0, TargetConstant:i32<6271>, t3, BasicBlock:ch<bb1 0x7fee5286d088>
3892
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003893 unsigned CFNode = isCFIntrinsic(Intr);
3894 if (CFNode == 0) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00003895 // This is a uniform branch so we don't need to legalize.
3896 return BRCOND;
3897 }
3898
Matt Arsenault6408c912016-09-16 22:11:18 +00003899 bool HaveChain = Intr->getOpcode() == ISD::INTRINSIC_VOID ||
3900 Intr->getOpcode() == ISD::INTRINSIC_W_CHAIN;
3901
Tom Stellardbc4497b2016-02-12 23:45:29 +00003902 assert(!SetCC ||
3903 (SetCC->getConstantOperandVal(1) == 1 &&
Tom Stellardbc4497b2016-02-12 23:45:29 +00003904 cast<CondCodeSDNode>(SetCC->getOperand(2).getNode())->get() ==
3905 ISD::SETNE));
Tom Stellardf8794352012-12-19 22:10:31 +00003906
Tom Stellardf8794352012-12-19 22:10:31 +00003907 // operands of the new intrinsic call
3908 SmallVector<SDValue, 4> Ops;
Matt Arsenault6408c912016-09-16 22:11:18 +00003909 if (HaveChain)
3910 Ops.push_back(BRCOND.getOperand(0));
3911
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003912 Ops.append(Intr->op_begin() + (HaveChain ? 2 : 1), Intr->op_end());
Tom Stellardf8794352012-12-19 22:10:31 +00003913 Ops.push_back(Target);
3914
Matt Arsenault6408c912016-09-16 22:11:18 +00003915 ArrayRef<EVT> Res(Intr->value_begin() + 1, Intr->value_end());
3916
Tom Stellardf8794352012-12-19 22:10:31 +00003917 // build the new intrinsic call
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003918 SDNode *Result = DAG.getNode(CFNode, DL, DAG.getVTList(Res), Ops).getNode();
Tom Stellardf8794352012-12-19 22:10:31 +00003919
Matt Arsenault6408c912016-09-16 22:11:18 +00003920 if (!HaveChain) {
3921 SDValue Ops[] = {
3922 SDValue(Result, 0),
3923 BRCOND.getOperand(0)
3924 };
3925
3926 Result = DAG.getMergeValues(Ops, DL).getNode();
3927 }
3928
Tom Stellardf8794352012-12-19 22:10:31 +00003929 if (BR) {
3930 // Give the branch instruction our target
3931 SDValue Ops[] = {
3932 BR->getOperand(0),
3933 BRCOND.getOperand(2)
3934 };
Chandler Carruth356665a2014-08-01 22:09:43 +00003935 SDValue NewBR = DAG.getNode(ISD::BR, DL, BR->getVTList(), Ops);
3936 DAG.ReplaceAllUsesWith(BR, NewBR.getNode());
3937 BR = NewBR.getNode();
Tom Stellardf8794352012-12-19 22:10:31 +00003938 }
3939
3940 SDValue Chain = SDValue(Result, Result->getNumValues() - 1);
3941
3942 // Copy the intrinsic results to registers
3943 for (unsigned i = 1, e = Intr->getNumValues() - 1; i != e; ++i) {
3944 SDNode *CopyToReg = findUser(SDValue(Intr, i), ISD::CopyToReg);
3945 if (!CopyToReg)
3946 continue;
3947
3948 Chain = DAG.getCopyToReg(
3949 Chain, DL,
3950 CopyToReg->getOperand(1),
3951 SDValue(Result, i - 1),
3952 SDValue());
3953
3954 DAG.ReplaceAllUsesWith(SDValue(CopyToReg, 0), CopyToReg->getOperand(0));
3955 }
3956
3957 // Remove the old intrinsic from the chain
3958 DAG.ReplaceAllUsesOfValueWith(
3959 SDValue(Intr, Intr->getNumValues() - 1),
3960 Intr->getOperand(0));
3961
3962 return Chain;
Tom Stellard75aadc22012-12-11 21:25:42 +00003963}
3964
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00003965SDValue SITargetLowering::getFPExtOrFPTrunc(SelectionDAG &DAG,
3966 SDValue Op,
3967 const SDLoc &DL,
3968 EVT VT) const {
3969 return Op.getValueType().bitsLE(VT) ?
3970 DAG.getNode(ISD::FP_EXTEND, DL, VT, Op) :
3971 DAG.getNode(ISD::FTRUNC, DL, VT, Op);
3972}
3973
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003974SDValue SITargetLowering::lowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaultafe614c2016-11-18 18:33:36 +00003975 assert(Op.getValueType() == MVT::f16 &&
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003976 "Do not know how to custom lower FP_ROUND for non-f16 type");
3977
Matt Arsenaultafe614c2016-11-18 18:33:36 +00003978 SDValue Src = Op.getOperand(0);
3979 EVT SrcVT = Src.getValueType();
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003980 if (SrcVT != MVT::f64)
3981 return Op;
3982
3983 SDLoc DL(Op);
Matt Arsenaultafe614c2016-11-18 18:33:36 +00003984
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003985 SDValue FpToFp16 = DAG.getNode(ISD::FP_TO_FP16, DL, MVT::i32, Src);
3986 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, MVT::i16, FpToFp16);
Mandeep Singh Grang5e1697e2017-06-06 05:08:36 +00003987 return DAG.getNode(ISD::BITCAST, DL, MVT::f16, Trunc);
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003988}
3989
Matt Arsenault3e025382017-04-24 17:49:13 +00003990SDValue SITargetLowering::lowerTRAP(SDValue Op, SelectionDAG &DAG) const {
3991 SDLoc SL(Op);
3992 MachineFunction &MF = DAG.getMachineFunction();
3993 SDValue Chain = Op.getOperand(0);
3994
3995 unsigned TrapID = Op.getOpcode() == ISD::DEBUGTRAP ?
3996 SISubtarget::TrapIDLLVMDebugTrap : SISubtarget::TrapIDLLVMTrap;
3997
3998 if (Subtarget->getTrapHandlerAbi() == SISubtarget::TrapHandlerAbiHsa &&
3999 Subtarget->isTrapHandlerEnabled()) {
4000 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
4001 unsigned UserSGPR = Info->getQueuePtrUserSGPR();
4002 assert(UserSGPR != AMDGPU::NoRegister);
4003
4004 SDValue QueuePtr = CreateLiveInRegister(
4005 DAG, &AMDGPU::SReg_64RegClass, UserSGPR, MVT::i64);
4006
4007 SDValue SGPR01 = DAG.getRegister(AMDGPU::SGPR0_SGPR1, MVT::i64);
4008
4009 SDValue ToReg = DAG.getCopyToReg(Chain, SL, SGPR01,
4010 QueuePtr, SDValue());
4011
4012 SDValue Ops[] = {
4013 ToReg,
4014 DAG.getTargetConstant(TrapID, SL, MVT::i16),
4015 SGPR01,
4016 ToReg.getValue(1)
4017 };
4018
4019 return DAG.getNode(AMDGPUISD::TRAP, SL, MVT::Other, Ops);
4020 }
4021
4022 switch (TrapID) {
4023 case SISubtarget::TrapIDLLVMTrap:
4024 return DAG.getNode(AMDGPUISD::ENDPGM, SL, MVT::Other, Chain);
4025 case SISubtarget::TrapIDLLVMDebugTrap: {
Matthias Braunf1caa282017-12-15 22:22:58 +00004026 DiagnosticInfoUnsupported NoTrap(MF.getFunction(),
Matt Arsenault3e025382017-04-24 17:49:13 +00004027 "debugtrap handler not supported",
4028 Op.getDebugLoc(),
4029 DS_Warning);
Matthias Braunf1caa282017-12-15 22:22:58 +00004030 LLVMContext &Ctx = MF.getFunction().getContext();
Matt Arsenault3e025382017-04-24 17:49:13 +00004031 Ctx.diagnose(NoTrap);
4032 return Chain;
4033 }
4034 default:
4035 llvm_unreachable("unsupported trap handler type!");
4036 }
4037
4038 return Chain;
4039}
4040
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00004041SDValue SITargetLowering::getSegmentAperture(unsigned AS, const SDLoc &DL,
Matt Arsenault99c14522016-04-25 19:27:24 +00004042 SelectionDAG &DAG) const {
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00004043 // FIXME: Use inline constants (src_{shared, private}_base) instead.
4044 if (Subtarget->hasApertureRegs()) {
4045 unsigned Offset = AS == AMDGPUASI.LOCAL_ADDRESS ?
4046 AMDGPU::Hwreg::OFFSET_SRC_SHARED_BASE :
4047 AMDGPU::Hwreg::OFFSET_SRC_PRIVATE_BASE;
4048 unsigned WidthM1 = AS == AMDGPUASI.LOCAL_ADDRESS ?
4049 AMDGPU::Hwreg::WIDTH_M1_SRC_SHARED_BASE :
4050 AMDGPU::Hwreg::WIDTH_M1_SRC_PRIVATE_BASE;
4051 unsigned Encoding =
4052 AMDGPU::Hwreg::ID_MEM_BASES << AMDGPU::Hwreg::ID_SHIFT_ |
4053 Offset << AMDGPU::Hwreg::OFFSET_SHIFT_ |
4054 WidthM1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_;
Matt Arsenaulte823d922017-02-18 18:29:53 +00004055
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00004056 SDValue EncodingImm = DAG.getTargetConstant(Encoding, DL, MVT::i16);
4057 SDValue ApertureReg = SDValue(
4058 DAG.getMachineNode(AMDGPU::S_GETREG_B32, DL, MVT::i32, EncodingImm), 0);
4059 SDValue ShiftAmount = DAG.getTargetConstant(WidthM1 + 1, DL, MVT::i32);
4060 return DAG.getNode(ISD::SHL, DL, MVT::i32, ApertureReg, ShiftAmount);
Matt Arsenaulte823d922017-02-18 18:29:53 +00004061 }
4062
Matt Arsenault99c14522016-04-25 19:27:24 +00004063 MachineFunction &MF = DAG.getMachineFunction();
4064 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault3b2e2a52016-06-06 20:03:31 +00004065 unsigned UserSGPR = Info->getQueuePtrUserSGPR();
4066 assert(UserSGPR != AMDGPU::NoRegister);
4067
Matt Arsenault99c14522016-04-25 19:27:24 +00004068 SDValue QueuePtr = CreateLiveInRegister(
Matt Arsenault3b2e2a52016-06-06 20:03:31 +00004069 DAG, &AMDGPU::SReg_64RegClass, UserSGPR, MVT::i64);
Matt Arsenault99c14522016-04-25 19:27:24 +00004070
4071 // Offset into amd_queue_t for group_segment_aperture_base_hi /
4072 // private_segment_aperture_base_hi.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004073 uint32_t StructOffset = (AS == AMDGPUASI.LOCAL_ADDRESS) ? 0x40 : 0x44;
Matt Arsenault99c14522016-04-25 19:27:24 +00004074
Matt Arsenaultb655fa92017-11-29 01:25:12 +00004075 SDValue Ptr = DAG.getObjectPtrOffset(DL, QueuePtr, StructOffset);
Matt Arsenault99c14522016-04-25 19:27:24 +00004076
4077 // TODO: Use custom target PseudoSourceValue.
4078 // TODO: We should use the value from the IR intrinsic call, but it might not
4079 // be available and how do we get it?
4080 Value *V = UndefValue::get(PointerType::get(Type::getInt8Ty(*DAG.getContext()),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004081 AMDGPUASI.CONSTANT_ADDRESS));
Matt Arsenault99c14522016-04-25 19:27:24 +00004082
4083 MachinePointerInfo PtrInfo(V, StructOffset);
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00004084 return DAG.getLoad(MVT::i32, DL, QueuePtr.getValue(1), Ptr, PtrInfo,
Justin Lebar9c375812016-07-15 18:27:10 +00004085 MinAlign(64, StructOffset),
Justin Lebaradbf09e2016-09-11 01:38:58 +00004086 MachineMemOperand::MODereferenceable |
4087 MachineMemOperand::MOInvariant);
Matt Arsenault99c14522016-04-25 19:27:24 +00004088}
4089
4090SDValue SITargetLowering::lowerADDRSPACECAST(SDValue Op,
4091 SelectionDAG &DAG) const {
4092 SDLoc SL(Op);
4093 const AddrSpaceCastSDNode *ASC = cast<AddrSpaceCastSDNode>(Op);
4094
4095 SDValue Src = ASC->getOperand(0);
Matt Arsenault99c14522016-04-25 19:27:24 +00004096 SDValue FlatNullPtr = DAG.getConstant(0, SL, MVT::i64);
4097
Matt Arsenault747bf8a2017-03-13 20:18:14 +00004098 const AMDGPUTargetMachine &TM =
4099 static_cast<const AMDGPUTargetMachine &>(getTargetMachine());
4100
Matt Arsenault99c14522016-04-25 19:27:24 +00004101 // flat -> local/private
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004102 if (ASC->getSrcAddressSpace() == AMDGPUASI.FLAT_ADDRESS) {
Matt Arsenault971c85e2017-03-13 19:47:31 +00004103 unsigned DestAS = ASC->getDestAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004104
4105 if (DestAS == AMDGPUASI.LOCAL_ADDRESS ||
4106 DestAS == AMDGPUASI.PRIVATE_ADDRESS) {
Matt Arsenault747bf8a2017-03-13 20:18:14 +00004107 unsigned NullVal = TM.getNullPointerValue(DestAS);
4108 SDValue SegmentNullPtr = DAG.getConstant(NullVal, SL, MVT::i32);
Matt Arsenault99c14522016-04-25 19:27:24 +00004109 SDValue NonNull = DAG.getSetCC(SL, MVT::i1, Src, FlatNullPtr, ISD::SETNE);
4110 SDValue Ptr = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, Src);
4111
4112 return DAG.getNode(ISD::SELECT, SL, MVT::i32,
4113 NonNull, Ptr, SegmentNullPtr);
4114 }
4115 }
4116
4117 // local/private -> flat
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004118 if (ASC->getDestAddressSpace() == AMDGPUASI.FLAT_ADDRESS) {
Matt Arsenault971c85e2017-03-13 19:47:31 +00004119 unsigned SrcAS = ASC->getSrcAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004120
4121 if (SrcAS == AMDGPUASI.LOCAL_ADDRESS ||
4122 SrcAS == AMDGPUASI.PRIVATE_ADDRESS) {
Matt Arsenault747bf8a2017-03-13 20:18:14 +00004123 unsigned NullVal = TM.getNullPointerValue(SrcAS);
4124 SDValue SegmentNullPtr = DAG.getConstant(NullVal, SL, MVT::i32);
Matt Arsenault971c85e2017-03-13 19:47:31 +00004125
Matt Arsenault99c14522016-04-25 19:27:24 +00004126 SDValue NonNull
4127 = DAG.getSetCC(SL, MVT::i1, Src, SegmentNullPtr, ISD::SETNE);
4128
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00004129 SDValue Aperture = getSegmentAperture(ASC->getSrcAddressSpace(), SL, DAG);
Matt Arsenault99c14522016-04-25 19:27:24 +00004130 SDValue CvtPtr
4131 = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Src, Aperture);
4132
4133 return DAG.getNode(ISD::SELECT, SL, MVT::i64, NonNull,
4134 DAG.getNode(ISD::BITCAST, SL, MVT::i64, CvtPtr),
4135 FlatNullPtr);
4136 }
4137 }
4138
4139 // global <-> flat are no-ops and never emitted.
4140
4141 const MachineFunction &MF = DAG.getMachineFunction();
4142 DiagnosticInfoUnsupported InvalidAddrSpaceCast(
Matthias Braunf1caa282017-12-15 22:22:58 +00004143 MF.getFunction(), "invalid addrspacecast", SL.getDebugLoc());
Matt Arsenault99c14522016-04-25 19:27:24 +00004144 DAG.getContext()->diagnose(InvalidAddrSpaceCast);
4145
4146 return DAG.getUNDEF(ASC->getValueType(0));
4147}
4148
Matt Arsenault3aef8092017-01-23 23:09:58 +00004149SDValue SITargetLowering::lowerINSERT_VECTOR_ELT(SDValue Op,
4150 SelectionDAG &DAG) const {
4151 SDValue Idx = Op.getOperand(2);
4152 if (isa<ConstantSDNode>(Idx))
4153 return SDValue();
4154
4155 // Avoid stack access for dynamic indexing.
4156 SDLoc SL(Op);
4157 SDValue Vec = Op.getOperand(0);
4158 SDValue Val = DAG.getNode(ISD::BITCAST, SL, MVT::i16, Op.getOperand(1));
4159
4160 // v_bfi_b32 (v_bfm_b32 16, (shl idx, 16)), val, vec
4161 SDValue ExtVal = DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i32, Val);
4162
4163 // Convert vector index to bit-index.
4164 SDValue ScaledIdx = DAG.getNode(ISD::SHL, SL, MVT::i32, Idx,
4165 DAG.getConstant(16, SL, MVT::i32));
4166
4167 SDValue BCVec = DAG.getNode(ISD::BITCAST, SL, MVT::i32, Vec);
4168
4169 SDValue BFM = DAG.getNode(ISD::SHL, SL, MVT::i32,
4170 DAG.getConstant(0xffff, SL, MVT::i32),
4171 ScaledIdx);
4172
4173 SDValue LHS = DAG.getNode(ISD::AND, SL, MVT::i32, BFM, ExtVal);
4174 SDValue RHS = DAG.getNode(ISD::AND, SL, MVT::i32,
4175 DAG.getNOT(SL, BFM, MVT::i32), BCVec);
4176
4177 SDValue BFI = DAG.getNode(ISD::OR, SL, MVT::i32, LHS, RHS);
4178 return DAG.getNode(ISD::BITCAST, SL, Op.getValueType(), BFI);
4179}
4180
4181SDValue SITargetLowering::lowerEXTRACT_VECTOR_ELT(SDValue Op,
4182 SelectionDAG &DAG) const {
4183 SDLoc SL(Op);
4184
4185 EVT ResultVT = Op.getValueType();
4186 SDValue Vec = Op.getOperand(0);
4187 SDValue Idx = Op.getOperand(1);
4188
Matt Arsenault98f29462017-05-17 20:30:58 +00004189 DAGCombinerInfo DCI(DAG, AfterLegalizeVectorOps, true, nullptr);
4190
Hiroshi Inoue372ffa12018-04-13 11:37:06 +00004191 // Make sure we do any optimizations that will make it easier to fold
Matt Arsenault98f29462017-05-17 20:30:58 +00004192 // source modifiers before obscuring it with bit operations.
4193
4194 // XXX - Why doesn't this get called when vector_shuffle is expanded?
4195 if (SDValue Combined = performExtractVectorEltCombine(Op.getNode(), DCI))
4196 return Combined;
4197
Matt Arsenault3aef8092017-01-23 23:09:58 +00004198 if (const ConstantSDNode *CIdx = dyn_cast<ConstantSDNode>(Idx)) {
4199 SDValue Result = DAG.getNode(ISD::BITCAST, SL, MVT::i32, Vec);
4200
4201 if (CIdx->getZExtValue() == 1) {
4202 Result = DAG.getNode(ISD::SRL, SL, MVT::i32, Result,
4203 DAG.getConstant(16, SL, MVT::i32));
4204 } else {
4205 assert(CIdx->getZExtValue() == 0);
4206 }
4207
4208 if (ResultVT.bitsLT(MVT::i32))
4209 Result = DAG.getNode(ISD::TRUNCATE, SL, MVT::i16, Result);
4210 return DAG.getNode(ISD::BITCAST, SL, ResultVT, Result);
4211 }
4212
4213 SDValue Sixteen = DAG.getConstant(16, SL, MVT::i32);
4214
4215 // Convert vector index to bit-index.
4216 SDValue ScaledIdx = DAG.getNode(ISD::SHL, SL, MVT::i32, Idx, Sixteen);
4217
4218 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::i32, Vec);
4219 SDValue Elt = DAG.getNode(ISD::SRL, SL, MVT::i32, BC, ScaledIdx);
4220
4221 SDValue Result = Elt;
4222 if (ResultVT.bitsLT(MVT::i32))
4223 Result = DAG.getNode(ISD::TRUNCATE, SL, MVT::i16, Result);
4224
4225 return DAG.getNode(ISD::BITCAST, SL, ResultVT, Result);
4226}
4227
Tom Stellard418beb72016-07-13 14:23:33 +00004228bool
4229SITargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4230 // We can fold offsets for anything that doesn't require a GOT relocation.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004231 return (GA->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS ||
Matt Arsenault923712b2018-02-09 16:57:57 +00004232 GA->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS ||
4233 GA->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS_32BIT) &&
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00004234 !shouldEmitGOTReloc(GA->getGlobal());
Tom Stellard418beb72016-07-13 14:23:33 +00004235}
Tom Stellardbf3e6e52016-06-14 20:29:59 +00004236
Benjamin Kramer061f4a52017-01-13 14:39:03 +00004237static SDValue
4238buildPCRelGlobalAddress(SelectionDAG &DAG, const GlobalValue *GV,
4239 const SDLoc &DL, unsigned Offset, EVT PtrVT,
4240 unsigned GAFlags = SIInstrInfo::MO_NONE) {
Tom Stellardbf3e6e52016-06-14 20:29:59 +00004241 // In order to support pc-relative addressing, the PC_ADD_REL_OFFSET SDNode is
4242 // lowered to the following code sequence:
Tom Stellardbf3e6e52016-06-14 20:29:59 +00004243 //
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00004244 // For constant address space:
4245 // s_getpc_b64 s[0:1]
4246 // s_add_u32 s0, s0, $symbol
4247 // s_addc_u32 s1, s1, 0
4248 //
4249 // s_getpc_b64 returns the address of the s_add_u32 instruction and then
4250 // a fixup or relocation is emitted to replace $symbol with a literal
4251 // constant, which is a pc-relative offset from the encoding of the $symbol
4252 // operand to the global variable.
4253 //
4254 // For global address space:
4255 // s_getpc_b64 s[0:1]
4256 // s_add_u32 s0, s0, $symbol@{gotpc}rel32@lo
4257 // s_addc_u32 s1, s1, $symbol@{gotpc}rel32@hi
4258 //
4259 // s_getpc_b64 returns the address of the s_add_u32 instruction and then
4260 // fixups or relocations are emitted to replace $symbol@*@lo and
4261 // $symbol@*@hi with lower 32 bits and higher 32 bits of a literal constant,
4262 // which is a 64-bit pc-relative offset from the encoding of the $symbol
4263 // operand to the global variable.
Tom Stellardbf3e6e52016-06-14 20:29:59 +00004264 //
4265 // What we want here is an offset from the value returned by s_getpc
4266 // (which is the address of the s_add_u32 instruction) to the global
4267 // variable, but since the encoding of $symbol starts 4 bytes after the start
4268 // of the s_add_u32 instruction, we end up with an offset that is 4 bytes too
4269 // small. This requires us to add 4 to the global variable offset in order to
4270 // compute the correct address.
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00004271 SDValue PtrLo = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, Offset + 4,
4272 GAFlags);
4273 SDValue PtrHi = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, Offset + 4,
4274 GAFlags == SIInstrInfo::MO_NONE ?
4275 GAFlags : GAFlags + 1);
4276 return DAG.getNode(AMDGPUISD::PC_ADD_REL_OFFSET, DL, PtrVT, PtrLo, PtrHi);
Tom Stellardbf3e6e52016-06-14 20:29:59 +00004277}
4278
Tom Stellard418beb72016-07-13 14:23:33 +00004279SDValue SITargetLowering::LowerGlobalAddress(AMDGPUMachineFunction *MFI,
4280 SDValue Op,
4281 SelectionDAG &DAG) const {
4282 GlobalAddressSDNode *GSD = cast<GlobalAddressSDNode>(Op);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00004283 const GlobalValue *GV = GSD->getGlobal();
Tom Stellard418beb72016-07-13 14:23:33 +00004284
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004285 if (GSD->getAddressSpace() != AMDGPUASI.CONSTANT_ADDRESS &&
Matt Arsenault923712b2018-02-09 16:57:57 +00004286 GSD->getAddressSpace() != AMDGPUASI.CONSTANT_ADDRESS_32BIT &&
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00004287 GSD->getAddressSpace() != AMDGPUASI.GLOBAL_ADDRESS &&
4288 // FIXME: It isn't correct to rely on the type of the pointer. This should
4289 // be removed when address space 0 is 64-bit.
4290 !GV->getType()->getElementType()->isFunctionTy())
Tom Stellard418beb72016-07-13 14:23:33 +00004291 return AMDGPUTargetLowering::LowerGlobalAddress(MFI, Op, DAG);
4292
4293 SDLoc DL(GSD);
Tom Stellard418beb72016-07-13 14:23:33 +00004294 EVT PtrVT = Op.getValueType();
4295
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00004296 if (shouldEmitFixup(GV))
Tom Stellard418beb72016-07-13 14:23:33 +00004297 return buildPCRelGlobalAddress(DAG, GV, DL, GSD->getOffset(), PtrVT);
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00004298 else if (shouldEmitPCReloc(GV))
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00004299 return buildPCRelGlobalAddress(DAG, GV, DL, GSD->getOffset(), PtrVT,
4300 SIInstrInfo::MO_REL32);
Tom Stellard418beb72016-07-13 14:23:33 +00004301
4302 SDValue GOTAddr = buildPCRelGlobalAddress(DAG, GV, DL, 0, PtrVT,
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00004303 SIInstrInfo::MO_GOTPCREL32);
Tom Stellard418beb72016-07-13 14:23:33 +00004304
4305 Type *Ty = PtrVT.getTypeForEVT(*DAG.getContext());
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004306 PointerType *PtrTy = PointerType::get(Ty, AMDGPUASI.CONSTANT_ADDRESS);
Tom Stellard418beb72016-07-13 14:23:33 +00004307 const DataLayout &DataLayout = DAG.getDataLayout();
4308 unsigned Align = DataLayout.getABITypeAlignment(PtrTy);
4309 // FIXME: Use a PseudoSourceValue once those can be assigned an address space.
4310 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
4311
Justin Lebar9c375812016-07-15 18:27:10 +00004312 return DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), GOTAddr, PtrInfo, Align,
Justin Lebaradbf09e2016-09-11 01:38:58 +00004313 MachineMemOperand::MODereferenceable |
4314 MachineMemOperand::MOInvariant);
Tom Stellard418beb72016-07-13 14:23:33 +00004315}
4316
Benjamin Kramerbdc49562016-06-12 15:39:02 +00004317SDValue SITargetLowering::copyToM0(SelectionDAG &DAG, SDValue Chain,
4318 const SDLoc &DL, SDValue V) const {
Matt Arsenault4ac341c2016-04-14 21:58:15 +00004319 // We can't use S_MOV_B32 directly, because there is no way to specify m0 as
4320 // the destination register.
4321 //
Tom Stellardfc92e772015-05-12 14:18:14 +00004322 // We can't use CopyToReg, because MachineCSE won't combine COPY instructions,
4323 // so we will end up with redundant moves to m0.
4324 //
Matt Arsenault4ac341c2016-04-14 21:58:15 +00004325 // We use a pseudo to ensure we emit s_mov_b32 with m0 as the direct result.
4326
4327 // A Null SDValue creates a glue result.
4328 SDNode *M0 = DAG.getMachineNode(AMDGPU::SI_INIT_M0, DL, MVT::Other, MVT::Glue,
4329 V, Chain);
4330 return SDValue(M0, 0);
Tom Stellardfc92e772015-05-12 14:18:14 +00004331}
4332
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00004333SDValue SITargetLowering::lowerImplicitZextParam(SelectionDAG &DAG,
4334 SDValue Op,
4335 MVT VT,
4336 unsigned Offset) const {
4337 SDLoc SL(Op);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004338 SDValue Param = lowerKernargMemParameter(DAG, MVT::i32, MVT::i32, SL,
4339 DAG.getEntryNode(), Offset, false);
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00004340 // The local size values will have the hi 16-bits as zero.
4341 return DAG.getNode(ISD::AssertZext, SL, MVT::i32, Param,
4342 DAG.getValueType(VT));
4343}
4344
Benjamin Kramer061f4a52017-01-13 14:39:03 +00004345static SDValue emitNonHSAIntrinsicError(SelectionDAG &DAG, const SDLoc &DL,
4346 EVT VT) {
Matthias Braunf1caa282017-12-15 22:22:58 +00004347 DiagnosticInfoUnsupported BadIntrin(DAG.getMachineFunction().getFunction(),
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004348 "non-hsa intrinsic with hsa target",
4349 DL.getDebugLoc());
4350 DAG.getContext()->diagnose(BadIntrin);
4351 return DAG.getUNDEF(VT);
4352}
4353
Benjamin Kramer061f4a52017-01-13 14:39:03 +00004354static SDValue emitRemovedIntrinsicError(SelectionDAG &DAG, const SDLoc &DL,
4355 EVT VT) {
Matthias Braunf1caa282017-12-15 22:22:58 +00004356 DiagnosticInfoUnsupported BadIntrin(DAG.getMachineFunction().getFunction(),
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004357 "intrinsic not supported on subtarget",
4358 DL.getDebugLoc());
Matt Arsenaulte0132462016-01-30 05:19:45 +00004359 DAG.getContext()->diagnose(BadIntrin);
4360 return DAG.getUNDEF(VT);
4361}
4362
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004363SDValue SITargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
4364 SelectionDAG &DAG) const {
4365 MachineFunction &MF = DAG.getMachineFunction();
Tom Stellarddcb9f092015-07-09 21:20:37 +00004366 auto MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004367
4368 EVT VT = Op.getValueType();
4369 SDLoc DL(Op);
4370 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4371
Sanjay Patela2607012015-09-16 16:31:21 +00004372 // TODO: Should this propagate fast-math-flags?
4373
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004374 switch (IntrinsicID) {
Tom Stellard2f3f9852017-01-25 01:25:13 +00004375 case Intrinsic::amdgcn_implicit_buffer_ptr: {
Matt Arsenault10fc0622017-06-26 03:01:31 +00004376 if (getSubtarget()->isAmdCodeObjectV2(MF))
4377 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004378 return getPreloadedValue(DAG, *MFI, VT,
4379 AMDGPUFunctionArgInfo::IMPLICIT_BUFFER_PTR);
Tom Stellard2f3f9852017-01-25 01:25:13 +00004380 }
Tom Stellard48f29f22015-11-26 00:43:29 +00004381 case Intrinsic::amdgcn_dispatch_ptr:
Matt Arsenault48ab5262016-04-25 19:27:18 +00004382 case Intrinsic::amdgcn_queue_ptr: {
Tom Stellard2f3f9852017-01-25 01:25:13 +00004383 if (!Subtarget->isAmdCodeObjectV2(MF)) {
Oliver Stannard7e7d9832016-02-02 13:52:43 +00004384 DiagnosticInfoUnsupported BadIntrin(
Matthias Braunf1caa282017-12-15 22:22:58 +00004385 MF.getFunction(), "unsupported hsa intrinsic without hsa target",
Oliver Stannard7e7d9832016-02-02 13:52:43 +00004386 DL.getDebugLoc());
Matt Arsenault800fecf2016-01-11 21:18:33 +00004387 DAG.getContext()->diagnose(BadIntrin);
4388 return DAG.getUNDEF(VT);
4389 }
4390
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004391 auto RegID = IntrinsicID == Intrinsic::amdgcn_dispatch_ptr ?
4392 AMDGPUFunctionArgInfo::DISPATCH_PTR : AMDGPUFunctionArgInfo::QUEUE_PTR;
4393 return getPreloadedValue(DAG, *MFI, VT, RegID);
Matt Arsenault48ab5262016-04-25 19:27:18 +00004394 }
Jan Veselyfea814d2016-06-21 20:46:20 +00004395 case Intrinsic::amdgcn_implicitarg_ptr: {
Matt Arsenault9166ce82017-07-28 15:52:08 +00004396 if (MFI->isEntryFunction())
4397 return getImplicitArgPtr(DAG, DL);
Matt Arsenault817c2532017-08-03 23:12:44 +00004398 return getPreloadedValue(DAG, *MFI, VT,
4399 AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR);
Jan Veselyfea814d2016-06-21 20:46:20 +00004400 }
Matt Arsenaultdc4ebad2016-04-29 21:16:52 +00004401 case Intrinsic::amdgcn_kernarg_segment_ptr: {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004402 return getPreloadedValue(DAG, *MFI, VT,
4403 AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
Matt Arsenaultdc4ebad2016-04-29 21:16:52 +00004404 }
Matt Arsenault8d718dc2016-07-22 17:01:30 +00004405 case Intrinsic::amdgcn_dispatch_id: {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004406 return getPreloadedValue(DAG, *MFI, VT, AMDGPUFunctionArgInfo::DISPATCH_ID);
Matt Arsenault8d718dc2016-07-22 17:01:30 +00004407 }
Matt Arsenaultf75257a2016-01-23 05:32:20 +00004408 case Intrinsic::amdgcn_rcp:
4409 return DAG.getNode(AMDGPUISD::RCP, DL, VT, Op.getOperand(1));
4410 case Intrinsic::amdgcn_rsq:
4411 return DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
Eugene Zelenko66203762017-01-21 00:53:49 +00004412 case Intrinsic::amdgcn_rsq_legacy:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00004413 if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004414 return emitRemovedIntrinsicError(DAG, DL, VT);
4415
4416 return DAG.getNode(AMDGPUISD::RSQ_LEGACY, DL, VT, Op.getOperand(1));
Eugene Zelenko66203762017-01-21 00:53:49 +00004417 case Intrinsic::amdgcn_rcp_legacy:
Matt Arsenault32fc5272016-07-26 16:45:45 +00004418 if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
4419 return emitRemovedIntrinsicError(DAG, DL, VT);
4420 return DAG.getNode(AMDGPUISD::RCP_LEGACY, DL, VT, Op.getOperand(1));
Matt Arsenault09b2c4a2016-07-15 21:26:52 +00004421 case Intrinsic::amdgcn_rsq_clamp: {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00004422 if (Subtarget->getGeneration() < SISubtarget::VOLCANIC_ISLANDS)
Matt Arsenault79963e82016-02-13 01:03:00 +00004423 return DAG.getNode(AMDGPUISD::RSQ_CLAMP, DL, VT, Op.getOperand(1));
Tom Stellard48f29f22015-11-26 00:43:29 +00004424
Matt Arsenaultf75257a2016-01-23 05:32:20 +00004425 Type *Type = VT.getTypeForEVT(*DAG.getContext());
4426 APFloat Max = APFloat::getLargest(Type->getFltSemantics());
4427 APFloat Min = APFloat::getLargest(Type->getFltSemantics(), true);
4428
4429 SDValue Rsq = DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
4430 SDValue Tmp = DAG.getNode(ISD::FMINNUM, DL, VT, Rsq,
4431 DAG.getConstantFP(Max, DL, VT));
4432 return DAG.getNode(ISD::FMAXNUM, DL, VT, Tmp,
4433 DAG.getConstantFP(Min, DL, VT));
4434 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004435 case Intrinsic::r600_read_ngroups_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004436 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004437 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004438
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004439 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
4440 SI::KernelInputOffsets::NGROUPS_X, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004441 case Intrinsic::r600_read_ngroups_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004442 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004443 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004444
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004445 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
4446 SI::KernelInputOffsets::NGROUPS_Y, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004447 case Intrinsic::r600_read_ngroups_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004448 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004449 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004450
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004451 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
4452 SI::KernelInputOffsets::NGROUPS_Z, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004453 case Intrinsic::r600_read_global_size_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004454 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004455 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004456
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004457 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
4458 SI::KernelInputOffsets::GLOBAL_SIZE_X, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004459 case Intrinsic::r600_read_global_size_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004460 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004461 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004462
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004463 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
4464 SI::KernelInputOffsets::GLOBAL_SIZE_Y, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004465 case Intrinsic::r600_read_global_size_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004466 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004467 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004468
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004469 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
4470 SI::KernelInputOffsets::GLOBAL_SIZE_Z, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004471 case Intrinsic::r600_read_local_size_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004472 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004473 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004474
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00004475 return lowerImplicitZextParam(DAG, Op, MVT::i16,
4476 SI::KernelInputOffsets::LOCAL_SIZE_X);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004477 case Intrinsic::r600_read_local_size_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004478 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004479 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004480
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00004481 return lowerImplicitZextParam(DAG, Op, MVT::i16,
4482 SI::KernelInputOffsets::LOCAL_SIZE_Y);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004483 case Intrinsic::r600_read_local_size_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004484 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004485 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004486
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00004487 return lowerImplicitZextParam(DAG, Op, MVT::i16,
4488 SI::KernelInputOffsets::LOCAL_SIZE_Z);
Matt Arsenault43976df2016-01-30 04:25:19 +00004489 case Intrinsic::amdgcn_workgroup_id_x:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004490 case Intrinsic::r600_read_tgid_x:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004491 return getPreloadedValue(DAG, *MFI, VT,
4492 AMDGPUFunctionArgInfo::WORKGROUP_ID_X);
Matt Arsenault43976df2016-01-30 04:25:19 +00004493 case Intrinsic::amdgcn_workgroup_id_y:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004494 case Intrinsic::r600_read_tgid_y:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004495 return getPreloadedValue(DAG, *MFI, VT,
4496 AMDGPUFunctionArgInfo::WORKGROUP_ID_Y);
Matt Arsenault43976df2016-01-30 04:25:19 +00004497 case Intrinsic::amdgcn_workgroup_id_z:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004498 case Intrinsic::r600_read_tgid_z:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004499 return getPreloadedValue(DAG, *MFI, VT,
4500 AMDGPUFunctionArgInfo::WORKGROUP_ID_Z);
4501 case Intrinsic::amdgcn_workitem_id_x: {
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004502 case Intrinsic::r600_read_tidig_x:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004503 return loadInputValue(DAG, &AMDGPU::VGPR_32RegClass, MVT::i32,
4504 SDLoc(DAG.getEntryNode()),
4505 MFI->getArgInfo().WorkItemIDX);
4506 }
Matt Arsenault43976df2016-01-30 04:25:19 +00004507 case Intrinsic::amdgcn_workitem_id_y:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004508 case Intrinsic::r600_read_tidig_y:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004509 return loadInputValue(DAG, &AMDGPU::VGPR_32RegClass, MVT::i32,
4510 SDLoc(DAG.getEntryNode()),
4511 MFI->getArgInfo().WorkItemIDY);
Matt Arsenault43976df2016-01-30 04:25:19 +00004512 case Intrinsic::amdgcn_workitem_id_z:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004513 case Intrinsic::r600_read_tidig_z:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004514 return loadInputValue(DAG, &AMDGPU::VGPR_32RegClass, MVT::i32,
4515 SDLoc(DAG.getEntryNode()),
4516 MFI->getArgInfo().WorkItemIDZ);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004517 case AMDGPUIntrinsic::SI_load_const: {
4518 SDValue Ops[] = {
4519 Op.getOperand(1),
4520 Op.getOperand(2)
4521 };
4522
4523 MachineMemOperand *MMO = MF.getMachineMemOperand(
Justin Lebaradbf09e2016-09-11 01:38:58 +00004524 MachinePointerInfo(),
4525 MachineMemOperand::MOLoad | MachineMemOperand::MODereferenceable |
4526 MachineMemOperand::MOInvariant,
4527 VT.getStoreSize(), 4);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004528 return DAG.getMemIntrinsicNode(AMDGPUISD::LOAD_CONSTANT, DL,
4529 Op->getVTList(), Ops, VT, MMO);
4530 }
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00004531 case Intrinsic::amdgcn_fdiv_fast:
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00004532 return lowerFDIV_FAST(Op, DAG);
Tom Stellard2187bb82016-12-06 23:52:13 +00004533 case Intrinsic::amdgcn_interp_mov: {
4534 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(4));
4535 SDValue Glue = M0.getValue(1);
4536 return DAG.getNode(AMDGPUISD::INTERP_MOV, DL, MVT::f32, Op.getOperand(1),
4537 Op.getOperand(2), Op.getOperand(3), Glue);
4538 }
Tom Stellardad7d03d2015-12-15 17:02:49 +00004539 case Intrinsic::amdgcn_interp_p1: {
4540 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(4));
4541 SDValue Glue = M0.getValue(1);
4542 return DAG.getNode(AMDGPUISD::INTERP_P1, DL, MVT::f32, Op.getOperand(1),
4543 Op.getOperand(2), Op.getOperand(3), Glue);
4544 }
4545 case Intrinsic::amdgcn_interp_p2: {
4546 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(5));
4547 SDValue Glue = SDValue(M0.getNode(), 1);
4548 return DAG.getNode(AMDGPUISD::INTERP_P2, DL, MVT::f32, Op.getOperand(1),
4549 Op.getOperand(2), Op.getOperand(3), Op.getOperand(4),
4550 Glue);
4551 }
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00004552 case Intrinsic::amdgcn_sin:
4553 return DAG.getNode(AMDGPUISD::SIN_HW, DL, VT, Op.getOperand(1));
4554
4555 case Intrinsic::amdgcn_cos:
4556 return DAG.getNode(AMDGPUISD::COS_HW, DL, VT, Op.getOperand(1));
4557
4558 case Intrinsic::amdgcn_log_clamp: {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00004559 if (Subtarget->getGeneration() < SISubtarget::VOLCANIC_ISLANDS)
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00004560 return SDValue();
4561
4562 DiagnosticInfoUnsupported BadIntrin(
Matthias Braunf1caa282017-12-15 22:22:58 +00004563 MF.getFunction(), "intrinsic not supported on subtarget",
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00004564 DL.getDebugLoc());
4565 DAG.getContext()->diagnose(BadIntrin);
4566 return DAG.getUNDEF(VT);
4567 }
Matt Arsenaultf75257a2016-01-23 05:32:20 +00004568 case Intrinsic::amdgcn_ldexp:
4569 return DAG.getNode(AMDGPUISD::LDEXP, DL, VT,
4570 Op.getOperand(1), Op.getOperand(2));
Matt Arsenault74015162016-05-28 00:19:52 +00004571
4572 case Intrinsic::amdgcn_fract:
4573 return DAG.getNode(AMDGPUISD::FRACT, DL, VT, Op.getOperand(1));
4574
Matt Arsenaultf75257a2016-01-23 05:32:20 +00004575 case Intrinsic::amdgcn_class:
4576 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, VT,
4577 Op.getOperand(1), Op.getOperand(2));
4578 case Intrinsic::amdgcn_div_fmas:
4579 return DAG.getNode(AMDGPUISD::DIV_FMAS, DL, VT,
4580 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3),
4581 Op.getOperand(4));
4582
4583 case Intrinsic::amdgcn_div_fixup:
4584 return DAG.getNode(AMDGPUISD::DIV_FIXUP, DL, VT,
4585 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
4586
4587 case Intrinsic::amdgcn_trig_preop:
4588 return DAG.getNode(AMDGPUISD::TRIG_PREOP, DL, VT,
4589 Op.getOperand(1), Op.getOperand(2));
4590 case Intrinsic::amdgcn_div_scale: {
4591 // 3rd parameter required to be a constant.
4592 const ConstantSDNode *Param = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4593 if (!Param)
Matt Arsenault206f8262017-08-01 20:49:41 +00004594 return DAG.getMergeValues({ DAG.getUNDEF(VT), DAG.getUNDEF(MVT::i1) }, DL);
Matt Arsenaultf75257a2016-01-23 05:32:20 +00004595
4596 // Translate to the operands expected by the machine instruction. The
4597 // first parameter must be the same as the first instruction.
4598 SDValue Numerator = Op.getOperand(1);
4599 SDValue Denominator = Op.getOperand(2);
4600
4601 // Note this order is opposite of the machine instruction's operations,
4602 // which is s0.f = Quotient, s1.f = Denominator, s2.f = Numerator. The
4603 // intrinsic has the numerator as the first operand to match a normal
4604 // division operation.
4605
4606 SDValue Src0 = Param->isAllOnesValue() ? Numerator : Denominator;
4607
4608 return DAG.getNode(AMDGPUISD::DIV_SCALE, DL, Op->getVTList(), Src0,
4609 Denominator, Numerator);
4610 }
Wei Ding07e03712016-07-28 16:42:13 +00004611 case Intrinsic::amdgcn_icmp: {
4612 const auto *CD = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00004613 if (!CD)
4614 return DAG.getUNDEF(VT);
Wei Ding07e03712016-07-28 16:42:13 +00004615
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00004616 int CondCode = CD->getSExtValue();
Wei Ding07e03712016-07-28 16:42:13 +00004617 if (CondCode < ICmpInst::Predicate::FIRST_ICMP_PREDICATE ||
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00004618 CondCode > ICmpInst::Predicate::LAST_ICMP_PREDICATE)
Wei Ding07e03712016-07-28 16:42:13 +00004619 return DAG.getUNDEF(VT);
4620
NAKAMURA Takumi59a20642016-08-22 00:58:04 +00004621 ICmpInst::Predicate IcInput = static_cast<ICmpInst::Predicate>(CondCode);
Wei Ding07e03712016-07-28 16:42:13 +00004622 ISD::CondCode CCOpcode = getICmpCondCode(IcInput);
4623 return DAG.getNode(AMDGPUISD::SETCC, DL, VT, Op.getOperand(1),
4624 Op.getOperand(2), DAG.getCondCode(CCOpcode));
4625 }
4626 case Intrinsic::amdgcn_fcmp: {
4627 const auto *CD = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00004628 if (!CD)
4629 return DAG.getUNDEF(VT);
Wei Ding07e03712016-07-28 16:42:13 +00004630
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00004631 int CondCode = CD->getSExtValue();
4632 if (CondCode < FCmpInst::Predicate::FIRST_FCMP_PREDICATE ||
4633 CondCode > FCmpInst::Predicate::LAST_FCMP_PREDICATE)
Wei Ding07e03712016-07-28 16:42:13 +00004634 return DAG.getUNDEF(VT);
4635
NAKAMURA Takumi59a20642016-08-22 00:58:04 +00004636 FCmpInst::Predicate IcInput = static_cast<FCmpInst::Predicate>(CondCode);
Wei Ding07e03712016-07-28 16:42:13 +00004637 ISD::CondCode CCOpcode = getFCmpCondCode(IcInput);
4638 return DAG.getNode(AMDGPUISD::SETCC, DL, VT, Op.getOperand(1),
4639 Op.getOperand(2), DAG.getCondCode(CCOpcode));
4640 }
Matt Arsenaultf84e5d92017-01-31 03:07:46 +00004641 case Intrinsic::amdgcn_fmed3:
4642 return DAG.getNode(AMDGPUISD::FMED3, DL, VT,
4643 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Matt Arsenault32fc5272016-07-26 16:45:45 +00004644 case Intrinsic::amdgcn_fmul_legacy:
4645 return DAG.getNode(AMDGPUISD::FMUL_LEGACY, DL, VT,
4646 Op.getOperand(1), Op.getOperand(2));
Matt Arsenaultc96e1de2016-07-18 18:35:05 +00004647 case Intrinsic::amdgcn_sffbh:
Matt Arsenaultc96e1de2016-07-18 18:35:05 +00004648 return DAG.getNode(AMDGPUISD::FFBH_I32, DL, VT, Op.getOperand(1));
Matt Arsenaultf5262252017-02-22 23:04:58 +00004649 case Intrinsic::amdgcn_sbfe:
4650 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
4651 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
4652 case Intrinsic::amdgcn_ubfe:
4653 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
4654 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Marek Olsak13e47412018-01-31 20:18:04 +00004655 case Intrinsic::amdgcn_cvt_pkrtz:
4656 case Intrinsic::amdgcn_cvt_pknorm_i16:
4657 case Intrinsic::amdgcn_cvt_pknorm_u16:
4658 case Intrinsic::amdgcn_cvt_pk_i16:
4659 case Intrinsic::amdgcn_cvt_pk_u16: {
4660 // FIXME: Stop adding cast if v2f16/v2i16 are legal.
Matt Arsenault1f17c662017-02-22 00:27:34 +00004661 EVT VT = Op.getValueType();
Marek Olsak13e47412018-01-31 20:18:04 +00004662 unsigned Opcode;
4663
4664 if (IntrinsicID == Intrinsic::amdgcn_cvt_pkrtz)
4665 Opcode = AMDGPUISD::CVT_PKRTZ_F16_F32;
4666 else if (IntrinsicID == Intrinsic::amdgcn_cvt_pknorm_i16)
4667 Opcode = AMDGPUISD::CVT_PKNORM_I16_F32;
4668 else if (IntrinsicID == Intrinsic::amdgcn_cvt_pknorm_u16)
4669 Opcode = AMDGPUISD::CVT_PKNORM_U16_F32;
4670 else if (IntrinsicID == Intrinsic::amdgcn_cvt_pk_i16)
4671 Opcode = AMDGPUISD::CVT_PK_I16_I32;
4672 else
4673 Opcode = AMDGPUISD::CVT_PK_U16_U32;
4674
4675 SDValue Node = DAG.getNode(Opcode, DL, MVT::i32,
Matt Arsenault1f17c662017-02-22 00:27:34 +00004676 Op.getOperand(1), Op.getOperand(2));
4677 return DAG.getNode(ISD::BITCAST, DL, VT, Node);
4678 }
Connor Abbott8c217d02017-08-04 18:36:49 +00004679 case Intrinsic::amdgcn_wqm: {
4680 SDValue Src = Op.getOperand(1);
4681 return SDValue(DAG.getMachineNode(AMDGPU::WQM, DL, Src.getValueType(), Src),
4682 0);
4683 }
Connor Abbott92638ab2017-08-04 18:36:52 +00004684 case Intrinsic::amdgcn_wwm: {
4685 SDValue Src = Op.getOperand(1);
4686 return SDValue(DAG.getMachineNode(AMDGPU::WWM, DL, Src.getValueType(), Src),
4687 0);
4688 }
Matt Arsenault856777d2017-12-08 20:00:57 +00004689 case Intrinsic::amdgcn_image_getlod:
4690 case Intrinsic::amdgcn_image_getresinfo: {
4691 unsigned Idx = (IntrinsicID == Intrinsic::amdgcn_image_getresinfo) ? 3 : 4;
4692
4693 // Replace dmask with everything disabled with undef.
4694 const ConstantSDNode *DMask = dyn_cast<ConstantSDNode>(Op.getOperand(Idx));
4695 if (!DMask || DMask->isNullValue())
4696 return DAG.getUNDEF(Op.getValueType());
4697 return SDValue();
4698 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004699 default:
Matt Arsenault754dd3e2017-04-03 18:08:08 +00004700 return Op;
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004701 }
4702}
4703
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00004704SDValue SITargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
4705 SelectionDAG &DAG) const {
4706 unsigned IntrID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Tom Stellard6f9ef142016-12-20 17:19:44 +00004707 SDLoc DL(Op);
David Stuttard70e8bc12017-06-22 16:29:22 +00004708
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00004709 switch (IntrID) {
4710 case Intrinsic::amdgcn_atomic_inc:
Daniil Fukalovd5fca552018-01-17 14:05:05 +00004711 case Intrinsic::amdgcn_atomic_dec:
Daniil Fukalov6e1dc682018-01-26 11:09:38 +00004712 case Intrinsic::amdgcn_ds_fadd:
4713 case Intrinsic::amdgcn_ds_fmin:
4714 case Intrinsic::amdgcn_ds_fmax: {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00004715 MemSDNode *M = cast<MemSDNode>(Op);
Daniil Fukalovd5fca552018-01-17 14:05:05 +00004716 unsigned Opc;
4717 switch (IntrID) {
4718 case Intrinsic::amdgcn_atomic_inc:
4719 Opc = AMDGPUISD::ATOMIC_INC;
4720 break;
4721 case Intrinsic::amdgcn_atomic_dec:
4722 Opc = AMDGPUISD::ATOMIC_DEC;
4723 break;
Daniil Fukalov6e1dc682018-01-26 11:09:38 +00004724 case Intrinsic::amdgcn_ds_fadd:
Daniil Fukalovd5fca552018-01-17 14:05:05 +00004725 Opc = AMDGPUISD::ATOMIC_LOAD_FADD;
4726 break;
Daniil Fukalov6e1dc682018-01-26 11:09:38 +00004727 case Intrinsic::amdgcn_ds_fmin:
Daniil Fukalovd5fca552018-01-17 14:05:05 +00004728 Opc = AMDGPUISD::ATOMIC_LOAD_FMIN;
4729 break;
Daniil Fukalov6e1dc682018-01-26 11:09:38 +00004730 case Intrinsic::amdgcn_ds_fmax:
Daniil Fukalovd5fca552018-01-17 14:05:05 +00004731 Opc = AMDGPUISD::ATOMIC_LOAD_FMAX;
4732 break;
4733 default:
4734 llvm_unreachable("Unknown intrinsic!");
4735 }
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00004736 SDValue Ops[] = {
4737 M->getOperand(0), // Chain
4738 M->getOperand(2), // Ptr
4739 M->getOperand(3) // Value
4740 };
4741
4742 return DAG.getMemIntrinsicNode(Opc, SDLoc(Op), M->getVTList(), Ops,
4743 M->getMemoryVT(), M->getMemOperand());
4744 }
Tom Stellard6f9ef142016-12-20 17:19:44 +00004745 case Intrinsic::amdgcn_buffer_load:
4746 case Intrinsic::amdgcn_buffer_load_format: {
4747 SDValue Ops[] = {
4748 Op.getOperand(0), // Chain
4749 Op.getOperand(2), // rsrc
4750 Op.getOperand(3), // vindex
4751 Op.getOperand(4), // offset
4752 Op.getOperand(5), // glc
4753 Op.getOperand(6) // slc
4754 };
Tom Stellard6f9ef142016-12-20 17:19:44 +00004755
4756 unsigned Opc = (IntrID == Intrinsic::amdgcn_buffer_load) ?
4757 AMDGPUISD::BUFFER_LOAD : AMDGPUISD::BUFFER_LOAD_FORMAT;
4758 EVT VT = Op.getValueType();
4759 EVT IntVT = VT.changeTypeToInteger();
4760
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00004761 auto *M = cast<MemSDNode>(Op);
4762 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops, IntVT,
4763 M->getMemOperand());
Tom Stellard6f9ef142016-12-20 17:19:44 +00004764 }
David Stuttard70e8bc12017-06-22 16:29:22 +00004765 case Intrinsic::amdgcn_tbuffer_load: {
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00004766 MemSDNode *M = cast<MemSDNode>(Op);
David Stuttard70e8bc12017-06-22 16:29:22 +00004767 SDValue Ops[] = {
4768 Op.getOperand(0), // Chain
4769 Op.getOperand(2), // rsrc
4770 Op.getOperand(3), // vindex
4771 Op.getOperand(4), // voffset
4772 Op.getOperand(5), // soffset
4773 Op.getOperand(6), // offset
4774 Op.getOperand(7), // dfmt
4775 Op.getOperand(8), // nfmt
4776 Op.getOperand(9), // glc
4777 Op.getOperand(10) // slc
4778 };
4779
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00004780 EVT VT = Op.getValueType();
David Stuttard70e8bc12017-06-22 16:29:22 +00004781
David Stuttard70e8bc12017-06-22 16:29:22 +00004782 return DAG.getMemIntrinsicNode(AMDGPUISD::TBUFFER_LOAD_FORMAT, DL,
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00004783 Op->getVTList(), Ops, VT, M->getMemOperand());
David Stuttard70e8bc12017-06-22 16:29:22 +00004784 }
Marek Olsak5cec6412017-11-09 01:52:48 +00004785 case Intrinsic::amdgcn_buffer_atomic_swap:
4786 case Intrinsic::amdgcn_buffer_atomic_add:
4787 case Intrinsic::amdgcn_buffer_atomic_sub:
4788 case Intrinsic::amdgcn_buffer_atomic_smin:
4789 case Intrinsic::amdgcn_buffer_atomic_umin:
4790 case Intrinsic::amdgcn_buffer_atomic_smax:
4791 case Intrinsic::amdgcn_buffer_atomic_umax:
4792 case Intrinsic::amdgcn_buffer_atomic_and:
4793 case Intrinsic::amdgcn_buffer_atomic_or:
4794 case Intrinsic::amdgcn_buffer_atomic_xor: {
4795 SDValue Ops[] = {
4796 Op.getOperand(0), // Chain
4797 Op.getOperand(2), // vdata
4798 Op.getOperand(3), // rsrc
4799 Op.getOperand(4), // vindex
4800 Op.getOperand(5), // offset
4801 Op.getOperand(6) // slc
4802 };
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00004803 EVT VT = Op.getValueType();
4804
4805 auto *M = cast<MemSDNode>(Op);
Marek Olsak5cec6412017-11-09 01:52:48 +00004806 unsigned Opcode = 0;
4807
4808 switch (IntrID) {
4809 case Intrinsic::amdgcn_buffer_atomic_swap:
4810 Opcode = AMDGPUISD::BUFFER_ATOMIC_SWAP;
4811 break;
4812 case Intrinsic::amdgcn_buffer_atomic_add:
4813 Opcode = AMDGPUISD::BUFFER_ATOMIC_ADD;
4814 break;
4815 case Intrinsic::amdgcn_buffer_atomic_sub:
4816 Opcode = AMDGPUISD::BUFFER_ATOMIC_SUB;
4817 break;
4818 case Intrinsic::amdgcn_buffer_atomic_smin:
4819 Opcode = AMDGPUISD::BUFFER_ATOMIC_SMIN;
4820 break;
4821 case Intrinsic::amdgcn_buffer_atomic_umin:
4822 Opcode = AMDGPUISD::BUFFER_ATOMIC_UMIN;
4823 break;
4824 case Intrinsic::amdgcn_buffer_atomic_smax:
4825 Opcode = AMDGPUISD::BUFFER_ATOMIC_SMAX;
4826 break;
4827 case Intrinsic::amdgcn_buffer_atomic_umax:
4828 Opcode = AMDGPUISD::BUFFER_ATOMIC_UMAX;
4829 break;
4830 case Intrinsic::amdgcn_buffer_atomic_and:
4831 Opcode = AMDGPUISD::BUFFER_ATOMIC_AND;
4832 break;
4833 case Intrinsic::amdgcn_buffer_atomic_or:
4834 Opcode = AMDGPUISD::BUFFER_ATOMIC_OR;
4835 break;
4836 case Intrinsic::amdgcn_buffer_atomic_xor:
4837 Opcode = AMDGPUISD::BUFFER_ATOMIC_XOR;
4838 break;
4839 default:
4840 llvm_unreachable("unhandled atomic opcode");
4841 }
4842
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00004843 return DAG.getMemIntrinsicNode(Opcode, DL, Op->getVTList(), Ops, VT,
4844 M->getMemOperand());
Marek Olsak5cec6412017-11-09 01:52:48 +00004845 }
4846
4847 case Intrinsic::amdgcn_buffer_atomic_cmpswap: {
4848 SDValue Ops[] = {
4849 Op.getOperand(0), // Chain
4850 Op.getOperand(2), // src
4851 Op.getOperand(3), // cmp
4852 Op.getOperand(4), // rsrc
4853 Op.getOperand(5), // vindex
4854 Op.getOperand(6), // offset
4855 Op.getOperand(7) // slc
4856 };
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00004857 EVT VT = Op.getValueType();
4858 auto *M = cast<MemSDNode>(Op);
Marek Olsak5cec6412017-11-09 01:52:48 +00004859
4860 return DAG.getMemIntrinsicNode(AMDGPUISD::BUFFER_ATOMIC_CMPSWAP, DL,
Matt Arsenaulte19bc2e2017-12-29 17:18:21 +00004861 Op->getVTList(), Ops, VT, M->getMemOperand());
Marek Olsak5cec6412017-11-09 01:52:48 +00004862 }
4863
Matt Arsenaultf8fb6052017-03-21 16:32:17 +00004864 // Basic sample.
4865 case Intrinsic::amdgcn_image_sample:
4866 case Intrinsic::amdgcn_image_sample_cl:
4867 case Intrinsic::amdgcn_image_sample_d:
4868 case Intrinsic::amdgcn_image_sample_d_cl:
4869 case Intrinsic::amdgcn_image_sample_l:
4870 case Intrinsic::amdgcn_image_sample_b:
4871 case Intrinsic::amdgcn_image_sample_b_cl:
4872 case Intrinsic::amdgcn_image_sample_lz:
4873 case Intrinsic::amdgcn_image_sample_cd:
4874 case Intrinsic::amdgcn_image_sample_cd_cl:
4875
4876 // Sample with comparison.
4877 case Intrinsic::amdgcn_image_sample_c:
4878 case Intrinsic::amdgcn_image_sample_c_cl:
4879 case Intrinsic::amdgcn_image_sample_c_d:
4880 case Intrinsic::amdgcn_image_sample_c_d_cl:
4881 case Intrinsic::amdgcn_image_sample_c_l:
4882 case Intrinsic::amdgcn_image_sample_c_b:
4883 case Intrinsic::amdgcn_image_sample_c_b_cl:
4884 case Intrinsic::amdgcn_image_sample_c_lz:
4885 case Intrinsic::amdgcn_image_sample_c_cd:
4886 case Intrinsic::amdgcn_image_sample_c_cd_cl:
4887
4888 // Sample with offsets.
4889 case Intrinsic::amdgcn_image_sample_o:
4890 case Intrinsic::amdgcn_image_sample_cl_o:
4891 case Intrinsic::amdgcn_image_sample_d_o:
4892 case Intrinsic::amdgcn_image_sample_d_cl_o:
4893 case Intrinsic::amdgcn_image_sample_l_o:
4894 case Intrinsic::amdgcn_image_sample_b_o:
4895 case Intrinsic::amdgcn_image_sample_b_cl_o:
4896 case Intrinsic::amdgcn_image_sample_lz_o:
4897 case Intrinsic::amdgcn_image_sample_cd_o:
4898 case Intrinsic::amdgcn_image_sample_cd_cl_o:
4899
4900 // Sample with comparison and offsets.
4901 case Intrinsic::amdgcn_image_sample_c_o:
4902 case Intrinsic::amdgcn_image_sample_c_cl_o:
4903 case Intrinsic::amdgcn_image_sample_c_d_o:
4904 case Intrinsic::amdgcn_image_sample_c_d_cl_o:
4905 case Intrinsic::amdgcn_image_sample_c_l_o:
4906 case Intrinsic::amdgcn_image_sample_c_b_o:
4907 case Intrinsic::amdgcn_image_sample_c_b_cl_o:
4908 case Intrinsic::amdgcn_image_sample_c_lz_o:
4909 case Intrinsic::amdgcn_image_sample_c_cd_o:
Matt Arsenault856777d2017-12-08 20:00:57 +00004910 case Intrinsic::amdgcn_image_sample_c_cd_cl_o: {
Matt Arsenaultf8fb6052017-03-21 16:32:17 +00004911 // Replace dmask with everything disabled with undef.
4912 const ConstantSDNode *DMask = dyn_cast<ConstantSDNode>(Op.getOperand(5));
4913 if (!DMask || DMask->isNullValue()) {
4914 SDValue Undef = DAG.getUNDEF(Op.getValueType());
4915 return DAG.getMergeValues({ Undef, Op.getOperand(0) }, SDLoc(Op));
4916 }
4917
4918 return SDValue();
4919 }
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00004920 default:
4921 return SDValue();
4922 }
4923}
4924
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00004925SDValue SITargetLowering::handleD16VData(SDValue VData,
4926 SelectionDAG &DAG) const {
4927 EVT StoreVT = VData.getValueType();
4928 SDLoc DL(VData);
4929
4930 if (StoreVT.isVector()) {
4931 assert ((StoreVT.getVectorNumElements() != 3) && "Handle v3f16");
4932 if (!Subtarget->hasUnpackedD16VMem()) {
4933 if (!isTypeLegal(StoreVT)) {
4934 // If Target supports packed vmem, we just need to workaround
4935 // the illegal type by casting to an equivalent one.
4936 EVT EquivStoreVT = getEquivalentMemType(*DAG.getContext(), StoreVT);
4937 return DAG.getNode(ISD::BITCAST, DL, EquivStoreVT, VData);
4938 }
4939 } else { // We need to unpack the packed data to store.
4940 EVT IntStoreVT = StoreVT.changeTypeToInteger();
4941 SDValue IntVData = DAG.getNode(ISD::BITCAST, DL, IntStoreVT, VData);
4942 EVT EquivStoreVT = (StoreVT == MVT::v2f16) ? MVT::v2i32 : MVT::v4i32;
4943 return DAG.getNode(ISD::ZERO_EXTEND, DL, EquivStoreVT, IntVData);
4944 }
4945 }
4946 // No change for f16 and legal vector D16 types.
4947 return VData;
4948}
4949
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004950SDValue SITargetLowering::LowerINTRINSIC_VOID(SDValue Op,
4951 SelectionDAG &DAG) const {
Tom Stellardfc92e772015-05-12 14:18:14 +00004952 SDLoc DL(Op);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004953 SDValue Chain = Op.getOperand(0);
4954 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
David Stuttard70e8bc12017-06-22 16:29:22 +00004955 MachineFunction &MF = DAG.getMachineFunction();
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004956
4957 switch (IntrinsicID) {
Matt Arsenault7d6b71d2017-02-21 22:50:41 +00004958 case Intrinsic::amdgcn_exp: {
Matt Arsenault4165efd2017-01-17 07:26:53 +00004959 const ConstantSDNode *Tgt = cast<ConstantSDNode>(Op.getOperand(2));
4960 const ConstantSDNode *En = cast<ConstantSDNode>(Op.getOperand(3));
4961 const ConstantSDNode *Done = cast<ConstantSDNode>(Op.getOperand(8));
4962 const ConstantSDNode *VM = cast<ConstantSDNode>(Op.getOperand(9));
4963
4964 const SDValue Ops[] = {
4965 Chain,
4966 DAG.getTargetConstant(Tgt->getZExtValue(), DL, MVT::i8), // tgt
4967 DAG.getTargetConstant(En->getZExtValue(), DL, MVT::i8), // en
4968 Op.getOperand(4), // src0
4969 Op.getOperand(5), // src1
4970 Op.getOperand(6), // src2
4971 Op.getOperand(7), // src3
4972 DAG.getTargetConstant(0, DL, MVT::i1), // compr
4973 DAG.getTargetConstant(VM->getZExtValue(), DL, MVT::i1)
4974 };
4975
4976 unsigned Opc = Done->isNullValue() ?
4977 AMDGPUISD::EXPORT : AMDGPUISD::EXPORT_DONE;
4978 return DAG.getNode(Opc, DL, Op->getVTList(), Ops);
4979 }
4980 case Intrinsic::amdgcn_exp_compr: {
4981 const ConstantSDNode *Tgt = cast<ConstantSDNode>(Op.getOperand(2));
4982 const ConstantSDNode *En = cast<ConstantSDNode>(Op.getOperand(3));
4983 SDValue Src0 = Op.getOperand(4);
4984 SDValue Src1 = Op.getOperand(5);
4985 const ConstantSDNode *Done = cast<ConstantSDNode>(Op.getOperand(6));
4986 const ConstantSDNode *VM = cast<ConstantSDNode>(Op.getOperand(7));
4987
4988 SDValue Undef = DAG.getUNDEF(MVT::f32);
4989 const SDValue Ops[] = {
4990 Chain,
4991 DAG.getTargetConstant(Tgt->getZExtValue(), DL, MVT::i8), // tgt
4992 DAG.getTargetConstant(En->getZExtValue(), DL, MVT::i8), // en
4993 DAG.getNode(ISD::BITCAST, DL, MVT::f32, Src0),
4994 DAG.getNode(ISD::BITCAST, DL, MVT::f32, Src1),
4995 Undef, // src2
4996 Undef, // src3
4997 DAG.getTargetConstant(1, DL, MVT::i1), // compr
4998 DAG.getTargetConstant(VM->getZExtValue(), DL, MVT::i1)
4999 };
5000
5001 unsigned Opc = Done->isNullValue() ?
5002 AMDGPUISD::EXPORT : AMDGPUISD::EXPORT_DONE;
5003 return DAG.getNode(Opc, DL, Op->getVTList(), Ops);
5004 }
5005 case Intrinsic::amdgcn_s_sendmsg:
Matt Arsenaultd3e5cb72017-02-16 02:01:17 +00005006 case Intrinsic::amdgcn_s_sendmsghalt: {
5007 unsigned NodeOp = (IntrinsicID == Intrinsic::amdgcn_s_sendmsg) ?
5008 AMDGPUISD::SENDMSG : AMDGPUISD::SENDMSGHALT;
Tom Stellardfc92e772015-05-12 14:18:14 +00005009 Chain = copyToM0(DAG, Chain, DL, Op.getOperand(3));
5010 SDValue Glue = Chain.getValue(1);
Matt Arsenaulta78ca622017-02-15 22:17:09 +00005011 return DAG.getNode(NodeOp, DL, MVT::Other, Chain,
Jan Veselyd48445d2017-01-04 18:06:55 +00005012 Op.getOperand(2), Glue);
5013 }
Marek Olsak2d825902017-04-28 20:21:58 +00005014 case Intrinsic::amdgcn_init_exec: {
5015 return DAG.getNode(AMDGPUISD::INIT_EXEC, DL, MVT::Other, Chain,
5016 Op.getOperand(2));
5017 }
5018 case Intrinsic::amdgcn_init_exec_from_input: {
5019 return DAG.getNode(AMDGPUISD::INIT_EXEC_FROM_INPUT, DL, MVT::Other, Chain,
5020 Op.getOperand(2), Op.getOperand(3));
5021 }
Matt Arsenault00568682016-07-13 06:04:22 +00005022 case AMDGPUIntrinsic::AMDGPU_kill: {
Matt Arsenault03006fd2016-07-19 16:27:56 +00005023 SDValue Src = Op.getOperand(2);
5024 if (const ConstantFPSDNode *K = dyn_cast<ConstantFPSDNode>(Src)) {
Matt Arsenault00568682016-07-13 06:04:22 +00005025 if (!K->isNegative())
5026 return Chain;
Matt Arsenault03006fd2016-07-19 16:27:56 +00005027
5028 SDValue NegOne = DAG.getTargetConstant(FloatToBits(-1.0f), DL, MVT::i32);
5029 return DAG.getNode(AMDGPUISD::KILL, DL, MVT::Other, Chain, NegOne);
Matt Arsenault00568682016-07-13 06:04:22 +00005030 }
5031
Matt Arsenault03006fd2016-07-19 16:27:56 +00005032 SDValue Cast = DAG.getNode(ISD::BITCAST, DL, MVT::i32, Src);
5033 return DAG.getNode(AMDGPUISD::KILL, DL, MVT::Other, Chain, Cast);
Matt Arsenault00568682016-07-13 06:04:22 +00005034 }
Stanislav Mekhanoshinea57c382017-04-06 16:48:30 +00005035 case Intrinsic::amdgcn_s_barrier: {
5036 if (getTargetMachine().getOptLevel() > CodeGenOpt::None) {
Stanislav Mekhanoshinea57c382017-04-06 16:48:30 +00005037 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matthias Braunf1caa282017-12-15 22:22:58 +00005038 unsigned WGSize = ST.getFlatWorkGroupSizes(MF.getFunction()).second;
Stanislav Mekhanoshinea57c382017-04-06 16:48:30 +00005039 if (WGSize <= ST.getWavefrontSize())
5040 return SDValue(DAG.getMachineNode(AMDGPU::WAVE_BARRIER, DL, MVT::Other,
5041 Op.getOperand(0)), 0);
5042 }
5043 return SDValue();
5044 };
David Stuttard70e8bc12017-06-22 16:29:22 +00005045 case AMDGPUIntrinsic::SI_tbuffer_store: {
5046
5047 // Extract vindex and voffset from vaddr as appropriate
5048 const ConstantSDNode *OffEn = cast<ConstantSDNode>(Op.getOperand(10));
5049 const ConstantSDNode *IdxEn = cast<ConstantSDNode>(Op.getOperand(11));
5050 SDValue VAddr = Op.getOperand(5);
5051
5052 SDValue Zero = DAG.getTargetConstant(0, DL, MVT::i32);
5053
5054 assert(!(OffEn->isOne() && IdxEn->isOne()) &&
5055 "Legacy intrinsic doesn't support both offset and index - use new version");
5056
5057 SDValue VIndex = IdxEn->isOne() ? VAddr : Zero;
5058 SDValue VOffset = OffEn->isOne() ? VAddr : Zero;
5059
5060 // Deal with the vec-3 case
5061 const ConstantSDNode *NumChannels = cast<ConstantSDNode>(Op.getOperand(4));
5062 auto Opcode = NumChannels->getZExtValue() == 3 ?
5063 AMDGPUISD::TBUFFER_STORE_FORMAT_X3 : AMDGPUISD::TBUFFER_STORE_FORMAT;
5064
5065 SDValue Ops[] = {
5066 Chain,
5067 Op.getOperand(3), // vdata
5068 Op.getOperand(2), // rsrc
5069 VIndex,
5070 VOffset,
5071 Op.getOperand(6), // soffset
5072 Op.getOperand(7), // inst_offset
5073 Op.getOperand(8), // dfmt
5074 Op.getOperand(9), // nfmt
5075 Op.getOperand(12), // glc
5076 Op.getOperand(13), // slc
5077 };
5078
David Stuttardf6779662017-06-22 17:15:49 +00005079 assert((cast<ConstantSDNode>(Op.getOperand(14)))->getZExtValue() == 0 &&
David Stuttard70e8bc12017-06-22 16:29:22 +00005080 "Value of tfe other than zero is unsupported");
5081
5082 EVT VT = Op.getOperand(3).getValueType();
5083 MachineMemOperand *MMO = MF.getMachineMemOperand(
5084 MachinePointerInfo(),
5085 MachineMemOperand::MOStore,
5086 VT.getStoreSize(), 4);
5087 return DAG.getMemIntrinsicNode(Opcode, DL,
5088 Op->getVTList(), Ops, VT, MMO);
5089 }
5090
5091 case Intrinsic::amdgcn_tbuffer_store: {
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005092 SDValue VData = Op.getOperand(2);
5093 bool IsD16 = (VData.getValueType().getScalarType() == MVT::f16);
5094 if (IsD16)
5095 VData = handleD16VData(VData, DAG);
David Stuttard70e8bc12017-06-22 16:29:22 +00005096 SDValue Ops[] = {
5097 Chain,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005098 VData, // vdata
David Stuttard70e8bc12017-06-22 16:29:22 +00005099 Op.getOperand(3), // rsrc
5100 Op.getOperand(4), // vindex
5101 Op.getOperand(5), // voffset
5102 Op.getOperand(6), // soffset
5103 Op.getOperand(7), // offset
5104 Op.getOperand(8), // dfmt
5105 Op.getOperand(9), // nfmt
5106 Op.getOperand(10), // glc
5107 Op.getOperand(11) // slc
5108 };
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005109 unsigned Opc = IsD16 ? AMDGPUISD::TBUFFER_STORE_FORMAT_D16 :
5110 AMDGPUISD::TBUFFER_STORE_FORMAT;
5111 MemSDNode *M = cast<MemSDNode>(Op);
5112 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops,
5113 M->getMemoryVT(), M->getMemOperand());
David Stuttard70e8bc12017-06-22 16:29:22 +00005114 }
5115
Marek Olsak5cec6412017-11-09 01:52:48 +00005116 case Intrinsic::amdgcn_buffer_store:
5117 case Intrinsic::amdgcn_buffer_store_format: {
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005118 SDValue VData = Op.getOperand(2);
5119 bool IsD16 = (VData.getValueType().getScalarType() == MVT::f16);
5120 if (IsD16)
5121 VData = handleD16VData(VData, DAG);
Marek Olsak5cec6412017-11-09 01:52:48 +00005122 SDValue Ops[] = {
5123 Chain,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005124 VData, // vdata
Marek Olsak5cec6412017-11-09 01:52:48 +00005125 Op.getOperand(3), // rsrc
5126 Op.getOperand(4), // vindex
5127 Op.getOperand(5), // offset
5128 Op.getOperand(6), // glc
5129 Op.getOperand(7) // slc
5130 };
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00005131 unsigned Opc = IntrinsicID == Intrinsic::amdgcn_buffer_store ?
5132 AMDGPUISD::BUFFER_STORE : AMDGPUISD::BUFFER_STORE_FORMAT;
5133 Opc = IsD16 ? AMDGPUISD::BUFFER_STORE_FORMAT_D16 : Opc;
5134 MemSDNode *M = cast<MemSDNode>(Op);
5135 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops,
5136 M->getMemoryVT(), M->getMemOperand());
Marek Olsak5cec6412017-11-09 01:52:48 +00005137 }
5138
Changpeng Fang4737e892018-01-18 22:08:53 +00005139 case Intrinsic::amdgcn_image_store:
5140 case Intrinsic::amdgcn_image_store_mip: {
5141 SDValue VData = Op.getOperand(2);
5142 bool IsD16 = (VData.getValueType().getScalarType() == MVT::f16);
5143 if (IsD16)
5144 VData = handleD16VData(VData, DAG);
5145 SDValue Ops[] = {
5146 Chain, // Chain
5147 VData, // vdata
5148 Op.getOperand(3), // vaddr
5149 Op.getOperand(4), // rsrc
5150 Op.getOperand(5), // dmask
5151 Op.getOperand(6), // glc
5152 Op.getOperand(7), // slc
5153 Op.getOperand(8), // lwe
5154 Op.getOperand(9) // da
5155 };
5156 unsigned Opc = (IntrinsicID==Intrinsic::amdgcn_image_store) ?
5157 AMDGPUISD::IMAGE_STORE : AMDGPUISD::IMAGE_STORE_MIP;
5158 MemSDNode *M = cast<MemSDNode>(Op);
5159 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops,
5160 M->getMemoryVT(), M->getMemOperand());
5161 }
5162
Nicolai Haehnle2f5a7382018-04-04 10:58:54 +00005163 default: {
5164 const AMDGPU::D16ImageDimIntrinsic *D16ImageDimIntr =
5165 AMDGPU::lookupD16ImageDimIntrinsicByIntr(IntrinsicID);
5166 if (D16ImageDimIntr) {
5167 SDValue VData = Op.getOperand(2);
5168 EVT StoreVT = VData.getValueType();
5169 if ((StoreVT == MVT::v2f16 && !isTypeLegal(StoreVT)) ||
5170 StoreVT == MVT::v4f16) {
5171 VData = handleD16VData(VData, DAG);
5172
5173 SmallVector<SDValue, 12> Ops;
5174 for (auto Value : Op.getNode()->op_values())
5175 Ops.push_back(Value);
5176 Ops[1] = DAG.getConstant(D16ImageDimIntr->D16HelperIntr, DL, MVT::i32);
5177 Ops[2] = VData;
5178
5179 MemSDNode *M = cast<MemSDNode>(Op);
5180 return DAG.getMemIntrinsicNode(ISD::INTRINSIC_VOID, DL, Op->getVTList(),
5181 Ops, M->getMemoryVT(),
5182 M->getMemOperand());
5183 }
5184 }
5185
Matt Arsenault754dd3e2017-04-03 18:08:08 +00005186 return Op;
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005187 }
Nicolai Haehnle2f5a7382018-04-04 10:58:54 +00005188 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00005189}
5190
Tom Stellard81d871d2013-11-13 23:36:50 +00005191SDValue SITargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5192 SDLoc DL(Op);
5193 LoadSDNode *Load = cast<LoadSDNode>(Op);
Matt Arsenault6dfda962016-02-10 18:21:39 +00005194 ISD::LoadExtType ExtType = Load->getExtensionType();
Matt Arsenaulta1436412016-02-10 18:21:45 +00005195 EVT MemVT = Load->getMemoryVT();
Matt Arsenault6dfda962016-02-10 18:21:39 +00005196
Matt Arsenaulta1436412016-02-10 18:21:45 +00005197 if (ExtType == ISD::NON_EXTLOAD && MemVT.getSizeInBits() < 32) {
Matt Arsenault65ca292a2017-09-07 05:37:34 +00005198 if (MemVT == MVT::i16 && isTypeLegal(MVT::i16))
5199 return SDValue();
5200
Matt Arsenault6dfda962016-02-10 18:21:39 +00005201 // FIXME: Copied from PPC
5202 // First, load into 32 bits, then truncate to 1 bit.
5203
5204 SDValue Chain = Load->getChain();
5205 SDValue BasePtr = Load->getBasePtr();
5206 MachineMemOperand *MMO = Load->getMemOperand();
5207
Tom Stellard115a6152016-11-10 16:02:37 +00005208 EVT RealMemVT = (MemVT == MVT::i1) ? MVT::i8 : MVT::i16;
5209
Matt Arsenault6dfda962016-02-10 18:21:39 +00005210 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, DL, MVT::i32, Chain,
Tom Stellard115a6152016-11-10 16:02:37 +00005211 BasePtr, RealMemVT, MMO);
Matt Arsenault6dfda962016-02-10 18:21:39 +00005212
5213 SDValue Ops[] = {
Matt Arsenaulta1436412016-02-10 18:21:45 +00005214 DAG.getNode(ISD::TRUNCATE, DL, MemVT, NewLD),
Matt Arsenault6dfda962016-02-10 18:21:39 +00005215 NewLD.getValue(1)
5216 };
5217
5218 return DAG.getMergeValues(Ops, DL);
5219 }
Tom Stellard81d871d2013-11-13 23:36:50 +00005220
Matt Arsenaulta1436412016-02-10 18:21:45 +00005221 if (!MemVT.isVector())
5222 return SDValue();
Matt Arsenault4d801cd2015-11-24 12:05:03 +00005223
Matt Arsenaulta1436412016-02-10 18:21:45 +00005224 assert(Op.getValueType().getVectorElementType() == MVT::i32 &&
5225 "Custom lowering for non-i32 vectors hasn't been implemented.");
Matt Arsenault4d801cd2015-11-24 12:05:03 +00005226
Farhana Aleen89196642018-03-07 17:09:18 +00005227 unsigned Alignment = Load->getAlignment();
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00005228 unsigned AS = Load->getAddressSpace();
5229 if (!allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), MemVT,
Farhana Aleen89196642018-03-07 17:09:18 +00005230 AS, Alignment)) {
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00005231 SDValue Ops[2];
5232 std::tie(Ops[0], Ops[1]) = expandUnalignedLoad(Load, DAG);
5233 return DAG.getMergeValues(Ops, DL);
5234 }
5235
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00005236 MachineFunction &MF = DAG.getMachineFunction();
5237 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
5238 // If there is a possibilty that flat instruction access scratch memory
5239 // then we need to use the same legalization rules we use for private.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005240 if (AS == AMDGPUASI.FLAT_ADDRESS)
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00005241 AS = MFI->hasFlatScratchInit() ?
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005242 AMDGPUASI.PRIVATE_ADDRESS : AMDGPUASI.GLOBAL_ADDRESS;
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00005243
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00005244 unsigned NumElements = MemVT.getVectorNumElements();
Matt Arsenault6c041a32018-03-29 19:59:28 +00005245
Matt Arsenault923712b2018-02-09 16:57:57 +00005246 if (AS == AMDGPUASI.CONSTANT_ADDRESS ||
5247 AS == AMDGPUASI.CONSTANT_ADDRESS_32BIT) {
Matt Arsenault6c041a32018-03-29 19:59:28 +00005248 if (!Op->isDivergent() && Alignment >= 4)
Matt Arsenaulta1436412016-02-10 18:21:45 +00005249 return SDValue();
5250 // Non-uniform loads will be selected to MUBUF instructions, so they
Alexander Timofeev18009562016-12-08 17:28:47 +00005251 // have the same legalization requirements as global and private
Matt Arsenaulta1436412016-02-10 18:21:45 +00005252 // loads.
5253 //
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005254 }
Matt Arsenault6c041a32018-03-29 19:59:28 +00005255
Matt Arsenault923712b2018-02-09 16:57:57 +00005256 if (AS == AMDGPUASI.CONSTANT_ADDRESS ||
5257 AS == AMDGPUASI.CONSTANT_ADDRESS_32BIT ||
5258 AS == AMDGPUASI.GLOBAL_ADDRESS) {
Alexander Timofeev2e5eece2018-03-05 15:12:21 +00005259 if (Subtarget->getScalarizeGlobalBehavior() && !Op->isDivergent() &&
Farhana Aleen89196642018-03-07 17:09:18 +00005260 !Load->isVolatile() && isMemOpHasNoClobberedMemOperand(Load) &&
Matt Arsenault6c041a32018-03-29 19:59:28 +00005261 Alignment >= 4)
Alexander Timofeev18009562016-12-08 17:28:47 +00005262 return SDValue();
5263 // Non-uniform loads will be selected to MUBUF instructions, so they
5264 // have the same legalization requirements as global and private
5265 // loads.
5266 //
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005267 }
Matt Arsenault923712b2018-02-09 16:57:57 +00005268 if (AS == AMDGPUASI.CONSTANT_ADDRESS ||
5269 AS == AMDGPUASI.CONSTANT_ADDRESS_32BIT ||
5270 AS == AMDGPUASI.GLOBAL_ADDRESS ||
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005271 AS == AMDGPUASI.FLAT_ADDRESS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005272 if (NumElements > 4)
Matt Arsenaulta1436412016-02-10 18:21:45 +00005273 return SplitVectorLoad(Op, DAG);
5274 // v4 loads are supported for private and global memory.
5275 return SDValue();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005276 }
5277 if (AS == AMDGPUASI.PRIVATE_ADDRESS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005278 // Depending on the setting of the private_element_size field in the
5279 // resource descriptor, we can only make private accesses up to a certain
5280 // size.
5281 switch (Subtarget->getMaxPrivateElementSize()) {
5282 case 4:
Matt Arsenault9c499c32016-04-14 23:31:26 +00005283 return scalarizeVectorLoad(Load, DAG);
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005284 case 8:
5285 if (NumElements > 2)
5286 return SplitVectorLoad(Op, DAG);
5287 return SDValue();
5288 case 16:
5289 // Same as global/flat
5290 if (NumElements > 4)
5291 return SplitVectorLoad(Op, DAG);
5292 return SDValue();
5293 default:
5294 llvm_unreachable("unsupported private_element_size");
5295 }
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005296 } else if (AS == AMDGPUASI.LOCAL_ADDRESS) {
Farhana Aleena7cb3112018-03-09 17:41:39 +00005297 // Use ds_read_b128 if possible.
Marek Olsaka9a58fa2018-04-10 22:48:23 +00005298 if (Subtarget->useDS128() && Load->getAlignment() >= 16 &&
Farhana Aleena7cb3112018-03-09 17:41:39 +00005299 MemVT.getStoreSize() == 16)
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00005300 return SDValue();
5301
Farhana Aleena7cb3112018-03-09 17:41:39 +00005302 if (NumElements > 2)
5303 return SplitVectorLoad(Op, DAG);
Tom Stellarde9373602014-01-22 19:24:14 +00005304 }
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005305 return SDValue();
Tom Stellard81d871d2013-11-13 23:36:50 +00005306}
5307
Tom Stellard0ec134f2014-02-04 17:18:40 +00005308SDValue SITargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
5309 if (Op.getValueType() != MVT::i64)
5310 return SDValue();
5311
5312 SDLoc DL(Op);
5313 SDValue Cond = Op.getOperand(0);
Tom Stellard0ec134f2014-02-04 17:18:40 +00005314
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005315 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
5316 SDValue One = DAG.getConstant(1, DL, MVT::i32);
Tom Stellard0ec134f2014-02-04 17:18:40 +00005317
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00005318 SDValue LHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(1));
5319 SDValue RHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(2));
5320
5321 SDValue Lo0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, Zero);
5322 SDValue Lo1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, Zero);
Tom Stellard0ec134f2014-02-04 17:18:40 +00005323
5324 SDValue Lo = DAG.getSelect(DL, MVT::i32, Cond, Lo0, Lo1);
5325
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00005326 SDValue Hi0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, One);
5327 SDValue Hi1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, One);
Tom Stellard0ec134f2014-02-04 17:18:40 +00005328
5329 SDValue Hi = DAG.getSelect(DL, MVT::i32, Cond, Hi0, Hi1);
5330
Ahmed Bougacha128f8732016-04-26 21:15:30 +00005331 SDValue Res = DAG.getBuildVector(MVT::v2i32, DL, {Lo, Hi});
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00005332 return DAG.getNode(ISD::BITCAST, DL, MVT::i64, Res);
Tom Stellard0ec134f2014-02-04 17:18:40 +00005333}
5334
Matt Arsenault22ca3f82014-07-15 23:50:10 +00005335// Catch division cases where we can use shortcuts with rcp and rsq
5336// instructions.
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00005337SDValue SITargetLowering::lowerFastUnsafeFDIV(SDValue Op,
5338 SelectionDAG &DAG) const {
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005339 SDLoc SL(Op);
5340 SDValue LHS = Op.getOperand(0);
5341 SDValue RHS = Op.getOperand(1);
5342 EVT VT = Op.getValueType();
Stanislav Mekhanoshin9d7b1c92017-07-06 20:34:21 +00005343 const SDNodeFlags Flags = Op->getFlags();
5344 bool Unsafe = DAG.getTarget().Options.UnsafeFPMath ||
5345 Flags.hasUnsafeAlgebra() || Flags.hasAllowReciprocal();
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005346
Konstantin Zhuravlyovc4b18e72017-04-21 19:25:33 +00005347 if (!Unsafe && VT == MVT::f32 && Subtarget->hasFP32Denormals())
5348 return SDValue();
5349
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005350 if (const ConstantFPSDNode *CLHS = dyn_cast<ConstantFPSDNode>(LHS)) {
Konstantin Zhuravlyovc4b18e72017-04-21 19:25:33 +00005351 if (Unsafe || VT == MVT::f32 || VT == MVT::f16) {
Matt Arsenault979902b2016-08-02 22:25:04 +00005352 if (CLHS->isExactlyValue(1.0)) {
5353 // v_rcp_f32 and v_rsq_f32 do not support denormals, and according to
5354 // the CI documentation has a worst case error of 1 ulp.
5355 // OpenCL requires <= 2.5 ulp for 1.0 / x, so it should always be OK to
5356 // use it as long as we aren't trying to use denormals.
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00005357 //
5358 // v_rcp_f16 and v_rsq_f16 DO support denormals.
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005359
Matt Arsenault979902b2016-08-02 22:25:04 +00005360 // 1.0 / sqrt(x) -> rsq(x)
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00005361
Matt Arsenault979902b2016-08-02 22:25:04 +00005362 // XXX - Is UnsafeFPMath sufficient to do this for f64? The maximum ULP
5363 // error seems really high at 2^29 ULP.
5364 if (RHS.getOpcode() == ISD::FSQRT)
5365 return DAG.getNode(AMDGPUISD::RSQ, SL, VT, RHS.getOperand(0));
5366
5367 // 1.0 / x -> rcp(x)
5368 return DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
5369 }
5370
5371 // Same as for 1.0, but expand the sign out of the constant.
5372 if (CLHS->isExactlyValue(-1.0)) {
5373 // -1.0 / x -> rcp (fneg x)
5374 SDValue FNegRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
5375 return DAG.getNode(AMDGPUISD::RCP, SL, VT, FNegRHS);
5376 }
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005377 }
5378 }
5379
Stanislav Mekhanoshin9d7b1c92017-07-06 20:34:21 +00005380 if (Unsafe) {
Matt Arsenault22ca3f82014-07-15 23:50:10 +00005381 // Turn into multiply by the reciprocal.
5382 // x / y -> x * (1.0 / y)
5383 SDValue Recip = DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
Stanislav Mekhanoshin9d7b1c92017-07-06 20:34:21 +00005384 return DAG.getNode(ISD::FMUL, SL, VT, LHS, Recip, Flags);
Matt Arsenault22ca3f82014-07-15 23:50:10 +00005385 }
5386
5387 return SDValue();
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005388}
5389
Tom Stellard8485fa02016-12-07 02:42:15 +00005390static SDValue getFPBinOp(SelectionDAG &DAG, unsigned Opcode, const SDLoc &SL,
5391 EVT VT, SDValue A, SDValue B, SDValue GlueChain) {
5392 if (GlueChain->getNumValues() <= 1) {
5393 return DAG.getNode(Opcode, SL, VT, A, B);
5394 }
5395
5396 assert(GlueChain->getNumValues() == 3);
5397
5398 SDVTList VTList = DAG.getVTList(VT, MVT::Other, MVT::Glue);
5399 switch (Opcode) {
5400 default: llvm_unreachable("no chain equivalent for opcode");
5401 case ISD::FMUL:
5402 Opcode = AMDGPUISD::FMUL_W_CHAIN;
5403 break;
5404 }
5405
5406 return DAG.getNode(Opcode, SL, VTList, GlueChain.getValue(1), A, B,
5407 GlueChain.getValue(2));
5408}
5409
5410static SDValue getFPTernOp(SelectionDAG &DAG, unsigned Opcode, const SDLoc &SL,
5411 EVT VT, SDValue A, SDValue B, SDValue C,
5412 SDValue GlueChain) {
5413 if (GlueChain->getNumValues() <= 1) {
5414 return DAG.getNode(Opcode, SL, VT, A, B, C);
5415 }
5416
5417 assert(GlueChain->getNumValues() == 3);
5418
5419 SDVTList VTList = DAG.getVTList(VT, MVT::Other, MVT::Glue);
5420 switch (Opcode) {
5421 default: llvm_unreachable("no chain equivalent for opcode");
5422 case ISD::FMA:
5423 Opcode = AMDGPUISD::FMA_W_CHAIN;
5424 break;
5425 }
5426
5427 return DAG.getNode(Opcode, SL, VTList, GlueChain.getValue(1), A, B, C,
5428 GlueChain.getValue(2));
5429}
5430
Matt Arsenault4052a572016-12-22 03:05:41 +00005431SDValue SITargetLowering::LowerFDIV16(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00005432 if (SDValue FastLowered = lowerFastUnsafeFDIV(Op, DAG))
5433 return FastLowered;
5434
Matt Arsenault4052a572016-12-22 03:05:41 +00005435 SDLoc SL(Op);
5436 SDValue Src0 = Op.getOperand(0);
5437 SDValue Src1 = Op.getOperand(1);
5438
5439 SDValue CvtSrc0 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src0);
5440 SDValue CvtSrc1 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src1);
5441
5442 SDValue RcpSrc1 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, CvtSrc1);
5443 SDValue Quot = DAG.getNode(ISD::FMUL, SL, MVT::f32, CvtSrc0, RcpSrc1);
5444
5445 SDValue FPRoundFlag = DAG.getTargetConstant(0, SL, MVT::i32);
5446 SDValue BestQuot = DAG.getNode(ISD::FP_ROUND, SL, MVT::f16, Quot, FPRoundFlag);
5447
5448 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f16, BestQuot, Src1, Src0);
5449}
5450
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00005451// Faster 2.5 ULP division that does not support denormals.
5452SDValue SITargetLowering::lowerFDIV_FAST(SDValue Op, SelectionDAG &DAG) const {
5453 SDLoc SL(Op);
5454 SDValue LHS = Op.getOperand(1);
5455 SDValue RHS = Op.getOperand(2);
5456
5457 SDValue r1 = DAG.getNode(ISD::FABS, SL, MVT::f32, RHS);
5458
5459 const APFloat K0Val(BitsToFloat(0x6f800000));
5460 const SDValue K0 = DAG.getConstantFP(K0Val, SL, MVT::f32);
5461
5462 const APFloat K1Val(BitsToFloat(0x2f800000));
5463 const SDValue K1 = DAG.getConstantFP(K1Val, SL, MVT::f32);
5464
5465 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
5466
5467 EVT SetCCVT =
5468 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
5469
5470 SDValue r2 = DAG.getSetCC(SL, SetCCVT, r1, K0, ISD::SETOGT);
5471
5472 SDValue r3 = DAG.getNode(ISD::SELECT, SL, MVT::f32, r2, K1, One);
5473
5474 // TODO: Should this propagate fast-math-flags?
5475 r1 = DAG.getNode(ISD::FMUL, SL, MVT::f32, RHS, r3);
5476
5477 // rcp does not support denormals.
5478 SDValue r0 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, r1);
5479
5480 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f32, LHS, r0);
5481
5482 return DAG.getNode(ISD::FMUL, SL, MVT::f32, r3, Mul);
5483}
5484
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005485SDValue SITargetLowering::LowerFDIV32(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00005486 if (SDValue FastLowered = lowerFastUnsafeFDIV(Op, DAG))
Eric Christopher538d09d02016-06-07 20:27:12 +00005487 return FastLowered;
Matt Arsenault22ca3f82014-07-15 23:50:10 +00005488
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005489 SDLoc SL(Op);
5490 SDValue LHS = Op.getOperand(0);
5491 SDValue RHS = Op.getOperand(1);
5492
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005493 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
Matt Arsenault37fefd62016-06-10 02:18:02 +00005494
Wei Dinged0f97f2016-06-09 19:17:15 +00005495 SDVTList ScaleVT = DAG.getVTList(MVT::f32, MVT::i1);
Matt Arsenault37fefd62016-06-10 02:18:02 +00005496
Tom Stellard8485fa02016-12-07 02:42:15 +00005497 SDValue DenominatorScaled = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT,
5498 RHS, RHS, LHS);
5499 SDValue NumeratorScaled = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT,
5500 LHS, RHS, LHS);
Matt Arsenault37fefd62016-06-10 02:18:02 +00005501
Matt Arsenaultdfec5ce2016-07-09 07:48:11 +00005502 // Denominator is scaled to not be denormal, so using rcp is ok.
Tom Stellard8485fa02016-12-07 02:42:15 +00005503 SDValue ApproxRcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32,
5504 DenominatorScaled);
5505 SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f32,
5506 DenominatorScaled);
Matt Arsenault37fefd62016-06-10 02:18:02 +00005507
Tom Stellard8485fa02016-12-07 02:42:15 +00005508 const unsigned Denorm32Reg = AMDGPU::Hwreg::ID_MODE |
5509 (4 << AMDGPU::Hwreg::OFFSET_SHIFT_) |
5510 (1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_);
Matt Arsenault37fefd62016-06-10 02:18:02 +00005511
Tom Stellard8485fa02016-12-07 02:42:15 +00005512 const SDValue BitField = DAG.getTargetConstant(Denorm32Reg, SL, MVT::i16);
Matt Arsenault37fefd62016-06-10 02:18:02 +00005513
Tom Stellard8485fa02016-12-07 02:42:15 +00005514 if (!Subtarget->hasFP32Denormals()) {
5515 SDVTList BindParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
5516 const SDValue EnableDenormValue = DAG.getConstant(FP_DENORM_FLUSH_NONE,
5517 SL, MVT::i32);
5518 SDValue EnableDenorm = DAG.getNode(AMDGPUISD::SETREG, SL, BindParamVTs,
5519 DAG.getEntryNode(),
5520 EnableDenormValue, BitField);
5521 SDValue Ops[3] = {
5522 NegDivScale0,
5523 EnableDenorm.getValue(0),
5524 EnableDenorm.getValue(1)
5525 };
Matt Arsenault37fefd62016-06-10 02:18:02 +00005526
Tom Stellard8485fa02016-12-07 02:42:15 +00005527 NegDivScale0 = DAG.getMergeValues(Ops, SL);
5528 }
5529
5530 SDValue Fma0 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0,
5531 ApproxRcp, One, NegDivScale0);
5532
5533 SDValue Fma1 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, Fma0, ApproxRcp,
5534 ApproxRcp, Fma0);
5535
5536 SDValue Mul = getFPBinOp(DAG, ISD::FMUL, SL, MVT::f32, NumeratorScaled,
5537 Fma1, Fma1);
5538
5539 SDValue Fma2 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0, Mul,
5540 NumeratorScaled, Mul);
5541
5542 SDValue Fma3 = getFPTernOp(DAG, ISD::FMA,SL, MVT::f32, Fma2, Fma1, Mul, Fma2);
5543
5544 SDValue Fma4 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0, Fma3,
5545 NumeratorScaled, Fma3);
5546
5547 if (!Subtarget->hasFP32Denormals()) {
5548 const SDValue DisableDenormValue =
5549 DAG.getConstant(FP_DENORM_FLUSH_IN_FLUSH_OUT, SL, MVT::i32);
5550 SDValue DisableDenorm = DAG.getNode(AMDGPUISD::SETREG, SL, MVT::Other,
5551 Fma4.getValue(1),
5552 DisableDenormValue,
5553 BitField,
5554 Fma4.getValue(2));
5555
5556 SDValue OutputChain = DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
5557 DisableDenorm, DAG.getRoot());
5558 DAG.setRoot(OutputChain);
5559 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00005560
Wei Dinged0f97f2016-06-09 19:17:15 +00005561 SDValue Scale = NumeratorScaled.getValue(1);
Tom Stellard8485fa02016-12-07 02:42:15 +00005562 SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f32,
5563 Fma4, Fma1, Fma3, Scale);
Matt Arsenault37fefd62016-06-10 02:18:02 +00005564
Wei Dinged0f97f2016-06-09 19:17:15 +00005565 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f32, Fmas, RHS, LHS);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005566}
5567
5568SDValue SITargetLowering::LowerFDIV64(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00005569 if (DAG.getTarget().Options.UnsafeFPMath)
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00005570 return lowerFastUnsafeFDIV(Op, DAG);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00005571
5572 SDLoc SL(Op);
5573 SDValue X = Op.getOperand(0);
5574 SDValue Y = Op.getOperand(1);
5575
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005576 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00005577
5578 SDVTList ScaleVT = DAG.getVTList(MVT::f64, MVT::i1);
5579
5580 SDValue DivScale0 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, Y, Y, X);
5581
5582 SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f64, DivScale0);
5583
5584 SDValue Rcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f64, DivScale0);
5585
5586 SDValue Fma0 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Rcp, One);
5587
5588 SDValue Fma1 = DAG.getNode(ISD::FMA, SL, MVT::f64, Rcp, Fma0, Rcp);
5589
5590 SDValue Fma2 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Fma1, One);
5591
5592 SDValue DivScale1 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, X, Y, X);
5593
5594 SDValue Fma3 = DAG.getNode(ISD::FMA, SL, MVT::f64, Fma1, Fma2, Fma1);
5595 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, DivScale1, Fma3);
5596
5597 SDValue Fma4 = DAG.getNode(ISD::FMA, SL, MVT::f64,
5598 NegDivScale0, Mul, DivScale1);
5599
5600 SDValue Scale;
5601
Matt Arsenault43e92fe2016-06-24 06:30:11 +00005602 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00005603 // Workaround a hardware bug on SI where the condition output from div_scale
5604 // is not usable.
5605
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005606 const SDValue Hi = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00005607
5608 // Figure out if the scale to use for div_fmas.
5609 SDValue NumBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
5610 SDValue DenBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Y);
5611 SDValue Scale0BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale0);
5612 SDValue Scale1BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale1);
5613
5614 SDValue NumHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, NumBC, Hi);
5615 SDValue DenHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, DenBC, Hi);
5616
5617 SDValue Scale0Hi
5618 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale0BC, Hi);
5619 SDValue Scale1Hi
5620 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale1BC, Hi);
5621
5622 SDValue CmpDen = DAG.getSetCC(SL, MVT::i1, DenHi, Scale0Hi, ISD::SETEQ);
5623 SDValue CmpNum = DAG.getSetCC(SL, MVT::i1, NumHi, Scale1Hi, ISD::SETEQ);
5624 Scale = DAG.getNode(ISD::XOR, SL, MVT::i1, CmpNum, CmpDen);
5625 } else {
5626 Scale = DivScale1.getValue(1);
5627 }
5628
5629 SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f64,
5630 Fma4, Fma3, Mul, Scale);
5631
5632 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f64, Fmas, Y, X);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005633}
5634
5635SDValue SITargetLowering::LowerFDIV(SDValue Op, SelectionDAG &DAG) const {
5636 EVT VT = Op.getValueType();
5637
5638 if (VT == MVT::f32)
5639 return LowerFDIV32(Op, DAG);
5640
5641 if (VT == MVT::f64)
5642 return LowerFDIV64(Op, DAG);
5643
Matt Arsenault4052a572016-12-22 03:05:41 +00005644 if (VT == MVT::f16)
5645 return LowerFDIV16(Op, DAG);
5646
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005647 llvm_unreachable("Unexpected type for fdiv");
5648}
5649
Tom Stellard81d871d2013-11-13 23:36:50 +00005650SDValue SITargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5651 SDLoc DL(Op);
5652 StoreSDNode *Store = cast<StoreSDNode>(Op);
5653 EVT VT = Store->getMemoryVT();
5654
Matt Arsenault95245662016-02-11 05:32:46 +00005655 if (VT == MVT::i1) {
5656 return DAG.getTruncStore(Store->getChain(), DL,
5657 DAG.getSExtOrTrunc(Store->getValue(), DL, MVT::i32),
5658 Store->getBasePtr(), MVT::i1, Store->getMemOperand());
Tom Stellardb02094e2014-07-21 15:45:01 +00005659 }
5660
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00005661 assert(VT.isVector() &&
5662 Store->getValue().getValueType().getScalarType() == MVT::i32);
5663
5664 unsigned AS = Store->getAddressSpace();
5665 if (!allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), VT,
5666 AS, Store->getAlignment())) {
5667 return expandUnalignedStore(Store, DAG);
5668 }
Tom Stellard81d871d2013-11-13 23:36:50 +00005669
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00005670 MachineFunction &MF = DAG.getMachineFunction();
5671 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
5672 // If there is a possibilty that flat instruction access scratch memory
5673 // then we need to use the same legalization rules we use for private.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005674 if (AS == AMDGPUASI.FLAT_ADDRESS)
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00005675 AS = MFI->hasFlatScratchInit() ?
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005676 AMDGPUASI.PRIVATE_ADDRESS : AMDGPUASI.GLOBAL_ADDRESS;
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00005677
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005678 unsigned NumElements = VT.getVectorNumElements();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005679 if (AS == AMDGPUASI.GLOBAL_ADDRESS ||
5680 AS == AMDGPUASI.FLAT_ADDRESS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005681 if (NumElements > 4)
5682 return SplitVectorStore(Op, DAG);
5683 return SDValue();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005684 } else if (AS == AMDGPUASI.PRIVATE_ADDRESS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005685 switch (Subtarget->getMaxPrivateElementSize()) {
5686 case 4:
Matt Arsenault9c499c32016-04-14 23:31:26 +00005687 return scalarizeVectorStore(Store, DAG);
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005688 case 8:
5689 if (NumElements > 2)
5690 return SplitVectorStore(Op, DAG);
5691 return SDValue();
5692 case 16:
5693 if (NumElements > 4)
5694 return SplitVectorStore(Op, DAG);
5695 return SDValue();
5696 default:
5697 llvm_unreachable("unsupported private_element_size");
5698 }
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005699 } else if (AS == AMDGPUASI.LOCAL_ADDRESS) {
Farhana Aleenc6c9dc82018-03-16 18:12:00 +00005700 // Use ds_write_b128 if possible.
Marek Olsaka9a58fa2018-04-10 22:48:23 +00005701 if (Subtarget->useDS128() && Store->getAlignment() >= 16 &&
Farhana Aleenc6c9dc82018-03-16 18:12:00 +00005702 VT.getStoreSize() == 16)
5703 return SDValue();
5704
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00005705 if (NumElements > 2)
5706 return SplitVectorStore(Op, DAG);
Farhana Aleenc6c9dc82018-03-16 18:12:00 +00005707 return SDValue();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005708 } else {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005709 llvm_unreachable("unhandled address space");
Matt Arsenault95245662016-02-11 05:32:46 +00005710 }
Tom Stellard81d871d2013-11-13 23:36:50 +00005711}
5712
Matt Arsenaultad14ce82014-07-19 18:44:39 +00005713SDValue SITargetLowering::LowerTrig(SDValue Op, SelectionDAG &DAG) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005714 SDLoc DL(Op);
Matt Arsenaultad14ce82014-07-19 18:44:39 +00005715 EVT VT = Op.getValueType();
5716 SDValue Arg = Op.getOperand(0);
Sanjay Patela2607012015-09-16 16:31:21 +00005717 // TODO: Should this propagate fast-math-flags?
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005718 SDValue FractPart = DAG.getNode(AMDGPUISD::FRACT, DL, VT,
5719 DAG.getNode(ISD::FMUL, DL, VT, Arg,
5720 DAG.getConstantFP(0.5/M_PI, DL,
5721 VT)));
Matt Arsenaultad14ce82014-07-19 18:44:39 +00005722
5723 switch (Op.getOpcode()) {
5724 case ISD::FCOS:
5725 return DAG.getNode(AMDGPUISD::COS_HW, SDLoc(Op), VT, FractPart);
5726 case ISD::FSIN:
5727 return DAG.getNode(AMDGPUISD::SIN_HW, SDLoc(Op), VT, FractPart);
5728 default:
5729 llvm_unreachable("Wrong trig opcode");
5730 }
5731}
5732
Tom Stellard354a43c2016-04-01 18:27:37 +00005733SDValue SITargetLowering::LowerATOMIC_CMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
5734 AtomicSDNode *AtomicNode = cast<AtomicSDNode>(Op);
5735 assert(AtomicNode->isCompareAndSwap());
5736 unsigned AS = AtomicNode->getAddressSpace();
5737
5738 // No custom lowering required for local address space
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005739 if (!isFlatGlobalAddrSpace(AS, AMDGPUASI))
Tom Stellard354a43c2016-04-01 18:27:37 +00005740 return Op;
5741
5742 // Non-local address space requires custom lowering for atomic compare
5743 // and swap; cmp and swap should be in a v2i32 or v2i64 in case of _X2
5744 SDLoc DL(Op);
5745 SDValue ChainIn = Op.getOperand(0);
5746 SDValue Addr = Op.getOperand(1);
5747 SDValue Old = Op.getOperand(2);
5748 SDValue New = Op.getOperand(3);
5749 EVT VT = Op.getValueType();
5750 MVT SimpleVT = VT.getSimpleVT();
5751 MVT VecType = MVT::getVectorVT(SimpleVT, 2);
5752
Ahmed Bougacha128f8732016-04-26 21:15:30 +00005753 SDValue NewOld = DAG.getBuildVector(VecType, DL, {New, Old});
Tom Stellard354a43c2016-04-01 18:27:37 +00005754 SDValue Ops[] = { ChainIn, Addr, NewOld };
Matt Arsenault88701812016-06-09 23:42:48 +00005755
5756 return DAG.getMemIntrinsicNode(AMDGPUISD::ATOMIC_CMP_SWAP, DL, Op->getVTList(),
5757 Ops, VT, AtomicNode->getMemOperand());
Tom Stellard354a43c2016-04-01 18:27:37 +00005758}
5759
Tom Stellard75aadc22012-12-11 21:25:42 +00005760//===----------------------------------------------------------------------===//
5761// Custom DAG optimizations
5762//===----------------------------------------------------------------------===//
5763
Matt Arsenault364a6742014-06-11 17:50:44 +00005764SDValue SITargetLowering::performUCharToFloatCombine(SDNode *N,
Matt Arsenaulte6986632015-01-14 01:35:22 +00005765 DAGCombinerInfo &DCI) const {
Matt Arsenault364a6742014-06-11 17:50:44 +00005766 EVT VT = N->getValueType(0);
5767 EVT ScalarVT = VT.getScalarType();
5768 if (ScalarVT != MVT::f32)
5769 return SDValue();
5770
5771 SelectionDAG &DAG = DCI.DAG;
5772 SDLoc DL(N);
5773
5774 SDValue Src = N->getOperand(0);
5775 EVT SrcVT = Src.getValueType();
5776
5777 // TODO: We could try to match extracting the higher bytes, which would be
5778 // easier if i8 vectors weren't promoted to i32 vectors, particularly after
5779 // types are legalized. v4i8 -> v4f32 is probably the only case to worry
5780 // about in practice.
Craig Topper80d3bb32018-03-06 19:44:52 +00005781 if (DCI.isAfterLegalizeDAG() && SrcVT == MVT::i32) {
Matt Arsenault364a6742014-06-11 17:50:44 +00005782 if (DAG.MaskedValueIsZero(Src, APInt::getHighBitsSet(32, 24))) {
5783 SDValue Cvt = DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0, DL, VT, Src);
5784 DCI.AddToWorklist(Cvt.getNode());
5785 return Cvt;
5786 }
5787 }
5788
Matt Arsenault364a6742014-06-11 17:50:44 +00005789 return SDValue();
5790}
5791
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005792// (shl (add x, c1), c2) -> add (shl x, c2), (shl c1, c2)
5793
5794// This is a variant of
5795// (mul (add x, c1), c2) -> add (mul x, c2), (mul c1, c2),
5796//
5797// The normal DAG combiner will do this, but only if the add has one use since
5798// that would increase the number of instructions.
5799//
5800// This prevents us from seeing a constant offset that can be folded into a
5801// memory instruction's addressing mode. If we know the resulting add offset of
5802// a pointer can be folded into an addressing offset, we can replace the pointer
5803// operand with the add of new constant offset. This eliminates one of the uses,
5804// and may allow the remaining use to also be simplified.
5805//
5806SDValue SITargetLowering::performSHLPtrCombine(SDNode *N,
5807 unsigned AddrSpace,
Matt Arsenaultfbe95332017-11-13 05:11:54 +00005808 EVT MemVT,
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005809 DAGCombinerInfo &DCI) const {
5810 SDValue N0 = N->getOperand(0);
5811 SDValue N1 = N->getOperand(1);
5812
Matt Arsenaultfbe95332017-11-13 05:11:54 +00005813 // We only do this to handle cases where it's profitable when there are
5814 // multiple uses of the add, so defer to the standard combine.
Matt Arsenaultc8903122017-11-14 23:46:42 +00005815 if ((N0.getOpcode() != ISD::ADD && N0.getOpcode() != ISD::OR) ||
5816 N0->hasOneUse())
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005817 return SDValue();
5818
5819 const ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(N1);
5820 if (!CN1)
5821 return SDValue();
5822
5823 const ConstantSDNode *CAdd = dyn_cast<ConstantSDNode>(N0.getOperand(1));
5824 if (!CAdd)
5825 return SDValue();
5826
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005827 // If the resulting offset is too large, we can't fold it into the addressing
5828 // mode offset.
5829 APInt Offset = CAdd->getAPIntValue() << CN1->getAPIntValue();
Matt Arsenaultfbe95332017-11-13 05:11:54 +00005830 Type *Ty = MemVT.getTypeForEVT(*DCI.DAG.getContext());
5831
5832 AddrMode AM;
5833 AM.HasBaseReg = true;
5834 AM.BaseOffs = Offset.getSExtValue();
5835 if (!isLegalAddressingMode(DCI.DAG.getDataLayout(), AM, Ty, AddrSpace))
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005836 return SDValue();
5837
5838 SelectionDAG &DAG = DCI.DAG;
5839 SDLoc SL(N);
5840 EVT VT = N->getValueType(0);
5841
5842 SDValue ShlX = DAG.getNode(ISD::SHL, SL, VT, N0.getOperand(0), N1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005843 SDValue COffset = DAG.getConstant(Offset, SL, MVT::i32);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005844
Matt Arsenaulte5e0c742017-11-13 05:33:35 +00005845 SDNodeFlags Flags;
5846 Flags.setNoUnsignedWrap(N->getFlags().hasNoUnsignedWrap() &&
5847 (N0.getOpcode() == ISD::OR ||
5848 N0->getFlags().hasNoUnsignedWrap()));
5849
5850 return DAG.getNode(ISD::ADD, SL, VT, ShlX, COffset, Flags);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005851}
5852
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00005853SDValue SITargetLowering::performMemSDNodeCombine(MemSDNode *N,
5854 DAGCombinerInfo &DCI) const {
5855 SDValue Ptr = N->getBasePtr();
5856 SelectionDAG &DAG = DCI.DAG;
5857 SDLoc SL(N);
5858
5859 // TODO: We could also do this for multiplies.
Matt Arsenaultfbe95332017-11-13 05:11:54 +00005860 if (Ptr.getOpcode() == ISD::SHL) {
5861 SDValue NewPtr = performSHLPtrCombine(Ptr.getNode(), N->getAddressSpace(),
5862 N->getMemoryVT(), DCI);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00005863 if (NewPtr) {
5864 SmallVector<SDValue, 8> NewOps(N->op_begin(), N->op_end());
5865
5866 NewOps[N->getOpcode() == ISD::STORE ? 2 : 1] = NewPtr;
5867 return SDValue(DAG.UpdateNodeOperands(N, NewOps), 0);
5868 }
5869 }
5870
5871 return SDValue();
5872}
5873
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005874static bool bitOpWithConstantIsReducible(unsigned Opc, uint32_t Val) {
5875 return (Opc == ISD::AND && (Val == 0 || Val == 0xffffffff)) ||
5876 (Opc == ISD::OR && (Val == 0xffffffff || Val == 0)) ||
5877 (Opc == ISD::XOR && Val == 0);
5878}
5879
5880// Break up 64-bit bit operation of a constant into two 32-bit and/or/xor. This
5881// will typically happen anyway for a VALU 64-bit and. This exposes other 32-bit
5882// integer combine opportunities since most 64-bit operations are decomposed
5883// this way. TODO: We won't want this for SALU especially if it is an inline
5884// immediate.
5885SDValue SITargetLowering::splitBinaryBitConstantOp(
5886 DAGCombinerInfo &DCI,
5887 const SDLoc &SL,
5888 unsigned Opc, SDValue LHS,
5889 const ConstantSDNode *CRHS) const {
5890 uint64_t Val = CRHS->getZExtValue();
5891 uint32_t ValLo = Lo_32(Val);
5892 uint32_t ValHi = Hi_32(Val);
5893 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
5894
5895 if ((bitOpWithConstantIsReducible(Opc, ValLo) ||
5896 bitOpWithConstantIsReducible(Opc, ValHi)) ||
5897 (CRHS->hasOneUse() && !TII->isInlineConstant(CRHS->getAPIntValue()))) {
5898 // If we need to materialize a 64-bit immediate, it will be split up later
5899 // anyway. Avoid creating the harder to understand 64-bit immediate
5900 // materialization.
5901 return splitBinaryBitConstantOpImpl(DCI, SL, Opc, LHS, ValLo, ValHi);
5902 }
5903
5904 return SDValue();
5905}
5906
Stanislav Mekhanoshin6851ddf2017-06-27 18:25:26 +00005907// Returns true if argument is a boolean value which is not serialized into
5908// memory or argument and does not require v_cmdmask_b32 to be deserialized.
5909static bool isBoolSGPR(SDValue V) {
5910 if (V.getValueType() != MVT::i1)
5911 return false;
5912 switch (V.getOpcode()) {
5913 default: break;
5914 case ISD::SETCC:
5915 case ISD::AND:
5916 case ISD::OR:
5917 case ISD::XOR:
5918 case AMDGPUISD::FP_CLASS:
5919 return true;
5920 }
5921 return false;
5922}
5923
Matt Arsenaultd0101a22015-01-06 23:00:46 +00005924SDValue SITargetLowering::performAndCombine(SDNode *N,
5925 DAGCombinerInfo &DCI) const {
5926 if (DCI.isBeforeLegalize())
5927 return SDValue();
5928
5929 SelectionDAG &DAG = DCI.DAG;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005930 EVT VT = N->getValueType(0);
Matt Arsenaultd0101a22015-01-06 23:00:46 +00005931 SDValue LHS = N->getOperand(0);
5932 SDValue RHS = N->getOperand(1);
5933
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005934
Stanislav Mekhanoshin53a21292017-05-23 19:54:48 +00005935 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS);
5936 if (VT == MVT::i64 && CRHS) {
5937 if (SDValue Split
5938 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::AND, LHS, CRHS))
5939 return Split;
5940 }
5941
5942 if (CRHS && VT == MVT::i32) {
5943 // and (srl x, c), mask => shl (bfe x, nb + c, mask >> nb), nb
5944 // nb = number of trailing zeroes in mask
5945 // It can be optimized out using SDWA for GFX8+ in the SDWA peephole pass,
5946 // given that we are selecting 8 or 16 bit fields starting at byte boundary.
5947 uint64_t Mask = CRHS->getZExtValue();
5948 unsigned Bits = countPopulation(Mask);
5949 if (getSubtarget()->hasSDWA() && LHS->getOpcode() == ISD::SRL &&
5950 (Bits == 8 || Bits == 16) && isShiftedMask_64(Mask) && !(Mask & 1)) {
5951 if (auto *CShift = dyn_cast<ConstantSDNode>(LHS->getOperand(1))) {
5952 unsigned Shift = CShift->getZExtValue();
5953 unsigned NB = CRHS->getAPIntValue().countTrailingZeros();
5954 unsigned Offset = NB + Shift;
5955 if ((Offset & (Bits - 1)) == 0) { // Starts at a byte or word boundary.
5956 SDLoc SL(N);
5957 SDValue BFE = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
5958 LHS->getOperand(0),
5959 DAG.getConstant(Offset, SL, MVT::i32),
5960 DAG.getConstant(Bits, SL, MVT::i32));
5961 EVT NarrowVT = EVT::getIntegerVT(*DAG.getContext(), Bits);
5962 SDValue Ext = DAG.getNode(ISD::AssertZext, SL, VT, BFE,
5963 DAG.getValueType(NarrowVT));
5964 SDValue Shl = DAG.getNode(ISD::SHL, SDLoc(LHS), VT, Ext,
5965 DAG.getConstant(NB, SDLoc(CRHS), MVT::i32));
5966 return Shl;
5967 }
5968 }
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005969 }
5970 }
5971
5972 // (and (fcmp ord x, x), (fcmp une (fabs x), inf)) ->
5973 // fp_class x, ~(s_nan | q_nan | n_infinity | p_infinity)
5974 if (LHS.getOpcode() == ISD::SETCC && RHS.getOpcode() == ISD::SETCC) {
Matt Arsenaultd0101a22015-01-06 23:00:46 +00005975 ISD::CondCode LCC = cast<CondCodeSDNode>(LHS.getOperand(2))->get();
5976 ISD::CondCode RCC = cast<CondCodeSDNode>(RHS.getOperand(2))->get();
5977
5978 SDValue X = LHS.getOperand(0);
5979 SDValue Y = RHS.getOperand(0);
5980 if (Y.getOpcode() != ISD::FABS || Y.getOperand(0) != X)
5981 return SDValue();
5982
5983 if (LCC == ISD::SETO) {
5984 if (X != LHS.getOperand(1))
5985 return SDValue();
5986
5987 if (RCC == ISD::SETUNE) {
5988 const ConstantFPSDNode *C1 = dyn_cast<ConstantFPSDNode>(RHS.getOperand(1));
5989 if (!C1 || !C1->isInfinity() || C1->isNegative())
5990 return SDValue();
5991
5992 const uint32_t Mask = SIInstrFlags::N_NORMAL |
5993 SIInstrFlags::N_SUBNORMAL |
5994 SIInstrFlags::N_ZERO |
5995 SIInstrFlags::P_ZERO |
5996 SIInstrFlags::P_SUBNORMAL |
5997 SIInstrFlags::P_NORMAL;
5998
5999 static_assert(((~(SIInstrFlags::S_NAN |
6000 SIInstrFlags::Q_NAN |
6001 SIInstrFlags::N_INFINITY |
6002 SIInstrFlags::P_INFINITY)) & 0x3ff) == Mask,
6003 "mask not equal");
6004
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006005 SDLoc DL(N);
6006 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
6007 X, DAG.getConstant(Mask, DL, MVT::i32));
Matt Arsenaultd0101a22015-01-06 23:00:46 +00006008 }
6009 }
6010 }
6011
Stanislav Mekhanoshin6851ddf2017-06-27 18:25:26 +00006012 if (VT == MVT::i32 &&
6013 (RHS.getOpcode() == ISD::SIGN_EXTEND || LHS.getOpcode() == ISD::SIGN_EXTEND)) {
6014 // and x, (sext cc from i1) => select cc, x, 0
6015 if (RHS.getOpcode() != ISD::SIGN_EXTEND)
6016 std::swap(LHS, RHS);
6017 if (isBoolSGPR(RHS.getOperand(0)))
6018 return DAG.getSelect(SDLoc(N), MVT::i32, RHS.getOperand(0),
6019 LHS, DAG.getConstant(0, SDLoc(N), MVT::i32));
6020 }
6021
Matt Arsenaultd0101a22015-01-06 23:00:46 +00006022 return SDValue();
6023}
6024
Matt Arsenaultf2290332015-01-06 23:00:39 +00006025SDValue SITargetLowering::performOrCombine(SDNode *N,
6026 DAGCombinerInfo &DCI) const {
6027 SelectionDAG &DAG = DCI.DAG;
6028 SDValue LHS = N->getOperand(0);
6029 SDValue RHS = N->getOperand(1);
6030
Matt Arsenault3b082382016-04-12 18:24:38 +00006031 EVT VT = N->getValueType(0);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00006032 if (VT == MVT::i1) {
6033 // or (fp_class x, c1), (fp_class x, c2) -> fp_class x, (c1 | c2)
6034 if (LHS.getOpcode() == AMDGPUISD::FP_CLASS &&
6035 RHS.getOpcode() == AMDGPUISD::FP_CLASS) {
6036 SDValue Src = LHS.getOperand(0);
6037 if (Src != RHS.getOperand(0))
6038 return SDValue();
Matt Arsenault3b082382016-04-12 18:24:38 +00006039
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00006040 const ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(LHS.getOperand(1));
6041 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS.getOperand(1));
6042 if (!CLHS || !CRHS)
6043 return SDValue();
Matt Arsenault3b082382016-04-12 18:24:38 +00006044
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00006045 // Only 10 bits are used.
6046 static const uint32_t MaxMask = 0x3ff;
Matt Arsenault3b082382016-04-12 18:24:38 +00006047
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00006048 uint32_t NewMask = (CLHS->getZExtValue() | CRHS->getZExtValue()) & MaxMask;
6049 SDLoc DL(N);
6050 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
6051 Src, DAG.getConstant(NewMask, DL, MVT::i32));
6052 }
Matt Arsenault3b082382016-04-12 18:24:38 +00006053
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00006054 return SDValue();
6055 }
6056
6057 if (VT != MVT::i64)
6058 return SDValue();
6059
6060 // TODO: This could be a generic combine with a predicate for extracting the
6061 // high half of an integer being free.
6062
6063 // (or i64:x, (zero_extend i32:y)) ->
6064 // i64 (bitcast (v2i32 build_vector (or i32:y, lo_32(x)), hi_32(x)))
6065 if (LHS.getOpcode() == ISD::ZERO_EXTEND &&
6066 RHS.getOpcode() != ISD::ZERO_EXTEND)
6067 std::swap(LHS, RHS);
6068
6069 if (RHS.getOpcode() == ISD::ZERO_EXTEND) {
6070 SDValue ExtSrc = RHS.getOperand(0);
6071 EVT SrcVT = ExtSrc.getValueType();
6072 if (SrcVT == MVT::i32) {
6073 SDLoc SL(N);
6074 SDValue LowLHS, HiBits;
6075 std::tie(LowLHS, HiBits) = split64BitValue(LHS, DAG);
6076 SDValue LowOr = DAG.getNode(ISD::OR, SL, MVT::i32, LowLHS, ExtSrc);
6077
6078 DCI.AddToWorklist(LowOr.getNode());
6079 DCI.AddToWorklist(HiBits.getNode());
6080
6081 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
6082 LowOr, HiBits);
6083 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
Matt Arsenault3b082382016-04-12 18:24:38 +00006084 }
6085 }
6086
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00006087 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
6088 if (CRHS) {
6089 if (SDValue Split
6090 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::OR, LHS, CRHS))
6091 return Split;
6092 }
Matt Arsenaultf2290332015-01-06 23:00:39 +00006093
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00006094 return SDValue();
6095}
Matt Arsenaultf2290332015-01-06 23:00:39 +00006096
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00006097SDValue SITargetLowering::performXorCombine(SDNode *N,
6098 DAGCombinerInfo &DCI) const {
6099 EVT VT = N->getValueType(0);
6100 if (VT != MVT::i64)
6101 return SDValue();
Matt Arsenaultf2290332015-01-06 23:00:39 +00006102
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00006103 SDValue LHS = N->getOperand(0);
6104 SDValue RHS = N->getOperand(1);
6105
6106 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS);
6107 if (CRHS) {
6108 if (SDValue Split
6109 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::XOR, LHS, CRHS))
6110 return Split;
Matt Arsenaultf2290332015-01-06 23:00:39 +00006111 }
6112
6113 return SDValue();
6114}
6115
Matt Arsenault5cf42712017-04-06 20:58:30 +00006116// Instructions that will be lowered with a final instruction that zeros the
6117// high result bits.
6118// XXX - probably only need to list legal operations.
Matt Arsenault8edfaee2017-03-31 19:53:03 +00006119static bool fp16SrcZerosHighBits(unsigned Opc) {
6120 switch (Opc) {
Matt Arsenault5cf42712017-04-06 20:58:30 +00006121 case ISD::FADD:
6122 case ISD::FSUB:
6123 case ISD::FMUL:
6124 case ISD::FDIV:
6125 case ISD::FREM:
6126 case ISD::FMA:
6127 case ISD::FMAD:
6128 case ISD::FCANONICALIZE:
6129 case ISD::FP_ROUND:
6130 case ISD::UINT_TO_FP:
6131 case ISD::SINT_TO_FP:
6132 case ISD::FABS:
6133 // Fabs is lowered to a bit operation, but it's an and which will clear the
6134 // high bits anyway.
6135 case ISD::FSQRT:
6136 case ISD::FSIN:
6137 case ISD::FCOS:
6138 case ISD::FPOWI:
6139 case ISD::FPOW:
6140 case ISD::FLOG:
6141 case ISD::FLOG2:
6142 case ISD::FLOG10:
6143 case ISD::FEXP:
6144 case ISD::FEXP2:
6145 case ISD::FCEIL:
6146 case ISD::FTRUNC:
6147 case ISD::FRINT:
6148 case ISD::FNEARBYINT:
6149 case ISD::FROUND:
6150 case ISD::FFLOOR:
6151 case ISD::FMINNUM:
6152 case ISD::FMAXNUM:
6153 case AMDGPUISD::FRACT:
6154 case AMDGPUISD::CLAMP:
6155 case AMDGPUISD::COS_HW:
6156 case AMDGPUISD::SIN_HW:
6157 case AMDGPUISD::FMIN3:
6158 case AMDGPUISD::FMAX3:
6159 case AMDGPUISD::FMED3:
6160 case AMDGPUISD::FMAD_FTZ:
6161 case AMDGPUISD::RCP:
6162 case AMDGPUISD::RSQ:
6163 case AMDGPUISD::LDEXP:
Matt Arsenault8edfaee2017-03-31 19:53:03 +00006164 return true;
Matt Arsenault5cf42712017-04-06 20:58:30 +00006165 default:
6166 // fcopysign, select and others may be lowered to 32-bit bit operations
6167 // which don't zero the high bits.
6168 return false;
Matt Arsenault8edfaee2017-03-31 19:53:03 +00006169 }
6170}
6171
6172SDValue SITargetLowering::performZeroExtendCombine(SDNode *N,
6173 DAGCombinerInfo &DCI) const {
6174 if (!Subtarget->has16BitInsts() ||
6175 DCI.getDAGCombineLevel() < AfterLegalizeDAG)
6176 return SDValue();
6177
6178 EVT VT = N->getValueType(0);
6179 if (VT != MVT::i32)
6180 return SDValue();
6181
6182 SDValue Src = N->getOperand(0);
6183 if (Src.getValueType() != MVT::i16)
6184 return SDValue();
6185
6186 // (i32 zext (i16 (bitcast f16:$src))) -> fp16_zext $src
6187 // FIXME: It is not universally true that the high bits are zeroed on gfx9.
6188 if (Src.getOpcode() == ISD::BITCAST) {
6189 SDValue BCSrc = Src.getOperand(0);
6190 if (BCSrc.getValueType() == MVT::f16 &&
6191 fp16SrcZerosHighBits(BCSrc.getOpcode()))
6192 return DCI.DAG.getNode(AMDGPUISD::FP16_ZEXT, SDLoc(N), VT, BCSrc);
6193 }
6194
6195 return SDValue();
6196}
6197
Matt Arsenaultf2290332015-01-06 23:00:39 +00006198SDValue SITargetLowering::performClassCombine(SDNode *N,
6199 DAGCombinerInfo &DCI) const {
6200 SelectionDAG &DAG = DCI.DAG;
6201 SDValue Mask = N->getOperand(1);
6202
6203 // fp_class x, 0 -> false
6204 if (const ConstantSDNode *CMask = dyn_cast<ConstantSDNode>(Mask)) {
6205 if (CMask->isNullValue())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006206 return DAG.getConstant(0, SDLoc(N), MVT::i1);
Matt Arsenaultf2290332015-01-06 23:00:39 +00006207 }
6208
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00006209 if (N->getOperand(0).isUndef())
6210 return DAG.getUNDEF(MVT::i1);
6211
Matt Arsenaultf2290332015-01-06 23:00:39 +00006212 return SDValue();
6213}
6214
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00006215static bool isKnownNeverSNan(SelectionDAG &DAG, SDValue Op) {
6216 if (!DAG.getTargetLoweringInfo().hasFloatingPointExceptions())
6217 return true;
6218
6219 return DAG.isKnownNeverNaN(Op);
6220}
6221
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +00006222static bool isCanonicalized(SelectionDAG &DAG, SDValue Op,
6223 const SISubtarget *ST, unsigned MaxDepth=5) {
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00006224 // If source is a result of another standard FP operation it is already in
6225 // canonical form.
6226
6227 switch (Op.getOpcode()) {
6228 default:
6229 break;
6230
6231 // These will flush denorms if required.
6232 case ISD::FADD:
6233 case ISD::FSUB:
6234 case ISD::FMUL:
6235 case ISD::FSQRT:
6236 case ISD::FCEIL:
6237 case ISD::FFLOOR:
6238 case ISD::FMA:
6239 case ISD::FMAD:
6240
6241 case ISD::FCANONICALIZE:
6242 return true;
6243
6244 case ISD::FP_ROUND:
6245 return Op.getValueType().getScalarType() != MVT::f16 ||
6246 ST->hasFP16Denormals();
6247
6248 case ISD::FP_EXTEND:
6249 return Op.getOperand(0).getValueType().getScalarType() != MVT::f16 ||
6250 ST->hasFP16Denormals();
6251
6252 case ISD::FP16_TO_FP:
6253 case ISD::FP_TO_FP16:
6254 return ST->hasFP16Denormals();
6255
6256 // It can/will be lowered or combined as a bit operation.
6257 // Need to check their input recursively to handle.
6258 case ISD::FNEG:
6259 case ISD::FABS:
6260 return (MaxDepth > 0) &&
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +00006261 isCanonicalized(DAG, Op.getOperand(0), ST, MaxDepth - 1);
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00006262
6263 case ISD::FSIN:
6264 case ISD::FCOS:
6265 case ISD::FSINCOS:
6266 return Op.getValueType().getScalarType() != MVT::f16;
6267
6268 // In pre-GFX9 targets V_MIN_F32 and others do not flush denorms.
6269 // For such targets need to check their input recursively.
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00006270 case ISD::FMINNUM:
6271 case ISD::FMAXNUM:
6272 case ISD::FMINNAN:
6273 case ISD::FMAXNAN:
6274
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +00006275 if (ST->supportsMinMaxDenormModes() &&
6276 DAG.isKnownNeverNaN(Op.getOperand(0)) &&
6277 DAG.isKnownNeverNaN(Op.getOperand(1)))
6278 return true;
6279
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00006280 return (MaxDepth > 0) &&
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +00006281 isCanonicalized(DAG, Op.getOperand(0), ST, MaxDepth - 1) &&
6282 isCanonicalized(DAG, Op.getOperand(1), ST, MaxDepth - 1);
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00006283
6284 case ISD::ConstantFP: {
6285 auto F = cast<ConstantFPSDNode>(Op)->getValueAPF();
6286 return !F.isDenormal() && !(F.isNaN() && F.isSignaling());
6287 }
6288 }
6289 return false;
6290}
6291
Matt Arsenault9cd90712016-04-14 01:42:16 +00006292// Constant fold canonicalize.
6293SDValue SITargetLowering::performFCanonicalizeCombine(
6294 SDNode *N,
6295 DAGCombinerInfo &DCI) const {
Matt Arsenault9cd90712016-04-14 01:42:16 +00006296 SelectionDAG &DAG = DCI.DAG;
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00006297 ConstantFPSDNode *CFP = isConstOrConstSplatFP(N->getOperand(0));
6298
6299 if (!CFP) {
6300 SDValue N0 = N->getOperand(0);
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +00006301 EVT VT = N0.getValueType().getScalarType();
6302 auto ST = getSubtarget();
6303
6304 if (((VT == MVT::f32 && ST->hasFP32Denormals()) ||
6305 (VT == MVT::f64 && ST->hasFP64Denormals()) ||
6306 (VT == MVT::f16 && ST->hasFP16Denormals())) &&
6307 DAG.isKnownNeverNaN(N0))
6308 return N0;
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00006309
6310 bool IsIEEEMode = Subtarget->enableIEEEBit(DAG.getMachineFunction());
6311
6312 if ((IsIEEEMode || isKnownNeverSNan(DAG, N0)) &&
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +00006313 isCanonicalized(DAG, N0, ST))
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00006314 return N0;
6315
6316 return SDValue();
6317 }
6318
Matt Arsenault9cd90712016-04-14 01:42:16 +00006319 const APFloat &C = CFP->getValueAPF();
6320
6321 // Flush denormals to 0 if not enabled.
6322 if (C.isDenormal()) {
6323 EVT VT = N->getValueType(0);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00006324 EVT SVT = VT.getScalarType();
6325 if (SVT == MVT::f32 && !Subtarget->hasFP32Denormals())
Matt Arsenault9cd90712016-04-14 01:42:16 +00006326 return DAG.getConstantFP(0.0, SDLoc(N), VT);
6327
Matt Arsenaulteb522e62017-02-27 22:15:25 +00006328 if (SVT == MVT::f64 && !Subtarget->hasFP64Denormals())
Matt Arsenault9cd90712016-04-14 01:42:16 +00006329 return DAG.getConstantFP(0.0, SDLoc(N), VT);
Matt Arsenaultce841302016-12-22 03:05:37 +00006330
Matt Arsenaulteb522e62017-02-27 22:15:25 +00006331 if (SVT == MVT::f16 && !Subtarget->hasFP16Denormals())
Matt Arsenaultce841302016-12-22 03:05:37 +00006332 return DAG.getConstantFP(0.0, SDLoc(N), VT);
Matt Arsenault9cd90712016-04-14 01:42:16 +00006333 }
6334
6335 if (C.isNaN()) {
6336 EVT VT = N->getValueType(0);
6337 APFloat CanonicalQNaN = APFloat::getQNaN(C.getSemantics());
6338 if (C.isSignaling()) {
6339 // Quiet a signaling NaN.
6340 return DAG.getConstantFP(CanonicalQNaN, SDLoc(N), VT);
6341 }
6342
6343 // Make sure it is the canonical NaN bitpattern.
6344 //
6345 // TODO: Can we use -1 as the canonical NaN value since it's an inline
6346 // immediate?
6347 if (C.bitcastToAPInt() != CanonicalQNaN.bitcastToAPInt())
6348 return DAG.getConstantFP(CanonicalQNaN, SDLoc(N), VT);
6349 }
6350
Matt Arsenaulteb522e62017-02-27 22:15:25 +00006351 return N->getOperand(0);
Matt Arsenault9cd90712016-04-14 01:42:16 +00006352}
6353
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006354static unsigned minMaxOpcToMin3Max3Opc(unsigned Opc) {
6355 switch (Opc) {
6356 case ISD::FMAXNUM:
6357 return AMDGPUISD::FMAX3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00006358 case ISD::SMAX:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006359 return AMDGPUISD::SMAX3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00006360 case ISD::UMAX:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006361 return AMDGPUISD::UMAX3;
6362 case ISD::FMINNUM:
6363 return AMDGPUISD::FMIN3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00006364 case ISD::SMIN:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006365 return AMDGPUISD::SMIN3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00006366 case ISD::UMIN:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006367 return AMDGPUISD::UMIN3;
6368 default:
6369 llvm_unreachable("Not a min/max opcode");
6370 }
6371}
6372
Matt Arsenault10268f92017-02-27 22:40:39 +00006373SDValue SITargetLowering::performIntMed3ImmCombine(
6374 SelectionDAG &DAG, const SDLoc &SL,
6375 SDValue Op0, SDValue Op1, bool Signed) const {
Matt Arsenaultf639c322016-01-28 20:53:42 +00006376 ConstantSDNode *K1 = dyn_cast<ConstantSDNode>(Op1);
6377 if (!K1)
6378 return SDValue();
6379
6380 ConstantSDNode *K0 = dyn_cast<ConstantSDNode>(Op0.getOperand(1));
6381 if (!K0)
6382 return SDValue();
6383
Matt Arsenaultf639c322016-01-28 20:53:42 +00006384 if (Signed) {
6385 if (K0->getAPIntValue().sge(K1->getAPIntValue()))
6386 return SDValue();
6387 } else {
6388 if (K0->getAPIntValue().uge(K1->getAPIntValue()))
6389 return SDValue();
6390 }
6391
6392 EVT VT = K0->getValueType(0);
Matt Arsenault10268f92017-02-27 22:40:39 +00006393 unsigned Med3Opc = Signed ? AMDGPUISD::SMED3 : AMDGPUISD::UMED3;
6394 if (VT == MVT::i32 || (VT == MVT::i16 && Subtarget->hasMed3_16())) {
6395 return DAG.getNode(Med3Opc, SL, VT,
6396 Op0.getOperand(0), SDValue(K0, 0), SDValue(K1, 0));
6397 }
Tom Stellard115a6152016-11-10 16:02:37 +00006398
Matt Arsenault10268f92017-02-27 22:40:39 +00006399 // If there isn't a 16-bit med3 operation, convert to 32-bit.
Tom Stellard115a6152016-11-10 16:02:37 +00006400 MVT NVT = MVT::i32;
6401 unsigned ExtOp = Signed ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
6402
Matt Arsenault10268f92017-02-27 22:40:39 +00006403 SDValue Tmp1 = DAG.getNode(ExtOp, SL, NVT, Op0->getOperand(0));
6404 SDValue Tmp2 = DAG.getNode(ExtOp, SL, NVT, Op0->getOperand(1));
6405 SDValue Tmp3 = DAG.getNode(ExtOp, SL, NVT, Op1);
Tom Stellard115a6152016-11-10 16:02:37 +00006406
Matt Arsenault10268f92017-02-27 22:40:39 +00006407 SDValue Med3 = DAG.getNode(Med3Opc, SL, NVT, Tmp1, Tmp2, Tmp3);
6408 return DAG.getNode(ISD::TRUNCATE, SL, VT, Med3);
Matt Arsenaultf639c322016-01-28 20:53:42 +00006409}
6410
Matt Arsenault6b114d22017-08-30 01:20:17 +00006411static ConstantFPSDNode *getSplatConstantFP(SDValue Op) {
6412 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op))
6413 return C;
6414
6415 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(Op)) {
6416 if (ConstantFPSDNode *C = BV->getConstantFPSplatNode())
6417 return C;
6418 }
6419
6420 return nullptr;
6421}
6422
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00006423SDValue SITargetLowering::performFPMed3ImmCombine(SelectionDAG &DAG,
6424 const SDLoc &SL,
6425 SDValue Op0,
6426 SDValue Op1) const {
Matt Arsenault6b114d22017-08-30 01:20:17 +00006427 ConstantFPSDNode *K1 = getSplatConstantFP(Op1);
Matt Arsenaultf639c322016-01-28 20:53:42 +00006428 if (!K1)
6429 return SDValue();
6430
Matt Arsenault6b114d22017-08-30 01:20:17 +00006431 ConstantFPSDNode *K0 = getSplatConstantFP(Op0.getOperand(1));
Matt Arsenaultf639c322016-01-28 20:53:42 +00006432 if (!K0)
6433 return SDValue();
6434
6435 // Ordered >= (although NaN inputs should have folded away by now).
6436 APFloat::cmpResult Cmp = K0->getValueAPF().compare(K1->getValueAPF());
6437 if (Cmp == APFloat::cmpGreaterThan)
6438 return SDValue();
6439
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00006440 // TODO: Check IEEE bit enabled?
Matt Arsenault6b114d22017-08-30 01:20:17 +00006441 EVT VT = Op0.getValueType();
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00006442 if (Subtarget->enableDX10Clamp()) {
6443 // If dx10_clamp is enabled, NaNs clamp to 0.0. This is the same as the
6444 // hardware fmed3 behavior converting to a min.
6445 // FIXME: Should this be allowing -0.0?
6446 if (K1->isExactlyValue(1.0) && K0->isExactlyValue(0.0))
6447 return DAG.getNode(AMDGPUISD::CLAMP, SL, VT, Op0.getOperand(0));
6448 }
6449
Matt Arsenault6b114d22017-08-30 01:20:17 +00006450 // med3 for f16 is only available on gfx9+, and not available for v2f16.
6451 if (VT == MVT::f32 || (VT == MVT::f16 && Subtarget->hasMed3_16())) {
6452 // This isn't safe with signaling NaNs because in IEEE mode, min/max on a
6453 // signaling NaN gives a quiet NaN. The quiet NaN input to the min would
6454 // then give the other result, which is different from med3 with a NaN
6455 // input.
6456 SDValue Var = Op0.getOperand(0);
6457 if (!isKnownNeverSNan(DAG, Var))
6458 return SDValue();
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00006459
Matt Arsenault6b114d22017-08-30 01:20:17 +00006460 return DAG.getNode(AMDGPUISD::FMED3, SL, K0->getValueType(0),
6461 Var, SDValue(K0, 0), SDValue(K1, 0));
6462 }
Matt Arsenaultf639c322016-01-28 20:53:42 +00006463
Matt Arsenault6b114d22017-08-30 01:20:17 +00006464 return SDValue();
Matt Arsenaultf639c322016-01-28 20:53:42 +00006465}
6466
6467SDValue SITargetLowering::performMinMaxCombine(SDNode *N,
6468 DAGCombinerInfo &DCI) const {
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006469 SelectionDAG &DAG = DCI.DAG;
6470
Matt Arsenault79a45db2017-02-22 23:53:37 +00006471 EVT VT = N->getValueType(0);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006472 unsigned Opc = N->getOpcode();
6473 SDValue Op0 = N->getOperand(0);
6474 SDValue Op1 = N->getOperand(1);
6475
6476 // Only do this if the inner op has one use since this will just increases
6477 // register pressure for no benefit.
6478
Matt Arsenault79a45db2017-02-22 23:53:37 +00006479
6480 if (Opc != AMDGPUISD::FMIN_LEGACY && Opc != AMDGPUISD::FMAX_LEGACY &&
Farhana Aleene80aeac2018-04-03 23:00:30 +00006481 !VT.isVector() && VT != MVT::f64 &&
Matt Arsenaultee324ff2017-05-17 19:25:06 +00006482 ((VT != MVT::f16 && VT != MVT::i16) || Subtarget->hasMin3Max3_16())) {
Matt Arsenault5b39b342016-01-28 20:53:48 +00006483 // max(max(a, b), c) -> max3(a, b, c)
6484 // min(min(a, b), c) -> min3(a, b, c)
6485 if (Op0.getOpcode() == Opc && Op0.hasOneUse()) {
6486 SDLoc DL(N);
6487 return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
6488 DL,
6489 N->getValueType(0),
6490 Op0.getOperand(0),
6491 Op0.getOperand(1),
6492 Op1);
6493 }
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006494
Matt Arsenault5b39b342016-01-28 20:53:48 +00006495 // Try commuted.
6496 // max(a, max(b, c)) -> max3(a, b, c)
6497 // min(a, min(b, c)) -> min3(a, b, c)
6498 if (Op1.getOpcode() == Opc && Op1.hasOneUse()) {
6499 SDLoc DL(N);
6500 return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
6501 DL,
6502 N->getValueType(0),
6503 Op0,
6504 Op1.getOperand(0),
6505 Op1.getOperand(1));
6506 }
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006507 }
6508
Matt Arsenaultf639c322016-01-28 20:53:42 +00006509 // min(max(x, K0), K1), K0 < K1 -> med3(x, K0, K1)
6510 if (Opc == ISD::SMIN && Op0.getOpcode() == ISD::SMAX && Op0.hasOneUse()) {
6511 if (SDValue Med3 = performIntMed3ImmCombine(DAG, SDLoc(N), Op0, Op1, true))
6512 return Med3;
6513 }
6514
6515 if (Opc == ISD::UMIN && Op0.getOpcode() == ISD::UMAX && Op0.hasOneUse()) {
6516 if (SDValue Med3 = performIntMed3ImmCombine(DAG, SDLoc(N), Op0, Op1, false))
6517 return Med3;
6518 }
6519
6520 // fminnum(fmaxnum(x, K0), K1), K0 < K1 && !is_snan(x) -> fmed3(x, K0, K1)
Matt Arsenault5b39b342016-01-28 20:53:48 +00006521 if (((Opc == ISD::FMINNUM && Op0.getOpcode() == ISD::FMAXNUM) ||
6522 (Opc == AMDGPUISD::FMIN_LEGACY &&
6523 Op0.getOpcode() == AMDGPUISD::FMAX_LEGACY)) &&
Matt Arsenault79a45db2017-02-22 23:53:37 +00006524 (VT == MVT::f32 || VT == MVT::f64 ||
Matt Arsenault6b114d22017-08-30 01:20:17 +00006525 (VT == MVT::f16 && Subtarget->has16BitInsts()) ||
6526 (VT == MVT::v2f16 && Subtarget->hasVOP3PInsts())) &&
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00006527 Op0.hasOneUse()) {
Matt Arsenaultf639c322016-01-28 20:53:42 +00006528 if (SDValue Res = performFPMed3ImmCombine(DAG, SDLoc(N), Op0, Op1))
6529 return Res;
6530 }
6531
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006532 return SDValue();
6533}
6534
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00006535static bool isClampZeroToOne(SDValue A, SDValue B) {
6536 if (ConstantFPSDNode *CA = dyn_cast<ConstantFPSDNode>(A)) {
6537 if (ConstantFPSDNode *CB = dyn_cast<ConstantFPSDNode>(B)) {
6538 // FIXME: Should this be allowing -0.0?
6539 return (CA->isExactlyValue(0.0) && CB->isExactlyValue(1.0)) ||
6540 (CA->isExactlyValue(1.0) && CB->isExactlyValue(0.0));
6541 }
6542 }
6543
6544 return false;
6545}
6546
6547// FIXME: Should only worry about snans for version with chain.
6548SDValue SITargetLowering::performFMed3Combine(SDNode *N,
6549 DAGCombinerInfo &DCI) const {
6550 EVT VT = N->getValueType(0);
6551 // v_med3_f32 and v_max_f32 behave identically wrt denorms, exceptions and
6552 // NaNs. With a NaN input, the order of the operands may change the result.
6553
6554 SelectionDAG &DAG = DCI.DAG;
6555 SDLoc SL(N);
6556
6557 SDValue Src0 = N->getOperand(0);
6558 SDValue Src1 = N->getOperand(1);
6559 SDValue Src2 = N->getOperand(2);
6560
6561 if (isClampZeroToOne(Src0, Src1)) {
6562 // const_a, const_b, x -> clamp is safe in all cases including signaling
6563 // nans.
6564 // FIXME: Should this be allowing -0.0?
6565 return DAG.getNode(AMDGPUISD::CLAMP, SL, VT, Src2);
6566 }
6567
6568 // FIXME: dx10_clamp behavior assumed in instcombine. Should we really bother
6569 // handling no dx10-clamp?
6570 if (Subtarget->enableDX10Clamp()) {
6571 // If NaNs is clamped to 0, we are free to reorder the inputs.
6572
6573 if (isa<ConstantFPSDNode>(Src0) && !isa<ConstantFPSDNode>(Src1))
6574 std::swap(Src0, Src1);
6575
6576 if (isa<ConstantFPSDNode>(Src1) && !isa<ConstantFPSDNode>(Src2))
6577 std::swap(Src1, Src2);
6578
6579 if (isa<ConstantFPSDNode>(Src0) && !isa<ConstantFPSDNode>(Src1))
6580 std::swap(Src0, Src1);
6581
6582 if (isClampZeroToOne(Src1, Src2))
6583 return DAG.getNode(AMDGPUISD::CLAMP, SL, VT, Src0);
6584 }
6585
6586 return SDValue();
6587}
6588
Matt Arsenault1f17c662017-02-22 00:27:34 +00006589SDValue SITargetLowering::performCvtPkRTZCombine(SDNode *N,
6590 DAGCombinerInfo &DCI) const {
6591 SDValue Src0 = N->getOperand(0);
6592 SDValue Src1 = N->getOperand(1);
6593 if (Src0.isUndef() && Src1.isUndef())
6594 return DCI.DAG.getUNDEF(N->getValueType(0));
6595 return SDValue();
6596}
6597
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00006598SDValue SITargetLowering::performExtractVectorEltCombine(
6599 SDNode *N, DAGCombinerInfo &DCI) const {
6600 SDValue Vec = N->getOperand(0);
6601
Matt Arsenault8cbb4882017-09-20 21:01:24 +00006602 SelectionDAG &DAG = DCI.DAG;
Matt Arsenaultfcc5ba42018-04-26 19:21:32 +00006603 if ((Vec.getOpcode() == ISD::FNEG ||
6604 Vec.getOpcode() == ISD::FABS) && allUsesHaveSourceMods(N)) {
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00006605 SDLoc SL(N);
6606 EVT EltVT = N->getValueType(0);
6607 SDValue Idx = N->getOperand(1);
6608 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
6609 Vec.getOperand(0), Idx);
Matt Arsenaultfcc5ba42018-04-26 19:21:32 +00006610 return DAG.getNode(Vec.getOpcode(), SL, EltVT, Elt);
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00006611 }
6612
6613 return SDValue();
6614}
6615
Matt Arsenault8cbb4882017-09-20 21:01:24 +00006616static bool convertBuildVectorCastElt(SelectionDAG &DAG,
6617 SDValue &Lo, SDValue &Hi) {
6618 if (Hi.getOpcode() == ISD::BITCAST &&
6619 Hi.getOperand(0).getValueType() == MVT::f16 &&
6620 (isa<ConstantSDNode>(Lo) || Lo.isUndef())) {
6621 Lo = DAG.getNode(ISD::BITCAST, SDLoc(Lo), MVT::f16, Lo);
6622 Hi = Hi.getOperand(0);
6623 return true;
6624 }
6625
6626 return false;
6627}
6628
6629SDValue SITargetLowering::performBuildVectorCombine(
6630 SDNode *N, DAGCombinerInfo &DCI) const {
6631 SDLoc SL(N);
6632
6633 if (!isTypeLegal(MVT::v2i16))
6634 return SDValue();
6635 SelectionDAG &DAG = DCI.DAG;
6636 EVT VT = N->getValueType(0);
6637
6638 if (VT == MVT::v2i16) {
6639 SDValue Lo = N->getOperand(0);
6640 SDValue Hi = N->getOperand(1);
6641
6642 // v2i16 build_vector (const|undef), (bitcast f16:$x)
6643 // -> bitcast (v2f16 build_vector const|undef, $x
6644 if (convertBuildVectorCastElt(DAG, Lo, Hi)) {
6645 SDValue NewVec = DAG.getBuildVector(MVT::v2f16, SL, { Lo, Hi });
6646 return DAG.getNode(ISD::BITCAST, SL, VT, NewVec);
6647 }
6648
6649 if (convertBuildVectorCastElt(DAG, Hi, Lo)) {
6650 SDValue NewVec = DAG.getBuildVector(MVT::v2f16, SL, { Hi, Lo });
6651 return DAG.getNode(ISD::BITCAST, SL, VT, NewVec);
6652 }
6653 }
6654
6655 return SDValue();
6656}
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00006657
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00006658unsigned SITargetLowering::getFusedOpcode(const SelectionDAG &DAG,
6659 const SDNode *N0,
6660 const SDNode *N1) const {
6661 EVT VT = N0->getValueType(0);
6662
Matt Arsenault770ec862016-12-22 03:55:35 +00006663 // Only do this if we are not trying to support denormals. v_mad_f32 does not
6664 // support denormals ever.
6665 if ((VT == MVT::f32 && !Subtarget->hasFP32Denormals()) ||
6666 (VT == MVT::f16 && !Subtarget->hasFP16Denormals()))
6667 return ISD::FMAD;
6668
6669 const TargetOptions &Options = DAG.getTarget().Options;
Amara Emersond28f0cd42017-05-01 15:17:51 +00006670 if ((Options.AllowFPOpFusion == FPOpFusion::Fast || Options.UnsafeFPMath ||
6671 (N0->getFlags().hasUnsafeAlgebra() &&
6672 N1->getFlags().hasUnsafeAlgebra())) &&
Matt Arsenault770ec862016-12-22 03:55:35 +00006673 isFMAFasterThanFMulAndFAdd(VT)) {
6674 return ISD::FMA;
6675 }
6676
6677 return 0;
6678}
6679
Matt Arsenault4f6318f2017-11-06 17:04:37 +00006680static SDValue getMad64_32(SelectionDAG &DAG, const SDLoc &SL,
6681 EVT VT,
6682 SDValue N0, SDValue N1, SDValue N2,
6683 bool Signed) {
6684 unsigned MadOpc = Signed ? AMDGPUISD::MAD_I64_I32 : AMDGPUISD::MAD_U64_U32;
6685 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::i1);
6686 SDValue Mad = DAG.getNode(MadOpc, SL, VTs, N0, N1, N2);
6687 return DAG.getNode(ISD::TRUNCATE, SL, VT, Mad);
6688}
6689
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006690SDValue SITargetLowering::performAddCombine(SDNode *N,
6691 DAGCombinerInfo &DCI) const {
6692 SelectionDAG &DAG = DCI.DAG;
6693 EVT VT = N->getValueType(0);
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006694 SDLoc SL(N);
6695 SDValue LHS = N->getOperand(0);
6696 SDValue RHS = N->getOperand(1);
6697
Matt Arsenault4f6318f2017-11-06 17:04:37 +00006698 if ((LHS.getOpcode() == ISD::MUL || RHS.getOpcode() == ISD::MUL)
6699 && Subtarget->hasMad64_32() &&
6700 !VT.isVector() && VT.getScalarSizeInBits() > 32 &&
6701 VT.getScalarSizeInBits() <= 64) {
6702 if (LHS.getOpcode() != ISD::MUL)
6703 std::swap(LHS, RHS);
6704
6705 SDValue MulLHS = LHS.getOperand(0);
6706 SDValue MulRHS = LHS.getOperand(1);
6707 SDValue AddRHS = RHS;
6708
6709 // TODO: Maybe restrict if SGPR inputs.
6710 if (numBitsUnsigned(MulLHS, DAG) <= 32 &&
6711 numBitsUnsigned(MulRHS, DAG) <= 32) {
6712 MulLHS = DAG.getZExtOrTrunc(MulLHS, SL, MVT::i32);
6713 MulRHS = DAG.getZExtOrTrunc(MulRHS, SL, MVT::i32);
6714 AddRHS = DAG.getZExtOrTrunc(AddRHS, SL, MVT::i64);
6715 return getMad64_32(DAG, SL, VT, MulLHS, MulRHS, AddRHS, false);
6716 }
6717
6718 if (numBitsSigned(MulLHS, DAG) < 32 && numBitsSigned(MulRHS, DAG) < 32) {
6719 MulLHS = DAG.getSExtOrTrunc(MulLHS, SL, MVT::i32);
6720 MulRHS = DAG.getSExtOrTrunc(MulRHS, SL, MVT::i32);
6721 AddRHS = DAG.getSExtOrTrunc(AddRHS, SL, MVT::i64);
6722 return getMad64_32(DAG, SL, VT, MulLHS, MulRHS, AddRHS, true);
6723 }
6724
6725 return SDValue();
6726 }
6727
6728 if (VT != MVT::i32)
6729 return SDValue();
6730
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006731 // add x, zext (setcc) => addcarry x, 0, setcc
6732 // add x, sext (setcc) => subcarry x, 0, setcc
6733 unsigned Opc = LHS.getOpcode();
6734 if (Opc == ISD::ZERO_EXTEND || Opc == ISD::SIGN_EXTEND ||
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +00006735 Opc == ISD::ANY_EXTEND || Opc == ISD::ADDCARRY)
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006736 std::swap(RHS, LHS);
6737
6738 Opc = RHS.getOpcode();
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +00006739 switch (Opc) {
6740 default: break;
6741 case ISD::ZERO_EXTEND:
6742 case ISD::SIGN_EXTEND:
6743 case ISD::ANY_EXTEND: {
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006744 auto Cond = RHS.getOperand(0);
Stanislav Mekhanoshin6851ddf2017-06-27 18:25:26 +00006745 if (!isBoolSGPR(Cond))
Stanislav Mekhanoshin3ed38c62017-06-21 23:46:22 +00006746 break;
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +00006747 SDVTList VTList = DAG.getVTList(MVT::i32, MVT::i1);
6748 SDValue Args[] = { LHS, DAG.getConstant(0, SL, MVT::i32), Cond };
6749 Opc = (Opc == ISD::SIGN_EXTEND) ? ISD::SUBCARRY : ISD::ADDCARRY;
6750 return DAG.getNode(Opc, SL, VTList, Args);
6751 }
6752 case ISD::ADDCARRY: {
6753 // add x, (addcarry y, 0, cc) => addcarry x, y, cc
6754 auto C = dyn_cast<ConstantSDNode>(RHS.getOperand(1));
6755 if (!C || C->getZExtValue() != 0) break;
6756 SDValue Args[] = { LHS, RHS.getOperand(0), RHS.getOperand(2) };
6757 return DAG.getNode(ISD::ADDCARRY, SDLoc(N), RHS->getVTList(), Args);
6758 }
6759 }
6760 return SDValue();
6761}
6762
6763SDValue SITargetLowering::performSubCombine(SDNode *N,
6764 DAGCombinerInfo &DCI) const {
6765 SelectionDAG &DAG = DCI.DAG;
6766 EVT VT = N->getValueType(0);
6767
6768 if (VT != MVT::i32)
6769 return SDValue();
6770
6771 SDLoc SL(N);
6772 SDValue LHS = N->getOperand(0);
6773 SDValue RHS = N->getOperand(1);
6774
6775 unsigned Opc = LHS.getOpcode();
6776 if (Opc != ISD::SUBCARRY)
6777 std::swap(RHS, LHS);
6778
6779 if (LHS.getOpcode() == ISD::SUBCARRY) {
6780 // sub (subcarry x, 0, cc), y => subcarry x, y, cc
6781 auto C = dyn_cast<ConstantSDNode>(LHS.getOperand(1));
6782 if (!C || C->getZExtValue() != 0)
6783 return SDValue();
6784 SDValue Args[] = { LHS.getOperand(0), RHS, LHS.getOperand(2) };
6785 return DAG.getNode(ISD::SUBCARRY, SDLoc(N), LHS->getVTList(), Args);
6786 }
6787 return SDValue();
6788}
6789
6790SDValue SITargetLowering::performAddCarrySubCarryCombine(SDNode *N,
6791 DAGCombinerInfo &DCI) const {
6792
6793 if (N->getValueType(0) != MVT::i32)
6794 return SDValue();
6795
6796 auto C = dyn_cast<ConstantSDNode>(N->getOperand(1));
6797 if (!C || C->getZExtValue() != 0)
6798 return SDValue();
6799
6800 SelectionDAG &DAG = DCI.DAG;
6801 SDValue LHS = N->getOperand(0);
6802
6803 // addcarry (add x, y), 0, cc => addcarry x, y, cc
6804 // subcarry (sub x, y), 0, cc => subcarry x, y, cc
6805 unsigned LHSOpc = LHS.getOpcode();
6806 unsigned Opc = N->getOpcode();
6807 if ((LHSOpc == ISD::ADD && Opc == ISD::ADDCARRY) ||
6808 (LHSOpc == ISD::SUB && Opc == ISD::SUBCARRY)) {
6809 SDValue Args[] = { LHS.getOperand(0), LHS.getOperand(1), N->getOperand(2) };
6810 return DAG.getNode(Opc, SDLoc(N), N->getVTList(), Args);
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006811 }
6812 return SDValue();
6813}
6814
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006815SDValue SITargetLowering::performFAddCombine(SDNode *N,
6816 DAGCombinerInfo &DCI) const {
6817 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
6818 return SDValue();
6819
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006820 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault770ec862016-12-22 03:55:35 +00006821 EVT VT = N->getValueType(0);
Matt Arsenault770ec862016-12-22 03:55:35 +00006822
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006823 SDLoc SL(N);
6824 SDValue LHS = N->getOperand(0);
6825 SDValue RHS = N->getOperand(1);
6826
6827 // These should really be instruction patterns, but writing patterns with
6828 // source modiifiers is a pain.
6829
6830 // fadd (fadd (a, a), b) -> mad 2.0, a, b
6831 if (LHS.getOpcode() == ISD::FADD) {
6832 SDValue A = LHS.getOperand(0);
6833 if (A == LHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00006834 unsigned FusedOp = getFusedOpcode(DAG, N, LHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00006835 if (FusedOp != 0) {
6836 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00006837 return DAG.getNode(FusedOp, SL, VT, A, Two, RHS);
Matt Arsenault770ec862016-12-22 03:55:35 +00006838 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006839 }
6840 }
6841
6842 // fadd (b, fadd (a, a)) -> mad 2.0, a, b
6843 if (RHS.getOpcode() == ISD::FADD) {
6844 SDValue A = RHS.getOperand(0);
6845 if (A == RHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00006846 unsigned FusedOp = getFusedOpcode(DAG, N, RHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00006847 if (FusedOp != 0) {
6848 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00006849 return DAG.getNode(FusedOp, SL, VT, A, Two, LHS);
Matt Arsenault770ec862016-12-22 03:55:35 +00006850 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006851 }
6852 }
6853
6854 return SDValue();
6855}
6856
6857SDValue SITargetLowering::performFSubCombine(SDNode *N,
6858 DAGCombinerInfo &DCI) const {
6859 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
6860 return SDValue();
6861
6862 SelectionDAG &DAG = DCI.DAG;
6863 SDLoc SL(N);
6864 EVT VT = N->getValueType(0);
6865 assert(!VT.isVector());
6866
6867 // Try to get the fneg to fold into the source modifier. This undoes generic
6868 // DAG combines and folds them into the mad.
6869 //
6870 // Only do this if we are not trying to support denormals. v_mad_f32 does
6871 // not support denormals ever.
Matt Arsenault770ec862016-12-22 03:55:35 +00006872 SDValue LHS = N->getOperand(0);
6873 SDValue RHS = N->getOperand(1);
6874 if (LHS.getOpcode() == ISD::FADD) {
6875 // (fsub (fadd a, a), c) -> mad 2.0, a, (fneg c)
6876 SDValue A = LHS.getOperand(0);
6877 if (A == LHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00006878 unsigned FusedOp = getFusedOpcode(DAG, N, LHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00006879 if (FusedOp != 0){
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006880 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
6881 SDValue NegRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
6882
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00006883 return DAG.getNode(FusedOp, SL, VT, A, Two, NegRHS);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006884 }
6885 }
Matt Arsenault770ec862016-12-22 03:55:35 +00006886 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006887
Matt Arsenault770ec862016-12-22 03:55:35 +00006888 if (RHS.getOpcode() == ISD::FADD) {
6889 // (fsub c, (fadd a, a)) -> mad -2.0, a, c
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006890
Matt Arsenault770ec862016-12-22 03:55:35 +00006891 SDValue A = RHS.getOperand(0);
6892 if (A == RHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00006893 unsigned FusedOp = getFusedOpcode(DAG, N, RHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00006894 if (FusedOp != 0){
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006895 const SDValue NegTwo = DAG.getConstantFP(-2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00006896 return DAG.getNode(FusedOp, SL, VT, A, NegTwo, LHS);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006897 }
6898 }
6899 }
6900
6901 return SDValue();
6902}
6903
Matt Arsenault6f6233d2015-01-06 23:00:41 +00006904SDValue SITargetLowering::performSetCCCombine(SDNode *N,
6905 DAGCombinerInfo &DCI) const {
6906 SelectionDAG &DAG = DCI.DAG;
6907 SDLoc SL(N);
6908
6909 SDValue LHS = N->getOperand(0);
6910 SDValue RHS = N->getOperand(1);
6911 EVT VT = LHS.getValueType();
Stanislav Mekhanoshinc9bd53a2017-06-27 18:53:03 +00006912 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
6913
6914 auto CRHS = dyn_cast<ConstantSDNode>(RHS);
6915 if (!CRHS) {
6916 CRHS = dyn_cast<ConstantSDNode>(LHS);
6917 if (CRHS) {
6918 std::swap(LHS, RHS);
6919 CC = getSetCCSwappedOperands(CC);
6920 }
6921 }
6922
6923 if (CRHS && VT == MVT::i32 && LHS.getOpcode() == ISD::SIGN_EXTEND &&
6924 isBoolSGPR(LHS.getOperand(0))) {
6925 // setcc (sext from i1 cc), -1, ne|sgt|ult) => not cc => xor cc, -1
6926 // setcc (sext from i1 cc), -1, eq|sle|uge) => cc
6927 // setcc (sext from i1 cc), 0, eq|sge|ule) => not cc => xor cc, -1
6928 // setcc (sext from i1 cc), 0, ne|ugt|slt) => cc
6929 if ((CRHS->isAllOnesValue() &&
6930 (CC == ISD::SETNE || CC == ISD::SETGT || CC == ISD::SETULT)) ||
6931 (CRHS->isNullValue() &&
6932 (CC == ISD::SETEQ || CC == ISD::SETGE || CC == ISD::SETULE)))
6933 return DAG.getNode(ISD::XOR, SL, MVT::i1, LHS.getOperand(0),
6934 DAG.getConstant(-1, SL, MVT::i1));
6935 if ((CRHS->isAllOnesValue() &&
6936 (CC == ISD::SETEQ || CC == ISD::SETLE || CC == ISD::SETUGE)) ||
6937 (CRHS->isNullValue() &&
6938 (CC == ISD::SETNE || CC == ISD::SETUGT || CC == ISD::SETLT)))
6939 return LHS.getOperand(0);
6940 }
Matt Arsenault6f6233d2015-01-06 23:00:41 +00006941
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00006942 if (VT != MVT::f32 && VT != MVT::f64 && (Subtarget->has16BitInsts() &&
6943 VT != MVT::f16))
Matt Arsenault6f6233d2015-01-06 23:00:41 +00006944 return SDValue();
6945
6946 // Match isinf pattern
6947 // (fcmp oeq (fabs x), inf) -> (fp_class x, (p_infinity | n_infinity))
Matt Arsenault6f6233d2015-01-06 23:00:41 +00006948 if (CC == ISD::SETOEQ && LHS.getOpcode() == ISD::FABS) {
6949 const ConstantFPSDNode *CRHS = dyn_cast<ConstantFPSDNode>(RHS);
6950 if (!CRHS)
6951 return SDValue();
6952
6953 const APFloat &APF = CRHS->getValueAPF();
6954 if (APF.isInfinity() && !APF.isNegative()) {
6955 unsigned Mask = SIInstrFlags::P_INFINITY | SIInstrFlags::N_INFINITY;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006956 return DAG.getNode(AMDGPUISD::FP_CLASS, SL, MVT::i1, LHS.getOperand(0),
6957 DAG.getConstant(Mask, SL, MVT::i32));
Matt Arsenault6f6233d2015-01-06 23:00:41 +00006958 }
6959 }
6960
6961 return SDValue();
6962}
6963
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006964SDValue SITargetLowering::performCvtF32UByteNCombine(SDNode *N,
6965 DAGCombinerInfo &DCI) const {
6966 SelectionDAG &DAG = DCI.DAG;
6967 SDLoc SL(N);
6968 unsigned Offset = N->getOpcode() - AMDGPUISD::CVT_F32_UBYTE0;
6969
6970 SDValue Src = N->getOperand(0);
6971 SDValue Srl = N->getOperand(0);
6972 if (Srl.getOpcode() == ISD::ZERO_EXTEND)
6973 Srl = Srl.getOperand(0);
6974
6975 // TODO: Handle (or x, (srl y, 8)) pattern when known bits are zero.
6976 if (Srl.getOpcode() == ISD::SRL) {
6977 // cvt_f32_ubyte0 (srl x, 16) -> cvt_f32_ubyte2 x
6978 // cvt_f32_ubyte1 (srl x, 16) -> cvt_f32_ubyte3 x
6979 // cvt_f32_ubyte0 (srl x, 8) -> cvt_f32_ubyte1 x
6980
6981 if (const ConstantSDNode *C =
6982 dyn_cast<ConstantSDNode>(Srl.getOperand(1))) {
6983 Srl = DAG.getZExtOrTrunc(Srl.getOperand(0), SDLoc(Srl.getOperand(0)),
6984 EVT(MVT::i32));
6985
6986 unsigned SrcOffset = C->getZExtValue() + 8 * Offset;
6987 if (SrcOffset < 32 && SrcOffset % 8 == 0) {
6988 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0 + SrcOffset / 8, SL,
6989 MVT::f32, Srl);
6990 }
6991 }
6992 }
6993
6994 APInt Demanded = APInt::getBitsSet(32, 8 * Offset, 8 * Offset + 8);
6995
Craig Topperd0af7e82017-04-28 05:31:46 +00006996 KnownBits Known;
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006997 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
6998 !DCI.isBeforeLegalizeOps());
6999 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Akira Hatanaka22e839f2017-04-21 18:53:12 +00007000 if (TLI.ShrinkDemandedConstant(Src, Demanded, TLO) ||
Craig Topperd0af7e82017-04-28 05:31:46 +00007001 TLI.SimplifyDemandedBits(Src, Demanded, Known, TLO)) {
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00007002 DCI.CommitTargetLoweringOpt(TLO);
7003 }
7004
7005 return SDValue();
7006}
7007
Tom Stellard75aadc22012-12-11 21:25:42 +00007008SDValue SITargetLowering::PerformDAGCombine(SDNode *N,
7009 DAGCombinerInfo &DCI) const {
Tom Stellard75aadc22012-12-11 21:25:42 +00007010 switch (N->getOpcode()) {
Matt Arsenault22b4c252014-12-21 16:48:42 +00007011 default:
7012 return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00007013 case ISD::ADD:
7014 return performAddCombine(N, DCI);
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +00007015 case ISD::SUB:
7016 return performSubCombine(N, DCI);
7017 case ISD::ADDCARRY:
7018 case ISD::SUBCARRY:
7019 return performAddCarrySubCarryCombine(N, DCI);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00007020 case ISD::FADD:
7021 return performFAddCombine(N, DCI);
7022 case ISD::FSUB:
7023 return performFSubCombine(N, DCI);
Matt Arsenault6f6233d2015-01-06 23:00:41 +00007024 case ISD::SETCC:
7025 return performSetCCCombine(N, DCI);
Matt Arsenault5b39b342016-01-28 20:53:48 +00007026 case ISD::FMAXNUM:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007027 case ISD::FMINNUM:
Matt Arsenault5881f4e2015-06-09 00:52:37 +00007028 case ISD::SMAX:
7029 case ISD::SMIN:
7030 case ISD::UMAX:
Matt Arsenault5b39b342016-01-28 20:53:48 +00007031 case ISD::UMIN:
7032 case AMDGPUISD::FMIN_LEGACY:
7033 case AMDGPUISD::FMAX_LEGACY: {
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007034 if (DCI.getDAGCombineLevel() >= AfterLegalizeDAG &&
7035 getTargetMachine().getOptLevel() > CodeGenOpt::None)
Matt Arsenaultf639c322016-01-28 20:53:42 +00007036 return performMinMaxCombine(N, DCI);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00007037 break;
7038 }
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00007039 case ISD::LOAD:
7040 case ISD::STORE:
7041 case ISD::ATOMIC_LOAD:
7042 case ISD::ATOMIC_STORE:
7043 case ISD::ATOMIC_CMP_SWAP:
7044 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS:
7045 case ISD::ATOMIC_SWAP:
7046 case ISD::ATOMIC_LOAD_ADD:
7047 case ISD::ATOMIC_LOAD_SUB:
7048 case ISD::ATOMIC_LOAD_AND:
7049 case ISD::ATOMIC_LOAD_OR:
7050 case ISD::ATOMIC_LOAD_XOR:
7051 case ISD::ATOMIC_LOAD_NAND:
7052 case ISD::ATOMIC_LOAD_MIN:
7053 case ISD::ATOMIC_LOAD_MAX:
7054 case ISD::ATOMIC_LOAD_UMIN:
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00007055 case ISD::ATOMIC_LOAD_UMAX:
7056 case AMDGPUISD::ATOMIC_INC:
Daniil Fukalovd5fca552018-01-17 14:05:05 +00007057 case AMDGPUISD::ATOMIC_DEC:
7058 case AMDGPUISD::ATOMIC_LOAD_FADD:
7059 case AMDGPUISD::ATOMIC_LOAD_FMIN:
7060 case AMDGPUISD::ATOMIC_LOAD_FMAX: // TODO: Target mem intrinsics.
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00007061 if (DCI.isBeforeLegalize())
7062 break;
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00007063 return performMemSDNodeCombine(cast<MemSDNode>(N), DCI);
Matt Arsenaultd0101a22015-01-06 23:00:46 +00007064 case ISD::AND:
7065 return performAndCombine(N, DCI);
Matt Arsenaultf2290332015-01-06 23:00:39 +00007066 case ISD::OR:
7067 return performOrCombine(N, DCI);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00007068 case ISD::XOR:
7069 return performXorCombine(N, DCI);
Matt Arsenault8edfaee2017-03-31 19:53:03 +00007070 case ISD::ZERO_EXTEND:
7071 return performZeroExtendCombine(N, DCI);
Matt Arsenaultf2290332015-01-06 23:00:39 +00007072 case AMDGPUISD::FP_CLASS:
7073 return performClassCombine(N, DCI);
Matt Arsenault9cd90712016-04-14 01:42:16 +00007074 case ISD::FCANONICALIZE:
7075 return performFCanonicalizeCombine(N, DCI);
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00007076 case AMDGPUISD::FRACT:
7077 case AMDGPUISD::RCP:
7078 case AMDGPUISD::RSQ:
Matt Arsenault32fc5272016-07-26 16:45:45 +00007079 case AMDGPUISD::RCP_LEGACY:
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00007080 case AMDGPUISD::RSQ_LEGACY:
7081 case AMDGPUISD::RSQ_CLAMP:
7082 case AMDGPUISD::LDEXP: {
7083 SDValue Src = N->getOperand(0);
7084 if (Src.isUndef())
7085 return Src;
7086 break;
7087 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00007088 case ISD::SINT_TO_FP:
7089 case ISD::UINT_TO_FP:
7090 return performUCharToFloatCombine(N, DCI);
7091 case AMDGPUISD::CVT_F32_UBYTE0:
7092 case AMDGPUISD::CVT_F32_UBYTE1:
7093 case AMDGPUISD::CVT_F32_UBYTE2:
7094 case AMDGPUISD::CVT_F32_UBYTE3:
7095 return performCvtF32UByteNCombine(N, DCI);
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00007096 case AMDGPUISD::FMED3:
7097 return performFMed3Combine(N, DCI);
Matt Arsenault1f17c662017-02-22 00:27:34 +00007098 case AMDGPUISD::CVT_PKRTZ_F16_F32:
7099 return performCvtPkRTZCombine(N, DCI);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00007100 case ISD::SCALAR_TO_VECTOR: {
7101 SelectionDAG &DAG = DCI.DAG;
7102 EVT VT = N->getValueType(0);
7103
7104 // v2i16 (scalar_to_vector i16:x) -> v2i16 (bitcast (any_extend i16:x))
7105 if (VT == MVT::v2i16 || VT == MVT::v2f16) {
7106 SDLoc SL(N);
7107 SDValue Src = N->getOperand(0);
7108 EVT EltVT = Src.getValueType();
7109 if (EltVT == MVT::f16)
7110 Src = DAG.getNode(ISD::BITCAST, SL, MVT::i16, Src);
7111
7112 SDValue Ext = DAG.getNode(ISD::ANY_EXTEND, SL, MVT::i32, Src);
7113 return DAG.getNode(ISD::BITCAST, SL, VT, Ext);
7114 }
7115
7116 break;
7117 }
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00007118 case ISD::EXTRACT_VECTOR_ELT:
7119 return performExtractVectorEltCombine(N, DCI);
Matt Arsenault8cbb4882017-09-20 21:01:24 +00007120 case ISD::BUILD_VECTOR:
7121 return performBuildVectorCombine(N, DCI);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00007122 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00007123 return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
Tom Stellard75aadc22012-12-11 21:25:42 +00007124}
Christian Konigd910b7d2013-02-26 17:52:16 +00007125
Christian Konig8e06e2a2013-04-10 08:39:08 +00007126/// \brief Helper function for adjustWritemask
Benjamin Kramer635e3682013-05-23 15:43:05 +00007127static unsigned SubIdx2Lane(unsigned Idx) {
Christian Konig8e06e2a2013-04-10 08:39:08 +00007128 switch (Idx) {
7129 default: return 0;
7130 case AMDGPU::sub0: return 0;
7131 case AMDGPU::sub1: return 1;
7132 case AMDGPU::sub2: return 2;
7133 case AMDGPU::sub3: return 3;
7134 }
7135}
7136
7137/// \brief Adjust the writemask of MIMG instructions
Matt Arsenault68f05052017-12-04 22:18:27 +00007138SDNode *SITargetLowering::adjustWritemask(MachineSDNode *&Node,
7139 SelectionDAG &DAG) const {
7140 SDNode *Users[4] = { nullptr };
Tom Stellard54774e52013-10-23 02:53:47 +00007141 unsigned Lane = 0;
Nikolay Haustov2f684f12016-02-26 09:51:05 +00007142 unsigned DmaskIdx = (Node->getNumOperands() - Node->getNumValues() == 9) ? 2 : 3;
7143 unsigned OldDmask = Node->getConstantOperandVal(DmaskIdx);
Tom Stellard54774e52013-10-23 02:53:47 +00007144 unsigned NewDmask = 0;
Matt Arsenault856777d2017-12-08 20:00:57 +00007145 bool HasChain = Node->getNumValues() > 1;
7146
7147 if (OldDmask == 0) {
7148 // These are folded out, but on the chance it happens don't assert.
7149 return Node;
7150 }
Christian Konig8e06e2a2013-04-10 08:39:08 +00007151
7152 // Try to figure out the used register components
7153 for (SDNode::use_iterator I = Node->use_begin(), E = Node->use_end();
7154 I != E; ++I) {
7155
Matt Arsenault93e65ea2017-02-22 21:16:41 +00007156 // Don't look at users of the chain.
7157 if (I.getUse().getResNo() != 0)
7158 continue;
7159
Christian Konig8e06e2a2013-04-10 08:39:08 +00007160 // Abort if we can't understand the usage
7161 if (!I->isMachineOpcode() ||
7162 I->getMachineOpcode() != TargetOpcode::EXTRACT_SUBREG)
Matt Arsenault68f05052017-12-04 22:18:27 +00007163 return Node;
Christian Konig8e06e2a2013-04-10 08:39:08 +00007164
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +00007165 // Lane means which subreg of %vgpra_vgprb_vgprc_vgprd is used.
Tom Stellard54774e52013-10-23 02:53:47 +00007166 // Note that subregs are packed, i.e. Lane==0 is the first bit set
7167 // in OldDmask, so it can be any of X,Y,Z,W; Lane==1 is the second bit
7168 // set, etc.
Christian Konig8b1ed282013-04-10 08:39:16 +00007169 Lane = SubIdx2Lane(I->getConstantOperandVal(1));
Christian Konig8e06e2a2013-04-10 08:39:08 +00007170
Tom Stellard54774e52013-10-23 02:53:47 +00007171 // Set which texture component corresponds to the lane.
7172 unsigned Comp;
7173 for (unsigned i = 0, Dmask = OldDmask; i <= Lane; i++) {
Tom Stellard03a5c082013-10-23 03:50:25 +00007174 Comp = countTrailingZeros(Dmask);
Tom Stellard54774e52013-10-23 02:53:47 +00007175 Dmask &= ~(1 << Comp);
7176 }
7177
Christian Konig8e06e2a2013-04-10 08:39:08 +00007178 // Abort if we have more than one user per component
7179 if (Users[Lane])
Matt Arsenault68f05052017-12-04 22:18:27 +00007180 return Node;
Christian Konig8e06e2a2013-04-10 08:39:08 +00007181
7182 Users[Lane] = *I;
Tom Stellard54774e52013-10-23 02:53:47 +00007183 NewDmask |= 1 << Comp;
Christian Konig8e06e2a2013-04-10 08:39:08 +00007184 }
7185
Tom Stellard54774e52013-10-23 02:53:47 +00007186 // Abort if there's no change
7187 if (NewDmask == OldDmask)
Matt Arsenault68f05052017-12-04 22:18:27 +00007188 return Node;
7189
7190 unsigned BitsSet = countPopulation(NewDmask);
7191
7192 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Matt Arsenaultcad7fa82017-12-13 21:07:51 +00007193 int NewOpcode = AMDGPU::getMaskedMIMGOp(*TII,
7194 Node->getMachineOpcode(), BitsSet);
Matt Arsenault68f05052017-12-04 22:18:27 +00007195 assert(NewOpcode != -1 &&
7196 NewOpcode != static_cast<int>(Node->getMachineOpcode()) &&
7197 "failed to find equivalent MIMG op");
Christian Konig8e06e2a2013-04-10 08:39:08 +00007198
7199 // Adjust the writemask in the node
Matt Arsenault68f05052017-12-04 22:18:27 +00007200 SmallVector<SDValue, 12> Ops;
Nikolay Haustov2f684f12016-02-26 09:51:05 +00007201 Ops.insert(Ops.end(), Node->op_begin(), Node->op_begin() + DmaskIdx);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007202 Ops.push_back(DAG.getTargetConstant(NewDmask, SDLoc(Node), MVT::i32));
Nikolay Haustov2f684f12016-02-26 09:51:05 +00007203 Ops.insert(Ops.end(), Node->op_begin() + DmaskIdx + 1, Node->op_end());
Christian Konig8e06e2a2013-04-10 08:39:08 +00007204
Matt Arsenault68f05052017-12-04 22:18:27 +00007205 MVT SVT = Node->getValueType(0).getVectorElementType().getSimpleVT();
7206
Matt Arsenault856777d2017-12-08 20:00:57 +00007207 MVT ResultVT = BitsSet == 1 ?
7208 SVT : MVT::getVectorVT(SVT, BitsSet == 3 ? 4 : BitsSet);
7209 SDVTList NewVTList = HasChain ?
7210 DAG.getVTList(ResultVT, MVT::Other) : DAG.getVTList(ResultVT);
7211
Matt Arsenault68f05052017-12-04 22:18:27 +00007212
7213 MachineSDNode *NewNode = DAG.getMachineNode(NewOpcode, SDLoc(Node),
7214 NewVTList, Ops);
Matt Arsenaultecad0d532017-12-08 20:00:45 +00007215
Matt Arsenault856777d2017-12-08 20:00:57 +00007216 if (HasChain) {
7217 // Update chain.
7218 NewNode->setMemRefs(Node->memoperands_begin(), Node->memoperands_end());
7219 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), SDValue(NewNode, 1));
7220 }
Matt Arsenault68f05052017-12-04 22:18:27 +00007221
7222 if (BitsSet == 1) {
7223 assert(Node->hasNUsesOfValue(1, 0));
7224 SDNode *Copy = DAG.getMachineNode(TargetOpcode::COPY,
7225 SDLoc(Node), Users[Lane]->getValueType(0),
7226 SDValue(NewNode, 0));
Christian Konig8b1ed282013-04-10 08:39:16 +00007227 DAG.ReplaceAllUsesWith(Users[Lane], Copy);
Matt Arsenault68f05052017-12-04 22:18:27 +00007228 return nullptr;
Christian Konig8b1ed282013-04-10 08:39:16 +00007229 }
7230
Christian Konig8e06e2a2013-04-10 08:39:08 +00007231 // Update the users of the node with the new indices
7232 for (unsigned i = 0, Idx = AMDGPU::sub0; i < 4; ++i) {
Christian Konig8e06e2a2013-04-10 08:39:08 +00007233 SDNode *User = Users[i];
7234 if (!User)
7235 continue;
7236
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007237 SDValue Op = DAG.getTargetConstant(Idx, SDLoc(User), MVT::i32);
Matt Arsenault68f05052017-12-04 22:18:27 +00007238 DAG.UpdateNodeOperands(User, SDValue(NewNode, 0), Op);
Christian Konig8e06e2a2013-04-10 08:39:08 +00007239
7240 switch (Idx) {
7241 default: break;
7242 case AMDGPU::sub0: Idx = AMDGPU::sub1; break;
7243 case AMDGPU::sub1: Idx = AMDGPU::sub2; break;
7244 case AMDGPU::sub2: Idx = AMDGPU::sub3; break;
7245 }
7246 }
Matt Arsenault68f05052017-12-04 22:18:27 +00007247
7248 DAG.RemoveDeadNode(Node);
7249 return nullptr;
Christian Konig8e06e2a2013-04-10 08:39:08 +00007250}
7251
Tom Stellardc98ee202015-07-16 19:40:07 +00007252static bool isFrameIndexOp(SDValue Op) {
7253 if (Op.getOpcode() == ISD::AssertZext)
7254 Op = Op.getOperand(0);
7255
7256 return isa<FrameIndexSDNode>(Op);
7257}
7258
Tom Stellard3457a842014-10-09 19:06:00 +00007259/// \brief Legalize target independent instructions (e.g. INSERT_SUBREG)
7260/// with frame index operands.
7261/// LLVM assumes that inputs are to these instructions are registers.
Matt Arsenault0d0d6c22017-04-12 21:58:23 +00007262SDNode *SITargetLowering::legalizeTargetIndependentNode(SDNode *Node,
7263 SelectionDAG &DAG) const {
7264 if (Node->getOpcode() == ISD::CopyToReg) {
7265 RegisterSDNode *DestReg = cast<RegisterSDNode>(Node->getOperand(1));
7266 SDValue SrcVal = Node->getOperand(2);
7267
7268 // Insert a copy to a VReg_1 virtual register so LowerI1Copies doesn't have
7269 // to try understanding copies to physical registers.
7270 if (SrcVal.getValueType() == MVT::i1 &&
7271 TargetRegisterInfo::isPhysicalRegister(DestReg->getReg())) {
7272 SDLoc SL(Node);
7273 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
7274 SDValue VReg = DAG.getRegister(
7275 MRI.createVirtualRegister(&AMDGPU::VReg_1RegClass), MVT::i1);
7276
7277 SDNode *Glued = Node->getGluedNode();
7278 SDValue ToVReg
7279 = DAG.getCopyToReg(Node->getOperand(0), SL, VReg, SrcVal,
7280 SDValue(Glued, Glued ? Glued->getNumValues() - 1 : 0));
7281 SDValue ToResultReg
7282 = DAG.getCopyToReg(ToVReg, SL, SDValue(DestReg, 0),
7283 VReg, ToVReg.getValue(1));
7284 DAG.ReplaceAllUsesWith(Node, ToResultReg.getNode());
7285 DAG.RemoveDeadNode(Node);
7286 return ToResultReg.getNode();
7287 }
7288 }
Tom Stellard8dd392e2014-10-09 18:09:15 +00007289
7290 SmallVector<SDValue, 8> Ops;
Tom Stellard3457a842014-10-09 19:06:00 +00007291 for (unsigned i = 0; i < Node->getNumOperands(); ++i) {
Tom Stellardc98ee202015-07-16 19:40:07 +00007292 if (!isFrameIndexOp(Node->getOperand(i))) {
Tom Stellard3457a842014-10-09 19:06:00 +00007293 Ops.push_back(Node->getOperand(i));
Tom Stellard8dd392e2014-10-09 18:09:15 +00007294 continue;
7295 }
7296
Tom Stellard3457a842014-10-09 19:06:00 +00007297 SDLoc DL(Node);
Tom Stellard8dd392e2014-10-09 18:09:15 +00007298 Ops.push_back(SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL,
Tom Stellard3457a842014-10-09 19:06:00 +00007299 Node->getOperand(i).getValueType(),
7300 Node->getOperand(i)), 0));
Tom Stellard8dd392e2014-10-09 18:09:15 +00007301 }
7302
Mark Searles4e3d6162017-10-16 23:38:53 +00007303 return DAG.UpdateNodeOperands(Node, Ops);
Tom Stellard8dd392e2014-10-09 18:09:15 +00007304}
7305
Matt Arsenault08d84942014-06-03 23:06:13 +00007306/// \brief Fold the instructions after selecting them.
Matt Arsenault68f05052017-12-04 22:18:27 +00007307/// Returns null if users were already updated.
Christian Konig8e06e2a2013-04-10 08:39:08 +00007308SDNode *SITargetLowering::PostISelFolding(MachineSDNode *Node,
7309 SelectionDAG &DAG) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00007310 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00007311 unsigned Opcode = Node->getMachineOpcode();
Christian Konig8e06e2a2013-04-10 08:39:08 +00007312
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +00007313 if (TII->isMIMG(Opcode) && !TII->get(Opcode).mayStore() &&
Changpeng Fang4737e892018-01-18 22:08:53 +00007314 !TII->isGather4(Opcode) && !TII->isD16(Opcode)) {
Matt Arsenault68f05052017-12-04 22:18:27 +00007315 return adjustWritemask(Node, DAG);
7316 }
Christian Konig8e06e2a2013-04-10 08:39:08 +00007317
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00007318 if (Opcode == AMDGPU::INSERT_SUBREG ||
7319 Opcode == AMDGPU::REG_SEQUENCE) {
Tom Stellard8dd392e2014-10-09 18:09:15 +00007320 legalizeTargetIndependentNode(Node, DAG);
7321 return Node;
7322 }
Matt Arsenault206f8262017-08-01 20:49:41 +00007323
7324 switch (Opcode) {
7325 case AMDGPU::V_DIV_SCALE_F32:
7326 case AMDGPU::V_DIV_SCALE_F64: {
7327 // Satisfy the operand register constraint when one of the inputs is
7328 // undefined. Ordinarily each undef value will have its own implicit_def of
7329 // a vreg, so force these to use a single register.
7330 SDValue Src0 = Node->getOperand(0);
7331 SDValue Src1 = Node->getOperand(1);
7332 SDValue Src2 = Node->getOperand(2);
7333
7334 if ((Src0.isMachineOpcode() &&
7335 Src0.getMachineOpcode() != AMDGPU::IMPLICIT_DEF) &&
7336 (Src0 == Src1 || Src0 == Src2))
7337 break;
7338
7339 MVT VT = Src0.getValueType().getSimpleVT();
7340 const TargetRegisterClass *RC = getRegClassFor(VT);
7341
7342 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
7343 SDValue UndefReg = DAG.getRegister(MRI.createVirtualRegister(RC), VT);
7344
7345 SDValue ImpDef = DAG.getCopyToReg(DAG.getEntryNode(), SDLoc(Node),
7346 UndefReg, Src0, SDValue());
7347
7348 // src0 must be the same register as src1 or src2, even if the value is
7349 // undefined, so make sure we don't violate this constraint.
7350 if (Src0.isMachineOpcode() &&
7351 Src0.getMachineOpcode() == AMDGPU::IMPLICIT_DEF) {
7352 if (Src1.isMachineOpcode() &&
7353 Src1.getMachineOpcode() != AMDGPU::IMPLICIT_DEF)
7354 Src0 = Src1;
7355 else if (Src2.isMachineOpcode() &&
7356 Src2.getMachineOpcode() != AMDGPU::IMPLICIT_DEF)
7357 Src0 = Src2;
7358 else {
7359 assert(Src1.getMachineOpcode() == AMDGPU::IMPLICIT_DEF);
7360 Src0 = UndefReg;
7361 Src1 = UndefReg;
7362 }
7363 } else
7364 break;
7365
7366 SmallVector<SDValue, 4> Ops = { Src0, Src1, Src2 };
7367 for (unsigned I = 3, N = Node->getNumOperands(); I != N; ++I)
7368 Ops.push_back(Node->getOperand(I));
7369
7370 Ops.push_back(ImpDef.getValue(1));
7371 return DAG.getMachineNode(Opcode, SDLoc(Node), Node->getVTList(), Ops);
7372 }
7373 default:
7374 break;
7375 }
7376
Tom Stellard654d6692015-01-08 15:08:17 +00007377 return Node;
Christian Konig8e06e2a2013-04-10 08:39:08 +00007378}
Christian Konig8b1ed282013-04-10 08:39:16 +00007379
7380/// \brief Assign the register class depending on the number of
7381/// bits set in the writemask
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00007382void SITargetLowering::AdjustInstrPostInstrSelection(MachineInstr &MI,
Christian Konig8b1ed282013-04-10 08:39:16 +00007383 SDNode *Node) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00007384 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00007385
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00007386 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Matt Arsenault6005fcb2015-10-21 21:51:02 +00007387
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00007388 if (TII->isVOP3(MI.getOpcode())) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00007389 // Make sure constant bus requirements are respected.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00007390 TII->legalizeOperandsVOP3(MRI, MI);
Matt Arsenault6005fcb2015-10-21 21:51:02 +00007391 return;
7392 }
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +00007393
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00007394 // Replace unused atomics with the no return version.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00007395 int NoRetAtomicOp = AMDGPU::getAtomicNoRetOp(MI.getOpcode());
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00007396 if (NoRetAtomicOp != -1) {
7397 if (!Node->hasAnyUseOfValue(0)) {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00007398 MI.setDesc(TII->get(NoRetAtomicOp));
7399 MI.RemoveOperand(0);
Tom Stellard354a43c2016-04-01 18:27:37 +00007400 return;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00007401 }
7402
Tom Stellard354a43c2016-04-01 18:27:37 +00007403 // For mubuf_atomic_cmpswap, we need to have tablegen use an extract_subreg
7404 // instruction, because the return type of these instructions is a vec2 of
7405 // the memory type, so it can be tied to the input operand.
7406 // This means these instructions always have a use, so we need to add a
7407 // special case to check if the atomic has only one extract_subreg use,
7408 // which itself has no uses.
7409 if ((Node->hasNUsesOfValue(1, 0) &&
Nicolai Haehnle750082d2016-04-15 14:42:36 +00007410 Node->use_begin()->isMachineOpcode() &&
Tom Stellard354a43c2016-04-01 18:27:37 +00007411 Node->use_begin()->getMachineOpcode() == AMDGPU::EXTRACT_SUBREG &&
7412 !Node->use_begin()->hasAnyUseOfValue(0))) {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00007413 unsigned Def = MI.getOperand(0).getReg();
Tom Stellard354a43c2016-04-01 18:27:37 +00007414
7415 // Change this into a noret atomic.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00007416 MI.setDesc(TII->get(NoRetAtomicOp));
7417 MI.RemoveOperand(0);
Tom Stellard354a43c2016-04-01 18:27:37 +00007418
7419 // If we only remove the def operand from the atomic instruction, the
7420 // extract_subreg will be left with a use of a vreg without a def.
7421 // So we need to insert an implicit_def to avoid machine verifier
7422 // errors.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00007423 BuildMI(*MI.getParent(), MI, MI.getDebugLoc(),
Tom Stellard354a43c2016-04-01 18:27:37 +00007424 TII->get(AMDGPU::IMPLICIT_DEF), Def);
7425 }
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00007426 return;
7427 }
Christian Konig8b1ed282013-04-10 08:39:16 +00007428}
Tom Stellard0518ff82013-06-03 17:39:58 +00007429
Benjamin Kramerbdc49562016-06-12 15:39:02 +00007430static SDValue buildSMovImm32(SelectionDAG &DAG, const SDLoc &DL,
7431 uint64_t Val) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007432 SDValue K = DAG.getTargetConstant(Val, DL, MVT::i32);
Matt Arsenault485defe2014-11-05 19:01:17 +00007433 return SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, K), 0);
7434}
7435
7436MachineSDNode *SITargetLowering::wrapAddr64Rsrc(SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00007437 const SDLoc &DL,
Matt Arsenault485defe2014-11-05 19:01:17 +00007438 SDValue Ptr) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00007439 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Matt Arsenault485defe2014-11-05 19:01:17 +00007440
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00007441 // Build the half of the subregister with the constants before building the
7442 // full 128-bit register. If we are building multiple resource descriptors,
7443 // this will allow CSEing of the 2-component register.
7444 const SDValue Ops0[] = {
7445 DAG.getTargetConstant(AMDGPU::SGPR_64RegClassID, DL, MVT::i32),
7446 buildSMovImm32(DAG, DL, 0),
7447 DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
7448 buildSMovImm32(DAG, DL, TII->getDefaultRsrcDataFormat() >> 32),
7449 DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
7450 };
Matt Arsenault485defe2014-11-05 19:01:17 +00007451
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00007452 SDValue SubRegHi = SDValue(DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL,
7453 MVT::v2i32, Ops0), 0);
Matt Arsenault485defe2014-11-05 19:01:17 +00007454
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00007455 // Combine the constants and the pointer.
7456 const SDValue Ops1[] = {
7457 DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
7458 Ptr,
7459 DAG.getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32),
7460 SubRegHi,
7461 DAG.getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32)
7462 };
Matt Arsenault485defe2014-11-05 19:01:17 +00007463
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00007464 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops1);
Matt Arsenault485defe2014-11-05 19:01:17 +00007465}
7466
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00007467/// \brief Return a resource descriptor with the 'Add TID' bit enabled
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00007468/// The TID (Thread ID) is multiplied by the stride value (bits [61:48]
7469/// of the resource descriptor) to create an offset, which is added to
7470/// the resource pointer.
Benjamin Kramerbdc49562016-06-12 15:39:02 +00007471MachineSDNode *SITargetLowering::buildRSRC(SelectionDAG &DAG, const SDLoc &DL,
7472 SDValue Ptr, uint32_t RsrcDword1,
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00007473 uint64_t RsrcDword2And3) const {
7474 SDValue PtrLo = DAG.getTargetExtractSubreg(AMDGPU::sub0, DL, MVT::i32, Ptr);
7475 SDValue PtrHi = DAG.getTargetExtractSubreg(AMDGPU::sub1, DL, MVT::i32, Ptr);
7476 if (RsrcDword1) {
7477 PtrHi = SDValue(DAG.getMachineNode(AMDGPU::S_OR_B32, DL, MVT::i32, PtrHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007478 DAG.getConstant(RsrcDword1, DL, MVT::i32)),
7479 0);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00007480 }
7481
7482 SDValue DataLo = buildSMovImm32(DAG, DL,
7483 RsrcDword2And3 & UINT64_C(0xFFFFFFFF));
7484 SDValue DataHi = buildSMovImm32(DAG, DL, RsrcDword2And3 >> 32);
7485
7486 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007487 DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00007488 PtrLo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007489 DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00007490 PtrHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007491 DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00007492 DataLo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007493 DAG.getTargetConstant(AMDGPU::sub2, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00007494 DataHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007495 DAG.getTargetConstant(AMDGPU::sub3, DL, MVT::i32)
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00007496 };
7497
7498 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops);
7499}
7500
Tom Stellardd7e6f132015-04-08 01:09:26 +00007501//===----------------------------------------------------------------------===//
7502// SI Inline Assembly Support
7503//===----------------------------------------------------------------------===//
7504
7505std::pair<unsigned, const TargetRegisterClass *>
7506SITargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00007507 StringRef Constraint,
Tom Stellardd7e6f132015-04-08 01:09:26 +00007508 MVT VT) const {
Matt Arsenault742deb22016-11-18 04:42:57 +00007509 if (!isTypeLegal(VT))
7510 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Tom Stellardb3c3bda2015-12-10 02:12:53 +00007511
7512 if (Constraint.size() == 1) {
7513 switch (Constraint[0]) {
7514 case 's':
7515 case 'r':
7516 switch (VT.getSizeInBits()) {
7517 default:
7518 return std::make_pair(0U, nullptr);
7519 case 32:
Matt Arsenault9e910142016-12-20 19:06:12 +00007520 case 16:
Marek Olsak79c05872016-11-25 17:37:09 +00007521 return std::make_pair(0U, &AMDGPU::SReg_32_XM0RegClass);
Tom Stellardb3c3bda2015-12-10 02:12:53 +00007522 case 64:
7523 return std::make_pair(0U, &AMDGPU::SGPR_64RegClass);
7524 case 128:
7525 return std::make_pair(0U, &AMDGPU::SReg_128RegClass);
7526 case 256:
7527 return std::make_pair(0U, &AMDGPU::SReg_256RegClass);
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +00007528 case 512:
7529 return std::make_pair(0U, &AMDGPU::SReg_512RegClass);
Tom Stellardb3c3bda2015-12-10 02:12:53 +00007530 }
7531
7532 case 'v':
7533 switch (VT.getSizeInBits()) {
7534 default:
7535 return std::make_pair(0U, nullptr);
7536 case 32:
Matt Arsenault9e910142016-12-20 19:06:12 +00007537 case 16:
Tom Stellardb3c3bda2015-12-10 02:12:53 +00007538 return std::make_pair(0U, &AMDGPU::VGPR_32RegClass);
7539 case 64:
7540 return std::make_pair(0U, &AMDGPU::VReg_64RegClass);
7541 case 96:
7542 return std::make_pair(0U, &AMDGPU::VReg_96RegClass);
7543 case 128:
7544 return std::make_pair(0U, &AMDGPU::VReg_128RegClass);
7545 case 256:
7546 return std::make_pair(0U, &AMDGPU::VReg_256RegClass);
7547 case 512:
7548 return std::make_pair(0U, &AMDGPU::VReg_512RegClass);
7549 }
Tom Stellardd7e6f132015-04-08 01:09:26 +00007550 }
7551 }
7552
7553 if (Constraint.size() > 1) {
7554 const TargetRegisterClass *RC = nullptr;
7555 if (Constraint[1] == 'v') {
7556 RC = &AMDGPU::VGPR_32RegClass;
7557 } else if (Constraint[1] == 's') {
7558 RC = &AMDGPU::SGPR_32RegClass;
7559 }
7560
7561 if (RC) {
Matt Arsenault0b554ed2015-06-23 02:05:55 +00007562 uint32_t Idx;
7563 bool Failed = Constraint.substr(2).getAsInteger(10, Idx);
7564 if (!Failed && Idx < RC->getNumRegs())
Tom Stellardd7e6f132015-04-08 01:09:26 +00007565 return std::make_pair(RC->getRegister(Idx), RC);
7566 }
7567 }
7568 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
7569}
Tom Stellardb3c3bda2015-12-10 02:12:53 +00007570
7571SITargetLowering::ConstraintType
7572SITargetLowering::getConstraintType(StringRef Constraint) const {
7573 if (Constraint.size() == 1) {
7574 switch (Constraint[0]) {
7575 default: break;
7576 case 's':
7577 case 'v':
7578 return C_RegisterClass;
7579 }
7580 }
7581 return TargetLowering::getConstraintType(Constraint);
7582}
Matt Arsenault1cc47f82017-07-18 16:44:56 +00007583
7584// Figure out which registers should be reserved for stack access. Only after
7585// the function is legalized do we know all of the non-spill stack objects or if
7586// calls are present.
7587void SITargetLowering::finalizeLowering(MachineFunction &MF) const {
7588 MachineRegisterInfo &MRI = MF.getRegInfo();
7589 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
7590 const MachineFrameInfo &MFI = MF.getFrameInfo();
7591 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
7592 const SIRegisterInfo *TRI = ST.getRegisterInfo();
7593
7594 if (Info->isEntryFunction()) {
7595 // Callable functions have fixed registers used for stack access.
7596 reservePrivateMemoryRegs(getTargetMachine(), MF, *TRI, *Info);
7597 }
7598
7599 // We have to assume the SP is needed in case there are calls in the function
7600 // during lowering. Calls are only detected after the function is
7601 // lowered. We're about to reserve registers, so don't bother using it if we
7602 // aren't really going to use it.
7603 bool NeedSP = !Info->isEntryFunction() ||
7604 MFI.hasVarSizedObjects() ||
7605 MFI.hasCalls();
7606
7607 if (NeedSP) {
7608 unsigned ReservedStackPtrOffsetReg = TRI->reservedStackPtrOffsetReg(MF);
7609 Info->setStackPtrOffsetReg(ReservedStackPtrOffsetReg);
7610
7611 assert(Info->getStackPtrOffsetReg() != Info->getFrameOffsetReg());
7612 assert(!TRI->isSubRegister(Info->getScratchRSrcReg(),
7613 Info->getStackPtrOffsetReg()));
7614 MRI.replaceRegWith(AMDGPU::SP_REG, Info->getStackPtrOffsetReg());
7615 }
7616
7617 MRI.replaceRegWith(AMDGPU::PRIVATE_RSRC_REG, Info->getScratchRSrcReg());
7618 MRI.replaceRegWith(AMDGPU::FP_REG, Info->getFrameOffsetReg());
7619 MRI.replaceRegWith(AMDGPU::SCRATCH_WAVE_OFFSET_REG,
7620 Info->getScratchWaveOffsetReg());
7621
7622 TargetLoweringBase::finalizeLowering(MF);
7623}
Matt Arsenault45b98182017-11-15 00:45:43 +00007624
7625void SITargetLowering::computeKnownBitsForFrameIndex(const SDValue Op,
7626 KnownBits &Known,
7627 const APInt &DemandedElts,
7628 const SelectionDAG &DAG,
7629 unsigned Depth) const {
7630 TargetLowering::computeKnownBitsForFrameIndex(Op, Known, DemandedElts,
7631 DAG, Depth);
7632
7633 if (getSubtarget()->enableHugePrivateBuffer())
7634 return;
7635
7636 // Technically it may be possible to have a dispatch with a single workitem
7637 // that uses the full private memory size, but that's not really useful. We
7638 // can't use vaddr in MUBUF instructions if we don't know the address
7639 // calculation won't overflow, so assume the sign bit is never set.
7640 Known.Zero.setHighBits(AssumeFrameIndexHighZeroBits);
7641}