blob: 878fd768bba450eef83b44aa1be667bbd5d6a599 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIMachineFunctionInfo.cpp - SI Machine Function Info -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
11
12#include "SIMachineFunctionInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000013#include "AMDGPUSubtarget.h"
Tom Stellardeba61072014-05-02 15:41:42 +000014#include "SIInstrInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000015#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000016#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000017#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardeba61072014-05-02 15:41:42 +000018#include "llvm/IR/Function.h"
19#include "llvm/IR/LLVMContext.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000020
21#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000022
23using namespace llvm;
24
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000025
26// Pin the vtable to this file.
27void SIMachineFunctionInfo::anchor() {}
28
Tom Stellard75aadc22012-12-11 21:25:42 +000029SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000030 : AMDGPUMachineFunction(MF),
Tom Stellard96468902014-09-24 01:33:17 +000031 TIDReg(AMDGPU::NoRegister),
Matt Arsenault49affb82015-11-25 20:55:12 +000032 ScratchRSrcReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000033 ScratchWaveOffsetReg(AMDGPU::NoRegister),
34 PrivateSegmentBufferUserSGPR(AMDGPU::NoRegister),
35 DispatchPtrUserSGPR(AMDGPU::NoRegister),
36 QueuePtrUserSGPR(AMDGPU::NoRegister),
37 KernargSegmentPtrUserSGPR(AMDGPU::NoRegister),
38 DispatchIDUserSGPR(AMDGPU::NoRegister),
39 FlatScratchInitUserSGPR(AMDGPU::NoRegister),
40 PrivateSegmentSizeUserSGPR(AMDGPU::NoRegister),
41 GridWorkGroupCountXUserSGPR(AMDGPU::NoRegister),
42 GridWorkGroupCountYUserSGPR(AMDGPU::NoRegister),
43 GridWorkGroupCountZUserSGPR(AMDGPU::NoRegister),
44 WorkGroupIDXSystemSGPR(AMDGPU::NoRegister),
45 WorkGroupIDYSystemSGPR(AMDGPU::NoRegister),
46 WorkGroupIDZSystemSGPR(AMDGPU::NoRegister),
47 WorkGroupInfoSystemSGPR(AMDGPU::NoRegister),
48 PrivateSegmentWaveByteOffsetSystemSGPR(AMDGPU::NoRegister),
Tom Stellardc149dc02013-11-27 21:23:35 +000049 PSInputAddr(0),
Marek Olsakfccabaf2016-01-13 11:45:36 +000050 LDSWaveSpillSize(0),
51 PSInputEna(0),
Tom Stellard96468902014-09-24 01:33:17 +000052 NumUserSGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000053 NumSystemSGPRs(0),
Matt Arsenault49affb82015-11-25 20:55:12 +000054 HasSpilledSGPRs(false),
55 HasSpilledVGPRs(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000056 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000057 DispatchPtr(false),
58 QueuePtr(false),
59 DispatchID(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000060 KernargSegmentPtr(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000061 FlatScratchInit(false),
62 GridWorkgroupCountX(false),
63 GridWorkgroupCountY(false),
64 GridWorkgroupCountZ(false),
65 WorkGroupIDX(true),
66 WorkGroupIDY(false),
67 WorkGroupIDZ(false),
68 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000069 PrivateSegmentWaveByteOffset(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000070 WorkItemIDX(true),
71 WorkItemIDY(false),
72 WorkItemIDZ(false) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000073 const AMDGPUSubtarget &ST = MF.getSubtarget<AMDGPUSubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000074 const Function *F = MF.getFunction();
75
Marek Olsakfccabaf2016-01-13 11:45:36 +000076 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
77
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000078 const MachineFrameInfo *FrameInfo = MF.getFrameInfo();
79
80 if (getShaderType() == ShaderType::COMPUTE)
81 KernargSegmentPtr = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000082
83 if (F->hasFnAttribute("amdgpu-work-group-id-y"))
84 WorkGroupIDY = true;
85
86 if (F->hasFnAttribute("amdgpu-work-group-id-z"))
87 WorkGroupIDZ = true;
88
89 if (F->hasFnAttribute("amdgpu-work-item-id-y"))
90 WorkItemIDY = true;
91
92 if (F->hasFnAttribute("amdgpu-work-item-id-z"))
93 WorkItemIDZ = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000094
95 bool MaySpill = ST.isVGPRSpillingEnabled(this);
96 bool HasStackObjects = FrameInfo->hasStackObjects();
97
98 if (HasStackObjects || MaySpill)
99 PrivateSegmentWaveByteOffset = true;
100
101 if (ST.isAmdHsaOS()) {
102 if (HasStackObjects || MaySpill)
103 PrivateSegmentBuffer = true;
104
105 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
106 DispatchPtr = true;
107 }
108
109 // X, XY, and XYZ are the only supported combinations, so make sure Y is
110 // enabled if Z is.
111 if (WorkItemIDZ)
112 WorkItemIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000113}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000114
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000115unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
116 const SIRegisterInfo &TRI) {
117 PrivateSegmentBufferUserSGPR = TRI.getMatchingSuperReg(
118 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass);
119 NumUserSGPRs += 4;
120 return PrivateSegmentBufferUserSGPR;
121}
122
123unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
124 DispatchPtrUserSGPR = TRI.getMatchingSuperReg(
125 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
126 NumUserSGPRs += 2;
127 return DispatchPtrUserSGPR;
128}
129
130unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
131 QueuePtrUserSGPR = TRI.getMatchingSuperReg(
132 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
133 NumUserSGPRs += 2;
134 return QueuePtrUserSGPR;
135}
136
137unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
138 KernargSegmentPtrUserSGPR = TRI.getMatchingSuperReg(
139 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
140 NumUserSGPRs += 2;
141 return KernargSegmentPtrUserSGPR;
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000142}
143
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000144SIMachineFunctionInfo::SpilledReg SIMachineFunctionInfo::getSpilledReg(
145 MachineFunction *MF,
146 unsigned FrameIndex,
147 unsigned SubIdx) {
148 const MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Eric Christopher0795a2e2015-02-19 01:10:55 +0000149 const SIRegisterInfo *TRI = static_cast<const SIRegisterInfo *>(
150 MF->getSubtarget<AMDGPUSubtarget>().getRegisterInfo());
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000151 MachineRegisterInfo &MRI = MF->getRegInfo();
152 int64_t Offset = FrameInfo->getObjectOffset(FrameIndex);
153 Offset += SubIdx * 4;
154
155 unsigned LaneVGPRIdx = Offset / (64 * 4);
156 unsigned Lane = (Offset / 4) % 64;
157
158 struct SpilledReg Spill;
159
160 if (!LaneVGPRs.count(LaneVGPRIdx)) {
Tom Stellard42fb60e2015-01-14 15:42:31 +0000161 unsigned LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass);
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000162
163 if (LaneVGPR == AMDGPU::NoRegister) {
164 LLVMContext &Ctx = MF->getFunction()->getContext();
165 Ctx.emitError("Ran out of VGPRs for spilling SGPR");
166
167 // When compiling from inside Mesa, the compilation continues.
168 // Select an arbitrary register to avoid triggering assertions
169 // during subsequent passes.
170 LaneVGPR = AMDGPU::VGPR0;
171 }
172
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000173 LaneVGPRs[LaneVGPRIdx] = LaneVGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000174
175 // Add this register as live-in to all blocks to avoid machine verifer
176 // complaining about use of an undefined physical register.
177 for (MachineFunction::iterator BI = MF->begin(), BE = MF->end();
178 BI != BE; ++BI) {
179 BI->addLiveIn(LaneVGPR);
180 }
181 }
182
183 Spill.VGPR = LaneVGPRs[LaneVGPRIdx];
184 Spill.Lane = Lane;
185 return Spill;
Tom Stellardc149dc02013-11-27 21:23:35 +0000186}
Tom Stellard96468902014-09-24 01:33:17 +0000187
188unsigned SIMachineFunctionInfo::getMaximumWorkGroupSize(
189 const MachineFunction &MF) const {
Eric Christopher0795a2e2015-02-19 01:10:55 +0000190 const AMDGPUSubtarget &ST = MF.getSubtarget<AMDGPUSubtarget>();
Tom Stellard96468902014-09-24 01:33:17 +0000191 // FIXME: We should get this information from kernel attributes if it
192 // is available.
193 return getShaderType() == ShaderType::COMPUTE ? 256 : ST.getWavefrontSize();
194}