blob: 36aafa91c4ca89b498451a68781783ed76af3aea [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarded882c22013-06-03 17:40:11 +000017#include "AMDGPU.h"
Tom Stellard81d871d2013-11-13 23:36:50 +000018#include "AMDGPUFrameLowering.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000019#include "AMDGPUIntrinsicInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000020#include "AMDGPURegisterInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000021#include "AMDGPUSubtarget.h"
Tom Stellardacfeebf2013-07-23 01:48:05 +000022#include "R600MachineFunctionInfo.h"
Tom Stellarded882c22013-06-03 17:40:11 +000023#include "SIMachineFunctionInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000024#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000029#include "llvm/IR/DataLayout.h"
Matt Arsenault16353872014-04-22 16:42:00 +000030#include "llvm/IR/DiagnosticInfo.h"
31#include "llvm/IR/DiagnosticPrinter.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032
33using namespace llvm;
Matt Arsenault16353872014-04-22 16:42:00 +000034
35namespace {
36
37/// Diagnostic information for unimplemented or unsupported feature reporting.
38class DiagnosticInfoUnsupported : public DiagnosticInfo {
39private:
40 const Twine &Description;
41 const Function &Fn;
42
43 static int KindID;
44
45 static int getKindID() {
46 if (KindID == 0)
47 KindID = llvm::getNextAvailablePluginDiagnosticKind();
48 return KindID;
49 }
50
51public:
52 DiagnosticInfoUnsupported(const Function &Fn, const Twine &Desc,
53 DiagnosticSeverity Severity = DS_Error)
54 : DiagnosticInfo(getKindID(), Severity),
55 Description(Desc),
56 Fn(Fn) { }
57
58 const Function &getFunction() const { return Fn; }
59 const Twine &getDescription() const { return Description; }
60
61 void print(DiagnosticPrinter &DP) const override {
62 DP << "unsupported " << getDescription() << " in " << Fn.getName();
63 }
64
65 static bool classof(const DiagnosticInfo *DI) {
66 return DI->getKind() == getKindID();
67 }
68};
69
70int DiagnosticInfoUnsupported::KindID = 0;
71}
72
73
Tom Stellardaf775432013-10-23 00:44:32 +000074static bool allocateStack(unsigned ValNo, MVT ValVT, MVT LocVT,
75 CCValAssign::LocInfo LocInfo,
76 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Matt Arsenault52226f92013-12-14 18:21:59 +000077 unsigned Offset = State.AllocateStack(ValVT.getStoreSize(),
78 ArgFlags.getOrigAlign());
79 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tom Stellardaf775432013-10-23 00:44:32 +000080
81 return true;
82}
Tom Stellard75aadc22012-12-11 21:25:42 +000083
Christian Konig2c8f6d52013-03-07 09:03:52 +000084#include "AMDGPUGenCallingConv.inc"
85
Matt Arsenaultc9df7942014-06-11 03:29:54 +000086// Find a larger type to do a load / store of a vector with.
87EVT AMDGPUTargetLowering::getEquivalentMemType(LLVMContext &Ctx, EVT VT) {
88 unsigned StoreSize = VT.getStoreSizeInBits();
89 if (StoreSize <= 32)
90 return EVT::getIntegerVT(Ctx, StoreSize);
91
92 assert(StoreSize % 32 == 0 && "Store size not a multiple of 32");
93 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
94}
95
96// Type for a vector that will be loaded to.
97EVT AMDGPUTargetLowering::getEquivalentLoadRegType(LLVMContext &Ctx, EVT VT) {
98 unsigned StoreSize = VT.getStoreSizeInBits();
99 if (StoreSize <= 32)
100 return EVT::getIntegerVT(Ctx, 32);
101
102 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
103}
104
Tom Stellard75aadc22012-12-11 21:25:42 +0000105AMDGPUTargetLowering::AMDGPUTargetLowering(TargetMachine &TM) :
Aditya Nandakumar30531552014-11-13 21:29:21 +0000106 TargetLowering(TM) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000107
Matt Arsenault41e2f2b2014-02-24 21:01:28 +0000108 Subtarget = &TM.getSubtarget<AMDGPUSubtarget>();
109
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000110 setOperationAction(ISD::Constant, MVT::i32, Legal);
111 setOperationAction(ISD::Constant, MVT::i64, Legal);
112 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
113 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
114
115 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
116 setOperationAction(ISD::BRIND, MVT::Other, Expand);
117
Tom Stellard75aadc22012-12-11 21:25:42 +0000118 // We need to custom lower some of the intrinsics
119 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
120
121 // Library functions. These default to Expand, but we have instructions
122 // for them.
123 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
124 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
125 setOperationAction(ISD::FPOW, MVT::f32, Legal);
126 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
127 setOperationAction(ISD::FABS, MVT::f32, Legal);
128 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
129 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Tom Stellard4d566b22013-11-27 21:23:20 +0000130 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Tom Stellardeddfa692013-12-20 05:11:55 +0000131 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Tom Stellard75aadc22012-12-11 21:25:42 +0000132
Matt Arsenault16e31332014-09-10 21:44:27 +0000133 setOperationAction(ISD::FREM, MVT::f32, Custom);
134 setOperationAction(ISD::FREM, MVT::f64, Custom);
135
Tom Stellard75aadc22012-12-11 21:25:42 +0000136 // Lower floating point store/load to integer store/load to reduce the number
137 // of patterns in tablegen.
138 setOperationAction(ISD::STORE, MVT::f32, Promote);
139 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
140
Tom Stellarded2f6142013-07-18 21:43:42 +0000141 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
142 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
143
Tom Stellard9b3816b2014-06-24 23:33:04 +0000144 setOperationAction(ISD::STORE, MVT::i64, Promote);
145 AddPromotedToType(ISD::STORE, MVT::i64, MVT::v2i32);
146
Tom Stellard75aadc22012-12-11 21:25:42 +0000147 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
148 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
149
Tom Stellardaf775432013-10-23 00:44:32 +0000150 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
151 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
152
153 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
154 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
155
Tom Stellard7512c082013-07-12 18:14:56 +0000156 setOperationAction(ISD::STORE, MVT::f64, Promote);
157 AddPromotedToType(ISD::STORE, MVT::f64, MVT::i64);
158
Matt Arsenaulte8a076a2014-05-08 18:01:56 +0000159 setOperationAction(ISD::STORE, MVT::v2f64, Promote);
160 AddPromotedToType(ISD::STORE, MVT::v2f64, MVT::v2i64);
161
Tom Stellard2ffc3302013-08-26 15:05:44 +0000162 // Custom lowering of vector stores is required for local address space
163 // stores.
164 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
165 // XXX: Native v2i32 local address space stores are possible, but not
166 // currently implemented.
167 setOperationAction(ISD::STORE, MVT::v2i32, Custom);
168
Tom Stellardfbab8272013-08-16 01:12:11 +0000169 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Custom);
170 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Custom);
171 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Custom);
Matt Arsenaulte389dd52014-03-12 18:45:52 +0000172
Tom Stellardfbab8272013-08-16 01:12:11 +0000173 // XXX: This can be change to Custom, once ExpandVectorStores can
174 // handle 64-bit stores.
175 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
176
Tom Stellard605e1162014-05-02 15:41:46 +0000177 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
178 setTruncStoreAction(MVT::i64, MVT::i8, Expand);
Matt Arsenaulte389dd52014-03-12 18:45:52 +0000179 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
180 setTruncStoreAction(MVT::v2i64, MVT::v2i1, Expand);
181 setTruncStoreAction(MVT::v4i64, MVT::v4i1, Expand);
182
183
Tom Stellard75aadc22012-12-11 21:25:42 +0000184 setOperationAction(ISD::LOAD, MVT::f32, Promote);
185 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
186
Tom Stellardadf732c2013-07-18 21:43:48 +0000187 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
188 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
189
Tom Stellard10ae6a02014-07-02 20:53:54 +0000190 setOperationAction(ISD::LOAD, MVT::i64, Promote);
191 AddPromotedToType(ISD::LOAD, MVT::i64, MVT::v2i32);
192
Tom Stellard75aadc22012-12-11 21:25:42 +0000193 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
194 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
195
Tom Stellardaf775432013-10-23 00:44:32 +0000196 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
197 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
198
199 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
200 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
201
Tom Stellard7512c082013-07-12 18:14:56 +0000202 setOperationAction(ISD::LOAD, MVT::f64, Promote);
203 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::i64);
204
Matt Arsenaulte8a076a2014-05-08 18:01:56 +0000205 setOperationAction(ISD::LOAD, MVT::v2f64, Promote);
206 AddPromotedToType(ISD::LOAD, MVT::v2f64, MVT::v2i64);
207
Tom Stellardd86003e2013-08-14 23:25:00 +0000208 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
209 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000210 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
211 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
Tom Stellardd86003e2013-08-14 23:25:00 +0000212 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000213 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
214 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4f32, Custom);
215 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4i32, Custom);
216 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8f32, Custom);
217 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8i32, Custom);
Tom Stellard0344cdf2013-08-01 15:23:42 +0000218
Tom Stellardb03edec2013-08-16 01:12:16 +0000219 setLoadExtAction(ISD::EXTLOAD, MVT::v2i8, Expand);
220 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i8, Expand);
221 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i8, Expand);
222 setLoadExtAction(ISD::EXTLOAD, MVT::v4i8, Expand);
223 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i8, Expand);
224 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i8, Expand);
225 setLoadExtAction(ISD::EXTLOAD, MVT::v2i16, Expand);
226 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i16, Expand);
227 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i16, Expand);
228 setLoadExtAction(ISD::EXTLOAD, MVT::v4i16, Expand);
229 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i16, Expand);
230 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i16, Expand);
231
Tom Stellardaeb45642014-02-04 17:18:43 +0000232 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
233
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000234 if (Subtarget->getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenault46010932014-06-18 17:05:30 +0000235 setOperationAction(ISD::FCEIL, MVT::f64, Custom);
236 setOperationAction(ISD::FTRUNC, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000237 setOperationAction(ISD::FRINT, MVT::f64, Custom);
Matt Arsenault46010932014-06-18 17:05:30 +0000238 setOperationAction(ISD::FFLOOR, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000239 }
240
Matt Arsenault6e439652014-06-10 19:00:20 +0000241 if (!Subtarget->hasBFI()) {
242 // fcopysign can be done in a single instruction with BFI.
243 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
244 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
245 }
246
Tim Northoverf861de32014-07-18 08:43:24 +0000247 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
248
Tim Northover00fdbbb2014-07-18 13:01:37 +0000249 setLoadExtAction(ISD::EXTLOAD, MVT::f16, Expand);
250 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
251 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
252
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000253 const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 };
254 for (MVT VT : ScalarIntVTs) {
Matt Arsenault717c1d02014-06-15 21:08:58 +0000255 setOperationAction(ISD::SREM, VT, Expand);
Jan Vesely4a33bc62014-08-12 17:31:17 +0000256 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000257
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000258 // GPU does not have divrem function for signed or unsigned.
Jan Vesely109efdf2014-06-22 21:43:00 +0000259 setOperationAction(ISD::SDIVREM, VT, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000260 setOperationAction(ISD::UDIVREM, VT, Custom);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000261
262 // GPU does not have [S|U]MUL_LOHI functions as a single instruction.
263 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
264 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
265
266 setOperationAction(ISD::BSWAP, VT, Expand);
267 setOperationAction(ISD::CTTZ, VT, Expand);
268 setOperationAction(ISD::CTLZ, VT, Expand);
269 }
270
Matt Arsenault60425062014-06-10 19:18:28 +0000271 if (!Subtarget->hasBCNT(32))
272 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
273
274 if (!Subtarget->hasBCNT(64))
275 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
276
Matt Arsenault717c1d02014-06-15 21:08:58 +0000277 // The hardware supports 32-bit ROTR, but not ROTL.
278 setOperationAction(ISD::ROTL, MVT::i32, Expand);
279 setOperationAction(ISD::ROTL, MVT::i64, Expand);
280 setOperationAction(ISD::ROTR, MVT::i64, Expand);
281
282 setOperationAction(ISD::MUL, MVT::i64, Expand);
283 setOperationAction(ISD::MULHU, MVT::i64, Expand);
284 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000285 setOperationAction(ISD::UDIV, MVT::i32, Expand);
286 setOperationAction(ISD::UREM, MVT::i32, Expand);
287 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000288 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000289 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
290 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000291 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000292
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000293 if (!Subtarget->hasFFBH())
294 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
295
296 if (!Subtarget->hasFFBL())
297 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
298
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000299 static const MVT::SimpleValueType VectorIntTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000300 MVT::v2i32, MVT::v4i32
Aaron Watry0a794a462013-06-25 13:55:57 +0000301 };
Aaron Watry0a794a462013-06-25 13:55:57 +0000302
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000303 for (MVT VT : VectorIntTypes) {
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000304 // Expand the following operations for the current type by default.
Aaron Watry0a794a462013-06-25 13:55:57 +0000305 setOperationAction(ISD::ADD, VT, Expand);
306 setOperationAction(ISD::AND, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000307 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
308 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000309 setOperationAction(ISD::MUL, VT, Expand);
310 setOperationAction(ISD::OR, VT, Expand);
311 setOperationAction(ISD::SHL, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000312 setOperationAction(ISD::SRA, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000313 setOperationAction(ISD::SRL, VT, Expand);
314 setOperationAction(ISD::ROTL, VT, Expand);
315 setOperationAction(ISD::ROTR, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000316 setOperationAction(ISD::SUB, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000317 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000318 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000319 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000320 setOperationAction(ISD::UDIV, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000321 setOperationAction(ISD::SREM, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000322 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000323 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
324 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000325 setOperationAction(ISD::SDIVREM, VT, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000326 setOperationAction(ISD::UDIVREM, VT, Custom);
Matt Arsenaultc4d3d3a2014-06-23 18:00:49 +0000327 setOperationAction(ISD::ADDC, VT, Expand);
328 setOperationAction(ISD::SUBC, VT, Expand);
329 setOperationAction(ISD::ADDE, VT, Expand);
330 setOperationAction(ISD::SUBE, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000331 setOperationAction(ISD::SELECT, VT, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000332 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000333 setOperationAction(ISD::SELECT_CC, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000334 setOperationAction(ISD::XOR, VT, Expand);
Matt Arsenault13ccc8f2014-06-09 16:20:25 +0000335 setOperationAction(ISD::BSWAP, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000336 setOperationAction(ISD::CTPOP, VT, Expand);
337 setOperationAction(ISD::CTTZ, VT, Expand);
Matt Arsenault85796012014-06-17 17:36:24 +0000338 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000339 setOperationAction(ISD::CTLZ, VT, Expand);
Matt Arsenault85796012014-06-17 17:36:24 +0000340 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000341 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000342 }
Tom Stellarda92ff872013-08-16 23:51:24 +0000343
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000344 static const MVT::SimpleValueType FloatVectorTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000345 MVT::v2f32, MVT::v4f32
Tom Stellarda92ff872013-08-16 23:51:24 +0000346 };
Tom Stellarda92ff872013-08-16 23:51:24 +0000347
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000348 for (MVT VT : FloatVectorTypes) {
Tom Stellard175e7a82013-11-27 21:23:39 +0000349 setOperationAction(ISD::FABS, VT, Expand);
Matt Arsenault7c936902014-10-21 23:01:01 +0000350 setOperationAction(ISD::FMINNUM, VT, Expand);
351 setOperationAction(ISD::FMAXNUM, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000352 setOperationAction(ISD::FADD, VT, Expand);
Jan Vesely85f0dbc2014-06-18 17:57:29 +0000353 setOperationAction(ISD::FCEIL, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000354 setOperationAction(ISD::FCOS, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000355 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellard5222a882014-06-20 17:06:05 +0000356 setOperationAction(ISD::FEXP2, VT, Expand);
Tom Stellarda79e9f02014-06-20 17:06:07 +0000357 setOperationAction(ISD::FLOG2, VT, Expand);
Matt Arsenault16e31332014-09-10 21:44:27 +0000358 setOperationAction(ISD::FREM, VT, Expand);
Tom Stellardbfebd1f2014-02-04 17:18:37 +0000359 setOperationAction(ISD::FPOW, VT, Expand);
Tom Stellardad3aff22013-08-16 23:51:29 +0000360 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellardeddfa692013-12-20 05:11:55 +0000361 setOperationAction(ISD::FTRUNC, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000362 setOperationAction(ISD::FMUL, VT, Expand);
Matt Arsenaultc6f8fdb2014-06-26 01:28:05 +0000363 setOperationAction(ISD::FMA, VT, Expand);
Tom Stellardb249b752013-08-16 23:51:33 +0000364 setOperationAction(ISD::FRINT, VT, Expand);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000365 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Tom Stellarde118b8b2013-10-29 16:37:20 +0000366 setOperationAction(ISD::FSQRT, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000367 setOperationAction(ISD::FSIN, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000368 setOperationAction(ISD::FSUB, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000369 setOperationAction(ISD::FNEG, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000370 setOperationAction(ISD::SELECT, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000371 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000372 setOperationAction(ISD::SELECT_CC, VT, Expand);
Matt Arsenault6e439652014-06-10 19:00:20 +0000373 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000374 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000375 }
Matt Arsenaultfae02982014-03-17 18:58:11 +0000376
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000377 setOperationAction(ISD::FNEARBYINT, MVT::f32, Custom);
378 setOperationAction(ISD::FNEARBYINT, MVT::f64, Custom);
379
Tom Stellard50122a52014-04-07 19:45:41 +0000380 setTargetDAGCombine(ISD::MUL);
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000381 setTargetDAGCombine(ISD::SELECT);
Tom Stellardafa8b532014-05-09 16:42:16 +0000382 setTargetDAGCombine(ISD::SELECT_CC);
Matt Arsenaultca3976f2014-07-15 02:06:31 +0000383 setTargetDAGCombine(ISD::STORE);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000384
Matt Arsenaultfcdddf92014-11-26 21:23:15 +0000385 setBooleanContents(ZeroOrNegativeOneBooleanContent);
386 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
387
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000388 setSchedulingPreference(Sched::RegPressure);
389 setJumpIsExpensive(true);
390
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000391 // SI at least has hardware support for floating point exceptions, but no way
392 // of using or handling them is implemented. They are also optional in OpenCL
393 // (Section 7.3)
394 setHasFloatingPointExceptions(false);
395
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000396 setSelectIsExpensive(false);
397 PredictableSelectIsExpensive = false;
398
Matt Arsenaultcf9a9a12014-06-15 19:48:16 +0000399 // There are no integer divide instructions, and these expand to a pretty
400 // large sequence of instructions.
401 setIntDivIsCheap(false);
Sanjay Patel2cdea4c2014-08-21 22:31:48 +0000402 setPow2SDivIsCheap(false);
Matt Arsenaultcf9a9a12014-06-15 19:48:16 +0000403
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000404 // FIXME: Need to really handle these.
405 MaxStoresPerMemcpy = 4096;
406 MaxStoresPerMemmove = 4096;
407 MaxStoresPerMemset = 4096;
Tom Stellard75aadc22012-12-11 21:25:42 +0000408}
409
Tom Stellard28d06de2013-08-05 22:22:07 +0000410//===----------------------------------------------------------------------===//
411// Target Information
412//===----------------------------------------------------------------------===//
413
414MVT AMDGPUTargetLowering::getVectorIdxTy() const {
415 return MVT::i32;
416}
417
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000418bool AMDGPUTargetLowering::isSelectSupported(SelectSupportKind SelType) const {
419 return true;
420}
421
Matt Arsenault14d46452014-06-15 20:23:38 +0000422// The backend supports 32 and 64 bit floating point immediates.
423// FIXME: Why are we reporting vectors of FP immediates as legal?
424bool AMDGPUTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
425 EVT ScalarVT = VT.getScalarType();
Matt Arsenault2a60de52014-06-15 21:22:52 +0000426 return (ScalarVT == MVT::f32 || ScalarVT == MVT::f64);
Matt Arsenault14d46452014-06-15 20:23:38 +0000427}
428
429// We don't want to shrink f64 / f32 constants.
430bool AMDGPUTargetLowering::ShouldShrinkFPConstant(EVT VT) const {
431 EVT ScalarVT = VT.getScalarType();
432 return (ScalarVT != MVT::f32 && ScalarVT != MVT::f64);
433}
434
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000435bool AMDGPUTargetLowering::isLoadBitCastBeneficial(EVT LoadTy,
436 EVT CastTy) const {
437 if (LoadTy.getSizeInBits() != CastTy.getSizeInBits())
438 return true;
439
440 unsigned LScalarSize = LoadTy.getScalarType().getSizeInBits();
441 unsigned CastScalarSize = CastTy.getScalarType().getSizeInBits();
442
443 return ((LScalarSize <= CastScalarSize) ||
444 (CastScalarSize >= 32) ||
445 (LScalarSize < 32));
446}
Tom Stellard28d06de2013-08-05 22:22:07 +0000447
Tom Stellard75aadc22012-12-11 21:25:42 +0000448//===---------------------------------------------------------------------===//
Tom Stellardc54731a2013-07-23 23:55:03 +0000449// Target Properties
450//===---------------------------------------------------------------------===//
451
452bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
453 assert(VT.isFloatingPoint());
Matt Arsenaulta1474382014-08-15 18:42:15 +0000454 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000455}
456
457bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
458 assert(VT.isFloatingPoint());
Matt Arsenault13623d02014-08-15 18:42:18 +0000459 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000460}
461
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000462bool AMDGPUTargetLowering::isTruncateFree(EVT Source, EVT Dest) const {
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000463 // Truncate is just accessing a subregister.
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000464 return Dest.bitsLT(Source) && (Dest.getSizeInBits() % 32 == 0);
465}
466
467bool AMDGPUTargetLowering::isTruncateFree(Type *Source, Type *Dest) const {
468 // Truncate is just accessing a subregister.
469 return Dest->getPrimitiveSizeInBits() < Source->getPrimitiveSizeInBits() &&
470 (Dest->getPrimitiveSizeInBits() % 32 == 0);
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000471}
472
Matt Arsenaultb517c812014-03-27 17:23:31 +0000473bool AMDGPUTargetLowering::isZExtFree(Type *Src, Type *Dest) const {
474 const DataLayout *DL = getDataLayout();
475 unsigned SrcSize = DL->getTypeSizeInBits(Src->getScalarType());
476 unsigned DestSize = DL->getTypeSizeInBits(Dest->getScalarType());
477
478 return SrcSize == 32 && DestSize == 64;
479}
480
481bool AMDGPUTargetLowering::isZExtFree(EVT Src, EVT Dest) const {
482 // Any register load of a 64-bit value really requires 2 32-bit moves. For all
483 // practical purposes, the extra mov 0 to load a 64-bit is free. As used,
484 // this will enable reducing 64-bit operations the 32-bit, which is always
485 // good.
486 return Src == MVT::i32 && Dest == MVT::i64;
487}
488
Aaron Ballman3c81e462014-06-26 13:45:47 +0000489bool AMDGPUTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
490 return isZExtFree(Val.getValueType(), VT2);
491}
492
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000493bool AMDGPUTargetLowering::isNarrowingProfitable(EVT SrcVT, EVT DestVT) const {
494 // There aren't really 64-bit registers, but pairs of 32-bit ones and only a
495 // limited number of native 64-bit operations. Shrinking an operation to fit
496 // in a single 32-bit register should always be helpful. As currently used,
497 // this is much less general than the name suggests, and is only used in
498 // places trying to reduce the sizes of loads. Shrinking loads to < 32-bits is
499 // not profitable, and may actually be harmful.
500 return SrcVT.getSizeInBits() > 32 && DestVT.getSizeInBits() == 32;
501}
502
Tom Stellardc54731a2013-07-23 23:55:03 +0000503//===---------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000504// TargetLowering Callbacks
505//===---------------------------------------------------------------------===//
506
Christian Konig2c8f6d52013-03-07 09:03:52 +0000507void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
508 const SmallVectorImpl<ISD::InputArg> &Ins) const {
509
510 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellard75aadc22012-12-11 21:25:42 +0000511}
512
513SDValue AMDGPUTargetLowering::LowerReturn(
514 SDValue Chain,
515 CallingConv::ID CallConv,
516 bool isVarArg,
517 const SmallVectorImpl<ISD::OutputArg> &Outs,
518 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000519 SDLoc DL, SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000520 return DAG.getNode(AMDGPUISD::RET_FLAG, DL, MVT::Other, Chain);
521}
522
523//===---------------------------------------------------------------------===//
524// Target specific lowering
525//===---------------------------------------------------------------------===//
526
Matt Arsenault16353872014-04-22 16:42:00 +0000527SDValue AMDGPUTargetLowering::LowerCall(CallLoweringInfo &CLI,
528 SmallVectorImpl<SDValue> &InVals) const {
529 SDValue Callee = CLI.Callee;
530 SelectionDAG &DAG = CLI.DAG;
531
532 const Function &Fn = *DAG.getMachineFunction().getFunction();
533
534 StringRef FuncName("<unknown>");
535
Matt Arsenaultde1c34102014-04-25 22:22:01 +0000536 if (const ExternalSymbolSDNode *G = dyn_cast<ExternalSymbolSDNode>(Callee))
537 FuncName = G->getSymbol();
538 else if (const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Matt Arsenault16353872014-04-22 16:42:00 +0000539 FuncName = G->getGlobal()->getName();
540
541 DiagnosticInfoUnsupported NoCalls(Fn, "call to function " + FuncName);
542 DAG.getContext()->diagnose(NoCalls);
543 return SDValue();
544}
545
Matt Arsenault14d46452014-06-15 20:23:38 +0000546SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op,
547 SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000548 switch (Op.getOpcode()) {
549 default:
550 Op.getNode()->dump();
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000551 llvm_unreachable("Custom lowering code for this"
552 "instruction is not implemented yet!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000553 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000554 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Tom Stellardd86003e2013-08-14 23:25:00 +0000555 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
556 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +0000557 case ISD::FrameIndex: return LowerFrameIndex(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000558 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
559 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
Jan Vesely109efdf2014-06-22 21:43:00 +0000560 case ISD::SDIVREM: return LowerSDIVREM(Op, DAG);
Matt Arsenault16e31332014-09-10 21:44:27 +0000561 case ISD::FREM: return LowerFREM(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000562 case ISD::FCEIL: return LowerFCEIL(Op, DAG);
563 case ISD::FTRUNC: return LowerFTRUNC(Op, DAG);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000564 case ISD::FRINT: return LowerFRINT(Op, DAG);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000565 case ISD::FNEARBYINT: return LowerFNEARBYINT(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000566 case ISD::FFLOOR: return LowerFFLOOR(Op, DAG);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000567 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Tom Stellardc947d8c2013-10-30 17:22:05 +0000568 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000569 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
570 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000571 }
572 return Op;
573}
574
Matt Arsenaultd125d742014-03-27 17:23:24 +0000575void AMDGPUTargetLowering::ReplaceNodeResults(SDNode *N,
576 SmallVectorImpl<SDValue> &Results,
577 SelectionDAG &DAG) const {
578 switch (N->getOpcode()) {
579 case ISD::SIGN_EXTEND_INREG:
580 // Different parts of legalization seem to interpret which type of
581 // sign_extend_inreg is the one to check for custom lowering. The extended
582 // from type is what really matters, but some places check for custom
583 // lowering of the result type. This results in trying to use
584 // ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
585 // nothing here and let the illegal result integer be handled normally.
586 return;
Matt Arsenault961ca432014-06-27 02:33:47 +0000587 case ISD::LOAD: {
588 SDNode *Node = LowerLOAD(SDValue(N, 0), DAG).getNode();
Matt Arsenaultc324b952014-07-02 17:44:53 +0000589 if (!Node)
590 return;
591
Matt Arsenault961ca432014-06-27 02:33:47 +0000592 Results.push_back(SDValue(Node, 0));
593 Results.push_back(SDValue(Node, 1));
594 // XXX: LLVM seems not to replace Chain Value inside CustomWidenLowerNode
595 // function
596 DAG.ReplaceAllUsesOfValueWith(SDValue(N,1), SDValue(Node, 1));
597 return;
598 }
599 case ISD::STORE: {
Matt Arsenaultc324b952014-07-02 17:44:53 +0000600 SDValue Lowered = LowerSTORE(SDValue(N, 0), DAG);
601 if (Lowered.getNode())
602 Results.push_back(Lowered);
Matt Arsenault961ca432014-06-27 02:33:47 +0000603 return;
604 }
Matt Arsenaultd125d742014-03-27 17:23:24 +0000605 default:
606 return;
607 }
608}
609
Matt Arsenault40100882014-05-21 22:59:17 +0000610// FIXME: This implements accesses to initialized globals in the constant
611// address space by copying them to private and accessing that. It does not
612// properly handle illegal types or vectors. The private vector loads are not
613// scalarized, and the illegal scalars hit an assertion. This technique will not
614// work well with large initializers, and this should eventually be
615// removed. Initialized globals should be placed into a data section that the
616// runtime will load into a buffer before the kernel is executed. Uses of the
617// global need to be replaced with a pointer loaded from an implicit kernel
618// argument into this buffer holding the copy of the data, which will remove the
619// need for any of this.
Tom Stellard04c0e982014-01-22 19:24:21 +0000620SDValue AMDGPUTargetLowering::LowerConstantInitializer(const Constant* Init,
621 const GlobalValue *GV,
622 const SDValue &InitPtr,
623 SDValue Chain,
624 SelectionDAG &DAG) const {
Eric Christopherd9134482014-08-04 21:25:23 +0000625 const DataLayout *TD = getTargetMachine().getSubtargetImpl()->getDataLayout();
Tom Stellard04c0e982014-01-22 19:24:21 +0000626 SDLoc DL(InitPtr);
Matt Arsenault41aa27c2014-06-14 04:26:01 +0000627 Type *InitTy = Init->getType();
628
Tom Stellard04c0e982014-01-22 19:24:21 +0000629 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Init)) {
Matt Arsenault41aa27c2014-06-14 04:26:01 +0000630 EVT VT = EVT::getEVT(InitTy);
631 PointerType *PtrTy = PointerType::get(InitTy, AMDGPUAS::PRIVATE_ADDRESS);
632 return DAG.getStore(Chain, DL, DAG.getConstant(*CI, VT), InitPtr,
633 MachinePointerInfo(UndefValue::get(PtrTy)), false, false,
634 TD->getPrefTypeAlignment(InitTy));
Matt Arsenault46013d92014-05-11 21:24:41 +0000635 }
636
637 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(Init)) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000638 EVT VT = EVT::getEVT(CFP->getType());
639 PointerType *PtrTy = PointerType::get(CFP->getType(), 0);
640 return DAG.getStore(Chain, DL, DAG.getConstantFP(*CFP, VT), InitPtr,
641 MachinePointerInfo(UndefValue::get(PtrTy)), false, false,
642 TD->getPrefTypeAlignment(CFP->getType()));
Matt Arsenault46013d92014-05-11 21:24:41 +0000643 }
644
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000645 if (StructType *ST = dyn_cast<StructType>(InitTy)) {
646 const StructLayout *SL = TD->getStructLayout(ST);
647
Tom Stellard04c0e982014-01-22 19:24:21 +0000648 EVT PtrVT = InitPtr.getValueType();
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000649 SmallVector<SDValue, 8> Chains;
650
651 for (unsigned I = 0, N = ST->getNumElements(); I != N; ++I) {
652 SDValue Offset = DAG.getConstant(SL->getElementOffset(I), PtrVT);
653 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
654
655 Constant *Elt = Init->getAggregateElement(I);
656 Chains.push_back(LowerConstantInitializer(Elt, GV, Ptr, Chain, DAG));
657 }
658
659 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
660 }
661
662 if (SequentialType *SeqTy = dyn_cast<SequentialType>(InitTy)) {
663 EVT PtrVT = InitPtr.getValueType();
664
665 unsigned NumElements;
666 if (ArrayType *AT = dyn_cast<ArrayType>(SeqTy))
667 NumElements = AT->getNumElements();
668 else if (VectorType *VT = dyn_cast<VectorType>(SeqTy))
669 NumElements = VT->getNumElements();
670 else
671 llvm_unreachable("Unexpected type");
672
673 unsigned EltSize = TD->getTypeAllocSize(SeqTy->getElementType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000674 SmallVector<SDValue, 8> Chains;
675 for (unsigned i = 0; i < NumElements; ++i) {
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000676 SDValue Offset = DAG.getConstant(i * EltSize, PtrVT);
Tom Stellard04c0e982014-01-22 19:24:21 +0000677 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000678
679 Constant *Elt = Init->getAggregateElement(i);
680 Chains.push_back(LowerConstantInitializer(Elt, GV, Ptr, Chain, DAG));
Tom Stellard04c0e982014-01-22 19:24:21 +0000681 }
Matt Arsenault46013d92014-05-11 21:24:41 +0000682
Craig Topper48d114b2014-04-26 18:35:24 +0000683 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Tom Stellard04c0e982014-01-22 19:24:21 +0000684 }
Matt Arsenault46013d92014-05-11 21:24:41 +0000685
Matt Arsenaulte682a192014-06-14 04:26:05 +0000686 if (isa<UndefValue>(Init)) {
687 EVT VT = EVT::getEVT(InitTy);
688 PointerType *PtrTy = PointerType::get(InitTy, AMDGPUAS::PRIVATE_ADDRESS);
689 return DAG.getStore(Chain, DL, DAG.getUNDEF(VT), InitPtr,
690 MachinePointerInfo(UndefValue::get(PtrTy)), false, false,
691 TD->getPrefTypeAlignment(InitTy));
692 }
693
Matt Arsenault46013d92014-05-11 21:24:41 +0000694 Init->dump();
695 llvm_unreachable("Unhandled constant initializer");
Tom Stellard04c0e982014-01-22 19:24:21 +0000696}
697
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000698static bool hasDefinedInitializer(const GlobalValue *GV) {
699 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
700 if (!GVar || !GVar->hasInitializer())
701 return false;
702
703 if (isa<UndefValue>(GVar->getInitializer()))
704 return false;
705
706 return true;
707}
708
Tom Stellardc026e8b2013-06-28 15:47:08 +0000709SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
710 SDValue Op,
711 SelectionDAG &DAG) const {
712
Eric Christopherd9134482014-08-04 21:25:23 +0000713 const DataLayout *TD = getTargetMachine().getSubtargetImpl()->getDataLayout();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000714 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000715 const GlobalValue *GV = G->getGlobal();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000716
Tom Stellard04c0e982014-01-22 19:24:21 +0000717 switch (G->getAddressSpace()) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000718 case AMDGPUAS::LOCAL_ADDRESS: {
719 // XXX: What does the value of G->getOffset() mean?
720 assert(G->getOffset() == 0 &&
721 "Do not know what to do with an non-zero offset");
Tom Stellardc026e8b2013-06-28 15:47:08 +0000722
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000723 // TODO: We could emit code to handle the initialization somewhere.
724 if (hasDefinedInitializer(GV))
725 break;
726
Tom Stellard04c0e982014-01-22 19:24:21 +0000727 unsigned Offset;
728 if (MFI->LocalMemoryObjects.count(GV) == 0) {
729 uint64_t Size = TD->getTypeAllocSize(GV->getType()->getElementType());
730 Offset = MFI->LDSSize;
731 MFI->LocalMemoryObjects[GV] = Offset;
732 // XXX: Account for alignment?
733 MFI->LDSSize += Size;
734 } else {
735 Offset = MFI->LocalMemoryObjects[GV];
736 }
737
Matt Arsenault329eda32014-08-04 16:55:35 +0000738 return DAG.getConstant(Offset, getPointerTy(AMDGPUAS::LOCAL_ADDRESS));
Tom Stellard04c0e982014-01-22 19:24:21 +0000739 }
740 case AMDGPUAS::CONSTANT_ADDRESS: {
741 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
742 Type *EltType = GV->getType()->getElementType();
743 unsigned Size = TD->getTypeAllocSize(EltType);
744 unsigned Alignment = TD->getPrefTypeAlignment(EltType);
745
Matt Arsenaulte682a192014-06-14 04:26:05 +0000746 MVT PrivPtrVT = getPointerTy(AMDGPUAS::PRIVATE_ADDRESS);
747 MVT ConstPtrVT = getPointerTy(AMDGPUAS::CONSTANT_ADDRESS);
748
Tom Stellard04c0e982014-01-22 19:24:21 +0000749 int FI = FrameInfo->CreateStackObject(Size, Alignment, false);
Matt Arsenaulte682a192014-06-14 04:26:05 +0000750 SDValue InitPtr = DAG.getFrameIndex(FI, PrivPtrVT);
751
752 const GlobalVariable *Var = cast<GlobalVariable>(GV);
753 if (!Var->hasInitializer()) {
754 // This has no use, but bugpoint will hit it.
755 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op), ConstPtrVT);
756 }
757
758 const Constant *Init = Var->getInitializer();
Tom Stellard04c0e982014-01-22 19:24:21 +0000759 SmallVector<SDNode*, 8> WorkList;
760
761 for (SDNode::use_iterator I = DAG.getEntryNode()->use_begin(),
762 E = DAG.getEntryNode()->use_end(); I != E; ++I) {
763 if (I->getOpcode() != AMDGPUISD::REGISTER_LOAD && I->getOpcode() != ISD::LOAD)
764 continue;
765 WorkList.push_back(*I);
766 }
767 SDValue Chain = LowerConstantInitializer(Init, GV, InitPtr, DAG.getEntryNode(), DAG);
768 for (SmallVector<SDNode*, 8>::iterator I = WorkList.begin(),
769 E = WorkList.end(); I != E; ++I) {
770 SmallVector<SDValue, 8> Ops;
771 Ops.push_back(Chain);
772 for (unsigned i = 1; i < (*I)->getNumOperands(); ++i) {
773 Ops.push_back((*I)->getOperand(i));
774 }
Craig Topper8c0b4d02014-04-28 05:57:50 +0000775 DAG.UpdateNodeOperands(*I, Ops);
Tom Stellard04c0e982014-01-22 19:24:21 +0000776 }
Matt Arsenaulte682a192014-06-14 04:26:05 +0000777 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op), ConstPtrVT);
Tom Stellard04c0e982014-01-22 19:24:21 +0000778 }
779 }
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000780
781 const Function &Fn = *DAG.getMachineFunction().getFunction();
782 DiagnosticInfoUnsupported BadInit(Fn,
783 "initializer for address space");
784 DAG.getContext()->diagnose(BadInit);
785 return SDValue();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000786}
787
Tom Stellardd86003e2013-08-14 23:25:00 +0000788SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
789 SelectionDAG &DAG) const {
790 SmallVector<SDValue, 8> Args;
791 SDValue A = Op.getOperand(0);
792 SDValue B = Op.getOperand(1);
793
Matt Arsenault9ec3cf22014-04-11 17:47:30 +0000794 DAG.ExtractVectorElements(A, Args);
795 DAG.ExtractVectorElements(B, Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000796
Craig Topper48d114b2014-04-26 18:35:24 +0000797 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000798}
799
800SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
801 SelectionDAG &DAG) const {
802
803 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000804 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Matt Arsenault9ec3cf22014-04-11 17:47:30 +0000805 EVT VT = Op.getValueType();
806 DAG.ExtractVectorElements(Op.getOperand(0), Args, Start,
807 VT.getVectorNumElements());
Tom Stellardd86003e2013-08-14 23:25:00 +0000808
Craig Topper48d114b2014-04-26 18:35:24 +0000809 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000810}
811
Tom Stellard81d871d2013-11-13 23:36:50 +0000812SDValue AMDGPUTargetLowering::LowerFrameIndex(SDValue Op,
813 SelectionDAG &DAG) const {
814
815 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherd9134482014-08-04 21:25:23 +0000816 const AMDGPUFrameLowering *TFL = static_cast<const AMDGPUFrameLowering *>(
817 getTargetMachine().getSubtargetImpl()->getFrameLowering());
Tom Stellard81d871d2013-11-13 23:36:50 +0000818
Matt Arsenault10da3b22014-06-11 03:30:06 +0000819 FrameIndexSDNode *FIN = cast<FrameIndexSDNode>(Op);
Tom Stellard81d871d2013-11-13 23:36:50 +0000820
821 unsigned FrameIndex = FIN->getIndex();
822 unsigned Offset = TFL->getFrameIndexOffset(MF, FrameIndex);
823 return DAG.getConstant(Offset * 4 * TFL->getStackWidth(MF),
824 Op.getValueType());
825}
Tom Stellardd86003e2013-08-14 23:25:00 +0000826
Tom Stellard75aadc22012-12-11 21:25:42 +0000827SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
828 SelectionDAG &DAG) const {
829 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000830 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000831 EVT VT = Op.getValueType();
832
833 switch (IntrinsicID) {
834 default: return Op;
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000835 case AMDGPUIntrinsic::AMDGPU_abs:
836 case AMDGPUIntrinsic::AMDIL_abs: // Legacy name.
Tom Stellard75aadc22012-12-11 21:25:42 +0000837 return LowerIntrinsicIABS(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000838 case AMDGPUIntrinsic::AMDGPU_lrp:
839 return LowerIntrinsicLRP(Op, DAG);
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000840 case AMDGPUIntrinsic::AMDGPU_fract:
841 case AMDGPUIntrinsic::AMDIL_fraction: // Legacy name.
Tom Stellard75aadc22012-12-11 21:25:42 +0000842 return DAG.getNode(AMDGPUISD::FRACT, DL, VT, Op.getOperand(1));
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000843
844 case AMDGPUIntrinsic::AMDGPU_clamp:
845 case AMDGPUIntrinsic::AMDIL_clamp: // Legacy name.
846 return DAG.getNode(AMDGPUISD::CLAMP, DL, VT,
847 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
848
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000849 case Intrinsic::AMDGPU_div_scale: {
850 // 3rd parameter required to be a constant.
851 const ConstantSDNode *Param = dyn_cast<ConstantSDNode>(Op.getOperand(3));
852 if (!Param)
853 return DAG.getUNDEF(VT);
854
855 // Translate to the operands expected by the machine instruction. The
856 // first parameter must be the same as the first instruction.
857 SDValue Numerator = Op.getOperand(1);
858 SDValue Denominator = Op.getOperand(2);
Matt Arsenaulta276c3e2014-09-26 17:55:09 +0000859
860 // Note this order is opposite of the machine instruction's operations,
861 // which is s0.f = Quotient, s1.f = Denominator, s2.f = Numerator. The
862 // intrinsic has the numerator as the first operand to match a normal
863 // division operation.
864
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000865 SDValue Src0 = Param->isAllOnesValue() ? Numerator : Denominator;
866
Chandler Carruth3de980d2014-07-25 09:19:23 +0000867 return DAG.getNode(AMDGPUISD::DIV_SCALE, DL, Op->getVTList(), Src0,
868 Denominator, Numerator);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000869 }
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000870
871 case Intrinsic::AMDGPU_div_fmas:
Matt Arsenault75c658e2014-10-21 22:20:55 +0000872 // FIXME: Dropping bool parameter. Work is needed to support the implicit
873 // read from VCC.
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000874 return DAG.getNode(AMDGPUISD::DIV_FMAS, DL, VT,
875 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
876
877 case Intrinsic::AMDGPU_div_fixup:
878 return DAG.getNode(AMDGPUISD::DIV_FIXUP, DL, VT,
879 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
880
881 case Intrinsic::AMDGPU_trig_preop:
882 return DAG.getNode(AMDGPUISD::TRIG_PREOP, DL, VT,
883 Op.getOperand(1), Op.getOperand(2));
884
885 case Intrinsic::AMDGPU_rcp:
886 return DAG.getNode(AMDGPUISD::RCP, DL, VT, Op.getOperand(1));
887
888 case Intrinsic::AMDGPU_rsq:
889 return DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
890
Matt Arsenault257d48d2014-06-24 22:13:39 +0000891 case AMDGPUIntrinsic::AMDGPU_legacy_rsq:
892 return DAG.getNode(AMDGPUISD::RSQ_LEGACY, DL, VT, Op.getOperand(1));
893
894 case Intrinsic::AMDGPU_rsq_clamped:
895 return DAG.getNode(AMDGPUISD::RSQ_CLAMPED, DL, VT, Op.getOperand(1));
896
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000897 case Intrinsic::AMDGPU_ldexp:
898 return DAG.getNode(AMDGPUISD::LDEXP, DL, VT, Op.getOperand(1),
899 Op.getOperand(2));
900
Tom Stellard75aadc22012-12-11 21:25:42 +0000901 case AMDGPUIntrinsic::AMDGPU_imax:
902 return DAG.getNode(AMDGPUISD::SMAX, DL, VT, Op.getOperand(1),
903 Op.getOperand(2));
904 case AMDGPUIntrinsic::AMDGPU_umax:
905 return DAG.getNode(AMDGPUISD::UMAX, DL, VT, Op.getOperand(1),
906 Op.getOperand(2));
Tom Stellard75aadc22012-12-11 21:25:42 +0000907 case AMDGPUIntrinsic::AMDGPU_imin:
908 return DAG.getNode(AMDGPUISD::SMIN, DL, VT, Op.getOperand(1),
909 Op.getOperand(2));
910 case AMDGPUIntrinsic::AMDGPU_umin:
911 return DAG.getNode(AMDGPUISD::UMIN, DL, VT, Op.getOperand(1),
912 Op.getOperand(2));
Matt Arsenault4c537172014-03-31 18:21:18 +0000913
Matt Arsenault62b17372014-05-12 17:49:57 +0000914 case AMDGPUIntrinsic::AMDGPU_umul24:
915 return DAG.getNode(AMDGPUISD::MUL_U24, DL, VT,
916 Op.getOperand(1), Op.getOperand(2));
917
918 case AMDGPUIntrinsic::AMDGPU_imul24:
919 return DAG.getNode(AMDGPUISD::MUL_I24, DL, VT,
920 Op.getOperand(1), Op.getOperand(2));
921
Matt Arsenaulteb260202014-05-22 18:00:15 +0000922 case AMDGPUIntrinsic::AMDGPU_umad24:
923 return DAG.getNode(AMDGPUISD::MAD_U24, DL, VT,
924 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
925
926 case AMDGPUIntrinsic::AMDGPU_imad24:
927 return DAG.getNode(AMDGPUISD::MAD_I24, DL, VT,
928 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
929
Matt Arsenault364a6742014-06-11 17:50:44 +0000930 case AMDGPUIntrinsic::AMDGPU_cvt_f32_ubyte0:
931 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0, DL, VT, Op.getOperand(1));
932
933 case AMDGPUIntrinsic::AMDGPU_cvt_f32_ubyte1:
934 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE1, DL, VT, Op.getOperand(1));
935
936 case AMDGPUIntrinsic::AMDGPU_cvt_f32_ubyte2:
937 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE2, DL, VT, Op.getOperand(1));
938
939 case AMDGPUIntrinsic::AMDGPU_cvt_f32_ubyte3:
940 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE3, DL, VT, Op.getOperand(1));
941
Matt Arsenault4c537172014-03-31 18:21:18 +0000942 case AMDGPUIntrinsic::AMDGPU_bfe_i32:
943 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
944 Op.getOperand(1),
945 Op.getOperand(2),
946 Op.getOperand(3));
947
948 case AMDGPUIntrinsic::AMDGPU_bfe_u32:
949 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
950 Op.getOperand(1),
951 Op.getOperand(2),
952 Op.getOperand(3));
953
954 case AMDGPUIntrinsic::AMDGPU_bfi:
955 return DAG.getNode(AMDGPUISD::BFI, DL, VT,
956 Op.getOperand(1),
957 Op.getOperand(2),
958 Op.getOperand(3));
959
960 case AMDGPUIntrinsic::AMDGPU_bfm:
961 return DAG.getNode(AMDGPUISD::BFM, DL, VT,
962 Op.getOperand(1),
963 Op.getOperand(2));
964
Matt Arsenault43160e72014-06-18 17:13:57 +0000965 case AMDGPUIntrinsic::AMDGPU_brev:
966 return DAG.getNode(AMDGPUISD::BREV, DL, VT, Op.getOperand(1));
967
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000968 case AMDGPUIntrinsic::AMDIL_exp: // Legacy name.
969 return DAG.getNode(ISD::FEXP2, DL, VT, Op.getOperand(1));
970
971 case AMDGPUIntrinsic::AMDIL_round_nearest: // Legacy name.
Tom Stellard75aadc22012-12-11 21:25:42 +0000972 return DAG.getNode(ISD::FRINT, DL, VT, Op.getOperand(1));
Tom Stellarde9219e02014-07-02 20:53:57 +0000973 case AMDGPUIntrinsic::AMDGPU_trunc: // Legacy name.
Tom Stellard9c603eb2014-06-20 17:06:09 +0000974 return DAG.getNode(ISD::FTRUNC, DL, VT, Op.getOperand(1));
Tom Stellard75aadc22012-12-11 21:25:42 +0000975 }
976}
977
978///IABS(a) = SMAX(sub(0, a), a)
979SDValue AMDGPUTargetLowering::LowerIntrinsicIABS(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +0000980 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000981 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000982 EVT VT = Op.getValueType();
983 SDValue Neg = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT),
984 Op.getOperand(1));
985
986 return DAG.getNode(AMDGPUISD::SMAX, DL, VT, Neg, Op.getOperand(1));
987}
988
989/// Linear Interpolation
990/// LRP(a, b, c) = muladd(a, b, (1 - a) * c)
991SDValue AMDGPUTargetLowering::LowerIntrinsicLRP(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +0000992 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000993 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000994 EVT VT = Op.getValueType();
995 SDValue OneSubA = DAG.getNode(ISD::FSUB, DL, VT,
996 DAG.getConstantFP(1.0f, MVT::f32),
997 Op.getOperand(1));
998 SDValue OneSubAC = DAG.getNode(ISD::FMUL, DL, VT, OneSubA,
999 Op.getOperand(3));
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001000 return DAG.getNode(ISD::FADD, DL, VT,
1001 DAG.getNode(ISD::FMUL, DL, VT, Op.getOperand(1), Op.getOperand(2)),
1002 OneSubAC);
Tom Stellard75aadc22012-12-11 21:25:42 +00001003}
1004
1005/// \brief Generate Min/Max node
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +00001006SDValue AMDGPUTargetLowering::CombineFMinMax(SDLoc DL,
1007 EVT VT,
1008 SDValue LHS,
1009 SDValue RHS,
1010 SDValue True,
1011 SDValue False,
1012 SDValue CC,
1013 SelectionDAG &DAG) const {
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001014 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
1015 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +00001016
1017 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
1018 switch (CCOpcode) {
1019 case ISD::SETOEQ:
1020 case ISD::SETONE:
1021 case ISD::SETUNE:
1022 case ISD::SETNE:
1023 case ISD::SETUEQ:
1024 case ISD::SETEQ:
1025 case ISD::SETFALSE:
1026 case ISD::SETFALSE2:
1027 case ISD::SETTRUE:
1028 case ISD::SETTRUE2:
1029 case ISD::SETUO:
1030 case ISD::SETO:
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001031 break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001032 case ISD::SETULE:
1033 case ISD::SETULT:
1034 case ISD::SETOLE:
1035 case ISD::SETOLT:
1036 case ISD::SETLE:
1037 case ISD::SETLT: {
Matt Arsenault36094d72014-11-15 05:02:57 +00001038 // We need to permute the operands to get the correct NaN behavior. The
1039 // selected operand is the second one based on the failing compare with NaN,
1040 // so permute it based on the compare type the hardware uses.
1041 if (LHS == True)
1042 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
1043 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
Tom Stellard75aadc22012-12-11 21:25:42 +00001044 }
1045 case ISD::SETGT:
1046 case ISD::SETGE:
1047 case ISD::SETUGE:
1048 case ISD::SETOGE:
1049 case ISD::SETUGT:
1050 case ISD::SETOGT: {
Matt Arsenault36094d72014-11-15 05:02:57 +00001051 if (LHS == True)
1052 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
1053 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
Tom Stellard75aadc22012-12-11 21:25:42 +00001054 }
1055 case ISD::SETCC_INVALID:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +00001056 llvm_unreachable("Invalid setcc condcode!");
Tom Stellard75aadc22012-12-11 21:25:42 +00001057 }
Tom Stellardafa8b532014-05-09 16:42:16 +00001058 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +00001059}
1060
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +00001061/// \brief Generate Min/Max node
1062SDValue AMDGPUTargetLowering::CombineIMinMax(SDLoc DL,
1063 EVT VT,
1064 SDValue LHS,
1065 SDValue RHS,
1066 SDValue True,
1067 SDValue False,
1068 SDValue CC,
1069 SelectionDAG &DAG) const {
1070 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
1071 return SDValue();
1072
1073 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
1074 switch (CCOpcode) {
1075 case ISD::SETULE:
1076 case ISD::SETULT: {
1077 unsigned Opc = (LHS == True) ? AMDGPUISD::UMIN : AMDGPUISD::UMAX;
1078 return DAG.getNode(Opc, DL, VT, LHS, RHS);
1079 }
1080 case ISD::SETLE:
1081 case ISD::SETLT: {
1082 unsigned Opc = (LHS == True) ? AMDGPUISD::SMIN : AMDGPUISD::SMAX;
1083 return DAG.getNode(Opc, DL, VT, LHS, RHS);
1084 }
1085 case ISD::SETGT:
1086 case ISD::SETGE: {
1087 unsigned Opc = (LHS == True) ? AMDGPUISD::SMAX : AMDGPUISD::SMIN;
1088 return DAG.getNode(Opc, DL, VT, LHS, RHS);
1089 }
1090 case ISD::SETUGE:
1091 case ISD::SETUGT: {
1092 unsigned Opc = (LHS == True) ? AMDGPUISD::UMAX : AMDGPUISD::UMIN;
1093 return DAG.getNode(Opc, DL, VT, LHS, RHS);
1094 }
1095 default:
1096 return SDValue();
1097 }
1098}
1099
Matt Arsenault83e60582014-07-24 17:10:35 +00001100SDValue AMDGPUTargetLowering::ScalarizeVectorLoad(const SDValue Op,
1101 SelectionDAG &DAG) const {
1102 LoadSDNode *Load = cast<LoadSDNode>(Op);
1103 EVT MemVT = Load->getMemoryVT();
1104 EVT MemEltVT = MemVT.getVectorElementType();
1105
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001106 EVT LoadVT = Op.getValueType();
Matt Arsenault83e60582014-07-24 17:10:35 +00001107 EVT EltVT = LoadVT.getVectorElementType();
Tom Stellard35bb18c2013-08-26 15:06:04 +00001108 EVT PtrVT = Load->getBasePtr().getValueType();
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001109
Tom Stellard35bb18c2013-08-26 15:06:04 +00001110 unsigned NumElts = Load->getMemoryVT().getVectorNumElements();
1111 SmallVector<SDValue, 8> Loads;
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001112 SmallVector<SDValue, 8> Chains;
1113
Tom Stellard35bb18c2013-08-26 15:06:04 +00001114 SDLoc SL(Op);
Matt Arsenault83e60582014-07-24 17:10:35 +00001115 unsigned MemEltSize = MemEltVT.getStoreSize();
1116 MachinePointerInfo SrcValue(Load->getMemOperand()->getValue());
Tom Stellard35bb18c2013-08-26 15:06:04 +00001117
Matt Arsenault83e60582014-07-24 17:10:35 +00001118 for (unsigned i = 0; i < NumElts; ++i) {
Tom Stellard35bb18c2013-08-26 15:06:04 +00001119 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Load->getBasePtr(),
Matt Arsenault83e60582014-07-24 17:10:35 +00001120 DAG.getConstant(i * MemEltSize, PtrVT));
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001121
1122 SDValue NewLoad
1123 = DAG.getExtLoad(Load->getExtensionType(), SL, EltVT,
1124 Load->getChain(), Ptr,
Matt Arsenault83e60582014-07-24 17:10:35 +00001125 SrcValue.getWithOffset(i * MemEltSize),
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001126 MemEltVT, Load->isVolatile(), Load->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001127 Load->isInvariant(), Load->getAlignment());
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001128 Loads.push_back(NewLoad.getValue(0));
1129 Chains.push_back(NewLoad.getValue(1));
Tom Stellard35bb18c2013-08-26 15:06:04 +00001130 }
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001131
1132 SDValue Ops[] = {
1133 DAG.getNode(ISD::BUILD_VECTOR, SL, LoadVT, Loads),
1134 DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Chains)
1135 };
1136
1137 return DAG.getMergeValues(Ops, SL);
Tom Stellard35bb18c2013-08-26 15:06:04 +00001138}
1139
Matt Arsenault83e60582014-07-24 17:10:35 +00001140SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue Op,
1141 SelectionDAG &DAG) const {
1142 EVT VT = Op.getValueType();
1143
1144 // If this is a 2 element vector, we really want to scalarize and not create
1145 // weird 1 element vectors.
1146 if (VT.getVectorNumElements() == 2)
1147 return ScalarizeVectorLoad(Op, DAG);
1148
1149 LoadSDNode *Load = cast<LoadSDNode>(Op);
1150 SDValue BasePtr = Load->getBasePtr();
1151 EVT PtrVT = BasePtr.getValueType();
1152 EVT MemVT = Load->getMemoryVT();
1153 SDLoc SL(Op);
1154 MachinePointerInfo SrcValue(Load->getMemOperand()->getValue());
1155
1156 EVT LoVT, HiVT;
1157 EVT LoMemVT, HiMemVT;
1158 SDValue Lo, Hi;
1159
1160 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1161 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1162 std::tie(Lo, Hi) = DAG.SplitVector(Op, SL, LoVT, HiVT);
1163 SDValue LoLoad
1164 = DAG.getExtLoad(Load->getExtensionType(), SL, LoVT,
1165 Load->getChain(), BasePtr,
1166 SrcValue,
1167 LoMemVT, Load->isVolatile(), Load->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001168 Load->isInvariant(), Load->getAlignment());
Matt Arsenault83e60582014-07-24 17:10:35 +00001169
1170 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
1171 DAG.getConstant(LoMemVT.getStoreSize(), PtrVT));
1172
1173 SDValue HiLoad
1174 = DAG.getExtLoad(Load->getExtensionType(), SL, HiVT,
1175 Load->getChain(), HiPtr,
1176 SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1177 HiMemVT, Load->isVolatile(), Load->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001178 Load->isInvariant(), Load->getAlignment());
Matt Arsenault83e60582014-07-24 17:10:35 +00001179
1180 SDValue Ops[] = {
1181 DAG.getNode(ISD::CONCAT_VECTORS, SL, VT, LoLoad, HiLoad),
1182 DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
1183 LoLoad.getValue(1), HiLoad.getValue(1))
1184 };
1185
1186 return DAG.getMergeValues(Ops, SL);
1187}
1188
Tom Stellard2ffc3302013-08-26 15:05:44 +00001189SDValue AMDGPUTargetLowering::MergeVectorStore(const SDValue &Op,
1190 SelectionDAG &DAG) const {
Matt Arsenault10da3b22014-06-11 03:30:06 +00001191 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001192 EVT MemVT = Store->getMemoryVT();
1193 unsigned MemBits = MemVT.getSizeInBits();
Tom Stellard75aadc22012-12-11 21:25:42 +00001194
Matt Arsenaultca6dcfc2014-03-05 21:47:22 +00001195 // Byte stores are really expensive, so if possible, try to pack 32-bit vector
1196 // truncating store into an i32 store.
1197 // XXX: We could also handle optimize other vector bitwidths.
Tom Stellard2ffc3302013-08-26 15:05:44 +00001198 if (!MemVT.isVector() || MemBits > 32) {
1199 return SDValue();
1200 }
1201
1202 SDLoc DL(Op);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001203 SDValue Value = Store->getValue();
Tom Stellard2ffc3302013-08-26 15:05:44 +00001204 EVT VT = Value.getValueType();
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001205 EVT ElemVT = VT.getVectorElementType();
1206 SDValue Ptr = Store->getBasePtr();
Tom Stellard2ffc3302013-08-26 15:05:44 +00001207 EVT MemEltVT = MemVT.getVectorElementType();
1208 unsigned MemEltBits = MemEltVT.getSizeInBits();
1209 unsigned MemNumElements = MemVT.getVectorNumElements();
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001210 unsigned PackedSize = MemVT.getStoreSizeInBits();
1211 SDValue Mask = DAG.getConstant((1 << MemEltBits) - 1, MVT::i32);
1212
1213 assert(Value.getValueType().getScalarSizeInBits() >= 32);
Matt Arsenault02117142014-03-11 01:38:53 +00001214
Tom Stellard2ffc3302013-08-26 15:05:44 +00001215 SDValue PackedValue;
1216 for (unsigned i = 0; i < MemNumElements; ++i) {
Tom Stellard2ffc3302013-08-26 15:05:44 +00001217 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ElemVT, Value,
1218 DAG.getConstant(i, MVT::i32));
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001219 Elt = DAG.getZExtOrTrunc(Elt, DL, MVT::i32);
1220 Elt = DAG.getNode(ISD::AND, DL, MVT::i32, Elt, Mask); // getZeroExtendInReg
1221
1222 SDValue Shift = DAG.getConstant(MemEltBits * i, MVT::i32);
1223 Elt = DAG.getNode(ISD::SHL, DL, MVT::i32, Elt, Shift);
1224
Tom Stellard2ffc3302013-08-26 15:05:44 +00001225 if (i == 0) {
1226 PackedValue = Elt;
1227 } else {
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001228 PackedValue = DAG.getNode(ISD::OR, DL, MVT::i32, PackedValue, Elt);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001229 }
1230 }
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001231
1232 if (PackedSize < 32) {
1233 EVT PackedVT = EVT::getIntegerVT(*DAG.getContext(), PackedSize);
1234 return DAG.getTruncStore(Store->getChain(), DL, PackedValue, Ptr,
1235 Store->getMemOperand()->getPointerInfo(),
1236 PackedVT,
1237 Store->isNonTemporal(), Store->isVolatile(),
1238 Store->getAlignment());
1239 }
1240
Tom Stellard2ffc3302013-08-26 15:05:44 +00001241 return DAG.getStore(Store->getChain(), DL, PackedValue, Ptr,
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001242 Store->getMemOperand()->getPointerInfo(),
Tom Stellard2ffc3302013-08-26 15:05:44 +00001243 Store->isVolatile(), Store->isNonTemporal(),
1244 Store->getAlignment());
1245}
1246
Matt Arsenault83e60582014-07-24 17:10:35 +00001247SDValue AMDGPUTargetLowering::ScalarizeVectorStore(SDValue Op,
1248 SelectionDAG &DAG) const {
Tom Stellard2ffc3302013-08-26 15:05:44 +00001249 StoreSDNode *Store = cast<StoreSDNode>(Op);
1250 EVT MemEltVT = Store->getMemoryVT().getVectorElementType();
1251 EVT EltVT = Store->getValue().getValueType().getVectorElementType();
1252 EVT PtrVT = Store->getBasePtr().getValueType();
1253 unsigned NumElts = Store->getMemoryVT().getVectorNumElements();
1254 SDLoc SL(Op);
1255
1256 SmallVector<SDValue, 8> Chains;
1257
Matt Arsenault83e60582014-07-24 17:10:35 +00001258 unsigned EltSize = MemEltVT.getStoreSize();
1259 MachinePointerInfo SrcValue(Store->getMemOperand()->getValue());
1260
Tom Stellard2ffc3302013-08-26 15:05:44 +00001261 for (unsigned i = 0, e = NumElts; i != e; ++i) {
1262 SDValue Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
Matt Arsenault83e60582014-07-24 17:10:35 +00001263 Store->getValue(),
1264 DAG.getConstant(i, MVT::i32));
1265
1266 SDValue Offset = DAG.getConstant(i * MemEltVT.getStoreSize(), PtrVT);
1267 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Store->getBasePtr(), Offset);
1268 SDValue NewStore =
1269 DAG.getTruncStore(Store->getChain(), SL, Val, Ptr,
1270 SrcValue.getWithOffset(i * EltSize),
1271 MemEltVT, Store->isNonTemporal(), Store->isVolatile(),
1272 Store->getAlignment());
1273 Chains.push_back(NewStore);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001274 }
Matt Arsenault83e60582014-07-24 17:10:35 +00001275
Craig Topper48d114b2014-04-26 18:35:24 +00001276 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Chains);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001277}
1278
Matt Arsenault83e60582014-07-24 17:10:35 +00001279SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
1280 SelectionDAG &DAG) const {
1281 StoreSDNode *Store = cast<StoreSDNode>(Op);
1282 SDValue Val = Store->getValue();
1283 EVT VT = Val.getValueType();
1284
1285 // If this is a 2 element vector, we really want to scalarize and not create
1286 // weird 1 element vectors.
1287 if (VT.getVectorNumElements() == 2)
1288 return ScalarizeVectorStore(Op, DAG);
1289
1290 EVT MemVT = Store->getMemoryVT();
1291 SDValue Chain = Store->getChain();
1292 SDValue BasePtr = Store->getBasePtr();
1293 SDLoc SL(Op);
1294
1295 EVT LoVT, HiVT;
1296 EVT LoMemVT, HiMemVT;
1297 SDValue Lo, Hi;
1298
1299 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1300 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1301 std::tie(Lo, Hi) = DAG.SplitVector(Val, SL, LoVT, HiVT);
1302
1303 EVT PtrVT = BasePtr.getValueType();
1304 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
1305 DAG.getConstant(LoMemVT.getStoreSize(), PtrVT));
1306
1307 MachinePointerInfo SrcValue(Store->getMemOperand()->getValue());
1308 SDValue LoStore
1309 = DAG.getTruncStore(Chain, SL, Lo,
1310 BasePtr,
1311 SrcValue,
1312 LoMemVT,
1313 Store->isNonTemporal(),
1314 Store->isVolatile(),
1315 Store->getAlignment());
1316 SDValue HiStore
1317 = DAG.getTruncStore(Chain, SL, Hi,
1318 HiPtr,
1319 SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1320 HiMemVT,
1321 Store->isNonTemporal(),
1322 Store->isVolatile(),
1323 Store->getAlignment());
1324
1325 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoStore, HiStore);
1326}
1327
1328
Tom Stellarde9373602014-01-22 19:24:14 +00001329SDValue AMDGPUTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1330 SDLoc DL(Op);
1331 LoadSDNode *Load = cast<LoadSDNode>(Op);
1332 ISD::LoadExtType ExtType = Load->getExtensionType();
Matt Arsenaultf9a995d2014-03-06 17:34:12 +00001333 EVT VT = Op.getValueType();
1334 EVT MemVT = Load->getMemoryVT();
1335
1336 if (ExtType != ISD::NON_EXTLOAD && !VT.isVector() && VT.getSizeInBits() > 32) {
1337 // We can do the extload to 32-bits, and then need to separately extend to
1338 // 64-bits.
1339
1340 SDValue ExtLoad32 = DAG.getExtLoad(ExtType, DL, MVT::i32,
1341 Load->getChain(),
1342 Load->getBasePtr(),
1343 MemVT,
1344 Load->getMemOperand());
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001345
1346 SDValue Ops[] = {
1347 DAG.getNode(ISD::getExtForLoadExtType(ExtType), DL, VT, ExtLoad32),
1348 ExtLoad32.getValue(1)
1349 };
1350
1351 return DAG.getMergeValues(Ops, DL);
Matt Arsenaultf9a995d2014-03-06 17:34:12 +00001352 }
Tom Stellarde9373602014-01-22 19:24:14 +00001353
Matt Arsenault470acd82014-04-15 22:28:39 +00001354 if (ExtType == ISD::NON_EXTLOAD && VT.getSizeInBits() < 32) {
1355 assert(VT == MVT::i1 && "Only i1 non-extloads expected");
1356 // FIXME: Copied from PPC
1357 // First, load into 32 bits, then truncate to 1 bit.
1358
1359 SDValue Chain = Load->getChain();
1360 SDValue BasePtr = Load->getBasePtr();
1361 MachineMemOperand *MMO = Load->getMemOperand();
1362
1363 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, DL, MVT::i32, Chain,
1364 BasePtr, MVT::i8, MMO);
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001365
1366 SDValue Ops[] = {
1367 DAG.getNode(ISD::TRUNCATE, DL, VT, NewLD),
1368 NewLD.getValue(1)
1369 };
1370
1371 return DAG.getMergeValues(Ops, DL);
Matt Arsenault470acd82014-04-15 22:28:39 +00001372 }
1373
Tom Stellardb37f7972014-08-05 14:40:52 +00001374 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS ||
1375 Load->getAddressSpace() != AMDGPUAS::PRIVATE_ADDRESS ||
Tom Stellard4973a132014-08-01 21:55:50 +00001376 ExtType == ISD::NON_EXTLOAD || Load->getMemoryVT().bitsGE(MVT::i32))
1377 return SDValue();
1378
1379
1380 SDValue Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, Load->getBasePtr(),
1381 DAG.getConstant(2, MVT::i32));
1382 SDValue Ret = DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, Op.getValueType(),
1383 Load->getChain(), Ptr,
1384 DAG.getTargetConstant(0, MVT::i32),
1385 Op.getOperand(2));
1386 SDValue ByteIdx = DAG.getNode(ISD::AND, DL, MVT::i32,
1387 Load->getBasePtr(),
1388 DAG.getConstant(0x3, MVT::i32));
1389 SDValue ShiftAmt = DAG.getNode(ISD::SHL, DL, MVT::i32, ByteIdx,
1390 DAG.getConstant(3, MVT::i32));
1391
1392 Ret = DAG.getNode(ISD::SRL, DL, MVT::i32, Ret, ShiftAmt);
1393
1394 EVT MemEltVT = MemVT.getScalarType();
1395 if (ExtType == ISD::SEXTLOAD) {
1396 SDValue MemEltVTNode = DAG.getValueType(MemEltVT);
1397
1398 SDValue Ops[] = {
1399 DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, Ret, MemEltVTNode),
1400 Load->getChain()
1401 };
1402
1403 return DAG.getMergeValues(Ops, DL);
1404 }
1405
1406 SDValue Ops[] = {
1407 DAG.getZeroExtendInReg(Ret, DL, MemEltVT),
1408 Load->getChain()
1409 };
1410
1411 return DAG.getMergeValues(Ops, DL);
Tom Stellarde9373602014-01-22 19:24:14 +00001412}
1413
Tom Stellard2ffc3302013-08-26 15:05:44 +00001414SDValue AMDGPUTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Tom Stellarde9373602014-01-22 19:24:14 +00001415 SDLoc DL(Op);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001416 SDValue Result = AMDGPUTargetLowering::MergeVectorStore(Op, DAG);
1417 if (Result.getNode()) {
1418 return Result;
1419 }
1420
1421 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellarde9373602014-01-22 19:24:14 +00001422 SDValue Chain = Store->getChain();
Tom Stellard81d871d2013-11-13 23:36:50 +00001423 if ((Store->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
1424 Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) &&
Tom Stellard2ffc3302013-08-26 15:05:44 +00001425 Store->getValue().getValueType().isVector()) {
Matt Arsenault83e60582014-07-24 17:10:35 +00001426 return ScalarizeVectorStore(Op, DAG);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001427 }
Tom Stellarde9373602014-01-22 19:24:14 +00001428
Matt Arsenault74891cd2014-03-15 00:08:22 +00001429 EVT MemVT = Store->getMemoryVT();
Tom Stellarde9373602014-01-22 19:24:14 +00001430 if (Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS &&
Matt Arsenault74891cd2014-03-15 00:08:22 +00001431 MemVT.bitsLT(MVT::i32)) {
Tom Stellarde9373602014-01-22 19:24:14 +00001432 unsigned Mask = 0;
1433 if (Store->getMemoryVT() == MVT::i8) {
1434 Mask = 0xff;
1435 } else if (Store->getMemoryVT() == MVT::i16) {
1436 Mask = 0xffff;
1437 }
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001438 SDValue BasePtr = Store->getBasePtr();
1439 SDValue Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, BasePtr,
Tom Stellarde9373602014-01-22 19:24:14 +00001440 DAG.getConstant(2, MVT::i32));
1441 SDValue Dst = DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, MVT::i32,
1442 Chain, Ptr, DAG.getTargetConstant(0, MVT::i32));
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001443
1444 SDValue ByteIdx = DAG.getNode(ISD::AND, DL, MVT::i32, BasePtr,
Tom Stellarde9373602014-01-22 19:24:14 +00001445 DAG.getConstant(0x3, MVT::i32));
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001446
Tom Stellarde9373602014-01-22 19:24:14 +00001447 SDValue ShiftAmt = DAG.getNode(ISD::SHL, DL, MVT::i32, ByteIdx,
1448 DAG.getConstant(3, MVT::i32));
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001449
Tom Stellarde9373602014-01-22 19:24:14 +00001450 SDValue SExtValue = DAG.getNode(ISD::SIGN_EXTEND, DL, MVT::i32,
1451 Store->getValue());
Matt Arsenault74891cd2014-03-15 00:08:22 +00001452
1453 SDValue MaskedValue = DAG.getZeroExtendInReg(SExtValue, DL, MemVT);
1454
Tom Stellarde9373602014-01-22 19:24:14 +00001455 SDValue ShiftedValue = DAG.getNode(ISD::SHL, DL, MVT::i32,
1456 MaskedValue, ShiftAmt);
Matt Arsenault74891cd2014-03-15 00:08:22 +00001457
Tom Stellarde9373602014-01-22 19:24:14 +00001458 SDValue DstMask = DAG.getNode(ISD::SHL, DL, MVT::i32, DAG.getConstant(Mask, MVT::i32),
1459 ShiftAmt);
1460 DstMask = DAG.getNode(ISD::XOR, DL, MVT::i32, DstMask,
1461 DAG.getConstant(0xffffffff, MVT::i32));
1462 Dst = DAG.getNode(ISD::AND, DL, MVT::i32, Dst, DstMask);
1463
1464 SDValue Value = DAG.getNode(ISD::OR, DL, MVT::i32, Dst, ShiftedValue);
1465 return DAG.getNode(AMDGPUISD::REGISTER_STORE, DL, MVT::Other,
1466 Chain, Value, Ptr, DAG.getTargetConstant(0, MVT::i32));
1467 }
Tom Stellard2ffc3302013-08-26 15:05:44 +00001468 return SDValue();
1469}
Tom Stellard75aadc22012-12-11 21:25:42 +00001470
Matt Arsenault0daeb632014-07-24 06:59:20 +00001471// This is a shortcut for integer division because we have fast i32<->f32
1472// conversions, and fast f32 reciprocal instructions. The fractional part of a
1473// float is enough to accurately represent up to a 24-bit integer.
Jan Veselye5ca27d2014-08-12 17:31:20 +00001474SDValue AMDGPUTargetLowering::LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const {
Matt Arsenault1578aa72014-06-15 20:08:02 +00001475 SDLoc DL(Op);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001476 EVT VT = Op.getValueType();
Matt Arsenault1578aa72014-06-15 20:08:02 +00001477 SDValue LHS = Op.getOperand(0);
1478 SDValue RHS = Op.getOperand(1);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001479 MVT IntVT = MVT::i32;
1480 MVT FltVT = MVT::f32;
1481
Jan Veselye5ca27d2014-08-12 17:31:20 +00001482 ISD::NodeType ToFp = sign ? ISD::SINT_TO_FP : ISD::UINT_TO_FP;
1483 ISD::NodeType ToInt = sign ? ISD::FP_TO_SINT : ISD::FP_TO_UINT;
1484
Matt Arsenault0daeb632014-07-24 06:59:20 +00001485 if (VT.isVector()) {
1486 unsigned NElts = VT.getVectorNumElements();
1487 IntVT = MVT::getVectorVT(MVT::i32, NElts);
1488 FltVT = MVT::getVectorVT(MVT::f32, NElts);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001489 }
Matt Arsenault0daeb632014-07-24 06:59:20 +00001490
1491 unsigned BitSize = VT.getScalarType().getSizeInBits();
1492
Jan Veselye5ca27d2014-08-12 17:31:20 +00001493 SDValue jq = DAG.getConstant(1, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001494
Jan Veselye5ca27d2014-08-12 17:31:20 +00001495 if (sign) {
1496 // char|short jq = ia ^ ib;
1497 jq = DAG.getNode(ISD::XOR, DL, VT, LHS, RHS);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001498
Jan Veselye5ca27d2014-08-12 17:31:20 +00001499 // jq = jq >> (bitsize - 2)
1500 jq = DAG.getNode(ISD::SRA, DL, VT, jq, DAG.getConstant(BitSize - 2, VT));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001501
Jan Veselye5ca27d2014-08-12 17:31:20 +00001502 // jq = jq | 0x1
1503 jq = DAG.getNode(ISD::OR, DL, VT, jq, DAG.getConstant(1, VT));
1504
1505 // jq = (int)jq
1506 jq = DAG.getSExtOrTrunc(jq, DL, IntVT);
1507 }
Matt Arsenault1578aa72014-06-15 20:08:02 +00001508
1509 // int ia = (int)LHS;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001510 SDValue ia = sign ?
1511 DAG.getSExtOrTrunc(LHS, DL, IntVT) : DAG.getZExtOrTrunc(LHS, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001512
1513 // int ib, (int)RHS;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001514 SDValue ib = sign ?
1515 DAG.getSExtOrTrunc(RHS, DL, IntVT) : DAG.getZExtOrTrunc(RHS, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001516
1517 // float fa = (float)ia;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001518 SDValue fa = DAG.getNode(ToFp, DL, FltVT, ia);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001519
1520 // float fb = (float)ib;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001521 SDValue fb = DAG.getNode(ToFp, DL, FltVT, ib);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001522
1523 // float fq = native_divide(fa, fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001524 SDValue fq = DAG.getNode(ISD::FMUL, DL, FltVT,
1525 fa, DAG.getNode(AMDGPUISD::RCP, DL, FltVT, fb));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001526
1527 // fq = trunc(fq);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001528 fq = DAG.getNode(ISD::FTRUNC, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001529
1530 // float fqneg = -fq;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001531 SDValue fqneg = DAG.getNode(ISD::FNEG, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001532
1533 // float fr = mad(fqneg, fb, fa);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001534 SDValue fr = DAG.getNode(ISD::FADD, DL, FltVT,
1535 DAG.getNode(ISD::FMUL, DL, FltVT, fqneg, fb), fa);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001536
1537 // int iq = (int)fq;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001538 SDValue iq = DAG.getNode(ToInt, DL, IntVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001539
1540 // fr = fabs(fr);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001541 fr = DAG.getNode(ISD::FABS, DL, FltVT, fr);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001542
1543 // fb = fabs(fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001544 fb = DAG.getNode(ISD::FABS, DL, FltVT, fb);
1545
1546 EVT SetCCVT = getSetCCResultType(*DAG.getContext(), VT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001547
1548 // int cv = fr >= fb;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001549 SDValue cv = DAG.getSetCC(DL, SetCCVT, fr, fb, ISD::SETOGE);
1550
Matt Arsenault1578aa72014-06-15 20:08:02 +00001551 // jq = (cv ? jq : 0);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001552 jq = DAG.getNode(ISD::SELECT, DL, VT, cv, jq, DAG.getConstant(0, VT));
1553
Jan Veselye5ca27d2014-08-12 17:31:20 +00001554 // dst = trunc/extend to legal type
1555 iq = sign ? DAG.getSExtOrTrunc(iq, DL, VT) : DAG.getZExtOrTrunc(iq, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001556
Jan Veselye5ca27d2014-08-12 17:31:20 +00001557 // dst = iq + jq;
Jan Vesely4a33bc62014-08-12 17:31:17 +00001558 SDValue Div = DAG.getNode(ISD::ADD, DL, VT, iq, jq);
1559
Jan Veselye5ca27d2014-08-12 17:31:20 +00001560 // Rem needs compensation, it's easier to recompute it
Jan Vesely4a33bc62014-08-12 17:31:17 +00001561 SDValue Rem = DAG.getNode(ISD::MUL, DL, VT, Div, RHS);
1562 Rem = DAG.getNode(ISD::SUB, DL, VT, LHS, Rem);
1563
1564 SDValue Res[2] = {
1565 Div,
1566 Rem
1567 };
1568 return DAG.getMergeValues(Res, DL);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001569}
1570
Tom Stellardbf69d762014-11-15 01:07:53 +00001571void AMDGPUTargetLowering::LowerUDIVREM64(SDValue Op,
1572 SelectionDAG &DAG,
1573 SmallVectorImpl<SDValue> &Results) const {
1574 assert(Op.getValueType() == MVT::i64);
1575
1576 SDLoc DL(Op);
1577 EVT VT = Op.getValueType();
1578 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1579
1580 SDValue one = DAG.getConstant(1, HalfVT);
1581 SDValue zero = DAG.getConstant(0, HalfVT);
1582
1583 //HiLo split
1584 SDValue LHS = Op.getOperand(0);
1585 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, zero);
1586 SDValue LHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, one);
1587
1588 SDValue RHS = Op.getOperand(1);
1589 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, zero);
1590 SDValue RHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, one);
1591
1592 // Get Speculative values
1593 SDValue DIV_Part = DAG.getNode(ISD::UDIV, DL, HalfVT, LHS_Hi, RHS_Lo);
1594 SDValue REM_Part = DAG.getNode(ISD::UREM, DL, HalfVT, LHS_Hi, RHS_Lo);
1595
1596 SDValue REM_Hi = zero;
1597 SDValue REM_Lo = DAG.getSelectCC(DL, RHS_Hi, zero, REM_Part, LHS_Hi, ISD::SETEQ);
1598
1599 SDValue DIV_Hi = DAG.getSelectCC(DL, RHS_Hi, zero, DIV_Part, zero, ISD::SETEQ);
1600 SDValue DIV_Lo = zero;
1601
1602 const unsigned halfBitWidth = HalfVT.getSizeInBits();
1603
1604 for (unsigned i = 0; i < halfBitWidth; ++i) {
1605 SDValue POS = DAG.getConstant(halfBitWidth - i - 1, HalfVT);
1606 // Get Value of high bit
1607 SDValue HBit;
1608 if (halfBitWidth == 32 && Subtarget->hasBFE()) {
1609 HBit = DAG.getNode(AMDGPUISD::BFE_U32, DL, HalfVT, LHS_Lo, POS, one);
1610 } else {
1611 HBit = DAG.getNode(ISD::SRL, DL, HalfVT, LHS_Lo, POS);
1612 HBit = DAG.getNode(ISD::AND, DL, HalfVT, HBit, one);
1613 }
1614
1615 SDValue Carry = DAG.getNode(ISD::SRL, DL, HalfVT, REM_Lo,
1616 DAG.getConstant(halfBitWidth - 1, HalfVT));
1617 REM_Hi = DAG.getNode(ISD::SHL, DL, HalfVT, REM_Hi, one);
1618 REM_Hi = DAG.getNode(ISD::OR, DL, HalfVT, REM_Hi, Carry);
1619
1620 REM_Lo = DAG.getNode(ISD::SHL, DL, HalfVT, REM_Lo, one);
1621 REM_Lo = DAG.getNode(ISD::OR, DL, HalfVT, REM_Lo, HBit);
1622
1623
1624 SDValue REM = DAG.getNode(ISD::BUILD_PAIR, DL, VT, REM_Lo, REM_Hi);
1625
1626 SDValue BIT = DAG.getConstant(1 << (halfBitWidth - i - 1), HalfVT);
Tom Stellard83171b32014-11-15 01:07:57 +00001627 SDValue realBIT = DAG.getSelectCC(DL, REM, RHS, BIT, zero, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001628
1629 DIV_Lo = DAG.getNode(ISD::OR, DL, HalfVT, DIV_Lo, realBIT);
1630
1631 // Update REM
1632
1633 SDValue REM_sub = DAG.getNode(ISD::SUB, DL, VT, REM, RHS);
1634
Tom Stellard83171b32014-11-15 01:07:57 +00001635 REM = DAG.getSelectCC(DL, REM, RHS, REM_sub, REM, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001636 REM_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, REM, zero);
1637 REM_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, REM, one);
1638 }
1639
1640 SDValue REM = DAG.getNode(ISD::BUILD_PAIR, DL, VT, REM_Lo, REM_Hi);
1641 SDValue DIV = DAG.getNode(ISD::BUILD_PAIR, DL, VT, DIV_Lo, DIV_Hi);
1642 Results.push_back(DIV);
1643 Results.push_back(REM);
1644}
1645
Tom Stellard75aadc22012-12-11 21:25:42 +00001646SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001647 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001648 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001649 EVT VT = Op.getValueType();
1650
Tom Stellardbf69d762014-11-15 01:07:53 +00001651 if (VT == MVT::i64) {
1652 SmallVector<SDValue, 2> Results;
1653 LowerUDIVREM64(Op, DAG, Results);
1654 return DAG.getMergeValues(Results, DL);
1655 }
1656
Tom Stellard75aadc22012-12-11 21:25:42 +00001657 SDValue Num = Op.getOperand(0);
1658 SDValue Den = Op.getOperand(1);
1659
Jan Veselye5ca27d2014-08-12 17:31:20 +00001660 if (VT == MVT::i32) {
1661 if (DAG.MaskedValueIsZero(Op.getOperand(0), APInt(32, 0xff << 24)) &&
1662 DAG.MaskedValueIsZero(Op.getOperand(1), APInt(32, 0xff << 24))) {
1663 // TODO: We technically could do this for i64, but shouldn't that just be
1664 // handled by something generally reducing 64-bit division on 32-bit
1665 // values to 32-bit?
1666 return LowerDIVREM24(Op, DAG, false);
1667 }
1668 }
1669
Tom Stellard75aadc22012-12-11 21:25:42 +00001670 // RCP = URECIP(Den) = 2^32 / Den + e
1671 // e is rounding error.
1672 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
1673
Tom Stellard4349b192014-09-22 15:35:30 +00001674 // RCP_LO = mul(RCP, Den) */
1675 SDValue RCP_LO = DAG.getNode(ISD::MUL, DL, VT, RCP, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001676
1677 // RCP_HI = mulhu (RCP, Den) */
1678 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
1679
1680 // NEG_RCP_LO = -RCP_LO
1681 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT),
1682 RCP_LO);
1683
1684 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
1685 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, VT),
1686 NEG_RCP_LO, RCP_LO,
1687 ISD::SETEQ);
1688 // Calculate the rounding error from the URECIP instruction
1689 // E = mulhu(ABS_RCP_LO, RCP)
1690 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
1691
1692 // RCP_A_E = RCP + E
1693 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
1694
1695 // RCP_S_E = RCP - E
1696 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
1697
1698 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
1699 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, VT),
1700 RCP_A_E, RCP_S_E,
1701 ISD::SETEQ);
1702 // Quotient = mulhu(Tmp0, Num)
1703 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
1704
1705 // Num_S_Remainder = Quotient * Den
Tom Stellard4349b192014-09-22 15:35:30 +00001706 SDValue Num_S_Remainder = DAG.getNode(ISD::MUL, DL, VT, Quotient, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001707
1708 // Remainder = Num - Num_S_Remainder
1709 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
1710
1711 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
1712 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
1713 DAG.getConstant(-1, VT),
1714 DAG.getConstant(0, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001715 ISD::SETUGE);
1716 // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
1717 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Num,
1718 Num_S_Remainder,
Tom Stellard75aadc22012-12-11 21:25:42 +00001719 DAG.getConstant(-1, VT),
1720 DAG.getConstant(0, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001721 ISD::SETUGE);
Tom Stellard75aadc22012-12-11 21:25:42 +00001722 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
1723 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
1724 Remainder_GE_Zero);
1725
1726 // Calculate Division result:
1727
1728 // Quotient_A_One = Quotient + 1
1729 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
1730 DAG.getConstant(1, VT));
1731
1732 // Quotient_S_One = Quotient - 1
1733 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
1734 DAG.getConstant(1, VT));
1735
1736 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
1737 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
1738 Quotient, Quotient_A_One, ISD::SETEQ);
1739
1740 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
1741 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, VT),
1742 Quotient_S_One, Div, ISD::SETEQ);
1743
1744 // Calculate Rem result:
1745
1746 // Remainder_S_Den = Remainder - Den
1747 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
1748
1749 // Remainder_A_Den = Remainder + Den
1750 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
1751
1752 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
1753 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
1754 Remainder, Remainder_S_Den, ISD::SETEQ);
1755
1756 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
1757 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, VT),
1758 Remainder_A_Den, Rem, ISD::SETEQ);
Matt Arsenault7939acd2014-04-07 16:44:24 +00001759 SDValue Ops[2] = {
1760 Div,
1761 Rem
1762 };
Craig Topper64941d92014-04-27 19:20:57 +00001763 return DAG.getMergeValues(Ops, DL);
Tom Stellard75aadc22012-12-11 21:25:42 +00001764}
1765
Jan Vesely109efdf2014-06-22 21:43:00 +00001766SDValue AMDGPUTargetLowering::LowerSDIVREM(SDValue Op,
1767 SelectionDAG &DAG) const {
1768 SDLoc DL(Op);
1769 EVT VT = Op.getValueType();
1770
Jan Vesely109efdf2014-06-22 21:43:00 +00001771 SDValue LHS = Op.getOperand(0);
1772 SDValue RHS = Op.getOperand(1);
1773
Jan Vesely4a33bc62014-08-12 17:31:17 +00001774 if (VT == MVT::i32) {
1775 if (DAG.ComputeNumSignBits(Op.getOperand(0)) > 8 &&
1776 DAG.ComputeNumSignBits(Op.getOperand(1)) > 8) {
1777 // TODO: We technically could do this for i64, but shouldn't that just be
1778 // handled by something generally reducing 64-bit division on 32-bit
1779 // values to 32-bit?
Jan Veselye5ca27d2014-08-12 17:31:20 +00001780 return LowerDIVREM24(Op, DAG, true);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001781 }
1782 }
1783
1784 SDValue Zero = DAG.getConstant(0, VT);
1785 SDValue NegOne = DAG.getConstant(-1, VT);
1786
Jan Vesely109efdf2014-06-22 21:43:00 +00001787 SDValue LHSign = DAG.getSelectCC(DL, LHS, Zero, NegOne, Zero, ISD::SETLT);
1788 SDValue RHSign = DAG.getSelectCC(DL, RHS, Zero, NegOne, Zero, ISD::SETLT);
1789 SDValue DSign = DAG.getNode(ISD::XOR, DL, VT, LHSign, RHSign);
1790 SDValue RSign = LHSign; // Remainder sign is the same as LHS
1791
1792 LHS = DAG.getNode(ISD::ADD, DL, VT, LHS, LHSign);
1793 RHS = DAG.getNode(ISD::ADD, DL, VT, RHS, RHSign);
1794
1795 LHS = DAG.getNode(ISD::XOR, DL, VT, LHS, LHSign);
1796 RHS = DAG.getNode(ISD::XOR, DL, VT, RHS, RHSign);
1797
1798 SDValue Div = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT), LHS, RHS);
1799 SDValue Rem = Div.getValue(1);
1800
1801 Div = DAG.getNode(ISD::XOR, DL, VT, Div, DSign);
1802 Rem = DAG.getNode(ISD::XOR, DL, VT, Rem, RSign);
1803
1804 Div = DAG.getNode(ISD::SUB, DL, VT, Div, DSign);
1805 Rem = DAG.getNode(ISD::SUB, DL, VT, Rem, RSign);
1806
1807 SDValue Res[2] = {
1808 Div,
1809 Rem
1810 };
1811 return DAG.getMergeValues(Res, DL);
1812}
1813
Matt Arsenault16e31332014-09-10 21:44:27 +00001814// (frem x, y) -> (fsub x, (fmul (ftrunc (fdiv x, y)), y))
1815SDValue AMDGPUTargetLowering::LowerFREM(SDValue Op, SelectionDAG &DAG) const {
1816 SDLoc SL(Op);
1817 EVT VT = Op.getValueType();
1818 SDValue X = Op.getOperand(0);
1819 SDValue Y = Op.getOperand(1);
1820
1821 SDValue Div = DAG.getNode(ISD::FDIV, SL, VT, X, Y);
1822 SDValue Floor = DAG.getNode(ISD::FTRUNC, SL, VT, Div);
1823 SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, Floor, Y);
1824
1825 return DAG.getNode(ISD::FSUB, SL, VT, X, Mul);
1826}
1827
Matt Arsenault46010932014-06-18 17:05:30 +00001828SDValue AMDGPUTargetLowering::LowerFCEIL(SDValue Op, SelectionDAG &DAG) const {
1829 SDLoc SL(Op);
1830 SDValue Src = Op.getOperand(0);
1831
1832 // result = trunc(src)
1833 // if (src > 0.0 && src != result)
1834 // result += 1.0
1835
1836 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1837
1838 const SDValue Zero = DAG.getConstantFP(0.0, MVT::f64);
1839 const SDValue One = DAG.getConstantFP(1.0, MVT::f64);
1840
1841 EVT SetCCVT = getSetCCResultType(*DAG.getContext(), MVT::f64);
1842
1843 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOGT);
1844 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1845 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1846
1847 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, One, Zero);
1848 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1849}
1850
1851SDValue AMDGPUTargetLowering::LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const {
1852 SDLoc SL(Op);
1853 SDValue Src = Op.getOperand(0);
1854
1855 assert(Op.getValueType() == MVT::f64);
1856
1857 const SDValue Zero = DAG.getConstant(0, MVT::i32);
1858 const SDValue One = DAG.getConstant(1, MVT::i32);
1859
1860 SDValue VecSrc = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1861
1862 // Extract the upper half, since this is where we will find the sign and
1863 // exponent.
1864 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, VecSrc, One);
1865
1866 const unsigned FractBits = 52;
1867 const unsigned ExpBits = 11;
1868
1869 // Extract the exponent.
Matt Arsenault6cda8872014-10-03 23:54:27 +00001870 SDValue ExpPart = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
Matt Arsenault46010932014-06-18 17:05:30 +00001871 Hi,
1872 DAG.getConstant(FractBits - 32, MVT::i32),
1873 DAG.getConstant(ExpBits, MVT::i32));
1874 SDValue Exp = DAG.getNode(ISD::SUB, SL, MVT::i32, ExpPart,
1875 DAG.getConstant(1023, MVT::i32));
1876
1877 // Extract the sign bit.
Matt Arsenault2b0fa432014-06-18 22:11:03 +00001878 const SDValue SignBitMask = DAG.getConstant(UINT32_C(1) << 31, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001879 SDValue SignBit = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, SignBitMask);
1880
1881 // Extend back to to 64-bits.
1882 SDValue SignBit64 = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
1883 Zero, SignBit);
1884 SignBit64 = DAG.getNode(ISD::BITCAST, SL, MVT::i64, SignBit64);
1885
1886 SDValue BcInt = DAG.getNode(ISD::BITCAST, SL, MVT::i64, Src);
Matt Arsenault2b0fa432014-06-18 22:11:03 +00001887 const SDValue FractMask
1888 = DAG.getConstant((UINT64_C(1) << FractBits) - 1, MVT::i64);
Matt Arsenault46010932014-06-18 17:05:30 +00001889
1890 SDValue Shr = DAG.getNode(ISD::SRA, SL, MVT::i64, FractMask, Exp);
1891 SDValue Not = DAG.getNOT(SL, Shr, MVT::i64);
1892 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, BcInt, Not);
1893
1894 EVT SetCCVT = getSetCCResultType(*DAG.getContext(), MVT::i32);
1895
1896 const SDValue FiftyOne = DAG.getConstant(FractBits - 1, MVT::i32);
1897
1898 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1899 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1900
1901 SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0);
1902 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1);
1903
1904 return DAG.getNode(ISD::BITCAST, SL, MVT::f64, Tmp2);
1905}
1906
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001907SDValue AMDGPUTargetLowering::LowerFRINT(SDValue Op, SelectionDAG &DAG) const {
1908 SDLoc SL(Op);
1909 SDValue Src = Op.getOperand(0);
1910
1911 assert(Op.getValueType() == MVT::f64);
1912
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001913 APFloat C1Val(APFloat::IEEEdouble, "0x1.0p+52");
1914 SDValue C1 = DAG.getConstantFP(C1Val, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001915 SDValue CopySign = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, C1, Src);
1916
1917 SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign);
1918 SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySign);
1919
1920 SDValue Fabs = DAG.getNode(ISD::FABS, SL, MVT::f64, Src);
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001921
1922 APFloat C2Val(APFloat::IEEEdouble, "0x1.fffffffffffffp+51");
1923 SDValue C2 = DAG.getConstantFP(C2Val, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001924
1925 EVT SetCCVT = getSetCCResultType(*DAG.getContext(), MVT::f64);
1926 SDValue Cond = DAG.getSetCC(SL, SetCCVT, Fabs, C2, ISD::SETOGT);
1927
1928 return DAG.getSelect(SL, MVT::f64, Cond, Src, Tmp2);
1929}
1930
Matt Arsenault692bd5e2014-06-18 22:03:45 +00001931SDValue AMDGPUTargetLowering::LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const {
1932 // FNEARBYINT and FRINT are the same, except in their handling of FP
1933 // exceptions. Those aren't really meaningful for us, and OpenCL only has
1934 // rint, so just treat them as equivalent.
1935 return DAG.getNode(ISD::FRINT, SDLoc(Op), Op.getValueType(), Op.getOperand(0));
1936}
1937
Matt Arsenault46010932014-06-18 17:05:30 +00001938SDValue AMDGPUTargetLowering::LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const {
1939 SDLoc SL(Op);
1940 SDValue Src = Op.getOperand(0);
1941
1942 // result = trunc(src);
1943 // if (src < 0.0 && src != result)
1944 // result += -1.0.
1945
1946 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1947
1948 const SDValue Zero = DAG.getConstantFP(0.0, MVT::f64);
1949 const SDValue NegOne = DAG.getConstantFP(-1.0, MVT::f64);
1950
1951 EVT SetCCVT = getSetCCResultType(*DAG.getContext(), MVT::f64);
1952
1953 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOLT);
1954 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1955 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1956
1957 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, NegOne, Zero);
1958 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1959}
1960
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001961SDValue AMDGPUTargetLowering::LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG,
1962 bool Signed) const {
1963 SDLoc SL(Op);
1964 SDValue Src = Op.getOperand(0);
1965
1966 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1967
1968 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
1969 DAG.getConstant(0, MVT::i32));
1970 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
1971 DAG.getConstant(1, MVT::i32));
1972
1973 SDValue CvtHi = DAG.getNode(Signed ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
1974 SL, MVT::f64, Hi);
1975
1976 SDValue CvtLo = DAG.getNode(ISD::UINT_TO_FP, SL, MVT::f64, Lo);
1977
1978 SDValue LdExp = DAG.getNode(AMDGPUISD::LDEXP, SL, MVT::f64, CvtHi,
1979 DAG.getConstant(32, MVT::i32));
1980
1981 return DAG.getNode(ISD::FADD, SL, MVT::f64, LdExp, CvtLo);
1982}
1983
Tom Stellardc947d8c2013-10-30 17:22:05 +00001984SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
1985 SelectionDAG &DAG) const {
1986 SDValue S0 = Op.getOperand(0);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001987 if (S0.getValueType() != MVT::i64)
Tom Stellardc947d8c2013-10-30 17:22:05 +00001988 return SDValue();
1989
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001990 EVT DestVT = Op.getValueType();
1991 if (DestVT == MVT::f64)
1992 return LowerINT_TO_FP64(Op, DAG, false);
1993
1994 assert(DestVT == MVT::f32);
1995
1996 SDLoc DL(Op);
1997
Tom Stellardc947d8c2013-10-30 17:22:05 +00001998 // f32 uint_to_fp i64
1999 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, S0,
2000 DAG.getConstant(0, MVT::i32));
2001 SDValue FloatLo = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, Lo);
2002 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, S0,
2003 DAG.getConstant(1, MVT::i32));
2004 SDValue FloatHi = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, Hi);
2005 FloatHi = DAG.getNode(ISD::FMUL, DL, MVT::f32, FloatHi,
2006 DAG.getConstantFP(4294967296.0f, MVT::f32)); // 2^32
2007 return DAG.getNode(ISD::FADD, DL, MVT::f32, FloatLo, FloatHi);
Tom Stellardc947d8c2013-10-30 17:22:05 +00002008}
Tom Stellardfbab8272013-08-16 01:12:11 +00002009
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002010SDValue AMDGPUTargetLowering::LowerSINT_TO_FP(SDValue Op,
2011 SelectionDAG &DAG) const {
2012 SDValue Src = Op.getOperand(0);
2013 if (Src.getValueType() == MVT::i64 && Op.getValueType() == MVT::f64)
2014 return LowerINT_TO_FP64(Op, DAG, true);
2015
2016 return SDValue();
2017}
2018
Matt Arsenaultc9961752014-10-03 23:54:56 +00002019SDValue AMDGPUTargetLowering::LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG,
2020 bool Signed) const {
2021 SDLoc SL(Op);
2022
2023 SDValue Src = Op.getOperand(0);
2024
2025 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
2026
2027 SDValue K0
2028 = DAG.getConstantFP(BitsToDouble(UINT64_C(0x3df0000000000000)), MVT::f64);
2029 SDValue K1
2030 = DAG.getConstantFP(BitsToDouble(UINT64_C(0xc1f0000000000000)), MVT::f64);
2031
2032 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, Trunc, K0);
2033
2034 SDValue FloorMul = DAG.getNode(ISD::FFLOOR, SL, MVT::f64, Mul);
2035
2036
2037 SDValue Fma = DAG.getNode(ISD::FMA, SL, MVT::f64, FloorMul, K1, Trunc);
2038
2039 SDValue Hi = DAG.getNode(Signed ? ISD::FP_TO_SINT : ISD::FP_TO_UINT, SL,
2040 MVT::i32, FloorMul);
2041 SDValue Lo = DAG.getNode(ISD::FP_TO_UINT, SL, MVT::i32, Fma);
2042
2043 SDValue Result = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Lo, Hi);
2044
2045 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Result);
2046}
2047
2048SDValue AMDGPUTargetLowering::LowerFP_TO_SINT(SDValue Op,
2049 SelectionDAG &DAG) const {
2050 SDValue Src = Op.getOperand(0);
2051
2052 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2053 return LowerFP64_TO_INT(Op, DAG, true);
2054
2055 return SDValue();
2056}
2057
2058SDValue AMDGPUTargetLowering::LowerFP_TO_UINT(SDValue Op,
2059 SelectionDAG &DAG) const {
2060 SDValue Src = Op.getOperand(0);
2061
2062 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2063 return LowerFP64_TO_INT(Op, DAG, false);
2064
2065 return SDValue();
2066}
2067
Matt Arsenaultfae02982014-03-17 18:58:11 +00002068SDValue AMDGPUTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
2069 SelectionDAG &DAG) const {
2070 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2071 MVT VT = Op.getSimpleValueType();
2072 MVT ScalarVT = VT.getScalarType();
2073
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002074 if (!VT.isVector())
2075 return SDValue();
Matt Arsenaultfae02982014-03-17 18:58:11 +00002076
2077 SDValue Src = Op.getOperand(0);
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002078 SDLoc DL(Op);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002079
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002080 // TODO: Don't scalarize on Evergreen?
2081 unsigned NElts = VT.getVectorNumElements();
2082 SmallVector<SDValue, 8> Args;
2083 DAG.ExtractVectorElements(Src, Args, 0, NElts);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002084
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002085 SDValue VTOp = DAG.getValueType(ExtraVT.getScalarType());
2086 for (unsigned I = 0; I < NElts; ++I)
2087 Args[I] = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, ScalarVT, Args[I], VTOp);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002088
Craig Topper48d114b2014-04-26 18:35:24 +00002089 return DAG.getNode(ISD::BUILD_VECTOR, DL, VT, Args);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002090}
2091
Tom Stellard75aadc22012-12-11 21:25:42 +00002092//===----------------------------------------------------------------------===//
Tom Stellard50122a52014-04-07 19:45:41 +00002093// Custom DAG optimizations
2094//===----------------------------------------------------------------------===//
2095
2096static bool isU24(SDValue Op, SelectionDAG &DAG) {
2097 APInt KnownZero, KnownOne;
2098 EVT VT = Op.getValueType();
Jay Foada0653a32014-05-14 21:14:37 +00002099 DAG.computeKnownBits(Op, KnownZero, KnownOne);
Tom Stellard50122a52014-04-07 19:45:41 +00002100
2101 return (VT.getSizeInBits() - KnownZero.countLeadingOnes()) <= 24;
2102}
2103
2104static bool isI24(SDValue Op, SelectionDAG &DAG) {
2105 EVT VT = Op.getValueType();
2106
2107 // In order for this to be a signed 24-bit value, bit 23, must
2108 // be a sign bit.
2109 return VT.getSizeInBits() >= 24 && // Types less than 24-bit should be treated
2110 // as unsigned 24-bit values.
2111 (VT.getSizeInBits() - DAG.ComputeNumSignBits(Op)) < 24;
2112}
2113
2114static void simplifyI24(SDValue Op, TargetLowering::DAGCombinerInfo &DCI) {
2115
2116 SelectionDAG &DAG = DCI.DAG;
2117 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2118 EVT VT = Op.getValueType();
2119
2120 APInt Demanded = APInt::getLowBitsSet(VT.getSizeInBits(), 24);
2121 APInt KnownZero, KnownOne;
2122 TargetLowering::TargetLoweringOpt TLO(DAG, true, true);
2123 if (TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
2124 DCI.CommitTargetLoweringOpt(TLO);
2125}
2126
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002127template <typename IntTy>
2128static SDValue constantFoldBFE(SelectionDAG &DAG, IntTy Src0,
2129 uint32_t Offset, uint32_t Width) {
2130 if (Width + Offset < 32) {
Matt Arsenault46cbc432014-09-19 00:42:06 +00002131 uint32_t Shl = static_cast<uint32_t>(Src0) << (32 - Offset - Width);
2132 IntTy Result = static_cast<IntTy>(Shl) >> (32 - Width);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002133 return DAG.getConstant(Result, MVT::i32);
2134 }
2135
2136 return DAG.getConstant(Src0 >> Offset, MVT::i32);
2137}
2138
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002139static bool usesAllNormalStores(SDNode *LoadVal) {
2140 for (SDNode::use_iterator I = LoadVal->use_begin(); !I.atEnd(); ++I) {
2141 if (!ISD::isNormalStore(*I))
2142 return false;
2143 }
2144
2145 return true;
2146}
2147
2148// If we have a copy of an illegal type, replace it with a load / store of an
2149// equivalently sized legal type. This avoids intermediate bit pack / unpack
2150// instructions emitted when handling extloads and truncstores. Ideally we could
2151// recognize the pack / unpack pattern to eliminate it.
2152SDValue AMDGPUTargetLowering::performStoreCombine(SDNode *N,
2153 DAGCombinerInfo &DCI) const {
2154 if (!DCI.isBeforeLegalize())
2155 return SDValue();
2156
2157 StoreSDNode *SN = cast<StoreSDNode>(N);
2158 SDValue Value = SN->getValue();
2159 EVT VT = Value.getValueType();
2160
Matt Arsenault28638f12014-11-23 02:57:52 +00002161 if (isTypeLegal(VT) || SN->isVolatile() ||
2162 !ISD::isNormalLoad(Value.getNode()) || VT.getSizeInBits() < 8)
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002163 return SDValue();
2164
2165 LoadSDNode *LoadVal = cast<LoadSDNode>(Value);
2166 if (LoadVal->isVolatile() || !usesAllNormalStores(LoadVal))
2167 return SDValue();
2168
2169 EVT MemVT = LoadVal->getMemoryVT();
2170
2171 SDLoc SL(N);
2172 SelectionDAG &DAG = DCI.DAG;
2173 EVT LoadVT = getEquivalentMemType(*DAG.getContext(), MemVT);
2174
2175 SDValue NewLoad = DAG.getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD,
2176 LoadVT, SL,
2177 LoadVal->getChain(),
2178 LoadVal->getBasePtr(),
2179 LoadVal->getOffset(),
2180 LoadVT,
2181 LoadVal->getMemOperand());
2182
2183 SDValue CastLoad = DAG.getNode(ISD::BITCAST, SL, VT, NewLoad.getValue(0));
2184 DCI.CombineTo(LoadVal, CastLoad, NewLoad.getValue(1), false);
2185
2186 return DAG.getStore(SN->getChain(), SL, NewLoad,
2187 SN->getBasePtr(), SN->getMemOperand());
2188}
2189
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002190SDValue AMDGPUTargetLowering::performMulCombine(SDNode *N,
2191 DAGCombinerInfo &DCI) const {
2192 EVT VT = N->getValueType(0);
2193
2194 if (VT.isVector() || VT.getSizeInBits() > 32)
2195 return SDValue();
2196
2197 SelectionDAG &DAG = DCI.DAG;
2198 SDLoc DL(N);
2199
2200 SDValue N0 = N->getOperand(0);
2201 SDValue N1 = N->getOperand(1);
2202 SDValue Mul;
2203
2204 if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
2205 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
2206 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
2207 Mul = DAG.getNode(AMDGPUISD::MUL_U24, DL, MVT::i32, N0, N1);
2208 } else if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
2209 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
2210 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
2211 Mul = DAG.getNode(AMDGPUISD::MUL_I24, DL, MVT::i32, N0, N1);
2212 } else {
2213 return SDValue();
2214 }
2215
2216 // We need to use sext even for MUL_U24, because MUL_U24 is used
2217 // for signed multiply of 8 and 16-bit types.
2218 return DAG.getSExtOrTrunc(Mul, DL, VT);
2219}
2220
Tom Stellard50122a52014-04-07 19:45:41 +00002221SDValue AMDGPUTargetLowering::PerformDAGCombine(SDNode *N,
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002222 DAGCombinerInfo &DCI) const {
Tom Stellard50122a52014-04-07 19:45:41 +00002223 SelectionDAG &DAG = DCI.DAG;
2224 SDLoc DL(N);
2225
2226 switch(N->getOpcode()) {
2227 default: break;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002228 case ISD::MUL:
2229 return performMulCombine(N, DCI);
Tom Stellard50122a52014-04-07 19:45:41 +00002230 case AMDGPUISD::MUL_I24:
2231 case AMDGPUISD::MUL_U24: {
2232 SDValue N0 = N->getOperand(0);
2233 SDValue N1 = N->getOperand(1);
2234 simplifyI24(N0, DCI);
2235 simplifyI24(N1, DCI);
2236 return SDValue();
2237 }
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002238 case ISD::SELECT_CC: {
2239 SDLoc DL(N);
2240 EVT VT = N->getValueType(0);
2241
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +00002242 if (VT == MVT::f32 ||
2243 (VT == MVT::f64 &&
2244 Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS)) {
2245 SDValue LHS = N->getOperand(0);
2246 SDValue RHS = N->getOperand(1);
2247 SDValue True = N->getOperand(2);
2248 SDValue False = N->getOperand(3);
2249 SDValue CC = N->getOperand(4);
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002250
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +00002251 return CombineFMinMax(DL, VT, LHS, RHS, True, False, CC, DAG);
2252 }
2253
2254 break;
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002255 }
2256 case ISD::SELECT: {
2257 SDValue Cond = N->getOperand(0);
2258 if (Cond.getOpcode() == ISD::SETCC) {
2259 SDLoc DL(N);
2260 EVT VT = N->getValueType(0);
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002261 SDValue LHS = Cond.getOperand(0);
2262 SDValue RHS = Cond.getOperand(1);
2263 SDValue CC = Cond.getOperand(2);
2264
2265 SDValue True = N->getOperand(1);
2266 SDValue False = N->getOperand(2);
2267
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +00002268 if (VT == MVT::f32 ||
2269 (VT == MVT::f64 &&
2270 Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS)) {
2271 return CombineFMinMax(DL, VT, LHS, RHS, True, False, CC, DAG);
2272 }
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002273
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +00002274 // TODO: Implement min / max Evergreen instructions.
2275 if (VT == MVT::i32 &&
2276 Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
2277 return CombineIMinMax(DL, VT, LHS, RHS, True, False, CC, DAG);
2278 }
Tom Stellardafa8b532014-05-09 16:42:16 +00002279 }
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002280
2281 break;
2282 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002283 case AMDGPUISD::BFE_I32:
2284 case AMDGPUISD::BFE_U32: {
2285 assert(!N->getValueType(0).isVector() &&
2286 "Vector handling of BFE not implemented");
2287 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
2288 if (!Width)
2289 break;
2290
2291 uint32_t WidthVal = Width->getZExtValue() & 0x1f;
2292 if (WidthVal == 0)
2293 return DAG.getConstant(0, MVT::i32);
2294
2295 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
2296 if (!Offset)
2297 break;
2298
2299 SDValue BitsFrom = N->getOperand(0);
2300 uint32_t OffsetVal = Offset->getZExtValue() & 0x1f;
2301
2302 bool Signed = N->getOpcode() == AMDGPUISD::BFE_I32;
2303
2304 if (OffsetVal == 0) {
2305 // This is already sign / zero extended, so try to fold away extra BFEs.
2306 unsigned SignBits = Signed ? (32 - WidthVal + 1) : (32 - WidthVal);
2307
2308 unsigned OpSignBits = DAG.ComputeNumSignBits(BitsFrom);
2309 if (OpSignBits >= SignBits)
2310 return BitsFrom;
Matt Arsenault05e96f42014-05-22 18:09:12 +00002311
2312 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), WidthVal);
2313 if (Signed) {
2314 // This is a sign_extend_inreg. Replace it to take advantage of existing
2315 // DAG Combines. If not eliminated, we will match back to BFE during
2316 // selection.
2317
2318 // TODO: The sext_inreg of extended types ends, although we can could
2319 // handle them in a single BFE.
2320 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, BitsFrom,
2321 DAG.getValueType(SmallVT));
2322 }
2323
2324 return DAG.getZeroExtendInReg(BitsFrom, DL, SmallVT);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002325 }
2326
Matt Arsenaultf1794202014-10-15 05:07:00 +00002327 if (ConstantSDNode *CVal = dyn_cast<ConstantSDNode>(BitsFrom)) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002328 if (Signed) {
2329 return constantFoldBFE<int32_t>(DAG,
Matt Arsenault46cbc432014-09-19 00:42:06 +00002330 CVal->getSExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002331 OffsetVal,
2332 WidthVal);
2333 }
2334
2335 return constantFoldBFE<uint32_t>(DAG,
Matt Arsenault6462f942014-09-18 15:52:26 +00002336 CVal->getZExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002337 OffsetVal,
2338 WidthVal);
2339 }
2340
Matt Arsenault05e96f42014-05-22 18:09:12 +00002341 if ((OffsetVal + WidthVal) >= 32) {
2342 SDValue ShiftVal = DAG.getConstant(OffsetVal, MVT::i32);
2343 return DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2344 BitsFrom, ShiftVal);
2345 }
2346
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002347 if (BitsFrom.hasOneUse()) {
Matt Arsenault6de7af42014-10-15 23:37:42 +00002348 APInt Demanded = APInt::getBitsSet(32,
2349 OffsetVal,
2350 OffsetVal + WidthVal);
2351
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002352 APInt KnownZero, KnownOne;
2353 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
2354 !DCI.isBeforeLegalizeOps());
2355 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2356 if (TLO.ShrinkDemandedConstant(BitsFrom, Demanded) ||
2357 TLI.SimplifyDemandedBits(BitsFrom, Demanded,
2358 KnownZero, KnownOne, TLO)) {
2359 DCI.CommitTargetLoweringOpt(TLO);
2360 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002361 }
2362
2363 break;
2364 }
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002365
2366 case ISD::STORE:
2367 return performStoreCombine(N, DCI);
Tom Stellard50122a52014-04-07 19:45:41 +00002368 }
2369 return SDValue();
2370}
2371
2372//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002373// Helper functions
2374//===----------------------------------------------------------------------===//
2375
Tom Stellardaf775432013-10-23 00:44:32 +00002376void AMDGPUTargetLowering::getOriginalFunctionArgs(
2377 SelectionDAG &DAG,
2378 const Function *F,
2379 const SmallVectorImpl<ISD::InputArg> &Ins,
2380 SmallVectorImpl<ISD::InputArg> &OrigIns) const {
2381
2382 for (unsigned i = 0, e = Ins.size(); i < e; ++i) {
2383 if (Ins[i].ArgVT == Ins[i].VT) {
2384 OrigIns.push_back(Ins[i]);
2385 continue;
2386 }
2387
2388 EVT VT;
2389 if (Ins[i].ArgVT.isVector() && !Ins[i].VT.isVector()) {
2390 // Vector has been split into scalars.
2391 VT = Ins[i].ArgVT.getVectorElementType();
2392 } else if (Ins[i].VT.isVector() && Ins[i].ArgVT.isVector() &&
2393 Ins[i].ArgVT.getVectorElementType() !=
2394 Ins[i].VT.getVectorElementType()) {
2395 // Vector elements have been promoted
2396 VT = Ins[i].ArgVT;
2397 } else {
2398 // Vector has been spilt into smaller vectors.
2399 VT = Ins[i].VT;
2400 }
2401
2402 ISD::InputArg Arg(Ins[i].Flags, VT, VT, Ins[i].Used,
2403 Ins[i].OrigArgIndex, Ins[i].PartOffset);
2404 OrigIns.push_back(Arg);
2405 }
2406}
2407
Tom Stellard75aadc22012-12-11 21:25:42 +00002408bool AMDGPUTargetLowering::isHWTrueValue(SDValue Op) const {
2409 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
2410 return CFP->isExactlyValue(1.0);
2411 }
2412 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2413 return C->isAllOnesValue();
2414 }
2415 return false;
2416}
2417
2418bool AMDGPUTargetLowering::isHWFalseValue(SDValue Op) const {
2419 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
2420 return CFP->getValueAPF().isZero();
2421 }
2422 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2423 return C->isNullValue();
2424 }
2425 return false;
2426}
2427
2428SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
2429 const TargetRegisterClass *RC,
2430 unsigned Reg, EVT VT) const {
2431 MachineFunction &MF = DAG.getMachineFunction();
2432 MachineRegisterInfo &MRI = MF.getRegInfo();
2433 unsigned VirtualRegister;
2434 if (!MRI.isLiveIn(Reg)) {
2435 VirtualRegister = MRI.createVirtualRegister(RC);
2436 MRI.addLiveIn(Reg, VirtualRegister);
2437 } else {
2438 VirtualRegister = MRI.getLiveInVirtReg(Reg);
2439 }
2440 return DAG.getRegister(VirtualRegister, VT);
2441}
2442
2443#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
2444
2445const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
2446 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002447 default: return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +00002448 // AMDIL DAG nodes
Tom Stellard75aadc22012-12-11 21:25:42 +00002449 NODE_NAME_CASE(CALL);
2450 NODE_NAME_CASE(UMUL);
Tom Stellard75aadc22012-12-11 21:25:42 +00002451 NODE_NAME_CASE(RET_FLAG);
2452 NODE_NAME_CASE(BRANCH_COND);
2453
2454 // AMDGPU DAG nodes
2455 NODE_NAME_CASE(DWORDADDR)
2456 NODE_NAME_CASE(FRACT)
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002457 NODE_NAME_CASE(CLAMP)
Matt Arsenault8675db12014-08-29 16:01:14 +00002458 NODE_NAME_CASE(MAD)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002459 NODE_NAME_CASE(FMAX_LEGACY)
Tom Stellard75aadc22012-12-11 21:25:42 +00002460 NODE_NAME_CASE(SMAX)
2461 NODE_NAME_CASE(UMAX)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002462 NODE_NAME_CASE(FMIN_LEGACY)
Tom Stellard75aadc22012-12-11 21:25:42 +00002463 NODE_NAME_CASE(SMIN)
2464 NODE_NAME_CASE(UMIN)
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00002465 NODE_NAME_CASE(FMAX3)
2466 NODE_NAME_CASE(SMAX3)
2467 NODE_NAME_CASE(UMAX3)
2468 NODE_NAME_CASE(FMIN3)
2469 NODE_NAME_CASE(SMIN3)
2470 NODE_NAME_CASE(UMIN3)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002471 NODE_NAME_CASE(URECIP)
2472 NODE_NAME_CASE(DIV_SCALE)
2473 NODE_NAME_CASE(DIV_FMAS)
2474 NODE_NAME_CASE(DIV_FIXUP)
2475 NODE_NAME_CASE(TRIG_PREOP)
2476 NODE_NAME_CASE(RCP)
2477 NODE_NAME_CASE(RSQ)
Matt Arsenault257d48d2014-06-24 22:13:39 +00002478 NODE_NAME_CASE(RSQ_LEGACY)
2479 NODE_NAME_CASE(RSQ_CLAMPED)
Matt Arsenault2e7cc482014-08-15 17:30:25 +00002480 NODE_NAME_CASE(LDEXP)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002481 NODE_NAME_CASE(DOT4)
Matt Arsenaultfae02982014-03-17 18:58:11 +00002482 NODE_NAME_CASE(BFE_U32)
2483 NODE_NAME_CASE(BFE_I32)
Matt Arsenaultb3458362014-03-31 18:21:13 +00002484 NODE_NAME_CASE(BFI)
2485 NODE_NAME_CASE(BFM)
Matt Arsenault43160e72014-06-18 17:13:57 +00002486 NODE_NAME_CASE(BREV)
Tom Stellard50122a52014-04-07 19:45:41 +00002487 NODE_NAME_CASE(MUL_U24)
2488 NODE_NAME_CASE(MUL_I24)
Matt Arsenaulteb260202014-05-22 18:00:15 +00002489 NODE_NAME_CASE(MAD_U24)
2490 NODE_NAME_CASE(MAD_I24)
Tom Stellard75aadc22012-12-11 21:25:42 +00002491 NODE_NAME_CASE(EXPORT)
Tom Stellardff62c352013-01-23 02:09:03 +00002492 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002493 NODE_NAME_CASE(REGISTER_LOAD)
2494 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard9fa17912013-08-14 23:24:45 +00002495 NODE_NAME_CASE(LOAD_CONSTANT)
2496 NODE_NAME_CASE(LOAD_INPUT)
2497 NODE_NAME_CASE(SAMPLE)
2498 NODE_NAME_CASE(SAMPLEB)
2499 NODE_NAME_CASE(SAMPLED)
2500 NODE_NAME_CASE(SAMPLEL)
Matt Arsenault364a6742014-06-11 17:50:44 +00002501 NODE_NAME_CASE(CVT_F32_UBYTE0)
2502 NODE_NAME_CASE(CVT_F32_UBYTE1)
2503 NODE_NAME_CASE(CVT_F32_UBYTE2)
2504 NODE_NAME_CASE(CVT_F32_UBYTE3)
Tom Stellard880a80a2014-06-17 16:53:14 +00002505 NODE_NAME_CASE(BUILD_VERTICAL_VECTOR)
Tom Stellard067c8152014-07-21 14:01:14 +00002506 NODE_NAME_CASE(CONST_DATA_PTR)
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002507 NODE_NAME_CASE(STORE_MSKOR)
Tom Stellardafcf12f2013-09-12 02:55:14 +00002508 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
Tom Stellard75aadc22012-12-11 21:25:42 +00002509 }
2510}
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002511
Jay Foada0653a32014-05-14 21:14:37 +00002512static void computeKnownBitsForMinMax(const SDValue Op0,
2513 const SDValue Op1,
2514 APInt &KnownZero,
2515 APInt &KnownOne,
2516 const SelectionDAG &DAG,
2517 unsigned Depth) {
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002518 APInt Op0Zero, Op0One;
2519 APInt Op1Zero, Op1One;
Jay Foada0653a32014-05-14 21:14:37 +00002520 DAG.computeKnownBits(Op0, Op0Zero, Op0One, Depth);
2521 DAG.computeKnownBits(Op1, Op1Zero, Op1One, Depth);
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002522
2523 KnownZero = Op0Zero & Op1Zero;
2524 KnownOne = Op0One & Op1One;
2525}
2526
Jay Foada0653a32014-05-14 21:14:37 +00002527void AMDGPUTargetLowering::computeKnownBitsForTargetNode(
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002528 const SDValue Op,
2529 APInt &KnownZero,
2530 APInt &KnownOne,
2531 const SelectionDAG &DAG,
2532 unsigned Depth) const {
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002533
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002534 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0); // Don't know anything.
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002535
2536 APInt KnownZero2;
2537 APInt KnownOne2;
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002538 unsigned Opc = Op.getOpcode();
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002539
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002540 switch (Opc) {
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002541 default:
2542 break;
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002543 case ISD::INTRINSIC_WO_CHAIN: {
2544 // FIXME: The intrinsic should just use the node.
2545 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
2546 case AMDGPUIntrinsic::AMDGPU_imax:
2547 case AMDGPUIntrinsic::AMDGPU_umax:
2548 case AMDGPUIntrinsic::AMDGPU_imin:
2549 case AMDGPUIntrinsic::AMDGPU_umin:
Jay Foada0653a32014-05-14 21:14:37 +00002550 computeKnownBitsForMinMax(Op.getOperand(1), Op.getOperand(2),
2551 KnownZero, KnownOne, DAG, Depth);
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002552 break;
2553 default:
2554 break;
2555 }
2556
2557 break;
2558 }
2559 case AMDGPUISD::SMAX:
2560 case AMDGPUISD::UMAX:
2561 case AMDGPUISD::SMIN:
2562 case AMDGPUISD::UMIN:
Jay Foada0653a32014-05-14 21:14:37 +00002563 computeKnownBitsForMinMax(Op.getOperand(0), Op.getOperand(1),
2564 KnownZero, KnownOne, DAG, Depth);
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002565 break;
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002566
2567 case AMDGPUISD::BFE_I32:
2568 case AMDGPUISD::BFE_U32: {
2569 ConstantSDNode *CWidth = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2570 if (!CWidth)
2571 return;
2572
2573 unsigned BitWidth = 32;
2574 uint32_t Width = CWidth->getZExtValue() & 0x1f;
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002575
Matt Arsenaulta3fe7c62014-10-16 20:07:40 +00002576 if (Opc == AMDGPUISD::BFE_U32)
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002577 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - Width);
2578
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002579 break;
2580 }
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002581 }
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002582}
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00002583
2584unsigned AMDGPUTargetLowering::ComputeNumSignBitsForTargetNode(
2585 SDValue Op,
2586 const SelectionDAG &DAG,
2587 unsigned Depth) const {
2588 switch (Op.getOpcode()) {
2589 case AMDGPUISD::BFE_I32: {
2590 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2591 if (!Width)
2592 return 1;
2593
2594 unsigned SignBits = 32 - Width->getZExtValue() + 1;
2595 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2596 if (!Offset || !Offset->isNullValue())
2597 return SignBits;
2598
2599 // TODO: Could probably figure something out with non-0 offsets.
2600 unsigned Op0SignBits = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
2601 return std::max(SignBits, Op0SignBits);
2602 }
2603
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002604 case AMDGPUISD::BFE_U32: {
2605 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2606 return Width ? 32 - (Width->getZExtValue() & 0x1f) : 1;
2607 }
2608
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00002609 default:
2610 return 1;
2611 }
2612}