blob: cbb70d4391326c2284f2db8f081227e159987557 [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000030#include "OutputSections.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000031#include "Symbols.h"
Eugene Leviant41ca3272016-11-10 09:48:29 +000032#include "SyntheticSections.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000033#include "Thunks.h"
Simon Atanasyan9e0297b2016-11-05 22:58:01 +000034#include "Writer.h"
Rui Ueyama520d9162016-12-08 18:31:13 +000035#include "lld/Support/Memory.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000036#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000037#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000038#include "llvm/Support/ELF.h"
Rui Ueyama520d9162016-12-08 18:31:13 +000039#include "llvm/Support/Endian.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000040
41using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000042using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000043using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000044using namespace llvm::ELF;
45
46namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000047namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000048
Rui Ueyamac1c282a2016-02-11 21:18:01 +000049TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000050
Rafael Espindolae7e57b22015-11-09 21:43:00 +000051static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000052static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000053
Rui Ueyama3fc0f7e2016-11-23 18:07:33 +000054std::string toString(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000055 return getELFRelocationTypeName(Config->EMachine, Type);
56}
57
Eugene Leviant84569e62016-11-29 08:05:44 +000058template <unsigned N>
59static void checkInt(uint8_t *Loc, int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000060 if (!isInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000061 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
62 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000063}
64
Eugene Leviant84569e62016-11-29 08:05:44 +000065template <unsigned N>
66static void checkUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000067 if (!isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000068 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
69 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000070}
71
Eugene Leviant84569e62016-11-29 08:05:44 +000072template <unsigned N>
73static void checkIntUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000074 if (!isInt<N>(V) && !isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000075 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
76 " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +000077}
78
Eugene Leviant84569e62016-11-29 08:05:44 +000079template <unsigned N>
80static void checkAlignment(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000081 if ((V & (N - 1)) != 0)
Eugene Leviant84569e62016-11-29 08:05:44 +000082 error(getErrorLocation(Loc) + "improper alignment for relocation " +
83 toString(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000084}
85
Rui Ueyamaefc23de2015-10-14 21:30:32 +000086namespace {
87class X86TargetInfo final : public TargetInfo {
88public:
89 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +000090 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +000091 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +000092 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +000093 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +000094 bool isTlsLocalDynamicRel(uint32_t Type) const override;
95 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
96 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +000097 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +000098 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +000099 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000100 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
101 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000102 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000103
Rafael Espindola69f54022016-06-04 23:22:34 +0000104 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
105 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000106 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
107 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
108 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
109 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000110};
111
Rui Ueyama46626e12016-07-12 23:28:31 +0000112template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000113public:
114 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000115 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000116 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000117 bool isTlsLocalDynamicRel(uint32_t Type) const override;
118 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
119 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000120 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000121 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000122 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000123 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
124 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000125 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000126
Rafael Espindola5c66b822016-06-04 22:58:54 +0000127 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
128 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000129 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000130 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
131 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
132 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
133 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000134
135private:
136 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
137 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000138};
139
Davide Italiano8c3444362016-01-11 19:45:33 +0000140class PPCTargetInfo final : public TargetInfo {
141public:
142 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000143 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000144 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000145};
146
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000147class PPC64TargetInfo final : public TargetInfo {
148public:
149 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000150 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000151 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
152 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000153 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000154};
155
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000156class AArch64TargetInfo final : public TargetInfo {
157public:
158 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000159 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000160 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000161 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000162 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000163 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000164 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
165 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000166 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000167 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000168 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
169 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000170 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000171 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000172 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000173};
174
Tom Stellard80efb162016-01-07 03:59:08 +0000175class AMDGPUTargetInfo final : public TargetInfo {
176public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000177 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000178 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
179 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000180};
181
Peter Smith8646ced2016-06-07 09:31:52 +0000182class ARMTargetInfo final : public TargetInfo {
183public:
184 ARMTargetInfo();
185 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000186 bool isPicRel(uint32_t Type) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000187 uint32_t getDynRel(uint32_t Type) const override;
188 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000189 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000190 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
191 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000192 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000193 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000194 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000195 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
196 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000197 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000198 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000199 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
200};
201
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000202template <class ELFT> class MipsTargetInfo final : public TargetInfo {
203public:
204 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000205 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000206 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000207 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000208 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000209 bool isTlsLocalDynamicRel(uint32_t Type) const override;
210 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000211 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000212 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000213 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
214 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000215 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000216 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000217 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000218 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000219};
220} // anonymous namespace
221
Rui Ueyama91004392015-10-13 16:08:15 +0000222TargetInfo *createTarget() {
223 switch (Config->EMachine) {
224 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000225 case EM_IAMCU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000226 return make<X86TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000227 case EM_AARCH64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000228 return make<AArch64TargetInfo>();
Tom Stellard80efb162016-01-07 03:59:08 +0000229 case EM_AMDGPU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000230 return make<AMDGPUTargetInfo>();
Peter Smith8646ced2016-06-07 09:31:52 +0000231 case EM_ARM:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000232 return make<ARMTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000233 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000234 switch (Config->EKind) {
235 case ELF32LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000236 return make<MipsTargetInfo<ELF32LE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000237 case ELF32BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000238 return make<MipsTargetInfo<ELF32BE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000239 case ELF64LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000240 return make<MipsTargetInfo<ELF64LE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000241 case ELF64BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000242 return make<MipsTargetInfo<ELF64BE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000243 default:
George Rimar777f9632016-03-12 08:31:34 +0000244 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000245 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000246 case EM_PPC:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000247 return make<PPCTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000248 case EM_PPC64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000249 return make<PPC64TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000250 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000251 if (Config->EKind == ELF32LEKind)
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000252 return make<X86_64TargetInfo<ELF32LE>>();
253 return make<X86_64TargetInfo<ELF64LE>>();
Rui Ueyama91004392015-10-13 16:08:15 +0000254 }
George Rimar777f9632016-03-12 08:31:34 +0000255 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000256}
257
Rafael Espindola01205f72015-09-22 18:19:46 +0000258TargetInfo::~TargetInfo() {}
259
Rafael Espindola666625b2016-04-01 14:36:09 +0000260uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
261 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000262 return 0;
263}
264
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000265bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000266
Peter Smithfb05cd92016-07-08 16:10:27 +0000267RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
268 const InputFile &File,
269 const SymbolBody &S) const {
270 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000271}
272
George Rimar98b060d2016-03-06 06:01:07 +0000273bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000274
George Rimar98b060d2016-03-06 06:01:07 +0000275bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000276
George Rimara4c7e742016-10-20 08:36:42 +0000277bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000278
Peter Smith4b360292016-12-09 09:59:54 +0000279void TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
280 writeGotPlt(Buf, S);
281}
282
Rafael Espindola5c66b822016-06-04 22:58:54 +0000283RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
284 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000285 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000286}
287
288void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
289 llvm_unreachable("Should not have claimed to be relaxable");
290}
291
Rafael Espindola22ef9562016-04-13 01:40:19 +0000292void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
293 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000294 llvm_unreachable("Should not have claimed to be relaxable");
295}
296
Rafael Espindola22ef9562016-04-13 01:40:19 +0000297void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
298 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000299 llvm_unreachable("Should not have claimed to be relaxable");
300}
301
Rafael Espindola22ef9562016-04-13 01:40:19 +0000302void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
303 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000304 llvm_unreachable("Should not have claimed to be relaxable");
305}
306
Rafael Espindola22ef9562016-04-13 01:40:19 +0000307void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
308 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000309 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000310}
George Rimar77d1cb12015-11-24 09:00:06 +0000311
Rafael Espindola7f074422015-09-22 21:35:51 +0000312X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000313 CopyRel = R_386_COPY;
314 GotRel = R_386_GLOB_DAT;
315 PltRel = R_386_JUMP_SLOT;
316 IRelativeRel = R_386_IRELATIVE;
317 RelativeRel = R_386_RELATIVE;
318 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000319 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
320 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000321 GotEntrySize = 4;
322 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000323 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000324 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000325 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000326}
327
328RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
329 switch (Type) {
330 default:
331 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000332 case R_386_TLS_GD:
333 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000334 case R_386_TLS_LDM:
335 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000336 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000337 return R_PLT_PC;
George Rimar1b3d34a2016-12-03 07:30:30 +0000338 case R_386_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000339 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000340 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000341 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000342 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000343 case R_386_TLS_IE:
344 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000345 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000346 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000347 case R_386_TLS_GOTIE:
348 return R_GOT_FROM_END;
349 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000350 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000351 case R_386_TLS_LE:
352 return R_TLS;
353 case R_386_TLS_LE_32:
354 return R_NEG_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000355 }
George Rimar77b77792015-11-25 22:15:01 +0000356}
357
Rafael Espindola69f54022016-06-04 23:22:34 +0000358RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
359 RelExpr Expr) const {
360 switch (Expr) {
361 default:
362 return Expr;
363 case R_RELAX_TLS_GD_TO_IE:
364 return R_RELAX_TLS_GD_TO_IE_END;
365 case R_RELAX_TLS_GD_TO_LE:
366 return R_RELAX_TLS_GD_TO_LE_NEG;
367 }
368}
369
Rui Ueyamac516ae12016-01-29 02:33:45 +0000370void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Eugene Leviant6380ce22016-11-15 12:26:55 +0000371 write32le(Buf, In<ELF32LE>::Dynamic->getVA());
George Rimar77b77792015-11-25 22:15:01 +0000372}
373
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000374void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000375 // Entries in .got.plt initially points back to the corresponding
376 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000377 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000378}
Rafael Espindola01205f72015-09-22 18:19:46 +0000379
Peter Smith4b360292016-12-09 09:59:54 +0000380void X86TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
381 // An x86 entry is the address of the ifunc resolver function.
382 write32le(Buf, S.getVA<ELF32LE>());
383}
384
George Rimar98b060d2016-03-06 06:01:07 +0000385uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000386 if (Type == R_386_TLS_LE)
387 return R_386_TLS_TPOFF;
388 if (Type == R_386_TLS_LE_32)
389 return R_386_TLS_TPOFF32;
390 return Type;
391}
392
George Rimar98b060d2016-03-06 06:01:07 +0000393bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000394 return Type == R_386_TLS_GD;
395}
396
George Rimar98b060d2016-03-06 06:01:07 +0000397bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000398 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
399}
400
George Rimar98b060d2016-03-06 06:01:07 +0000401bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000402 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
403}
404
Rui Ueyama4a90f572016-06-16 16:28:50 +0000405void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000406 // Executable files and shared object files have
407 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000408 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000409 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000410 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000411 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
412 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000413 };
414 memcpy(Buf, V, sizeof(V));
415 return;
416 }
George Rimar648a2c32015-10-20 08:54:27 +0000417
George Rimar77b77792015-11-25 22:15:01 +0000418 const uint8_t PltData[] = {
419 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000420 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
421 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000422 };
423 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000424 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000425 write32le(Buf + 2, Got + 4);
426 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000427}
428
Rui Ueyama9398f862016-01-29 04:15:02 +0000429void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
430 uint64_t PltEntryAddr, int32_t Index,
431 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000432 const uint8_t Inst[] = {
433 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
434 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
435 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
436 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000437 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000438
George Rimar77b77792015-11-25 22:15:01 +0000439 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000440 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Eugene Leviant41ca3272016-11-10 09:48:29 +0000441 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000442 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000443 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000444 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000445}
446
Rafael Espindola666625b2016-04-01 14:36:09 +0000447uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
448 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000449 switch (Type) {
450 default:
451 return 0;
George Rimar1b3d34a2016-12-03 07:30:30 +0000452 case R_386_16:
George Rimarc49fd8c2016-12-08 13:50:28 +0000453 case R_386_PC16:
454 return read16le(Buf);
Rafael Espindolada99df32016-03-30 12:40:38 +0000455 case R_386_32:
456 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000457 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000458 case R_386_GOTOFF:
459 case R_386_GOTPC:
460 case R_386_PC32:
461 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000462 case R_386_TLS_LE:
Rafael Espindolada99df32016-03-30 12:40:38 +0000463 return read32le(Buf);
464 }
465}
466
Rafael Espindola22ef9562016-04-13 01:40:19 +0000467void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
468 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +0000469 checkInt<32>(Loc, Val, Type);
George Rimar1b3d34a2016-12-03 07:30:30 +0000470
471 // R_386_PC16 and R_386_16 are not part of the current i386 psABI. They are
472 // used by 16-bit x86 objects, like boot loaders.
473 if (Type == R_386_16 || Type == R_386_PC16) {
474 write16le(Loc, Val);
475 return;
476 }
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000477 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000478}
479
Rafael Espindola22ef9562016-04-13 01:40:19 +0000480void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
481 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000482 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000483 // leal x@tlsgd(, %ebx, 1),
484 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000485 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000486 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000487 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000488 const uint8_t Inst[] = {
489 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
490 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
491 };
492 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000493 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000494}
495
Rafael Espindola22ef9562016-04-13 01:40:19 +0000496void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
497 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000498 // Convert
499 // leal x@tlsgd(, %ebx, 1),
500 // call __tls_get_addr@plt
501 // to
502 // movl %gs:0, %eax
503 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000504 const uint8_t Inst[] = {
505 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
506 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
507 };
508 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000509 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000510}
511
George Rimar6f17e092015-12-17 09:32:21 +0000512// In some conditions, relocations can be optimized to avoid using GOT.
513// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000514void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
515 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000516 // Ulrich's document section 6.2 says that @gotntpoff can
517 // be used with MOVL or ADDL instructions.
518 // @indntpoff is similar to @gotntpoff, but for use in
519 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000520 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000521
George Rimar6f17e092015-12-17 09:32:21 +0000522 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000523 if (Loc[-1] == 0xa1) {
524 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
525 // This case is different from the generic case below because
526 // this is a 5 byte instruction while below is 6 bytes.
527 Loc[-1] = 0xb8;
528 } else if (Loc[-2] == 0x8b) {
529 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
530 Loc[-2] = 0xc7;
531 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000532 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000533 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
534 Loc[-2] = 0x81;
535 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000536 }
537 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000538 assert(Type == R_386_TLS_GOTIE);
539 if (Loc[-2] == 0x8b) {
540 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
541 Loc[-2] = 0xc7;
542 Loc[-1] = 0xc0 | Reg;
543 } else {
544 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
545 Loc[-2] = 0x8d;
546 Loc[-1] = 0x80 | (Reg << 3) | Reg;
547 }
George Rimar6f17e092015-12-17 09:32:21 +0000548 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000549 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000550}
551
Rafael Espindola22ef9562016-04-13 01:40:19 +0000552void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
553 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000554 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000555 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000556 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000557 }
558
Rui Ueyama55274e32016-04-23 01:10:15 +0000559 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000560 // leal foo(%reg),%eax
561 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000562 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000563 // movl %gs:0,%eax
564 // nop
565 // leal 0(%esi,1),%esi
566 const uint8_t Inst[] = {
567 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
568 0x90, // nop
569 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
570 };
571 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000572}
573
Rui Ueyama46626e12016-07-12 23:28:31 +0000574template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000575 CopyRel = R_X86_64_COPY;
576 GotRel = R_X86_64_GLOB_DAT;
577 PltRel = R_X86_64_JUMP_SLOT;
578 RelativeRel = R_X86_64_RELATIVE;
579 IRelativeRel = R_X86_64_IRELATIVE;
580 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000581 TlsModuleIndexRel = R_X86_64_DTPMOD64;
582 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000583 GotEntrySize = 8;
584 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000585 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000586 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000587 TlsGdRelaxSkip = 2;
Ed Maste8fd01962016-11-23 17:44:02 +0000588 // Align to the large page size (known as a superpage or huge page).
589 // FreeBSD automatically promotes large, superpage-aligned allocations.
Rui Ueyama835bd722016-11-23 22:10:46 +0000590 DefaultImageBase = 0x200000;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000591}
592
Rui Ueyama46626e12016-07-12 23:28:31 +0000593template <class ELFT>
594RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
595 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000596 switch (Type) {
597 default:
598 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000599 case R_X86_64_TPOFF32:
600 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000601 case R_X86_64_TLSLD:
602 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000603 case R_X86_64_TLSGD:
604 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000605 case R_X86_64_SIZE32:
606 case R_X86_64_SIZE64:
607 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000608 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000609 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000610 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000611 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000612 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000613 case R_X86_64_GOT32:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000614 case R_X86_64_GOT64:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000615 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000616 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000617 case R_X86_64_GOTPCRELX:
618 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000619 case R_X86_64_GOTTPOFF:
620 return R_GOT_PC;
Rafael Espindola5708b2f2016-12-02 08:00:09 +0000621 case R_X86_64_NONE:
622 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000623 }
George Rimar648a2c32015-10-20 08:54:27 +0000624}
625
Rui Ueyama46626e12016-07-12 23:28:31 +0000626template <class ELFT>
627void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000628 // The first entry holds the value of _DYNAMIC. It is not clear why that is
629 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000630 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000631 // other program).
Eugene Leviant6380ce22016-11-15 12:26:55 +0000632 write64le(Buf, In<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000633}
634
Rui Ueyama46626e12016-07-12 23:28:31 +0000635template <class ELFT>
636void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
637 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000638 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000639 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000640}
641
Rui Ueyama46626e12016-07-12 23:28:31 +0000642template <class ELFT>
643void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000644 const uint8_t PltData[] = {
645 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
646 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
647 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
648 };
649 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000650 uint64_t Got = In<ELFT>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +0000651 uint64_t Plt = In<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000652 write32le(Buf + 2, Got - Plt + 2); // GOT+8
653 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000654}
Rafael Espindola01205f72015-09-22 18:19:46 +0000655
Rui Ueyama46626e12016-07-12 23:28:31 +0000656template <class ELFT>
657void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
658 uint64_t PltEntryAddr, int32_t Index,
659 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000660 const uint8_t Inst[] = {
661 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
662 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
663 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
664 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000665 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000666
George Rimar648a2c32015-10-20 08:54:27 +0000667 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
668 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000669 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000670}
671
Rui Ueyama46626e12016-07-12 23:28:31 +0000672template <class ELFT>
Eugene Leviantab024a32016-11-25 08:56:36 +0000673bool X86_64TargetInfo<ELFT>::isPicRel(uint32_t Type) const {
674 return Type != R_X86_64_PC32 && Type != R_X86_64_32;
George Rimar86971052016-03-29 08:35:42 +0000675}
676
Rui Ueyama46626e12016-07-12 23:28:31 +0000677template <class ELFT>
678bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000679 return Type == R_X86_64_GOTTPOFF;
680}
681
Rui Ueyama46626e12016-07-12 23:28:31 +0000682template <class ELFT>
683bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000684 return Type == R_X86_64_TLSGD;
685}
686
Rui Ueyama46626e12016-07-12 23:28:31 +0000687template <class ELFT>
688bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000689 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
690 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000691}
692
Rui Ueyama46626e12016-07-12 23:28:31 +0000693template <class ELFT>
694void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
695 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000696 // Convert
697 // .byte 0x66
698 // leaq x@tlsgd(%rip), %rdi
699 // .word 0x6666
700 // rex64
701 // call __tls_get_addr@plt
702 // to
703 // mov %fs:0x0,%rax
704 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000705 const uint8_t Inst[] = {
706 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
707 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
708 };
709 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000710 // The original code used a pc relative relocation and so we have to
711 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000712 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000713}
714
Rui Ueyama46626e12016-07-12 23:28:31 +0000715template <class ELFT>
716void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
717 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000718 // Convert
719 // .byte 0x66
720 // leaq x@tlsgd(%rip), %rdi
721 // .word 0x6666
722 // rex64
723 // call __tls_get_addr@plt
724 // to
725 // mov %fs:0x0,%rax
726 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000727 const uint8_t Inst[] = {
728 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
729 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
730 };
731 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000732 // Both code sequences are PC relatives, but since we are moving the constant
733 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000734 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000735}
736
George Rimar77d1cb12015-11-24 09:00:06 +0000737// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000738// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000739template <class ELFT>
740void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
741 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000742 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000743 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000744 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000745
Rui Ueyama73575c42016-06-21 05:09:39 +0000746 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000747 // because LEA with these registers needs 4 bytes to encode and thus
748 // wouldn't fit the space.
749
750 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
751 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
752 memcpy(Inst, "\x48\x81\xc4", 3);
753 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
754 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
755 memcpy(Inst, "\x49\x81\xc4", 3);
756 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
757 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
758 memcpy(Inst, "\x4d\x8d", 2);
759 *RegSlot = 0x80 | (Reg << 3) | Reg;
760 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
761 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
762 memcpy(Inst, "\x48\x8d", 2);
763 *RegSlot = 0x80 | (Reg << 3) | Reg;
764 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
765 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
766 memcpy(Inst, "\x49\xc7", 2);
767 *RegSlot = 0xc0 | Reg;
768 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
769 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
770 memcpy(Inst, "\x48\xc7", 2);
771 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000772 } else {
Eugene Leviant84569e62016-11-29 08:05:44 +0000773 fatal(getErrorLocation(Loc - 3) +
774 "R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000775 }
776
777 // The original code used a PC relative relocation.
778 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000779 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000780}
781
Rui Ueyama46626e12016-07-12 23:28:31 +0000782template <class ELFT>
783void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
784 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000785 // Convert
786 // leaq bar@tlsld(%rip), %rdi
787 // callq __tls_get_addr@PLT
788 // leaq bar@dtpoff(%rax), %rcx
789 // to
790 // .word 0x6666
791 // .byte 0x66
792 // mov %fs:0,%rax
793 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000794 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000795 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000796 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000797 }
798 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000799 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000800 return;
George Rimar25411f252015-12-04 11:20:13 +0000801 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000802
803 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000804 0x66, 0x66, // .word 0x6666
805 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000806 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
807 };
808 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000809}
810
Rui Ueyama46626e12016-07-12 23:28:31 +0000811template <class ELFT>
812void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
813 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000814 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000815 case R_X86_64_32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000816 checkUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000817 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000818 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000819 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000820 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000821 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000822 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000823 case R_X86_64_GOTPCRELX:
824 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000825 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000826 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000827 case R_X86_64_PLT32:
828 case R_X86_64_TLSGD:
829 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000830 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000831 case R_X86_64_SIZE32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000832 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000833 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000834 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000835 case R_X86_64_64:
836 case R_X86_64_DTPOFF64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +0000837 case R_X86_64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000838 case R_X86_64_PC64:
Rafael Espindolad3b32df2016-11-29 03:36:30 +0000839 case R_X86_64_SIZE64:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000840 case R_X86_64_GOT64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000841 write64le(Loc, Val);
842 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000843 default:
Eugene Leviant84569e62016-11-29 08:05:44 +0000844 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000845 }
846}
847
Rui Ueyama46626e12016-07-12 23:28:31 +0000848template <class ELFT>
849RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
850 const uint8_t *Data,
851 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000852 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000853 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000854 const uint8_t Op = Data[-2];
855 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000856 // FIXME: When PIC is disabled and foo is defined locally in the
857 // lower 32 bit address space, memory operand in mov can be converted into
858 // immediate operand. Otherwise, mov must be changed to lea. We support only
859 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000860 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000861 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000862 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000863 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
864 return R_RELAX_GOT_PC;
865
866 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
867 // If PIC then no relaxation is available.
868 // We also don't relax test/binop instructions without REX byte,
869 // they are 32bit operations and not common to have.
870 assert(Type == R_X86_64_REX_GOTPCRELX);
871 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000872}
873
George Rimarb7204302016-06-02 09:22:00 +0000874// A subset of relaxations can only be applied for no-PIC. This method
875// handles such relaxations. Instructions encoding information was taken from:
876// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
877// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
878// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000879template <class ELFT>
880void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
881 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000882 const uint8_t Rex = Loc[-3];
883 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
884 if (Op == 0x85) {
885 // See "TEST-Logical Compare" (4-428 Vol. 2B),
886 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
887
888 // ModR/M byte has form XX YYY ZZZ, where
889 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
890 // XX has different meanings:
891 // 00: The operand's memory address is in reg1.
892 // 01: The operand's memory address is reg1 + a byte-sized displacement.
893 // 10: The operand's memory address is reg1 + a word-sized displacement.
894 // 11: The operand is reg1 itself.
895 // If an instruction requires only one operand, the unused reg2 field
896 // holds extra opcode bits rather than a register code
897 // 0xC0 == 11 000 000 binary.
898 // 0x38 == 00 111 000 binary.
899 // We transfer reg2 to reg1 here as operand.
900 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000901 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000902
903 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
904 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000905 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000906
907 // Move R bit to the B bit in REX byte.
908 // REX byte is encoded as 0100WRXB, where
909 // 0100 is 4bit fixed pattern.
910 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
911 // default operand size is used (which is 32-bit for most but not all
912 // instructions).
913 // REX.R This 1-bit value is an extension to the MODRM.reg field.
914 // REX.X This 1-bit value is an extension to the SIB.index field.
915 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
916 // SIB.base field.
917 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000918 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000919 relocateOne(Loc, R_X86_64_PC32, Val);
920 return;
921 }
922
923 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
924 // or xor operations.
925
926 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
927 // Logic is close to one for test instruction above, but we also
928 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000929 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000930
931 // Primary opcode is 0x81, opcode extension is one of:
932 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
933 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
934 // This value was wrote to MODRM.reg in a line above.
935 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
936 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
937 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000938 Loc[-2] = 0x81;
939 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000940 relocateOne(Loc, R_X86_64_PC32, Val);
941}
942
Rui Ueyama46626e12016-07-12 23:28:31 +0000943template <class ELFT>
944void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +0000945 const uint8_t Op = Loc[-2];
946 const uint8_t ModRm = Loc[-1];
947
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000948 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000949 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000950 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000951 relocateOne(Loc, R_X86_64_PC32, Val);
952 return;
953 }
954
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000955 if (Op != 0xff) {
956 // We are relaxing a rip relative to an absolute, so compensate
957 // for the old -4 addend.
958 assert(!Config->Pic);
959 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
960 return;
961 }
962
George Rimarb7204302016-06-02 09:22:00 +0000963 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000964 if (ModRm == 0x15) {
965 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
966 // Instead we convert to "addr32 call foo" where addr32 is an instruction
967 // prefix. That makes result expression to be a single instruction.
968 Loc[-2] = 0x67; // addr32 prefix
969 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +0000970 relocateOne(Loc, R_X86_64_PC32, Val);
971 return;
972 }
973
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000974 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
975 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
976 assert(ModRm == 0x25);
977 Loc[-2] = 0xe9; // jmp
978 Loc[3] = 0x90; // nop
979 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +0000980}
981
Hal Finkel3c8cc672015-10-12 20:56:18 +0000982// Relocation masks following the #lo(value), #hi(value), #ha(value),
983// #higher(value), #highera(value), #highest(value), and #highesta(value)
984// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
985// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +0000986static uint16_t applyPPCLo(uint64_t V) { return V; }
987static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
988static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
989static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
990static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000991static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000992static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
993
Davide Italiano8c3444362016-01-11 19:45:33 +0000994PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +0000995
Rafael Espindola22ef9562016-04-13 01:40:19 +0000996void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
997 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +0000998 switch (Type) {
999 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001000 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001001 break;
1002 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001003 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001004 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001005 case R_PPC_ADDR32:
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001006 case R_PPC_REL32:
1007 write32be(Loc, Val);
1008 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001009 case R_PPC_REL24:
1010 or32be(Loc, Val & 0x3FFFFFC);
1011 break;
Davide Italiano8c3444362016-01-11 19:45:33 +00001012 default:
Eugene Leviant84569e62016-11-29 08:05:44 +00001013 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +00001014 }
1015}
1016
Rafael Espindola22ef9562016-04-13 01:40:19 +00001017RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001018 switch (Type) {
1019 case R_PPC_REL24:
1020 case R_PPC_REL32:
1021 return R_PC;
1022 default:
1023 return R_ABS;
1024 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001025}
1026
Rafael Espindolac4010882015-09-22 20:54:08 +00001027PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +00001028 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +00001029 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +00001030 GotEntrySize = 8;
1031 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +00001032 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +00001033 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +00001034
1035 // We need 64K pages (at least under glibc/Linux, the loader won't
1036 // set different permissions on a finer granularity than that).
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001037 DefaultMaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001038
1039 // The PPC64 ELF ABI v1 spec, says:
1040 //
1041 // It is normally desirable to put segments with different characteristics
1042 // in separate 256 Mbyte portions of the address space, to give the
1043 // operating system full paging flexibility in the 64-bit address space.
1044 //
1045 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1046 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001047 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001048}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001049
Rafael Espindola15cec292016-04-27 12:25:22 +00001050static uint64_t PPC64TocOffset = 0x8000;
1051
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001052uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001053 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1054 // TOC starts where the first of these sections starts. We always create a
1055 // .got when we see a relocation that uses it, so for us the start is always
1056 // the .got.
Eugene Leviantad4439e2016-11-11 11:33:32 +00001057 uint64_t TocVA = In<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001058
1059 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1060 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1061 // code (crt1.o) assumes that you can get from the TOC base to the
1062 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001063 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001064}
1065
Rafael Espindola22ef9562016-04-13 01:40:19 +00001066RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1067 switch (Type) {
1068 default:
1069 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001070 case R_PPC64_TOC16:
1071 case R_PPC64_TOC16_DS:
1072 case R_PPC64_TOC16_HA:
1073 case R_PPC64_TOC16_HI:
1074 case R_PPC64_TOC16_LO:
1075 case R_PPC64_TOC16_LO_DS:
1076 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001077 case R_PPC64_TOC:
1078 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001079 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001080 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001081 }
1082}
1083
Rui Ueyama9398f862016-01-29 04:15:02 +00001084void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1085 uint64_t PltEntryAddr, int32_t Index,
1086 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001087 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1088
1089 // FIXME: What we should do, in theory, is get the offset of the function
1090 // descriptor in the .opd section, and use that as the offset from %r2 (the
1091 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1092 // be a pointer to the function descriptor in the .opd section. Using
1093 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1094
George Rimara4c7e742016-10-20 08:36:42 +00001095 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1096 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1097 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1098 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1099 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1100 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1101 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1102 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001103}
1104
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001105static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1106 uint64_t V = Val - PPC64TocOffset;
1107 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001108 case R_PPC64_TOC16:
1109 return {R_PPC64_ADDR16, V};
1110 case R_PPC64_TOC16_DS:
1111 return {R_PPC64_ADDR16_DS, V};
1112 case R_PPC64_TOC16_HA:
1113 return {R_PPC64_ADDR16_HA, V};
1114 case R_PPC64_TOC16_HI:
1115 return {R_PPC64_ADDR16_HI, V};
1116 case R_PPC64_TOC16_LO:
1117 return {R_PPC64_ADDR16_LO, V};
1118 case R_PPC64_TOC16_LO_DS:
1119 return {R_PPC64_ADDR16_LO_DS, V};
1120 default:
1121 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001122 }
1123}
1124
Rafael Espindola22ef9562016-04-13 01:40:19 +00001125void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1126 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001127 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001128 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001129 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001130
Hal Finkel3c8cc672015-10-12 20:56:18 +00001131 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001132 case R_PPC64_ADDR14: {
Eugene Leviant84569e62016-11-29 08:05:44 +00001133 checkAlignment<4>(Loc, Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001134 // Preserve the AA/LK bits in the branch instruction
1135 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001136 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001137 break;
1138 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001139 case R_PPC64_ADDR16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001140 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001141 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001142 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001143 case R_PPC64_ADDR16_DS:
Eugene Leviant84569e62016-11-29 08:05:44 +00001144 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001145 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001146 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001147 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001148 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001149 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001150 break;
1151 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001152 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001153 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001154 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001155 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001156 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001157 break;
1158 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001159 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001160 break;
1161 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001162 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001163 break;
1164 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001165 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001166 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001167 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001168 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001169 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001170 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001171 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001172 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001173 break;
1174 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001175 case R_PPC64_REL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001176 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001177 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001178 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001179 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001180 case R_PPC64_REL64:
1181 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001182 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001183 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001184 case R_PPC64_REL24: {
1185 uint32_t Mask = 0x03FFFFFC;
Eugene Leviant84569e62016-11-29 08:05:44 +00001186 checkInt<24>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001187 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001188 break;
1189 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001190 default:
Eugene Leviant84569e62016-11-29 08:05:44 +00001191 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001192 }
1193}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001194
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001195AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001196 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001197 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001198 IRelativeRel = R_AARCH64_IRELATIVE;
1199 GotRel = R_AARCH64_GLOB_DAT;
1200 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001201 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001202 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001203 GotEntrySize = 8;
1204 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001205 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001206 PltHeaderSize = 32;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001207 DefaultMaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001208
1209 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1210 // 1 of the tls structures and the tcb size is 16.
1211 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001212}
George Rimar648a2c32015-10-20 08:54:27 +00001213
Rafael Espindola22ef9562016-04-13 01:40:19 +00001214RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1215 const SymbolBody &S) const {
1216 switch (Type) {
1217 default:
1218 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001219 case R_AARCH64_TLSDESC_ADR_PAGE21:
1220 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001221 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1222 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1223 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001224 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001225 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001226 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1227 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1228 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001229 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001230 case R_AARCH64_CONDBR19:
1231 case R_AARCH64_JUMP26:
1232 case R_AARCH64_TSTBR14:
1233 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001234 case R_AARCH64_PREL16:
1235 case R_AARCH64_PREL32:
1236 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001237 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001238 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001239 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001240 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001241 case R_AARCH64_LD64_GOT_LO12_NC:
1242 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1243 return R_GOT;
1244 case R_AARCH64_ADR_GOT_PAGE:
1245 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1246 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001247 }
1248}
1249
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001250RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1251 RelExpr Expr) const {
1252 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1253 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1254 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1255 return R_RELAX_TLS_GD_TO_IE_ABS;
1256 }
1257 return Expr;
1258}
1259
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001260bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001261 switch (Type) {
1262 default:
1263 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001264 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001265 case R_AARCH64_LD64_GOT_LO12_NC:
1266 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001267 case R_AARCH64_LDST16_ABS_LO12_NC:
1268 case R_AARCH64_LDST32_ABS_LO12_NC:
1269 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001270 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001271 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1272 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001273 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001274 return true;
1275 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001276}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001277
George Rimar98b060d2016-03-06 06:01:07 +00001278bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001279 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1280 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1281}
1282
Eugene Leviantab024a32016-11-25 08:56:36 +00001283bool AArch64TargetInfo::isPicRel(uint32_t Type) const {
1284 return Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001285}
1286
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001287void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001288 write64le(Buf, In<ELF64LE>::Plt->getVA());
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001289}
1290
Adhemerval Zanella6afe1282016-12-05 14:14:26 +00001291// Page(Expr) is the page address of the expression Expr, defined
1292// as (Expr & ~0xFFF). (This applies even if the machine page size
1293// supported by the platform has a different value.)
1294uint64_t getAArch64Page(uint64_t Expr) {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001295 return Expr & (~static_cast<uint64_t>(0xFFF));
1296}
1297
Rui Ueyama4a90f572016-06-16 16:28:50 +00001298void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001299 const uint8_t PltData[] = {
1300 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1301 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1302 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1303 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1304 0x20, 0x02, 0x1f, 0xd6, // br x17
1305 0x1f, 0x20, 0x03, 0xd5, // nop
1306 0x1f, 0x20, 0x03, 0xd5, // nop
1307 0x1f, 0x20, 0x03, 0xd5 // nop
1308 };
1309 memcpy(Buf, PltData, sizeof(PltData));
1310
Eugene Leviant41ca3272016-11-10 09:48:29 +00001311 uint64_t Got = In<ELF64LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001312 uint64_t Plt = In<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001313 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1314 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1315 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1316 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001317}
1318
Rui Ueyama9398f862016-01-29 04:15:02 +00001319void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1320 uint64_t PltEntryAddr, int32_t Index,
1321 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001322 const uint8_t Inst[] = {
1323 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1324 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1325 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1326 0x20, 0x02, 0x1f, 0xd6 // br x17
1327 };
1328 memcpy(Buf, Inst, sizeof(Inst));
1329
Rafael Espindola22ef9562016-04-13 01:40:19 +00001330 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1331 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1332 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1333 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001334}
1335
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001336static void write32AArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001337 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001338 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1339 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001340 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001341}
1342
Rui Ueyama248e4a32016-12-08 17:04:18 +00001343// Return the bits [Start, End] from Val shifted Start bits.
1344// For instance, getBits(0xF0, 4, 8) returns 0xF.
1345static uint64_t getBits(uint64_t Val, int Start, int End) {
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001346 uint64_t Mask = ((uint64_t)1 << (End + 1 - Start)) - 1;
1347 return (Val >> Start) & Mask;
1348}
1349
Rui Ueyama8cb62832016-12-08 17:18:09 +00001350// Update the immediate field in a AARCH64 ldr, str, and add instruction.
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001351static void or32AArch64Imm(uint8_t *L, uint64_t Imm) {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001352 or32le(L, (Imm & 0xFFF) << 10);
1353}
1354
Rafael Espindola22ef9562016-04-13 01:40:19 +00001355void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1356 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001357 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001358 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001359 case R_AARCH64_PREL16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001360 checkIntUInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001361 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001362 break;
1363 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001364 case R_AARCH64_PREL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001365 checkIntUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001366 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001367 break;
1368 case R_AARCH64_ABS64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001369 case R_AARCH64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001370 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001371 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001372 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001373 case R_AARCH64_ADD_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001374 or32AArch64Imm(Loc, Val);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001375 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001376 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001377 case R_AARCH64_ADR_PREL_PG_HI21:
1378 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001379 case R_AARCH64_TLSDESC_ADR_PAGE21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001380 checkInt<33>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001381 write32AArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001382 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001383 case R_AARCH64_ADR_PREL_LO21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001384 checkInt<21>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001385 write32AArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001386 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001387 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001388 case R_AARCH64_JUMP26:
Eugene Leviant84569e62016-11-29 08:05:44 +00001389 checkInt<28>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001390 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001391 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001392 case R_AARCH64_CONDBR19:
Eugene Leviant84569e62016-11-29 08:05:44 +00001393 checkInt<21>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001394 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001395 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001396 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001397 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001398 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Eugene Leviant84569e62016-11-29 08:05:44 +00001399 checkAlignment<8>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001400 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001401 break;
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001402 case R_AARCH64_LDST8_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001403 or32AArch64Imm(Loc, getBits(Val, 0, 11));
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001404 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001405 case R_AARCH64_LDST16_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001406 or32AArch64Imm(Loc, getBits(Val, 1, 11));
Davide Italianodc67f9b2015-11-20 21:35:38 +00001407 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001408 case R_AARCH64_LDST32_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001409 or32AArch64Imm(Loc, getBits(Val, 2, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001410 break;
1411 case R_AARCH64_LDST64_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001412 or32AArch64Imm(Loc, getBits(Val, 3, 11));
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001413 break;
1414 case R_AARCH64_LDST128_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001415 or32AArch64Imm(Loc, getBits(Val, 4, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001416 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001417 case R_AARCH64_MOVW_UABS_G0_NC:
1418 or32le(Loc, (Val & 0xFFFF) << 5);
1419 break;
1420 case R_AARCH64_MOVW_UABS_G1_NC:
1421 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1422 break;
1423 case R_AARCH64_MOVW_UABS_G2_NC:
1424 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1425 break;
1426 case R_AARCH64_MOVW_UABS_G3:
1427 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1428 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001429 case R_AARCH64_TSTBR14:
Eugene Leviant84569e62016-11-29 08:05:44 +00001430 checkInt<16>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001431 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001432 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001433 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
Eugene Leviant84569e62016-11-29 08:05:44 +00001434 checkInt<24>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001435 or32AArch64Imm(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001436 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001437 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001438 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001439 or32AArch64Imm(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001440 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001441 default:
Eugene Leviant84569e62016-11-29 08:05:44 +00001442 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001443 }
1444}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001445
Rafael Espindola22ef9562016-04-13 01:40:19 +00001446void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1447 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001448 // TLSDESC Global-Dynamic relocation are in the form:
1449 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1450 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1451 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1452 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001453 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001454 // And it can optimized to:
1455 // movz x0, #0x0, lsl #16
1456 // movk x0, #0x10
1457 // nop
1458 // nop
Eugene Leviant84569e62016-11-29 08:05:44 +00001459 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001460
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001461 switch (Type) {
1462 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1463 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001464 write32le(Loc, 0xd503201f); // nop
1465 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001466 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001467 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1468 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001469 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001470 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1471 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001472 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001473 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001474 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001475}
1476
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001477void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1478 uint64_t Val) const {
1479 // TLSDESC Global-Dynamic relocation are in the form:
1480 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1481 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1482 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1483 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1484 // blr x1
1485 // And it can optimized to:
1486 // adrp x0, :gottprel:v
1487 // ldr x0, [x0, :gottprel_lo12:v]
1488 // nop
1489 // nop
1490
1491 switch (Type) {
1492 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1493 case R_AARCH64_TLSDESC_CALL:
1494 write32le(Loc, 0xd503201f); // nop
1495 break;
1496 case R_AARCH64_TLSDESC_ADR_PAGE21:
1497 write32le(Loc, 0x90000000); // adrp
1498 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1499 break;
1500 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1501 write32le(Loc, 0xf9400000); // ldr
1502 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1503 break;
1504 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001505 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001506 }
1507}
1508
Rafael Espindola22ef9562016-04-13 01:40:19 +00001509void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1510 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +00001511 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001512
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001513 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001514 // Generate MOVZ.
1515 uint32_t RegNo = read32le(Loc) & 0x1f;
1516 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1517 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001518 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001519 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1520 // Generate MOVK.
1521 uint32_t RegNo = read32le(Loc) & 0x1f;
1522 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1523 return;
1524 }
1525 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001526}
1527
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001528AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001529 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001530 GotRel = R_AMDGPU_ABS64;
1531 GotEntrySize = 8;
1532}
Tom Stellard391e3a82016-07-04 19:19:07 +00001533
Rafael Espindola22ef9562016-04-13 01:40:19 +00001534void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1535 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001536 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001537 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001538 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001539 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001540 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001541 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001542 write32le(Loc, Val);
1543 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001544 case R_AMDGPU_ABS64:
1545 write64le(Loc, Val);
1546 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001547 case R_AMDGPU_GOTPCREL32_HI:
1548 case R_AMDGPU_REL32_HI:
1549 write32le(Loc, Val >> 32);
1550 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001551 default:
Eugene Leviant84569e62016-11-29 08:05:44 +00001552 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Tom Stellard391e3a82016-07-04 19:19:07 +00001553 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001554}
1555
1556RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001557 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001558 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001559 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001560 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001561 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001562 case R_AMDGPU_REL32_LO:
1563 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001564 return R_PC;
1565 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001566 case R_AMDGPU_GOTPCREL32_LO:
1567 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001568 return R_GOT_PC;
1569 default:
1570 fatal("do not know how to handle relocation " + Twine(Type));
1571 }
Tom Stellard80efb162016-01-07 03:59:08 +00001572}
1573
Peter Smith8646ced2016-06-07 09:31:52 +00001574ARMTargetInfo::ARMTargetInfo() {
1575 CopyRel = R_ARM_COPY;
1576 RelativeRel = R_ARM_RELATIVE;
1577 IRelativeRel = R_ARM_IRELATIVE;
1578 GotRel = R_ARM_GLOB_DAT;
1579 PltRel = R_ARM_JUMP_SLOT;
1580 TlsGotRel = R_ARM_TLS_TPOFF32;
1581 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1582 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001583 GotEntrySize = 4;
1584 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001585 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001586 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001587 // ARM uses Variant 1 TLS
1588 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001589 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001590}
1591
1592RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1593 switch (Type) {
1594 default:
1595 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001596 case R_ARM_THM_JUMP11:
1597 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001598 case R_ARM_CALL:
1599 case R_ARM_JUMP24:
1600 case R_ARM_PC24:
1601 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001602 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001603 case R_ARM_THM_JUMP19:
1604 case R_ARM_THM_JUMP24:
1605 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001606 return R_PLT_PC;
1607 case R_ARM_GOTOFF32:
1608 // (S + A) - GOT_ORG
1609 return R_GOTREL;
1610 case R_ARM_GOT_BREL:
1611 // GOT(S) + A - GOT_ORG
1612 return R_GOT_OFF;
1613 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001614 case R_ARM_TLS_IE32:
1615 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001616 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001617 case R_ARM_TARGET1:
1618 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001619 case R_ARM_TARGET2:
1620 if (Config->Target2 == Target2Policy::Rel)
1621 return R_PC;
1622 if (Config->Target2 == Target2Policy::Abs)
1623 return R_ABS;
1624 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001625 case R_ARM_TLS_GD32:
1626 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001627 case R_ARM_TLS_LDM32:
1628 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001629 case R_ARM_BASE_PREL:
1630 // B(S) + A - P
1631 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1632 // platforms.
1633 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001634 case R_ARM_MOVW_PREL_NC:
1635 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001636 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001637 case R_ARM_THM_MOVW_PREL_NC:
1638 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001639 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001640 case R_ARM_NONE:
1641 return R_HINT;
Peter Smith9d450252016-07-20 08:52:27 +00001642 case R_ARM_TLS_LE32:
1643 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001644 }
1645}
1646
Eugene Leviantab024a32016-11-25 08:56:36 +00001647bool ARMTargetInfo::isPicRel(uint32_t Type) const {
1648 return (Type == R_ARM_TARGET1 && !Config->Target1Rel) ||
1649 (Type == R_ARM_ABS32);
1650}
1651
Peter Smith8646ced2016-06-07 09:31:52 +00001652uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001653 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1654 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001655 if (Type == R_ARM_ABS32)
1656 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001657 // Keep it going with a dummy value so that we can find more reloc errors.
1658 return R_ARM_ABS32;
1659}
1660
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001661void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001662 write32le(Buf, In<ELF32LE>::Plt->getVA());
Peter Smith8646ced2016-06-07 09:31:52 +00001663}
1664
Peter Smith4b360292016-12-09 09:59:54 +00001665void ARMTargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
1666 // An ARM entry is the address of the ifunc resolver function.
1667 write32le(Buf, S.getVA<ELF32LE>());
1668}
1669
Rui Ueyama4a90f572016-06-16 16:28:50 +00001670void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001671 const uint8_t PltData[] = {
1672 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1673 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1674 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1675 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1676 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1677 };
1678 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +00001679 uint64_t GotPlt = In<ELF32LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001680 uint64_t L1 = In<ELF32LE>::Plt->getVA() + 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001681 write32le(Buf + 16, GotPlt - L1 - 8);
1682}
1683
1684void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1685 uint64_t PltEntryAddr, int32_t Index,
1686 unsigned RelOff) const {
1687 // FIXME: Using simple code sequence with simple relocations.
1688 // There is a more optimal sequence but it requires support for the group
1689 // relocations. See ELF for the ARM Architecture Appendix A.3
1690 const uint8_t PltData[] = {
1691 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1692 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1693 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1694 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1695 };
1696 memcpy(Buf, PltData, sizeof(PltData));
1697 uint64_t L1 = PltEntryAddr + 4;
1698 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1699}
1700
Peter Smithfb05cd92016-07-08 16:10:27 +00001701RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
1702 const InputFile &File,
1703 const SymbolBody &S) const {
Peter Smith2227c7f2016-11-03 11:49:23 +00001704 // If S is an undefined weak symbol we don't need a Thunk
1705 if (S.isUndefined())
1706 return Expr;
Peter Smithfb05cd92016-07-08 16:10:27 +00001707 // A state change from ARM to Thumb and vice versa must go through an
1708 // interworking thunk if the relocation type is not R_ARM_CALL or
1709 // R_ARM_THM_CALL.
1710 switch (RelocType) {
1711 case R_ARM_PC24:
1712 case R_ARM_PLT32:
1713 case R_ARM_JUMP24:
1714 // Source is ARM, all PLT entries are ARM so no interworking required.
1715 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1716 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1717 return R_THUNK_PC;
1718 break;
1719 case R_ARM_THM_JUMP19:
1720 case R_ARM_THM_JUMP24:
1721 // Source is Thumb, all PLT entries are ARM so interworking is required.
1722 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1723 if (Expr == R_PLT_PC)
1724 return R_THUNK_PLT_PC;
1725 if ((S.getVA<ELF32LE>() & 1) == 0)
1726 return R_THUNK_PC;
1727 break;
1728 }
1729 return Expr;
1730}
1731
Peter Smith8646ced2016-06-07 09:31:52 +00001732void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1733 uint64_t Val) const {
1734 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001735 case R_ARM_ABS32:
1736 case R_ARM_BASE_PREL:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001737 case R_ARM_GLOB_DAT:
Peter Smith8646ced2016-06-07 09:31:52 +00001738 case R_ARM_GOTOFF32:
1739 case R_ARM_GOT_BREL:
1740 case R_ARM_GOT_PREL:
1741 case R_ARM_REL32:
Peter Smithd9209992016-12-13 10:42:05 +00001742 case R_ARM_RELATIVE:
Davide Italiano38115ff2016-08-01 19:28:13 +00001743 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001744 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001745 case R_ARM_TLS_GD32:
1746 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001747 case R_ARM_TLS_LDM32:
1748 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001749 case R_ARM_TLS_LE32:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001750 case R_ARM_TLS_TPOFF32:
Peter Smith8646ced2016-06-07 09:31:52 +00001751 write32le(Loc, Val);
1752 break;
Peter Smithde3e7382016-11-29 16:23:50 +00001753 case R_ARM_TLS_DTPMOD32:
1754 write32le(Loc, 1);
1755 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001756 case R_ARM_PREL31:
Eugene Leviant84569e62016-11-29 08:05:44 +00001757 checkInt<31>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001758 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1759 break;
1760 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001761 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1762 // value of bit 0 of Val, we must select a BL or BLX instruction
1763 if (Val & 1) {
1764 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1765 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
Eugene Leviant84569e62016-11-29 08:05:44 +00001766 checkInt<26>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001767 write32le(Loc, 0xfa000000 | // opcode
1768 ((Val & 2) << 23) | // H
1769 ((Val >> 2) & 0x00ffffff)); // imm24
1770 break;
1771 }
1772 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1773 // BLX (always unconditional) instruction to an ARM Target, select an
1774 // unconditional BL.
1775 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001776 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001777 case R_ARM_JUMP24:
1778 case R_ARM_PC24:
1779 case R_ARM_PLT32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001780 checkInt<26>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001781 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1782 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001783 case R_ARM_THM_JUMP11:
Eugene Leviant84569e62016-11-29 08:05:44 +00001784 checkInt<12>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001785 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1786 break;
1787 case R_ARM_THM_JUMP19:
1788 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
Eugene Leviant84569e62016-11-29 08:05:44 +00001789 checkInt<21>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001790 write16le(Loc,
1791 (read16le(Loc) & 0xfbc0) | // opcode cond
1792 ((Val >> 10) & 0x0400) | // S
1793 ((Val >> 12) & 0x003f)); // imm6
1794 write16le(Loc + 2,
1795 0x8000 | // opcode
1796 ((Val >> 8) & 0x0800) | // J2
1797 ((Val >> 5) & 0x2000) | // J1
1798 ((Val >> 1) & 0x07ff)); // imm11
1799 break;
1800 case R_ARM_THM_CALL:
1801 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1802 // value of bit 0 of Val, we must select a BL or BLX instruction
1803 if ((Val & 1) == 0) {
1804 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1805 // only be two byte aligned. This must be done before overflow check
1806 Val = alignTo(Val, 4);
1807 }
1808 // Bit 12 is 0 for BLX, 1 for BL
1809 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001810 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001811 case R_ARM_THM_JUMP24:
1812 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1813 // FIXME: Use of I1 and I2 require v6T2ops
Eugene Leviant84569e62016-11-29 08:05:44 +00001814 checkInt<25>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001815 write16le(Loc,
1816 0xf000 | // opcode
1817 ((Val >> 14) & 0x0400) | // S
1818 ((Val >> 12) & 0x03ff)); // imm10
1819 write16le(Loc + 2,
1820 (read16le(Loc + 2) & 0xd000) | // opcode
1821 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1822 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1823 ((Val >> 1) & 0x07ff)); // imm11
1824 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001825 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001826 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001827 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1828 (Val & 0x0fff));
1829 break;
1830 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001831 case R_ARM_MOVT_PREL:
Eugene Leviant84569e62016-11-29 08:05:44 +00001832 checkInt<32>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001833 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1834 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1835 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001836 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001837 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001838 // Encoding T1: A = imm4:i:imm3:imm8
Eugene Leviant84569e62016-11-29 08:05:44 +00001839 checkInt<32>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001840 write16le(Loc,
1841 0xf2c0 | // opcode
1842 ((Val >> 17) & 0x0400) | // i
1843 ((Val >> 28) & 0x000f)); // imm4
1844 write16le(Loc + 2,
1845 (read16le(Loc + 2) & 0x8f00) | // opcode
1846 ((Val >> 12) & 0x7000) | // imm3
1847 ((Val >> 16) & 0x00ff)); // imm8
1848 break;
1849 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001850 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001851 // Encoding T3: A = imm4:i:imm3:imm8
1852 write16le(Loc,
1853 0xf240 | // opcode
1854 ((Val >> 1) & 0x0400) | // i
1855 ((Val >> 12) & 0x000f)); // imm4
1856 write16le(Loc + 2,
1857 (read16le(Loc + 2) & 0x8f00) | // opcode
1858 ((Val << 4) & 0x7000) | // imm3
1859 (Val & 0x00ff)); // imm8
1860 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001861 default:
Eugene Leviant84569e62016-11-29 08:05:44 +00001862 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Peter Smith8646ced2016-06-07 09:31:52 +00001863 }
1864}
1865
1866uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1867 uint32_t Type) const {
1868 switch (Type) {
1869 default:
1870 return 0;
1871 case R_ARM_ABS32:
1872 case R_ARM_BASE_PREL:
1873 case R_ARM_GOTOFF32:
1874 case R_ARM_GOT_BREL:
1875 case R_ARM_GOT_PREL:
1876 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001877 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001878 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001879 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001880 case R_ARM_TLS_LDM32:
1881 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001882 case R_ARM_TLS_IE32:
1883 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001884 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001885 case R_ARM_PREL31:
1886 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001887 case R_ARM_CALL:
1888 case R_ARM_JUMP24:
1889 case R_ARM_PC24:
1890 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001891 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001892 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001893 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001894 case R_ARM_THM_JUMP19: {
1895 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1896 uint16_t Hi = read16le(Buf);
1897 uint16_t Lo = read16le(Buf + 2);
1898 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1899 ((Lo & 0x0800) << 8) | // J2
1900 ((Lo & 0x2000) << 5) | // J1
1901 ((Hi & 0x003f) << 12) | // imm6
1902 ((Lo & 0x07ff) << 1)); // imm11:0
1903 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001904 case R_ARM_THM_CALL:
1905 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001906 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1907 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1908 // FIXME: I1 and I2 require v6T2ops
1909 uint16_t Hi = read16le(Buf);
1910 uint16_t Lo = read16le(Buf + 2);
1911 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1912 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1913 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1914 ((Hi & 0x003ff) << 12) | // imm0
1915 ((Lo & 0x007ff) << 1)); // imm11:0
1916 }
1917 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1918 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001919 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001920 case R_ARM_MOVT_ABS:
1921 case R_ARM_MOVW_PREL_NC:
1922 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001923 uint64_t Val = read32le(Buf) & 0x000f0fff;
1924 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1925 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001926 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001927 case R_ARM_THM_MOVT_ABS:
1928 case R_ARM_THM_MOVW_PREL_NC:
1929 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001930 // Encoding T3: A = imm4:i:imm3:imm8
1931 uint16_t Hi = read16le(Buf);
1932 uint16_t Lo = read16le(Buf + 2);
1933 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1934 ((Hi & 0x0400) << 1) | // i
1935 ((Lo & 0x7000) >> 4) | // imm3
1936 (Lo & 0x00ff)); // imm8
1937 }
Peter Smith8646ced2016-06-07 09:31:52 +00001938 }
1939}
1940
Peter Smith441cf5d2016-07-20 14:56:26 +00001941bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
1942 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
1943}
1944
Peter Smith9d450252016-07-20 08:52:27 +00001945bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
1946 return Type == R_ARM_TLS_GD32;
1947}
1948
1949bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
1950 return Type == R_ARM_TLS_IE32;
1951}
1952
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001953template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001954 GotPltHeaderEntriesNum = 2;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001955 DefaultMaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00001956 GotEntrySize = sizeof(typename ELFT::uint);
1957 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001958 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001959 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001960 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001961 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001962 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001963 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001964 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001965 TlsGotRel = R_MIPS_TLS_TPREL64;
1966 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
1967 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
1968 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001969 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001970 TlsGotRel = R_MIPS_TLS_TPREL32;
1971 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
1972 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
1973 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001974}
1975
1976template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001977RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
1978 const SymbolBody &S) const {
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00001979 // See comment in the calculateMipsRelChain.
1980 if (ELFT::Is64Bits || Config->MipsN32Abi)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001981 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001982 switch (Type) {
1983 default:
1984 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00001985 case R_MIPS_JALR:
1986 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00001987 case R_MIPS_GPREL16:
1988 case R_MIPS_GPREL32:
Simon Atanasyan725dc142016-11-16 21:01:02 +00001989 return R_MIPS_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00001990 case R_MIPS_26:
1991 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001992 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00001993 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00001994 case R_MIPS_GOT_OFST:
Simon Atanasyan6a4eb752016-12-08 06:19:47 +00001995 // R_MIPS_HI16/R_MIPS_LO16 relocations against _gp_disp calculate
1996 // offset between start of function and 'gp' value which by default
1997 // equal to the start of .got section. In that case we consider these
1998 // relocations as relative.
Rafael Espindola22ef9562016-04-13 01:40:19 +00001999 if (&S == ElfSym<ELFT>::MipsGpDisp)
2000 return R_PC;
2001 return R_ABS;
2002 case R_MIPS_PC32:
2003 case R_MIPS_PC16:
2004 case R_MIPS_PC19_S2:
2005 case R_MIPS_PC21_S2:
2006 case R_MIPS_PC26_S2:
2007 case R_MIPS_PCHI16:
2008 case R_MIPS_PCLO16:
2009 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00002010 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00002011 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002012 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002013 // fallthrough
2014 case R_MIPS_CALL16:
2015 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002016 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00002017 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00002018 case R_MIPS_CALL_HI16:
2019 case R_MIPS_CALL_LO16:
2020 case R_MIPS_GOT_HI16:
2021 case R_MIPS_GOT_LO16:
2022 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002023 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002024 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002025 case R_MIPS_TLS_GD:
2026 return R_MIPS_TLSGD;
2027 case R_MIPS_TLS_LDM:
2028 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002029 }
2030}
2031
Eugene Leviantab024a32016-11-25 08:56:36 +00002032template <class ELFT> bool MipsTargetInfo<ELFT>::isPicRel(uint32_t Type) const {
2033 return Type == R_MIPS_32 || Type == R_MIPS_64;
2034}
2035
Rafael Espindola22ef9562016-04-13 01:40:19 +00002036template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00002037uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Eugene Leviantab024a32016-11-25 08:56:36 +00002038 return RelativeRel;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002039}
2040
2041template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00002042bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
2043 return Type == R_MIPS_TLS_LDM;
2044}
2045
2046template <class ELFT>
2047bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
2048 return Type == R_MIPS_TLS_GD;
2049}
2050
2051template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00002052void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00002053 write32<ELFT::TargetEndianness>(Buf, In<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00002054}
Simon Atanasyan49829a12015-09-29 05:34:03 +00002055
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002056template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002057static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002058 uint32_t Instr = read32<E>(Loc);
2059 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2060 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2061}
2062
2063template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002064static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002065 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002066 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002067 if (SHIFT > 0)
Eugene Leviant84569e62016-11-29 08:05:44 +00002068 checkAlignment<(1 << SHIFT)>(Loc, V, Type);
2069 checkInt<BSIZE + SHIFT>(Loc, V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002070 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002071}
2072
George Rimara4c7e742016-10-20 08:36:42 +00002073template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002074 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002075 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2076 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002077}
2078
George Rimara4c7e742016-10-20 08:36:42 +00002079template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002080 uint32_t Instr = read32<E>(Loc);
2081 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2082 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2083}
2084
George Rimara4c7e742016-10-20 08:36:42 +00002085template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002086 uint32_t Instr = read32<E>(Loc);
2087 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2088 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2089}
2090
George Rimara4c7e742016-10-20 08:36:42 +00002091template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002092 uint32_t Instr = read32<E>(Loc);
2093 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2094}
2095
Simon Atanasyana088bce2016-07-20 20:15:33 +00002096template <class ELFT> static bool isMipsR6() {
2097 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2098 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2099 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2100}
2101
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002102template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002103void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002104 const endianness E = ELFT::TargetEndianness;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002105 if (Config->MipsN32Abi) {
2106 write32<E>(Buf, 0x3c0e0000); // lui $14, %hi(&GOTPLT[0])
2107 write32<E>(Buf + 4, 0x8dd90000); // lw $25, %lo(&GOTPLT[0])($14)
2108 write32<E>(Buf + 8, 0x25ce0000); // addiu $14, $14, %lo(&GOTPLT[0])
2109 write32<E>(Buf + 12, 0x030ec023); // subu $24, $24, $14
2110 } else {
2111 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2112 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2113 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2114 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2115 }
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002116 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2117 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2118 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2119 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
Eugene Leviant41ca3272016-11-10 09:48:29 +00002120 uint64_t Got = In<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00002121 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002122 writeMipsLo16<E>(Buf + 4, Got);
2123 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002124}
2125
2126template <class ELFT>
2127void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2128 uint64_t PltEntryAddr, int32_t Index,
2129 unsigned RelOff) const {
2130 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002131 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2132 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2133 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002134 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002135 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002136 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002137 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2138 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002139}
2140
2141template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00002142RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
2143 const InputFile &File,
2144 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002145 // Any MIPS PIC code function is invoked with its address in register $t9.
2146 // So if we have a branch instruction from non-PIC code to the PIC one
2147 // we cannot make the jump directly and need to create a small stubs
2148 // to save the target function address.
2149 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2150 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00002151 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002152 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
2153 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00002154 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002155 // If current file has PIC code, LA25 stub is not required.
2156 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00002157 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002158 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002159 // LA25 is required if target file has PIC code
2160 // or target symbol is a PIC symbol.
Simon Atanasyanf967f092016-09-29 12:58:36 +00002161 return D && D->isMipsPIC() ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002162}
2163
2164template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002165uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002166 uint32_t Type) const {
2167 const endianness E = ELFT::TargetEndianness;
2168 switch (Type) {
2169 default:
2170 return 0;
2171 case R_MIPS_32:
2172 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002173 case R_MIPS_TLS_DTPREL32:
2174 case R_MIPS_TLS_TPREL32:
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002175 return read32<E>(Buf);
2176 case R_MIPS_26:
2177 // FIXME (simon): If the relocation target symbol is not a PLT entry
2178 // we should use another expression for calculation:
2179 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002180 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002181 case R_MIPS_GPREL16:
2182 case R_MIPS_LO16:
2183 case R_MIPS_PCLO16:
2184 case R_MIPS_TLS_DTPREL_HI16:
2185 case R_MIPS_TLS_DTPREL_LO16:
2186 case R_MIPS_TLS_TPREL_HI16:
2187 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002188 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002189 case R_MIPS_PC16:
2190 return getPcRelocAddend<E, 16, 2>(Buf);
2191 case R_MIPS_PC19_S2:
2192 return getPcRelocAddend<E, 19, 2>(Buf);
2193 case R_MIPS_PC21_S2:
2194 return getPcRelocAddend<E, 21, 2>(Buf);
2195 case R_MIPS_PC26_S2:
2196 return getPcRelocAddend<E, 26, 2>(Buf);
2197 case R_MIPS_PC32:
2198 return getPcRelocAddend<E, 32, 0>(Buf);
2199 }
2200}
2201
Eugene Leviant84569e62016-11-29 08:05:44 +00002202static std::pair<uint32_t, uint64_t>
2203calculateMipsRelChain(uint8_t *Loc, uint32_t Type, uint64_t Val) {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002204 // MIPS N64 ABI packs multiple relocations into the single relocation
2205 // record. In general, all up to three relocations can have arbitrary
2206 // types. In fact, Clang and GCC uses only a few combinations. For now,
2207 // we support two of them. That is allow to pass at least all LLVM
2208 // test suite cases.
2209 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2210 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2211 // The first relocation is a 'real' relocation which is calculated
2212 // using the corresponding symbol's value. The second and the third
2213 // relocations used to modify result of the first one: extend it to
2214 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2215 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2216 uint32_t Type2 = (Type >> 8) & 0xff;
2217 uint32_t Type3 = (Type >> 16) & 0xff;
2218 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2219 return std::make_pair(Type, Val);
2220 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2221 return std::make_pair(Type2, Val);
2222 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2223 return std::make_pair(Type3, -Val);
Eugene Leviant84569e62016-11-29 08:05:44 +00002224 error(getErrorLocation(Loc) + "unsupported relocations combination " +
2225 Twine(Type));
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002226 return std::make_pair(Type & 0xff, Val);
2227}
2228
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002229template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002230void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2231 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002232 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002233 // Thread pointer and DRP offsets from the start of TLS data area.
2234 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002235 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002236 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002237 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002238 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002239 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002240 Val -= 0x7000;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002241 if (ELFT::Is64Bits || Config->MipsN32Abi)
Eugene Leviant84569e62016-11-29 08:05:44 +00002242 std::tie(Type, Val) = calculateMipsRelChain(Loc, Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002243 switch (Type) {
2244 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002245 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002246 case R_MIPS_TLS_DTPREL32:
2247 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002248 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002249 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002250 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002251 case R_MIPS_TLS_DTPREL64:
2252 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002253 write64<E>(Loc, Val);
2254 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002255 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002256 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002257 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002258 case R_MIPS_GOT_DISP:
2259 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002260 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002261 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002262 case R_MIPS_TLS_GD:
2263 case R_MIPS_TLS_LDM:
Eugene Leviant84569e62016-11-29 08:05:44 +00002264 checkInt<16>(Loc, Val, Type);
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002265 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002266 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002267 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002268 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002269 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002270 case R_MIPS_LO16:
2271 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002272 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002273 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002274 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002275 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002276 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002277 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002278 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002279 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002280 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002281 case R_MIPS_TLS_DTPREL_HI16:
2282 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002283 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002284 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002285 case R_MIPS_HIGHER:
2286 writeMipsHigher<E>(Loc, Val);
2287 break;
2288 case R_MIPS_HIGHEST:
2289 writeMipsHighest<E>(Loc, Val);
2290 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002291 case R_MIPS_JALR:
2292 // Ignore this optimization relocation for now
2293 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002294 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002295 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002296 break;
2297 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002298 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002299 break;
2300 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002301 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002302 break;
2303 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002304 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002305 break;
2306 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002307 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002308 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002309 default:
Eugene Leviant84569e62016-11-29 08:05:44 +00002310 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002311 }
2312}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002313
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002314template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002315bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002316 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002317}
Rafael Espindola01205f72015-09-22 18:19:46 +00002318}
2319}