blob: 9ed524efac7da5b569106ba5f0e2d6de386063f7 [file] [log] [blame]
Eugene Zelenko900b6332017-08-29 22:32:07 +00001//===- InlineSpiller.cpp - Insert spills and restores inline --------------===//
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00006//
7//===----------------------------------------------------------------------===//
8//
9// The inline spiller modifies the machine function directly instead of
10// inserting spills and restores in VirtRegMap.
11//
12//===----------------------------------------------------------------------===//
13
Eugene Zelenko900b6332017-08-29 22:32:07 +000014#include "LiveRangeCalc.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000015#include "Spiller.h"
Wei Mi8c4136b2016-05-11 22:37:43 +000016#include "SplitKit.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000017#include "llvm/ADT/ArrayRef.h"
18#include "llvm/ADT/DenseMap.h"
Wei Mi9a16d652016-04-13 03:08:27 +000019#include "llvm/ADT/MapVector.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000020#include "llvm/ADT/None.h"
21#include "llvm/ADT/STLExtras.h"
Benjamin Kramerbc6666b2013-05-23 15:42:57 +000022#include "llvm/ADT/SetVector.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000023#include "llvm/ADT/SmallPtrSet.h"
24#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000025#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen868dd4e2010-11-10 23:55:56 +000026#include "llvm/Analysis/AliasAnalysis.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000027#include "llvm/CodeGen/LiveInterval.h"
Matthias Braunf8422972017-12-13 02:51:04 +000028#include "llvm/CodeGen/LiveIntervals.h"
Pete Cooper3ca96f92012-04-02 22:44:18 +000029#include "llvm/CodeGen/LiveRangeEdit.h"
Matthias Braunef959692017-12-18 23:19:44 +000030#include "llvm/CodeGen/LiveStacks.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000031#include "llvm/CodeGen/MachineBasicBlock.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000032#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000033#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000034#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000035#include "llvm/CodeGen/MachineFunctionPass.h"
36#include "llvm/CodeGen/MachineInstr.h"
David Blaikie0252265b2013-06-16 20:34:15 +000037#include "llvm/CodeGen/MachineInstrBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/CodeGen/MachineInstrBundle.h"
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +000039#include "llvm/CodeGen/MachineLoopInfo.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000040#include "llvm/CodeGen/MachineOperand.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000042#include "llvm/CodeGen/SlotIndexes.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000043#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000044#include "llvm/CodeGen/TargetOpcodes.h"
45#include "llvm/CodeGen/TargetRegisterInfo.h"
46#include "llvm/CodeGen/TargetSubtargetInfo.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000047#include "llvm/CodeGen/VirtRegMap.h"
Nico Weber432a3882018-04-30 14:59:11 +000048#include "llvm/Config/llvm-config.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000049#include "llvm/Support/BlockFrequency.h"
50#include "llvm/Support/BranchProbability.h"
Jakob Stoklund Olesenbceb9e52011-09-15 21:06:00 +000051#include "llvm/Support/CommandLine.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000052#include "llvm/Support/Compiler.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000053#include "llvm/Support/Debug.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000054#include "llvm/Support/ErrorHandling.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000055#include "llvm/Support/raw_ostream.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000056#include <cassert>
57#include <iterator>
58#include <tuple>
59#include <utility>
60#include <vector>
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000061
62using namespace llvm;
63
Chandler Carruth1b9dde02014-04-22 02:02:50 +000064#define DEBUG_TYPE "regalloc"
65
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000066STATISTIC(NumSpilledRanges, "Number of spilled live ranges");
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +000067STATISTIC(NumSnippets, "Number of spilled snippets");
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000068STATISTIC(NumSpills, "Number of spills inserted");
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +000069STATISTIC(NumSpillsRemoved, "Number of spills removed");
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000070STATISTIC(NumReloads, "Number of reloads inserted");
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +000071STATISTIC(NumReloadsRemoved, "Number of reloads removed");
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000072STATISTIC(NumFolded, "Number of folded stack accesses");
73STATISTIC(NumFoldedLoads, "Number of folded loads");
74STATISTIC(NumRemats, "Number of rematerialized defs for spilling");
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000075
Jakob Stoklund Olesenbceb9e52011-09-15 21:06:00 +000076static cl::opt<bool> DisableHoisting("disable-spill-hoist", cl::Hidden,
77 cl::desc("Disable inline spill hoisting"));
Philip Reames7403fac2019-02-12 18:33:01 +000078static cl::opt<bool>
79RestrictStatepointRemat("restrict-statepoint-remat",
80 cl::init(false), cl::Hidden,
81 cl::desc("Restrict remat for statepoint operands"));
Jakob Stoklund Olesenbceb9e52011-09-15 21:06:00 +000082
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000083namespace {
Eugene Zelenko900b6332017-08-29 22:32:07 +000084
Wei Mi963f2df2016-04-15 23:16:44 +000085class HoistSpillHelper : private LiveRangeEdit::Delegate {
86 MachineFunction &MF;
Wei Mi9a16d652016-04-13 03:08:27 +000087 LiveIntervals &LIS;
88 LiveStacks &LSS;
89 AliasAnalysis *AA;
90 MachineDominatorTree &MDT;
91 MachineLoopInfo &Loops;
92 VirtRegMap &VRM;
Wei Mi9a16d652016-04-13 03:08:27 +000093 MachineRegisterInfo &MRI;
94 const TargetInstrInfo &TII;
95 const TargetRegisterInfo &TRI;
96 const MachineBlockFrequencyInfo &MBFI;
97
Wei Mi8c4136b2016-05-11 22:37:43 +000098 InsertPointAnalysis IPA;
99
Wei Mic0d06642017-09-13 21:41:30 +0000100 // Map from StackSlot to the LiveInterval of the original register.
101 // Note the LiveInterval of the original register may have been deleted
102 // after it is spilled. We keep a copy here to track the range where
103 // spills can be moved.
104 DenseMap<int, std::unique_ptr<LiveInterval>> StackSlotToOrigLI;
Eugene Zelenko900b6332017-08-29 22:32:07 +0000105
Wei Mi9a16d652016-04-13 03:08:27 +0000106 // Map from pair of (StackSlot and Original VNI) to a set of spills which
107 // have the same stackslot and have equal values defined by Original VNI.
108 // These spills are mergeable and are hoist candiates.
Eugene Zelenko900b6332017-08-29 22:32:07 +0000109 using MergeableSpillsMap =
110 MapVector<std::pair<int, VNInfo *>, SmallPtrSet<MachineInstr *, 16>>;
Wei Mi9a16d652016-04-13 03:08:27 +0000111 MergeableSpillsMap MergeableSpills;
112
113 /// This is the map from original register to a set containing all its
114 /// siblings. To hoist a spill to another BB, we need to find out a live
115 /// sibling there and use it as the source of the new spill.
116 DenseMap<unsigned, SmallSetVector<unsigned, 16>> Virt2SiblingsMap;
117
Wei Mic0d06642017-09-13 21:41:30 +0000118 bool isSpillCandBB(LiveInterval &OrigLI, VNInfo &OrigVNI,
119 MachineBasicBlock &BB, unsigned &LiveReg);
Wei Mi9a16d652016-04-13 03:08:27 +0000120
121 void rmRedundantSpills(
122 SmallPtrSet<MachineInstr *, 16> &Spills,
123 SmallVectorImpl<MachineInstr *> &SpillsToRm,
124 DenseMap<MachineDomTreeNode *, MachineInstr *> &SpillBBToSpill);
125
126 void getVisitOrders(
127 MachineBasicBlock *Root, SmallPtrSet<MachineInstr *, 16> &Spills,
128 SmallVectorImpl<MachineDomTreeNode *> &Orders,
129 SmallVectorImpl<MachineInstr *> &SpillsToRm,
130 DenseMap<MachineDomTreeNode *, unsigned> &SpillsToKeep,
131 DenseMap<MachineDomTreeNode *, MachineInstr *> &SpillBBToSpill);
132
Wei Mic0d06642017-09-13 21:41:30 +0000133 void runHoistSpills(LiveInterval &OrigLI, VNInfo &OrigVNI,
Wei Mi9a16d652016-04-13 03:08:27 +0000134 SmallPtrSet<MachineInstr *, 16> &Spills,
135 SmallVectorImpl<MachineInstr *> &SpillsToRm,
136 DenseMap<MachineBasicBlock *, unsigned> &SpillsToIns);
137
138public:
139 HoistSpillHelper(MachineFunctionPass &pass, MachineFunction &mf,
140 VirtRegMap &vrm)
Wei Mi963f2df2016-04-15 23:16:44 +0000141 : MF(mf), LIS(pass.getAnalysis<LiveIntervals>()),
Wei Mi9a16d652016-04-13 03:08:27 +0000142 LSS(pass.getAnalysis<LiveStacks>()),
143 AA(&pass.getAnalysis<AAResultsWrapperPass>().getAAResults()),
144 MDT(pass.getAnalysis<MachineDominatorTree>()),
145 Loops(pass.getAnalysis<MachineLoopInfo>()), VRM(vrm),
Eugene Zelenko900b6332017-08-29 22:32:07 +0000146 MRI(mf.getRegInfo()), TII(*mf.getSubtarget().getInstrInfo()),
Wei Mi9a16d652016-04-13 03:08:27 +0000147 TRI(*mf.getSubtarget().getRegisterInfo()),
Wei Mi8c4136b2016-05-11 22:37:43 +0000148 MBFI(pass.getAnalysis<MachineBlockFrequencyInfo>()),
149 IPA(LIS, mf.getNumBlockIDs()) {}
Wei Mi9a16d652016-04-13 03:08:27 +0000150
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000151 void addToMergeableSpills(MachineInstr &Spill, int StackSlot,
Wei Mi9a16d652016-04-13 03:08:27 +0000152 unsigned Original);
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000153 bool rmFromMergeableSpills(MachineInstr &Spill, int StackSlot);
Wei Mi963f2df2016-04-15 23:16:44 +0000154 void hoistAllSpills();
155 void LRE_DidCloneVirtReg(unsigned, unsigned) override;
Wei Mi9a16d652016-04-13 03:08:27 +0000156};
157
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000158class InlineSpiller : public Spiller {
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000159 MachineFunction &MF;
160 LiveIntervals &LIS;
161 LiveStacks &LSS;
162 AliasAnalysis *AA;
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +0000163 MachineDominatorTree &MDT;
164 MachineLoopInfo &Loops;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000165 VirtRegMap &VRM;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000166 MachineRegisterInfo &MRI;
167 const TargetInstrInfo &TII;
168 const TargetRegisterInfo &TRI;
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000169 const MachineBlockFrequencyInfo &MBFI;
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000170
171 // Variables that are valid during spill(), but used by multiple methods.
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000172 LiveRangeEdit *Edit;
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000173 LiveInterval *StackInt;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000174 int StackSlot;
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +0000175 unsigned Original;
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000176
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000177 // All registers to spill to StackSlot, including the main register.
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000178 SmallVector<unsigned, 8> RegsToSpill;
179
180 // All COPY instructions to/from snippets.
181 // They are ignored since both operands refer to the same stack slot.
182 SmallPtrSet<MachineInstr*, 8> SnippetCopies;
183
Jakob Stoklund Olesen2edaa2f2010-10-20 22:00:51 +0000184 // Values that failed to remat at some point.
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000185 SmallPtrSet<VNInfo*, 8> UsedValues;
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000186
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000187 // Dead defs generated during spilling.
188 SmallVector<MachineInstr*, 8> DeadDefs;
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +0000189
Wei Mi9a16d652016-04-13 03:08:27 +0000190 // Object records spills information and does the hoisting.
191 HoistSpillHelper HSpiller;
192
Eugene Zelenko900b6332017-08-29 22:32:07 +0000193 ~InlineSpiller() override = default;
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000194
195public:
Eric Christopherd9134482014-08-04 21:25:23 +0000196 InlineSpiller(MachineFunctionPass &pass, MachineFunction &mf, VirtRegMap &vrm)
197 : MF(mf), LIS(pass.getAnalysis<LiveIntervals>()),
198 LSS(pass.getAnalysis<LiveStacks>()),
Chandler Carruth7b560d42015-09-09 17:55:00 +0000199 AA(&pass.getAnalysis<AAResultsWrapperPass>().getAAResults()),
Eric Christopherd9134482014-08-04 21:25:23 +0000200 MDT(pass.getAnalysis<MachineDominatorTree>()),
201 Loops(pass.getAnalysis<MachineLoopInfo>()), VRM(vrm),
Eugene Zelenko900b6332017-08-29 22:32:07 +0000202 MRI(mf.getRegInfo()), TII(*mf.getSubtarget().getInstrInfo()),
Eric Christopherfc6de422014-08-05 02:39:49 +0000203 TRI(*mf.getSubtarget().getRegisterInfo()),
Wei Mi9a16d652016-04-13 03:08:27 +0000204 MBFI(pass.getAnalysis<MachineBlockFrequencyInfo>()),
205 HSpiller(pass, mf, vrm) {}
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000206
Craig Topper4584cd52014-03-07 09:26:03 +0000207 void spill(LiveRangeEdit &) override;
Wei Mi9a16d652016-04-13 03:08:27 +0000208 void postOptimization() override;
Jakob Stoklund Olesen72911e42010-10-14 23:49:52 +0000209
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000210private:
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000211 bool isSnippet(const LiveInterval &SnipLI);
212 void collectRegsToSpill();
213
David Majnemer42531262016-08-12 03:55:06 +0000214 bool isRegToSpill(unsigned Reg) { return is_contained(RegsToSpill, Reg); }
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000215
216 bool isSibling(unsigned Reg);
Wei Mi9a16d652016-04-13 03:08:27 +0000217 bool hoistSpillInsideBB(LiveInterval &SpillLI, MachineInstr &CopyMI);
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000218 void eliminateRedundantSpills(LiveInterval &LI, VNInfo *VNI);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000219
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000220 void markValueUsed(LiveInterval*, VNInfo*);
Philip Reames7403fac2019-02-12 18:33:01 +0000221 bool canGuaranteeAssignmentAfterRemat(unsigned VReg, MachineInstr &MI);
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000222 bool reMaterializeFor(LiveInterval &, MachineInstr &MI);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000223 void reMaterializeAll();
224
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000225 bool coalesceStackAccess(MachineInstr *MI, unsigned Reg);
Eugene Zelenko900b6332017-08-29 22:32:07 +0000226 bool foldMemoryOperand(ArrayRef<std::pair<MachineInstr *, unsigned>>,
Craig Topperc0196b12014-04-14 00:51:57 +0000227 MachineInstr *LoadMI = nullptr);
Mark Lacey9d8103d2013-08-14 23:50:16 +0000228 void insertReload(unsigned VReg, SlotIndex, MachineBasicBlock::iterator MI);
229 void insertSpill(unsigned VReg, bool isKill, MachineBasicBlock::iterator MI);
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000230
231 void spillAroundUses(unsigned Reg);
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +0000232 void spillAll();
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000233};
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000234
Eugene Zelenko900b6332017-08-29 22:32:07 +0000235} // end anonymous namespace
Lang Hamescdd90772014-11-06 19:12:38 +0000236
Eugene Zelenko900b6332017-08-29 22:32:07 +0000237Spiller::~Spiller() = default;
Lang Hamescdd90772014-11-06 19:12:38 +0000238
Eugene Zelenko900b6332017-08-29 22:32:07 +0000239void Spiller::anchor() {}
240
241Spiller *llvm::createInlineSpiller(MachineFunctionPass &pass,
242 MachineFunction &mf,
243 VirtRegMap &vrm) {
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +0000244 return new InlineSpiller(pass, mf, vrm);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000245}
Lang Hamescdd90772014-11-06 19:12:38 +0000246
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000247//===----------------------------------------------------------------------===//
248// Snippets
249//===----------------------------------------------------------------------===//
250
251// When spilling a virtual register, we also spill any snippets it is connected
252// to. The snippets are small live ranges that only have a single real use,
253// leftovers from live range splitting. Spilling them enables memory operand
254// folding or tightens the live range around the single use.
255//
256// This minimizes register pressure and maximizes the store-to-load distance for
257// spill slots which can be important in tight loops.
258
259/// isFullCopyOf - If MI is a COPY to or from Reg, return the other register,
260/// otherwise return 0.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000261static unsigned isFullCopyOf(const MachineInstr &MI, unsigned Reg) {
262 if (!MI.isFullCopy())
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000263 return 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000264 if (MI.getOperand(0).getReg() == Reg)
265 return MI.getOperand(1).getReg();
266 if (MI.getOperand(1).getReg() == Reg)
267 return MI.getOperand(0).getReg();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000268 return 0;
269}
270
271/// isSnippet - Identify if a live interval is a snippet that should be spilled.
272/// It is assumed that SnipLI is a virtual register with the same original as
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000273/// Edit->getReg().
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000274bool InlineSpiller::isSnippet(const LiveInterval &SnipLI) {
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000275 unsigned Reg = Edit->getReg();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000276
277 // A snippet is a tiny live range with only a single instruction using it
278 // besides copies to/from Reg or spills/fills. We accept:
279 //
280 // %snip = COPY %Reg / FILL fi#
281 // %snip = USE %snip
282 // %Reg = COPY %snip / SPILL %snip, fi#
283 //
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000284 if (SnipLI.getNumValNums() > 2 || !LIS.intervalIsInOneMBB(SnipLI))
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000285 return false;
286
Craig Topperc0196b12014-04-14 00:51:57 +0000287 MachineInstr *UseMI = nullptr;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000288
289 // Check that all uses satisfy our criteria.
Owen Andersonabb90c92014-03-13 06:02:25 +0000290 for (MachineRegisterInfo::reg_instr_nodbg_iterator
291 RI = MRI.reg_instr_nodbg_begin(SnipLI.reg),
292 E = MRI.reg_instr_nodbg_end(); RI != E; ) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000293 MachineInstr &MI = *RI++;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000294
295 // Allow copies to/from Reg.
296 if (isFullCopyOf(MI, Reg))
297 continue;
298
299 // Allow stack slot loads.
300 int FI;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000301 if (SnipLI.reg == TII.isLoadFromStackSlot(MI, FI) && FI == StackSlot)
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000302 continue;
303
304 // Allow stack slot stores.
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000305 if (SnipLI.reg == TII.isStoreToStackSlot(MI, FI) && FI == StackSlot)
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000306 continue;
307
308 // Allow a single additional instruction.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000309 if (UseMI && &MI != UseMI)
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000310 return false;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000311 UseMI = &MI;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000312 }
313 return true;
314}
315
316/// collectRegsToSpill - Collect live range snippets that only have a single
317/// real use.
318void InlineSpiller::collectRegsToSpill() {
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000319 unsigned Reg = Edit->getReg();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000320
321 // Main register always spills.
322 RegsToSpill.assign(1, Reg);
323 SnippetCopies.clear();
324
325 // Snippets all have the same original, so there can't be any for an original
326 // register.
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +0000327 if (Original == Reg)
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000328 return;
329
Owen Andersonabb90c92014-03-13 06:02:25 +0000330 for (MachineRegisterInfo::reg_instr_iterator
331 RI = MRI.reg_instr_begin(Reg), E = MRI.reg_instr_end(); RI != E; ) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000332 MachineInstr &MI = *RI++;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000333 unsigned SnipReg = isFullCopyOf(MI, Reg);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000334 if (!isSibling(SnipReg))
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000335 continue;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000336 LiveInterval &SnipLI = LIS.getInterval(SnipReg);
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000337 if (!isSnippet(SnipLI))
338 continue;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000339 SnippetCopies.insert(&MI);
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000340 if (isRegToSpill(SnipReg))
341 continue;
342 RegsToSpill.push_back(SnipReg);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000343 LLVM_DEBUG(dbgs() << "\talso spill snippet " << SnipLI << '\n');
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000344 ++NumSnippets;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000345 }
346}
347
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000348bool InlineSpiller::isSibling(unsigned Reg) {
349 return TargetRegisterInfo::isVirtualRegister(Reg) &&
350 VRM.getOriginal(Reg) == Original;
351}
352
Wei Mi9a16d652016-04-13 03:08:27 +0000353/// It is beneficial to spill to earlier place in the same BB in case
354/// as follows:
355/// There is an alternative def earlier in the same MBB.
356/// Hoist the spill as far as possible in SpillMBB. This can ease
357/// register pressure:
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000358///
Wei Mi9a16d652016-04-13 03:08:27 +0000359/// x = def
360/// y = use x
361/// s = copy x
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000362///
Wei Mi9a16d652016-04-13 03:08:27 +0000363/// Hoisting the spill of s to immediately after the def removes the
364/// interference between x and y:
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000365///
Wei Mi9a16d652016-04-13 03:08:27 +0000366/// x = def
367/// spill x
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000368/// y = use killed x
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000369///
Wei Mi9a16d652016-04-13 03:08:27 +0000370/// This hoist only helps when the copy kills its source.
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000371///
Wei Mi9a16d652016-04-13 03:08:27 +0000372bool InlineSpiller::hoistSpillInsideBB(LiveInterval &SpillLI,
373 MachineInstr &CopyMI) {
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000374 SlotIndex Idx = LIS.getInstructionIndex(CopyMI);
Wei Mi9a16d652016-04-13 03:08:27 +0000375#ifndef NDEBUG
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000376 VNInfo *VNI = SpillLI.getVNInfoAt(Idx.getRegSlot());
377 assert(VNI && VNI->def == Idx.getRegSlot() && "Not defined by copy");
Wei Mi9a16d652016-04-13 03:08:27 +0000378#endif
Wei Mifb5252c2016-04-04 17:45:03 +0000379
Wei Mi9a16d652016-04-13 03:08:27 +0000380 unsigned SrcReg = CopyMI.getOperand(1).getReg();
381 LiveInterval &SrcLI = LIS.getInterval(SrcReg);
382 VNInfo *SrcVNI = SrcLI.getVNInfoAt(Idx);
383 LiveQueryResult SrcQ = SrcLI.Query(Idx);
384 MachineBasicBlock *DefMBB = LIS.getMBBFromIndex(SrcVNI->def);
385 if (DefMBB != CopyMI.getParent() || !SrcQ.isKill())
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000386 return false;
387
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000388 // Conservatively extend the stack slot range to the range of the original
389 // value. We may be able to do better with stack slot coloring by being more
390 // careful here.
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000391 assert(StackInt && "No stack slot assigned yet.");
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000392 LiveInterval &OrigLI = LIS.getInterval(Original);
393 VNInfo *OrigVNI = OrigLI.getVNInfoAt(Idx);
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000394 StackInt->MergeValueInAsValue(OrigLI, OrigVNI, StackInt->getValNumInfo(0));
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000395 LLVM_DEBUG(dbgs() << "\tmerged orig valno " << OrigVNI->id << ": "
396 << *StackInt << '\n');
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000397
Wei Mi9a16d652016-04-13 03:08:27 +0000398 // We are going to spill SrcVNI immediately after its def, so clear out
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000399 // any later spills of the same value.
Wei Mi9a16d652016-04-13 03:08:27 +0000400 eliminateRedundantSpills(SrcLI, SrcVNI);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000401
Wei Mi9a16d652016-04-13 03:08:27 +0000402 MachineBasicBlock *MBB = LIS.getMBBFromIndex(SrcVNI->def);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000403 MachineBasicBlock::iterator MII;
Wei Mi9a16d652016-04-13 03:08:27 +0000404 if (SrcVNI->isPHIDef())
Keith Walker830a8c12016-09-16 14:07:29 +0000405 MII = MBB->SkipPHIsLabelsAndDebug(MBB->begin());
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000406 else {
Wei Mi9a16d652016-04-13 03:08:27 +0000407 MachineInstr *DefMI = LIS.getInstructionFromIndex(SrcVNI->def);
Jakob Stoklund Olesenec9b4a62011-04-30 06:42:21 +0000408 assert(DefMI && "Defining instruction disappeared");
409 MII = DefMI;
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000410 ++MII;
411 }
412 // Insert spill without kill flag immediately after def.
Wei Mi9a16d652016-04-13 03:08:27 +0000413 TII.storeRegToStackSlot(*MBB, MII, SrcReg, false, StackSlot,
414 MRI.getRegClass(SrcReg), &TRI);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000415 --MII; // Point to store instruction.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000416 LIS.InsertMachineInstrInMaps(*MII);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000417 LLVM_DEBUG(dbgs() << "\thoisted: " << SrcVNI->def << '\t' << *MII);
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000418
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000419 HSpiller.addToMergeableSpills(*MII, StackSlot, Original);
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +0000420 ++NumSpills;
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000421 return true;
422}
423
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000424/// eliminateRedundantSpills - SLI:VNI is known to be on the stack. Remove any
425/// redundant spills of this value in SLI.reg and sibling copies.
426void InlineSpiller::eliminateRedundantSpills(LiveInterval &SLI, VNInfo *VNI) {
Jakob Stoklund Olesene55003f2011-03-20 05:44:58 +0000427 assert(VNI && "Missing value");
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000428 SmallVector<std::pair<LiveInterval*, VNInfo*>, 8> WorkList;
429 WorkList.push_back(std::make_pair(&SLI, VNI));
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000430 assert(StackInt && "No stack slot assigned yet.");
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000431
432 do {
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000433 LiveInterval *LI;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000434 std::tie(LI, VNI) = WorkList.pop_back_val();
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000435 unsigned Reg = LI->reg;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000436 LLVM_DEBUG(dbgs() << "Checking redundant spills for " << VNI->id << '@'
437 << VNI->def << " in " << *LI << '\n');
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000438
439 // Regs to spill are taken care of.
440 if (isRegToSpill(Reg))
441 continue;
442
443 // Add all of VNI's live range to StackInt.
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000444 StackInt->MergeValueInAsValue(*LI, VNI, StackInt->getValNumInfo(0));
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000445 LLVM_DEBUG(dbgs() << "Merged to stack int: " << *StackInt << '\n');
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000446
447 // Find all spills and copies of VNI.
Owen Andersonabb90c92014-03-13 06:02:25 +0000448 for (MachineRegisterInfo::use_instr_nodbg_iterator
449 UI = MRI.use_instr_nodbg_begin(Reg), E = MRI.use_instr_nodbg_end();
450 UI != E; ) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000451 MachineInstr &MI = *UI++;
452 if (!MI.isCopy() && !MI.mayStore())
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000453 continue;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000454 SlotIndex Idx = LIS.getInstructionIndex(MI);
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000455 if (LI->getVNInfoAt(Idx) != VNI)
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000456 continue;
457
458 // Follow sibling copies down the dominator tree.
459 if (unsigned DstReg = isFullCopyOf(MI, Reg)) {
460 if (isSibling(DstReg)) {
461 LiveInterval &DstLI = LIS.getInterval(DstReg);
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000462 VNInfo *DstVNI = DstLI.getVNInfoAt(Idx.getRegSlot());
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000463 assert(DstVNI && "Missing defined value");
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000464 assert(DstVNI->def == Idx.getRegSlot() && "Wrong copy def slot");
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000465 WorkList.push_back(std::make_pair(&DstLI, DstVNI));
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000466 }
467 continue;
468 }
469
470 // Erase spills.
471 int FI;
472 if (Reg == TII.isStoreToStackSlot(MI, FI) && FI == StackSlot) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000473 LLVM_DEBUG(dbgs() << "Redundant spill " << Idx << '\t' << MI);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000474 // eliminateDeadDefs won't normally remove stores, so switch opcode.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000475 MI.setDesc(TII.get(TargetOpcode::KILL));
476 DeadDefs.push_back(&MI);
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +0000477 ++NumSpillsRemoved;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000478 if (HSpiller.rmFromMergeableSpills(MI, StackSlot))
Wei Mi9a16d652016-04-13 03:08:27 +0000479 --NumSpills;
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000480 }
481 }
482 } while (!WorkList.empty());
483}
484
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000485//===----------------------------------------------------------------------===//
486// Rematerialization
487//===----------------------------------------------------------------------===//
488
489/// markValueUsed - Remember that VNI failed to rematerialize, so its defining
490/// instruction cannot be eliminated. See through snippet copies
491void InlineSpiller::markValueUsed(LiveInterval *LI, VNInfo *VNI) {
492 SmallVector<std::pair<LiveInterval*, VNInfo*>, 8> WorkList;
493 WorkList.push_back(std::make_pair(LI, VNI));
494 do {
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000495 std::tie(LI, VNI) = WorkList.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +0000496 if (!UsedValues.insert(VNI).second)
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000497 continue;
498
499 if (VNI->isPHIDef()) {
500 MachineBasicBlock *MBB = LIS.getMBBFromIndex(VNI->def);
Craig Topper73275a22015-12-24 05:20:40 +0000501 for (MachineBasicBlock *P : MBB->predecessors()) {
502 VNInfo *PVNI = LI->getVNInfoBefore(LIS.getMBBEndIdx(P));
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000503 if (PVNI)
504 WorkList.push_back(std::make_pair(LI, PVNI));
505 }
506 continue;
507 }
508
509 // Follow snippet copies.
510 MachineInstr *MI = LIS.getInstructionFromIndex(VNI->def);
511 if (!SnippetCopies.count(MI))
512 continue;
513 LiveInterval &SnipLI = LIS.getInterval(MI->getOperand(1).getReg());
514 assert(isRegToSpill(SnipLI.reg) && "Unexpected register in copy");
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000515 VNInfo *SnipVNI = SnipLI.getVNInfoAt(VNI->def.getRegSlot(true));
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000516 assert(SnipVNI && "Snippet undefined before copy");
517 WorkList.push_back(std::make_pair(&SnipLI, SnipVNI));
518 } while (!WorkList.empty());
519}
520
Philip Reames7403fac2019-02-12 18:33:01 +0000521bool InlineSpiller::canGuaranteeAssignmentAfterRemat(unsigned VReg,
522 MachineInstr &MI) {
523 if (!RestrictStatepointRemat)
524 return true;
525 // Here's a quick explanation of the problem we're trying to handle here:
526 // * There are some pseudo instructions with more vreg uses than there are
527 // physical registers on the machine.
528 // * This is normally handled by spilling the vreg, and folding the reload
529 // into the user instruction. (Thus decreasing the number of used vregs
530 // until the remainder can be assigned to physregs.)
531 // * However, since we may try to spill vregs in any order, we can end up
532 // trying to spill each operand to the instruction, and then rematting it
533 // instead. When that happens, the new live intervals (for the remats) are
534 // expected to be trivially assignable (i.e. RS_Done). However, since we
535 // may have more remats than physregs, we're guaranteed to fail to assign
536 // one.
537 // At the moment, we only handle this for STATEPOINTs since they're the only
538 // psuedo op where we've seen this. If we start seeing other instructions
539 // with the same problem, we need to revisit this.
540 return (MI.getOpcode() != TargetOpcode::STATEPOINT);
541}
542
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000543/// reMaterializeFor - Attempt to rematerialize before MI instead of reloading.
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000544bool InlineSpiller::reMaterializeFor(LiveInterval &VirtReg, MachineInstr &MI) {
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000545 // Analyze instruction
546 SmallVector<std::pair<MachineInstr *, unsigned>, 8> Ops;
547 MIBundleOperands::VirtRegInfo RI =
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000548 MIBundleOperands(MI).analyzeVirtReg(VirtReg.reg, &Ops);
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000549
550 if (!RI.Reads)
551 return false;
552
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000553 SlotIndex UseIdx = LIS.getInstructionIndex(MI).getRegSlot(true);
Jakob Stoklund Olesenc0dd3da2011-07-18 05:31:59 +0000554 VNInfo *ParentVNI = VirtReg.getVNInfoAt(UseIdx.getBaseIndex());
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000555
556 if (!ParentVNI) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000557 LLVM_DEBUG(dbgs() << "\tadding <undef> flags: ");
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000558 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
559 MachineOperand &MO = MI.getOperand(i);
Jakob Stoklund Olesen0ed9ebc2011-03-29 17:47:02 +0000560 if (MO.isReg() && MO.isUse() && MO.getReg() == VirtReg.reg)
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000561 MO.setIsUndef();
562 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000563 LLVM_DEBUG(dbgs() << UseIdx << '\t' << MI);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000564 return true;
565 }
Jakob Stoklund Olesen2edaa2f2010-10-20 22:00:51 +0000566
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000567 if (SnippetCopies.count(&MI))
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000568 return false;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000569
Wei Mi9a16d652016-04-13 03:08:27 +0000570 LiveInterval &OrigLI = LIS.getInterval(Original);
571 VNInfo *OrigVNI = OrigLI.getVNInfoAt(UseIdx);
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000572 LiveRangeEdit::Remat RM(ParentVNI);
Wei Mi9a16d652016-04-13 03:08:27 +0000573 RM.OrigMI = LIS.getInstructionFromIndex(OrigVNI->def);
574
575 if (!Edit->canRematerializeAt(RM, OrigVNI, UseIdx, false)) {
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000576 markValueUsed(&VirtReg, ParentVNI);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000577 LLVM_DEBUG(dbgs() << "\tcannot remat for " << UseIdx << '\t' << MI);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000578 return false;
579 }
580
Jakob Stoklund Olesen0ed9ebc2011-03-29 17:47:02 +0000581 // If the instruction also writes VirtReg.reg, it had better not require the
582 // same register for uses and defs.
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000583 if (RI.Tied) {
584 markValueUsed(&VirtReg, ParentVNI);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000585 LLVM_DEBUG(dbgs() << "\tcannot remat tied reg: " << UseIdx << '\t' << MI);
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000586 return false;
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000587 }
588
Jakob Stoklund Olesen3b2966d2010-12-18 03:04:14 +0000589 // Before rematerializing into a register for a single instruction, try to
590 // fold a load into the instruction. That avoids allocating a new register.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000591 if (RM.OrigMI->canFoldAsLoad() &&
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000592 foldMemoryOperand(Ops, RM.OrigMI)) {
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000593 Edit->markRematerialized(RM.ParentVNI);
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000594 ++NumFoldedLoads;
Jakob Stoklund Olesen3b2966d2010-12-18 03:04:14 +0000595 return true;
596 }
597
Philip Reames7403fac2019-02-12 18:33:01 +0000598 // If we can't guarantee that we'll be able to actually assign the new vreg,
599 // we can't remat.
600 if (!canGuaranteeAssignmentAfterRemat(VirtReg.reg, MI)) {
601 markValueUsed(&VirtReg, ParentVNI);
602 LLVM_DEBUG(dbgs() << "\tcannot remat for " << UseIdx << '\t' << MI);
603 return false;
604 }
605
Wolfgang Pieb8df58f42016-08-16 17:12:50 +0000606 // Allocate a new register for the remat.
Mark Lacey9d8103d2013-08-14 23:50:16 +0000607 unsigned NewVReg = Edit->createFrom(Original);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000608
609 // Finally we can rematerialize OrigMI before MI.
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000610 SlotIndex DefIdx =
611 Edit->rematerializeAt(*MI.getParent(), MI, NewVReg, RM, TRI);
Wolfgang Pieb8df58f42016-08-16 17:12:50 +0000612
613 // We take the DebugLoc from MI, since OrigMI may be attributed to a
Junmo Park061bec82017-02-25 01:50:45 +0000614 // different source location.
Wolfgang Pieb8df58f42016-08-16 17:12:50 +0000615 auto *NewMI = LIS.getInstructionFromIndex(DefIdx);
616 NewMI->setDebugLoc(MI.getDebugLoc());
617
Mark Lacey9d8103d2013-08-14 23:50:16 +0000618 (void)DefIdx;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000619 LLVM_DEBUG(dbgs() << "\tremat: " << DefIdx << '\t'
620 << *LIS.getInstructionFromIndex(DefIdx));
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000621
622 // Replace operands
Craig Topper73275a22015-12-24 05:20:40 +0000623 for (const auto &OpPair : Ops) {
624 MachineOperand &MO = OpPair.first->getOperand(OpPair.second);
Jakob Stoklund Olesen0ed9ebc2011-03-29 17:47:02 +0000625 if (MO.isReg() && MO.isUse() && MO.getReg() == VirtReg.reg) {
Mark Lacey9d8103d2013-08-14 23:50:16 +0000626 MO.setReg(NewVReg);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000627 MO.setIsKill();
628 }
629 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000630 LLVM_DEBUG(dbgs() << "\t " << UseIdx << '\t' << MI << '\n');
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000631
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000632 ++NumRemats;
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000633 return true;
634}
635
Jakob Stoklund Olesen72911e42010-10-14 23:49:52 +0000636/// reMaterializeAll - Try to rematerialize as many uses as possible,
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000637/// and trim the live ranges after.
638void InlineSpiller::reMaterializeAll() {
Pete Cooper2bde2f42012-04-02 22:22:53 +0000639 if (!Edit->anyRematerializable(AA))
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000640 return;
641
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000642 UsedValues.clear();
Jakob Stoklund Olesen2edaa2f2010-10-20 22:00:51 +0000643
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000644 // Try to remat before all uses of snippets.
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000645 bool anyRemat = false;
Craig Topper73275a22015-12-24 05:20:40 +0000646 for (unsigned Reg : RegsToSpill) {
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000647 LiveInterval &LI = LIS.getInterval(Reg);
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000648 for (MachineRegisterInfo::reg_bundle_iterator
649 RegI = MRI.reg_bundle_begin(Reg), E = MRI.reg_bundle_end();
650 RegI != E; ) {
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000651 MachineInstr &MI = *RegI++;
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000652
653 // Debug values are not allowed to affect codegen.
Shiva Chen21eab932018-05-16 02:57:26 +0000654 if (MI.isDebugValue())
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000655 continue;
656
Shiva Chen21eab932018-05-16 02:57:26 +0000657 assert(!MI.isDebugInstr() && "Did not expect to find a use in debug "
658 "instruction that isn't a DBG_VALUE");
659
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000660 anyRemat |= reMaterializeFor(LI, MI);
Owen Andersonabb90c92014-03-13 06:02:25 +0000661 }
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000662 }
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000663 if (!anyRemat)
664 return;
665
666 // Remove any values that were completely rematted.
Craig Topper73275a22015-12-24 05:20:40 +0000667 for (unsigned Reg : RegsToSpill) {
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000668 LiveInterval &LI = LIS.getInterval(Reg);
669 for (LiveInterval::vni_iterator I = LI.vni_begin(), E = LI.vni_end();
670 I != E; ++I) {
671 VNInfo *VNI = *I;
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000672 if (VNI->isUnused() || VNI->isPHIDef() || UsedValues.count(VNI))
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000673 continue;
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000674 MachineInstr *MI = LIS.getInstructionFromIndex(VNI->def);
675 MI->addRegisterDead(Reg, &TRI);
676 if (!MI->allDefsAreDead())
677 continue;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000678 LLVM_DEBUG(dbgs() << "All defs dead: " << *MI);
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000679 DeadDefs.push_back(MI);
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000680 }
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000681 }
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000682
683 // Eliminate dead code after remat. Note that some snippet copies may be
684 // deleted here.
685 if (DeadDefs.empty())
686 return;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000687 LLVM_DEBUG(dbgs() << "Remat created " << DeadDefs.size() << " dead defs.\n");
Wei Mic0223702016-07-08 21:08:09 +0000688 Edit->eliminateDeadDefs(DeadDefs, RegsToSpill, AA);
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000689
Wei Mia62f0582016-02-05 18:14:24 +0000690 // LiveRangeEdit::eliminateDeadDef is used to remove dead define instructions
691 // after rematerialization. To remove a VNI for a vreg from its LiveInterval,
692 // LiveIntervals::removeVRegDefAt is used. However, after non-PHI VNIs are all
693 // removed, PHI VNI are still left in the LiveInterval.
694 // So to get rid of unused reg, we need to check whether it has non-dbg
695 // reference instead of whether it has non-empty interval.
Benjamin Kramer391f5a62013-05-05 11:29:14 +0000696 unsigned ResultPos = 0;
Craig Topper73275a22015-12-24 05:20:40 +0000697 for (unsigned Reg : RegsToSpill) {
Wei Mia62f0582016-02-05 18:14:24 +0000698 if (MRI.reg_nodbg_empty(Reg)) {
Benjamin Kramer391f5a62013-05-05 11:29:14 +0000699 Edit->eraseVirtReg(Reg);
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000700 continue;
701 }
Matt Arsenaultc5d1e502017-07-22 00:24:01 +0000702
Matt Arsenault5fbc8702017-07-24 18:07:55 +0000703 assert(LIS.hasInterval(Reg) &&
704 (!LIS.getInterval(Reg).empty() || !MRI.reg_nodbg_empty(Reg)) &&
705 "Empty and not used live-range?!");
706
Benjamin Kramer391f5a62013-05-05 11:29:14 +0000707 RegsToSpill[ResultPos++] = Reg;
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000708 }
Benjamin Kramer391f5a62013-05-05 11:29:14 +0000709 RegsToSpill.erase(RegsToSpill.begin() + ResultPos, RegsToSpill.end());
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000710 LLVM_DEBUG(dbgs() << RegsToSpill.size()
711 << " registers to spill after remat.\n");
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000712}
713
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +0000714//===----------------------------------------------------------------------===//
715// Spilling
716//===----------------------------------------------------------------------===//
717
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000718/// If MI is a load or store of StackSlot, it can be removed.
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000719bool InlineSpiller::coalesceStackAccess(MachineInstr *MI, unsigned Reg) {
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000720 int FI = 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000721 unsigned InstrReg = TII.isLoadFromStackSlot(*MI, FI);
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +0000722 bool IsLoad = InstrReg;
723 if (!IsLoad)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000724 InstrReg = TII.isStoreToStackSlot(*MI, FI);
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000725
726 // We have a stack access. Is it the right register and slot?
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000727 if (InstrReg != Reg || FI != StackSlot)
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000728 return false;
729
Wei Mi9a16d652016-04-13 03:08:27 +0000730 if (!IsLoad)
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000731 HSpiller.rmFromMergeableSpills(*MI, StackSlot);
Wei Mi9a16d652016-04-13 03:08:27 +0000732
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000733 LLVM_DEBUG(dbgs() << "Coalescing stack access: " << *MI);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000734 LIS.RemoveMachineInstrFromMaps(*MI);
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000735 MI->eraseFromParent();
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +0000736
737 if (IsLoad) {
738 ++NumReloadsRemoved;
739 --NumReloads;
740 } else {
741 ++NumSpillsRemoved;
742 --NumSpills;
743 }
744
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000745 return true;
746}
747
Aaron Ballman615eb472017-10-15 14:32:27 +0000748#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Junmo Parkc7479ba2017-03-28 04:14:25 +0000749LLVM_DUMP_METHOD
Mark Lacey9d8103d2013-08-14 23:50:16 +0000750// Dump the range of instructions from B to E with their slot indexes.
751static void dumpMachineInstrRangeWithSlotIndex(MachineBasicBlock::iterator B,
752 MachineBasicBlock::iterator E,
753 LiveIntervals const &LIS,
754 const char *const header,
755 unsigned VReg =0) {
756 char NextLine = '\n';
757 char SlotIndent = '\t';
758
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000759 if (std::next(B) == E) {
Mark Lacey9d8103d2013-08-14 23:50:16 +0000760 NextLine = ' ';
761 SlotIndent = ' ';
762 }
763
764 dbgs() << '\t' << header << ": " << NextLine;
765
766 for (MachineBasicBlock::iterator I = B; I != E; ++I) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000767 SlotIndex Idx = LIS.getInstructionIndex(*I).getRegSlot();
Mark Lacey9d8103d2013-08-14 23:50:16 +0000768
769 // If a register was passed in and this instruction has it as a
770 // destination that is marked as an early clobber, print the
771 // early-clobber slot index.
772 if (VReg) {
773 MachineOperand *MO = I->findRegisterDefOperand(VReg);
774 if (MO && MO->isEarlyClobber())
775 Idx = Idx.getRegSlot(true);
776 }
777
778 dbgs() << SlotIndent << Idx << '\t' << *I;
779 }
780}
781#endif
782
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000783/// foldMemoryOperand - Try folding stack slot references in Ops into their
784/// instructions.
785///
786/// @param Ops Operand indices from analyzeVirtReg().
Jakob Stoklund Olesen3b2966d2010-12-18 03:04:14 +0000787/// @param LoadMI Load instruction to use instead of stack slot when non-null.
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000788/// @return True on success.
789bool InlineSpiller::
Eugene Zelenko900b6332017-08-29 22:32:07 +0000790foldMemoryOperand(ArrayRef<std::pair<MachineInstr *, unsigned>> Ops,
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000791 MachineInstr *LoadMI) {
792 if (Ops.empty())
793 return false;
794 // Don't attempt folding in bundles.
795 MachineInstr *MI = Ops.front().first;
796 if (Ops.back().first != MI || MI->isBundled())
797 return false;
798
Jakob Stoklund Olesenc94c9672011-09-15 18:22:52 +0000799 bool WasCopy = MI->isCopy();
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000800 unsigned ImpReg = 0;
801
Michael Kuperstein47eb85a2016-11-23 18:33:49 +0000802 // Spill subregs if the target allows it.
803 // We always want to spill subregs for stackmap/patchpoint pseudos.
804 bool SpillSubRegs = TII.isSubregFoldable() ||
805 MI->getOpcode() == TargetOpcode::STATEPOINT ||
806 MI->getOpcode() == TargetOpcode::PATCHPOINT ||
807 MI->getOpcode() == TargetOpcode::STACKMAP;
Andrew Trick10d5be42013-11-17 01:36:23 +0000808
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000809 // TargetInstrInfo::foldMemoryOperand only expects explicit, non-tied
810 // operands.
811 SmallVector<unsigned, 8> FoldOps;
Craig Topper73275a22015-12-24 05:20:40 +0000812 for (const auto &OpPair : Ops) {
813 unsigned Idx = OpPair.second;
814 assert(MI == OpPair.first && "Instruction conflict during operand folding");
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000815 MachineOperand &MO = MI->getOperand(Idx);
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000816 if (MO.isImplicit()) {
817 ImpReg = MO.getReg();
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000818 continue;
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000819 }
Michael Kuperstein47eb85a2016-11-23 18:33:49 +0000820
Andrew Trick10d5be42013-11-17 01:36:23 +0000821 if (!SpillSubRegs && MO.getSubReg())
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000822 return false;
Jakob Stoklund Olesenc6a20412011-02-08 19:33:55 +0000823 // We cannot fold a load instruction into a def.
824 if (LoadMI && MO.isDef())
825 return false;
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000826 // Tied use operands should not be passed to foldMemoryOperand.
827 if (!MI->isRegTiedToDefOperand(Idx))
828 FoldOps.push_back(Idx);
829 }
830
Quentin Colombetae3168d2016-12-08 00:06:51 +0000831 // If we only have implicit uses, we won't be able to fold that.
832 // Moreover, TargetInstrInfo::foldMemoryOperand will assert if we try!
833 if (FoldOps.empty())
834 return false;
835
Mark Lacey9d8103d2013-08-14 23:50:16 +0000836 MachineInstrSpan MIS(MI);
837
Jakob Stoklund Olesen3b2966d2010-12-18 03:04:14 +0000838 MachineInstr *FoldMI =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000839 LoadMI ? TII.foldMemoryOperand(*MI, FoldOps, *LoadMI, &LIS)
Jonas Paulssonfdc4ea32019-06-08 06:19:15 +0000840 : TII.foldMemoryOperand(*MI, FoldOps, StackSlot, &LIS, &VRM);
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000841 if (!FoldMI)
842 return false;
Andrew Trick5749b8b2013-06-21 18:33:26 +0000843
844 // Remove LIS for any dead defs in the original MI not in FoldMI.
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +0000845 for (MIBundleOperands MO(*MI); MO.isValid(); ++MO) {
Andrew Trick5749b8b2013-06-21 18:33:26 +0000846 if (!MO->isReg())
847 continue;
848 unsigned Reg = MO->getReg();
849 if (!Reg || TargetRegisterInfo::isVirtualRegister(Reg) ||
850 MRI.isReserved(Reg)) {
851 continue;
852 }
Andrew Trickdfacda32014-01-07 07:31:10 +0000853 // Skip non-Defs, including undef uses and internal reads.
854 if (MO->isUse())
855 continue;
Andrew Trick5749b8b2013-06-21 18:33:26 +0000856 MIBundleOperands::PhysRegInfo RI =
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +0000857 MIBundleOperands(*FoldMI).analyzePhysReg(Reg, &TRI);
Matthias Braun60d69e22015-12-11 19:42:09 +0000858 if (RI.FullyDefined)
Andrew Trick5749b8b2013-06-21 18:33:26 +0000859 continue;
860 // FoldMI does not define this physreg. Remove the LI segment.
861 assert(MO->isDead() && "Cannot fold physreg def");
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000862 SlotIndex Idx = LIS.getInstructionIndex(*MI).getRegSlot();
Matthias Brauncfb8ad22015-01-21 18:50:21 +0000863 LIS.removePhysRegDefAt(Reg, Idx);
Andrew Trick5749b8b2013-06-21 18:33:26 +0000864 }
Mark Lacey9d8103d2013-08-14 23:50:16 +0000865
Wei Mi9a16d652016-04-13 03:08:27 +0000866 int FI;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000867 if (TII.isStoreToStackSlot(*MI, FI) &&
868 HSpiller.rmFromMergeableSpills(*MI, FI))
Wei Mi9a16d652016-04-13 03:08:27 +0000869 --NumSpills;
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000870 LIS.ReplaceMachineInstrInMaps(*MI, *FoldMI);
Jakob Stoklund Olesenbd953d12010-07-09 17:29:08 +0000871 MI->eraseFromParent();
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000872
Mark Lacey9d8103d2013-08-14 23:50:16 +0000873 // Insert any new instructions other than FoldMI into the LIS maps.
874 assert(!MIS.empty() && "Unexpected empty span of instructions!");
Craig Topper73275a22015-12-24 05:20:40 +0000875 for (MachineInstr &MI : MIS)
876 if (&MI != FoldMI)
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000877 LIS.InsertMachineInstrInMaps(MI);
Mark Lacey9d8103d2013-08-14 23:50:16 +0000878
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000879 // TII.foldMemoryOperand may have left some implicit operands on the
880 // instruction. Strip them.
881 if (ImpReg)
882 for (unsigned i = FoldMI->getNumOperands(); i; --i) {
883 MachineOperand &MO = FoldMI->getOperand(i - 1);
884 if (!MO.isReg() || !MO.isImplicit())
885 break;
886 if (MO.getReg() == ImpReg)
887 FoldMI->RemoveOperand(i - 1);
888 }
889
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000890 LLVM_DEBUG(dumpMachineInstrRangeWithSlotIndex(MIS.begin(), MIS.end(), LIS,
891 "folded"));
Mark Lacey9d8103d2013-08-14 23:50:16 +0000892
Jakob Stoklund Olesenc94c9672011-09-15 18:22:52 +0000893 if (!WasCopy)
894 ++NumFolded;
Wei Mi9a16d652016-04-13 03:08:27 +0000895 else if (Ops.front().second == 0) {
Jakob Stoklund Olesenc94c9672011-09-15 18:22:52 +0000896 ++NumSpills;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000897 HSpiller.addToMergeableSpills(*FoldMI, StackSlot, Original);
Wei Mi9a16d652016-04-13 03:08:27 +0000898 } else
Jakob Stoklund Olesenc94c9672011-09-15 18:22:52 +0000899 ++NumReloads;
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000900 return true;
901}
902
Mark Lacey9d8103d2013-08-14 23:50:16 +0000903void InlineSpiller::insertReload(unsigned NewVReg,
Jakob Stoklund Olesen9f294a92011-04-18 20:23:27 +0000904 SlotIndex Idx,
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000905 MachineBasicBlock::iterator MI) {
906 MachineBasicBlock &MBB = *MI->getParent();
Mark Lacey9d8103d2013-08-14 23:50:16 +0000907
908 MachineInstrSpan MIS(MI);
909 TII.loadRegFromStackSlot(MBB, MI, NewVReg, StackSlot,
910 MRI.getRegClass(NewVReg), &TRI);
911
912 LIS.InsertMachineInstrRangeInMaps(MIS.begin(), MI);
913
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000914 LLVM_DEBUG(dumpMachineInstrRangeWithSlotIndex(MIS.begin(), MI, LIS, "reload",
915 NewVReg));
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000916 ++NumReloads;
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000917}
918
Quentin Colombetc6689352017-06-05 23:51:27 +0000919/// Check if \p Def fully defines a VReg with an undefined value.
920/// If that's the case, that means the value of VReg is actually
921/// not relevant.
922static bool isFullUndefDef(const MachineInstr &Def) {
923 if (!Def.isImplicitDef())
924 return false;
925 assert(Def.getNumOperands() == 1 &&
926 "Implicit def with more than one definition");
927 // We can say that the VReg defined by Def is undef, only if it is
928 // fully defined by Def. Otherwise, some of the lanes may not be
929 // undef and the value of the VReg matters.
930 return !Def.getOperand(0).getSubReg();
931}
932
Mark Lacey9d8103d2013-08-14 23:50:16 +0000933/// insertSpill - Insert a spill of NewVReg after MI.
934void InlineSpiller::insertSpill(unsigned NewVReg, bool isKill,
935 MachineBasicBlock::iterator MI) {
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000936 MachineBasicBlock &MBB = *MI->getParent();
Mark Lacey9d8103d2013-08-14 23:50:16 +0000937
938 MachineInstrSpan MIS(MI);
Quentin Colombet9e9d6382017-06-07 00:22:07 +0000939 bool IsRealSpill = true;
940 if (isFullUndefDef(*MI)) {
Quentin Colombetc6689352017-06-05 23:51:27 +0000941 // Don't spill undef value.
942 // Anything works for undef, in particular keeping the memory
943 // uninitialized is a viable option and it saves code size and
944 // run time.
945 BuildMI(MBB, std::next(MI), MI->getDebugLoc(), TII.get(TargetOpcode::KILL))
946 .addReg(NewVReg, getKillRegState(isKill));
Quentin Colombet9e9d6382017-06-07 00:22:07 +0000947 IsRealSpill = false;
948 } else
Quentin Colombetc6689352017-06-05 23:51:27 +0000949 TII.storeRegToStackSlot(MBB, std::next(MI), NewVReg, isKill, StackSlot,
950 MRI.getRegClass(NewVReg), &TRI);
Mark Lacey9d8103d2013-08-14 23:50:16 +0000951
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000952 LIS.InsertMachineInstrRangeInMaps(std::next(MI), MIS.end());
Mark Lacey9d8103d2013-08-14 23:50:16 +0000953
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000954 LLVM_DEBUG(dumpMachineInstrRangeWithSlotIndex(std::next(MI), MIS.end(), LIS,
955 "spill"));
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000956 ++NumSpills;
Quentin Colombet9e9d6382017-06-07 00:22:07 +0000957 if (IsRealSpill)
958 HSpiller.addToMergeableSpills(*std::next(MI), StackSlot, Original);
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000959}
960
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000961/// spillAroundUses - insert spill code around each use of Reg.
962void InlineSpiller::spillAroundUses(unsigned Reg) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000963 LLVM_DEBUG(dbgs() << "spillAroundUses " << printReg(Reg) << '\n');
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000964 LiveInterval &OldLI = LIS.getInterval(Reg);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000965
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000966 // Iterate over instructions using Reg.
Owen Andersonabb90c92014-03-13 06:02:25 +0000967 for (MachineRegisterInfo::reg_bundle_iterator
968 RegI = MRI.reg_bundle_begin(Reg), E = MRI.reg_bundle_end();
969 RegI != E; ) {
Owen Andersonec5d4802014-03-14 05:02:18 +0000970 MachineInstr *MI = &*(RegI++);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000971
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000972 // Debug values are not allowed to affect codegen.
Shiva Chen21eab932018-05-16 02:57:26 +0000973 if (MI->isDebugValue()) {
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000974 // Modify DBG_VALUE now that the value is in a spill slot.
David Blaikie0252265b2013-06-16 20:34:15 +0000975 MachineBasicBlock *MBB = MI->getParent();
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000976 LLVM_DEBUG(dbgs() << "Modifying debug info due to spill:\t" << *MI);
Adrian Prantl6825fb62017-04-18 01:21:53 +0000977 buildDbgValueForSpill(*MBB, MI, *MI, StackSlot);
978 MBB->erase(MI);
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000979 continue;
980 }
981
Shiva Chen21eab932018-05-16 02:57:26 +0000982 assert(!MI->isDebugInstr() && "Did not expect to find a use in debug "
983 "instruction that isn't a DBG_VALUE");
984
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000985 // Ignore copies to/from snippets. We'll delete them.
986 if (SnippetCopies.count(MI))
987 continue;
988
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000989 // Stack slot accesses may coalesce away.
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000990 if (coalesceStackAccess(MI, Reg))
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000991 continue;
992
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000993 // Analyze instruction.
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000994 SmallVector<std::pair<MachineInstr*, unsigned>, 8> Ops;
James Molloy381fab92012-09-12 10:03:31 +0000995 MIBundleOperands::VirtRegInfo RI =
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +0000996 MIBundleOperands(*MI).analyzeVirtReg(Reg, &Ops);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000997
Jakob Stoklund Olesen9f294a92011-04-18 20:23:27 +0000998 // Find the slot index where this instruction reads and writes OldLI.
999 // This is usually the def slot, except for tied early clobbers.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001000 SlotIndex Idx = LIS.getInstructionIndex(*MI).getRegSlot();
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +00001001 if (VNInfo *VNI = OldLI.getVNInfoAt(Idx.getRegSlot(true)))
Jakob Stoklund Olesen9f294a92011-04-18 20:23:27 +00001002 if (SlotIndex::isSameInstr(Idx, VNI->def))
1003 Idx = VNI->def;
1004
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +00001005 // Check for a sibling copy.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001006 unsigned SibReg = isFullCopyOf(*MI, Reg);
Jakob Stoklund Olesene55003f2011-03-20 05:44:58 +00001007 if (SibReg && isSibling(SibReg)) {
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +00001008 // This may actually be a copy between snippets.
1009 if (isRegToSpill(SibReg)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001010 LLVM_DEBUG(dbgs() << "Found new snippet copy: " << *MI);
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +00001011 SnippetCopies.insert(MI);
1012 continue;
1013 }
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +00001014 if (RI.Writes) {
Wei Mi9a16d652016-04-13 03:08:27 +00001015 if (hoistSpillInsideBB(OldLI, *MI)) {
Jakob Stoklund Olesene55003f2011-03-20 05:44:58 +00001016 // This COPY is now dead, the value is already in the stack slot.
1017 MI->getOperand(0).setIsDead();
1018 DeadDefs.push_back(MI);
1019 continue;
1020 }
1021 } else {
1022 // This is a reload for a sib-reg copy. Drop spills downstream.
Jakob Stoklund Olesene55003f2011-03-20 05:44:58 +00001023 LiveInterval &SibLI = LIS.getInterval(SibReg);
1024 eliminateRedundantSpills(SibLI, SibLI.getVNInfoAt(Idx));
1025 // The COPY will fold to a reload below.
1026 }
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +00001027 }
1028
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +00001029 // Attempt to fold memory ops.
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +00001030 if (foldMemoryOperand(Ops))
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +00001031 continue;
1032
Mark Lacey9d8103d2013-08-14 23:50:16 +00001033 // Create a new virtual register for spill/fill.
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001034 // FIXME: Infer regclass from instruction alone.
Mark Lacey9d8103d2013-08-14 23:50:16 +00001035 unsigned NewVReg = Edit->createFrom(Reg);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001036
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +00001037 if (RI.Reads)
Mark Lacey9d8103d2013-08-14 23:50:16 +00001038 insertReload(NewVReg, Idx, MI);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001039
1040 // Rewrite instruction operands.
1041 bool hasLiveDef = false;
Craig Topper73275a22015-12-24 05:20:40 +00001042 for (const auto &OpPair : Ops) {
1043 MachineOperand &MO = OpPair.first->getOperand(OpPair.second);
Mark Lacey9d8103d2013-08-14 23:50:16 +00001044 MO.setReg(NewVReg);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001045 if (MO.isUse()) {
Craig Topper73275a22015-12-24 05:20:40 +00001046 if (!OpPair.first->isRegTiedToDefOperand(OpPair.second))
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001047 MO.setIsKill();
1048 } else {
1049 if (!MO.isDead())
1050 hasLiveDef = true;
1051 }
1052 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001053 LLVM_DEBUG(dbgs() << "\trewrite: " << Idx << '\t' << *MI << '\n');
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001054
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001055 // FIXME: Use a second vreg if instruction has no tied ops.
Mark Lacey9d8103d2013-08-14 23:50:16 +00001056 if (RI.Writes)
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +00001057 if (hasLiveDef)
Mark Lacey9d8103d2013-08-14 23:50:16 +00001058 insertSpill(NewVReg, true, MI);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001059 }
1060}
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001061
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001062/// spillAll - Spill all registers remaining after rematerialization.
1063void InlineSpiller::spillAll() {
1064 // Update LiveStacks now that we are committed to spilling.
1065 if (StackSlot == VirtRegMap::NO_STACK_SLOT) {
1066 StackSlot = VRM.assignVirt2StackSlot(Original);
1067 StackInt = &LSS.getOrCreateInterval(StackSlot, MRI.getRegClass(Original));
Jakob Stoklund Olesenad6b22e2012-02-04 05:20:49 +00001068 StackInt->getNextValue(SlotIndex(), LSS.getVNInfoAllocator());
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001069 } else
1070 StackInt = &LSS.getInterval(StackSlot);
1071
1072 if (Original != Edit->getReg())
1073 VRM.assignVirt2StackSlot(Edit->getReg(), StackSlot);
1074
1075 assert(StackInt->getNumValNums() == 1 && "Bad stack interval values");
Craig Topper73275a22015-12-24 05:20:40 +00001076 for (unsigned Reg : RegsToSpill)
1077 StackInt->MergeSegmentsInAsValue(LIS.getInterval(Reg),
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001078 StackInt->getValNumInfo(0));
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001079 LLVM_DEBUG(dbgs() << "Merged spilled regs: " << *StackInt << '\n');
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001080
1081 // Spill around uses of all RegsToSpill.
Craig Topper73275a22015-12-24 05:20:40 +00001082 for (unsigned Reg : RegsToSpill)
1083 spillAroundUses(Reg);
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001084
1085 // Hoisted spills may cause dead code.
1086 if (!DeadDefs.empty()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001087 LLVM_DEBUG(dbgs() << "Eliminating " << DeadDefs.size() << " dead defs\n");
Wei Mic0223702016-07-08 21:08:09 +00001088 Edit->eliminateDeadDefs(DeadDefs, RegsToSpill, AA);
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001089 }
1090
1091 // Finally delete the SnippetCopies.
Craig Topper73275a22015-12-24 05:20:40 +00001092 for (unsigned Reg : RegsToSpill) {
Owen Andersonabb90c92014-03-13 06:02:25 +00001093 for (MachineRegisterInfo::reg_instr_iterator
Craig Topper73275a22015-12-24 05:20:40 +00001094 RI = MRI.reg_instr_begin(Reg), E = MRI.reg_instr_end();
Owen Andersonabb90c92014-03-13 06:02:25 +00001095 RI != E; ) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001096 MachineInstr &MI = *(RI++);
1097 assert(SnippetCopies.count(&MI) && "Remaining use wasn't a snippet copy");
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +00001098 // FIXME: Do this with a LiveRangeEdit callback.
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +00001099 LIS.RemoveMachineInstrFromMaps(MI);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001100 MI.eraseFromParent();
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +00001101 }
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001102 }
1103
1104 // Delete all spilled registers.
Craig Topper73275a22015-12-24 05:20:40 +00001105 for (unsigned Reg : RegsToSpill)
1106 Edit->eraseVirtReg(Reg);
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001107}
1108
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001109void InlineSpiller::spill(LiveRangeEdit &edit) {
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +00001110 ++NumSpilledRanges;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +00001111 Edit = &edit;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001112 assert(!TargetRegisterInfo::isStackSlot(edit.getReg())
1113 && "Trying to spill a stack slot.");
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +00001114 // Share a stack slot among all descendants of Original.
1115 Original = VRM.getOriginal(edit.getReg());
1116 StackSlot = VRM.getStackSlot(Original);
Craig Topperc0196b12014-04-14 00:51:57 +00001117 StackInt = nullptr;
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +00001118
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001119 LLVM_DEBUG(dbgs() << "Inline spilling "
1120 << TRI.getRegClassName(MRI.getRegClass(edit.getReg()))
1121 << ':' << edit.getParent() << "\nFrom original "
1122 << printReg(Original) << '\n');
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001123 assert(edit.getParent().isSpillable() &&
1124 "Attempting to spill already spilled value.");
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +00001125 assert(DeadDefs.empty() && "Previous spill didn't remove dead defs");
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001126
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001127 collectRegsToSpill();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001128 reMaterializeAll();
1129
1130 // Remat may handle everything.
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001131 if (!RegsToSpill.empty())
1132 spillAll();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001133
Benjamin Kramere2a1d892013-06-17 19:00:36 +00001134 Edit->calculateRegClassAndHint(MF, Loops, MBFI);
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001135}
Wei Mi9a16d652016-04-13 03:08:27 +00001136
1137/// Optimizations after all the reg selections and spills are done.
Wei Mi963f2df2016-04-15 23:16:44 +00001138void InlineSpiller::postOptimization() { HSpiller.hoistAllSpills(); }
Wei Mi9a16d652016-04-13 03:08:27 +00001139
1140/// When a spill is inserted, add the spill to MergeableSpills map.
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001141void HoistSpillHelper::addToMergeableSpills(MachineInstr &Spill, int StackSlot,
Wei Mi9a16d652016-04-13 03:08:27 +00001142 unsigned Original) {
Wei Mic0d06642017-09-13 21:41:30 +00001143 BumpPtrAllocator &Allocator = LIS.getVNInfoAllocator();
1144 LiveInterval &OrigLI = LIS.getInterval(Original);
1145 // save a copy of LiveInterval in StackSlotToOrigLI because the original
1146 // LiveInterval may be cleared after all its references are spilled.
1147 if (StackSlotToOrigLI.find(StackSlot) == StackSlotToOrigLI.end()) {
1148 auto LI = llvm::make_unique<LiveInterval>(OrigLI.reg, OrigLI.weight);
1149 LI->assign(OrigLI, Allocator);
1150 StackSlotToOrigLI[StackSlot] = std::move(LI);
1151 }
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001152 SlotIndex Idx = LIS.getInstructionIndex(Spill);
Wei Mic0d06642017-09-13 21:41:30 +00001153 VNInfo *OrigVNI = StackSlotToOrigLI[StackSlot]->getVNInfoAt(Idx.getRegSlot());
Wei Mi9a16d652016-04-13 03:08:27 +00001154 std::pair<int, VNInfo *> MIdx = std::make_pair(StackSlot, OrigVNI);
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001155 MergeableSpills[MIdx].insert(&Spill);
Wei Mi9a16d652016-04-13 03:08:27 +00001156}
1157
1158/// When a spill is removed, remove the spill from MergeableSpills map.
1159/// Return true if the spill is removed successfully.
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001160bool HoistSpillHelper::rmFromMergeableSpills(MachineInstr &Spill,
Wei Mi9a16d652016-04-13 03:08:27 +00001161 int StackSlot) {
Wei Mic0d06642017-09-13 21:41:30 +00001162 auto It = StackSlotToOrigLI.find(StackSlot);
1163 if (It == StackSlotToOrigLI.end())
Wei Mi9a16d652016-04-13 03:08:27 +00001164 return false;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001165 SlotIndex Idx = LIS.getInstructionIndex(Spill);
Wei Mic0d06642017-09-13 21:41:30 +00001166 VNInfo *OrigVNI = It->second->getVNInfoAt(Idx.getRegSlot());
Wei Mi9a16d652016-04-13 03:08:27 +00001167 std::pair<int, VNInfo *> MIdx = std::make_pair(StackSlot, OrigVNI);
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001168 return MergeableSpills[MIdx].erase(&Spill);
Wei Mi9a16d652016-04-13 03:08:27 +00001169}
1170
1171/// Check BB to see if it is a possible target BB to place a hoisted spill,
1172/// i.e., there should be a living sibling of OrigReg at the insert point.
Wei Mic0d06642017-09-13 21:41:30 +00001173bool HoistSpillHelper::isSpillCandBB(LiveInterval &OrigLI, VNInfo &OrigVNI,
Wei Mi9a16d652016-04-13 03:08:27 +00001174 MachineBasicBlock &BB, unsigned &LiveReg) {
1175 SlotIndex Idx;
Wei Mic0d06642017-09-13 21:41:30 +00001176 unsigned OrigReg = OrigLI.reg;
Wei Mif3c8f532016-05-23 19:39:19 +00001177 MachineBasicBlock::iterator MI = IPA.getLastInsertPointIter(OrigLI, BB);
Wei Mi9a16d652016-04-13 03:08:27 +00001178 if (MI != BB.end())
1179 Idx = LIS.getInstructionIndex(*MI);
1180 else
1181 Idx = LIS.getMBBEndIdx(&BB).getPrevSlot();
1182 SmallSetVector<unsigned, 16> &Siblings = Virt2SiblingsMap[OrigReg];
Wei Mic0d06642017-09-13 21:41:30 +00001183 assert(OrigLI.getVNInfoAt(Idx) == &OrigVNI && "Unexpected VNI");
Wei Mi9a16d652016-04-13 03:08:27 +00001184
1185 for (auto const SibReg : Siblings) {
1186 LiveInterval &LI = LIS.getInterval(SibReg);
1187 VNInfo *VNI = LI.getVNInfoAt(Idx);
1188 if (VNI) {
1189 LiveReg = SibReg;
1190 return true;
1191 }
1192 }
1193 return false;
1194}
1195
Eric Christopher75d661a2016-05-04 21:45:36 +00001196/// Remove redundant spills in the same BB. Save those redundant spills in
Wei Mi9a16d652016-04-13 03:08:27 +00001197/// SpillsToRm, and save the spill to keep and its BB in SpillBBToSpill map.
Wei Mi9a16d652016-04-13 03:08:27 +00001198void HoistSpillHelper::rmRedundantSpills(
1199 SmallPtrSet<MachineInstr *, 16> &Spills,
1200 SmallVectorImpl<MachineInstr *> &SpillsToRm,
1201 DenseMap<MachineDomTreeNode *, MachineInstr *> &SpillBBToSpill) {
1202 // For each spill saw, check SpillBBToSpill[] and see if its BB already has
1203 // another spill inside. If a BB contains more than one spill, only keep the
1204 // earlier spill with smaller SlotIndex.
1205 for (const auto CurrentSpill : Spills) {
1206 MachineBasicBlock *Block = CurrentSpill->getParent();
Bjorn Pettersson3c6ce732017-01-04 09:41:56 +00001207 MachineDomTreeNode *Node = MDT.getBase().getNode(Block);
Wei Mi9a16d652016-04-13 03:08:27 +00001208 MachineInstr *PrevSpill = SpillBBToSpill[Node];
1209 if (PrevSpill) {
1210 SlotIndex PIdx = LIS.getInstructionIndex(*PrevSpill);
1211 SlotIndex CIdx = LIS.getInstructionIndex(*CurrentSpill);
1212 MachineInstr *SpillToRm = (CIdx > PIdx) ? CurrentSpill : PrevSpill;
1213 MachineInstr *SpillToKeep = (CIdx > PIdx) ? PrevSpill : CurrentSpill;
1214 SpillsToRm.push_back(SpillToRm);
Bjorn Pettersson3c6ce732017-01-04 09:41:56 +00001215 SpillBBToSpill[MDT.getBase().getNode(Block)] = SpillToKeep;
Wei Mi9a16d652016-04-13 03:08:27 +00001216 } else {
Bjorn Pettersson3c6ce732017-01-04 09:41:56 +00001217 SpillBBToSpill[MDT.getBase().getNode(Block)] = CurrentSpill;
Wei Mi9a16d652016-04-13 03:08:27 +00001218 }
1219 }
1220 for (const auto SpillToRm : SpillsToRm)
1221 Spills.erase(SpillToRm);
1222}
1223
1224/// Starting from \p Root find a top-down traversal order of the dominator
1225/// tree to visit all basic blocks containing the elements of \p Spills.
1226/// Redundant spills will be found and put into \p SpillsToRm at the same
1227/// time. \p SpillBBToSpill will be populated as part of the process and
1228/// maps a basic block to the first store occurring in the basic block.
1229/// \post SpillsToRm.union(Spills\@post) == Spills\@pre
Wei Mi9a16d652016-04-13 03:08:27 +00001230void HoistSpillHelper::getVisitOrders(
1231 MachineBasicBlock *Root, SmallPtrSet<MachineInstr *, 16> &Spills,
1232 SmallVectorImpl<MachineDomTreeNode *> &Orders,
1233 SmallVectorImpl<MachineInstr *> &SpillsToRm,
1234 DenseMap<MachineDomTreeNode *, unsigned> &SpillsToKeep,
1235 DenseMap<MachineDomTreeNode *, MachineInstr *> &SpillBBToSpill) {
1236 // The set contains all the possible BB nodes to which we may hoist
1237 // original spills.
1238 SmallPtrSet<MachineDomTreeNode *, 8> WorkSet;
1239 // Save the BB nodes on the path from the first BB node containing
Eric Christopher75d661a2016-05-04 21:45:36 +00001240 // non-redundant spill to the Root node.
Wei Mi9a16d652016-04-13 03:08:27 +00001241 SmallPtrSet<MachineDomTreeNode *, 8> NodesOnPath;
1242 // All the spills to be hoisted must originate from a single def instruction
1243 // to the OrigReg. It means the def instruction should dominate all the spills
1244 // to be hoisted. We choose the BB where the def instruction is located as
1245 // the Root.
1246 MachineDomTreeNode *RootIDomNode = MDT[Root]->getIDom();
1247 // For every node on the dominator tree with spill, walk up on the dominator
1248 // tree towards the Root node until it is reached. If there is other node
1249 // containing spill in the middle of the path, the previous spill saw will
Eric Christopher75d661a2016-05-04 21:45:36 +00001250 // be redundant and the node containing it will be removed. All the nodes on
1251 // the path starting from the first node with non-redundant spill to the Root
Wei Mi9a16d652016-04-13 03:08:27 +00001252 // node will be added to the WorkSet, which will contain all the possible
1253 // locations where spills may be hoisted to after the loop below is done.
1254 for (const auto Spill : Spills) {
1255 MachineBasicBlock *Block = Spill->getParent();
1256 MachineDomTreeNode *Node = MDT[Block];
1257 MachineInstr *SpillToRm = nullptr;
1258 while (Node != RootIDomNode) {
1259 // If Node dominates Block, and it already contains a spill, the spill in
Eric Christopher75d661a2016-05-04 21:45:36 +00001260 // Block will be redundant.
Wei Mi9a16d652016-04-13 03:08:27 +00001261 if (Node != MDT[Block] && SpillBBToSpill[Node]) {
1262 SpillToRm = SpillBBToSpill[MDT[Block]];
1263 break;
1264 /// If we see the Node already in WorkSet, the path from the Node to
1265 /// the Root node must already be traversed by another spill.
1266 /// Then no need to repeat.
1267 } else if (WorkSet.count(Node)) {
1268 break;
1269 } else {
1270 NodesOnPath.insert(Node);
1271 }
1272 Node = Node->getIDom();
1273 }
1274 if (SpillToRm) {
1275 SpillsToRm.push_back(SpillToRm);
1276 } else {
1277 // Add a BB containing the original spills to SpillsToKeep -- i.e.,
1278 // set the initial status before hoisting start. The value of BBs
1279 // containing original spills is set to 0, in order to descriminate
1280 // with BBs containing hoisted spills which will be inserted to
1281 // SpillsToKeep later during hoisting.
1282 SpillsToKeep[MDT[Block]] = 0;
1283 WorkSet.insert(NodesOnPath.begin(), NodesOnPath.end());
1284 }
1285 NodesOnPath.clear();
1286 }
1287
1288 // Sort the nodes in WorkSet in top-down order and save the nodes
1289 // in Orders. Orders will be used for hoisting in runHoistSpills.
1290 unsigned idx = 0;
Bjorn Pettersson3c6ce732017-01-04 09:41:56 +00001291 Orders.push_back(MDT.getBase().getNode(Root));
Wei Mi9a16d652016-04-13 03:08:27 +00001292 do {
1293 MachineDomTreeNode *Node = Orders[idx++];
1294 const std::vector<MachineDomTreeNode *> &Children = Node->getChildren();
1295 unsigned NumChildren = Children.size();
1296 for (unsigned i = 0; i != NumChildren; ++i) {
1297 MachineDomTreeNode *Child = Children[i];
1298 if (WorkSet.count(Child))
1299 Orders.push_back(Child);
1300 }
1301 } while (idx != Orders.size());
1302 assert(Orders.size() == WorkSet.size() &&
1303 "Orders have different size with WorkSet");
1304
1305#ifndef NDEBUG
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001306 LLVM_DEBUG(dbgs() << "Orders size is " << Orders.size() << "\n");
Wei Mi9a16d652016-04-13 03:08:27 +00001307 SmallVector<MachineDomTreeNode *, 32>::reverse_iterator RIt = Orders.rbegin();
1308 for (; RIt != Orders.rend(); RIt++)
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001309 LLVM_DEBUG(dbgs() << "BB" << (*RIt)->getBlock()->getNumber() << ",");
1310 LLVM_DEBUG(dbgs() << "\n");
Wei Mi9a16d652016-04-13 03:08:27 +00001311#endif
1312}
1313
1314/// Try to hoist spills according to BB hotness. The spills to removed will
1315/// be saved in \p SpillsToRm. The spills to be inserted will be saved in
1316/// \p SpillsToIns.
Wei Mi9a16d652016-04-13 03:08:27 +00001317void HoistSpillHelper::runHoistSpills(
Wei Mic0d06642017-09-13 21:41:30 +00001318 LiveInterval &OrigLI, VNInfo &OrigVNI,
1319 SmallPtrSet<MachineInstr *, 16> &Spills,
Wei Mi9a16d652016-04-13 03:08:27 +00001320 SmallVectorImpl<MachineInstr *> &SpillsToRm,
1321 DenseMap<MachineBasicBlock *, unsigned> &SpillsToIns) {
1322 // Visit order of dominator tree nodes.
1323 SmallVector<MachineDomTreeNode *, 32> Orders;
1324 // SpillsToKeep contains all the nodes where spills are to be inserted
1325 // during hoisting. If the spill to be inserted is an original spill
1326 // (not a hoisted one), the value of the map entry is 0. If the spill
1327 // is a hoisted spill, the value of the map entry is the VReg to be used
1328 // as the source of the spill.
1329 DenseMap<MachineDomTreeNode *, unsigned> SpillsToKeep;
1330 // Map from BB to the first spill inside of it.
1331 DenseMap<MachineDomTreeNode *, MachineInstr *> SpillBBToSpill;
1332
1333 rmRedundantSpills(Spills, SpillsToRm, SpillBBToSpill);
1334
1335 MachineBasicBlock *Root = LIS.getMBBFromIndex(OrigVNI.def);
1336 getVisitOrders(Root, Spills, Orders, SpillsToRm, SpillsToKeep,
1337 SpillBBToSpill);
1338
1339 // SpillsInSubTreeMap keeps the map from a dom tree node to a pair of
1340 // nodes set and the cost of all the spills inside those nodes.
1341 // The nodes set are the locations where spills are to be inserted
1342 // in the subtree of current node.
Eugene Zelenko900b6332017-08-29 22:32:07 +00001343 using NodesCostPair =
1344 std::pair<SmallPtrSet<MachineDomTreeNode *, 16>, BlockFrequency>;
Wei Mi9a16d652016-04-13 03:08:27 +00001345 DenseMap<MachineDomTreeNode *, NodesCostPair> SpillsInSubTreeMap;
Eugene Zelenko900b6332017-08-29 22:32:07 +00001346
Wei Mi9a16d652016-04-13 03:08:27 +00001347 // Iterate Orders set in reverse order, which will be a bottom-up order
1348 // in the dominator tree. Once we visit a dom tree node, we know its
1349 // children have already been visited and the spill locations in the
1350 // subtrees of all the children have been determined.
1351 SmallVector<MachineDomTreeNode *, 32>::reverse_iterator RIt = Orders.rbegin();
1352 for (; RIt != Orders.rend(); RIt++) {
1353 MachineBasicBlock *Block = (*RIt)->getBlock();
1354
1355 // If Block contains an original spill, simply continue.
1356 if (SpillsToKeep.find(*RIt) != SpillsToKeep.end() && !SpillsToKeep[*RIt]) {
1357 SpillsInSubTreeMap[*RIt].first.insert(*RIt);
1358 // SpillsInSubTreeMap[*RIt].second contains the cost of spill.
1359 SpillsInSubTreeMap[*RIt].second = MBFI.getBlockFreq(Block);
1360 continue;
1361 }
1362
1363 // Collect spills in subtree of current node (*RIt) to
1364 // SpillsInSubTreeMap[*RIt].first.
1365 const std::vector<MachineDomTreeNode *> &Children = (*RIt)->getChildren();
1366 unsigned NumChildren = Children.size();
1367 for (unsigned i = 0; i != NumChildren; ++i) {
1368 MachineDomTreeNode *Child = Children[i];
1369 if (SpillsInSubTreeMap.find(Child) == SpillsInSubTreeMap.end())
1370 continue;
1371 // The stmt "SpillsInSubTree = SpillsInSubTreeMap[*RIt].first" below
1372 // should be placed before getting the begin and end iterators of
1373 // SpillsInSubTreeMap[Child].first, or else the iterators may be
1374 // invalidated when SpillsInSubTreeMap[*RIt] is seen the first time
1375 // and the map grows and then the original buckets in the map are moved.
1376 SmallPtrSet<MachineDomTreeNode *, 16> &SpillsInSubTree =
1377 SpillsInSubTreeMap[*RIt].first;
1378 BlockFrequency &SubTreeCost = SpillsInSubTreeMap[*RIt].second;
1379 SubTreeCost += SpillsInSubTreeMap[Child].second;
1380 auto BI = SpillsInSubTreeMap[Child].first.begin();
1381 auto EI = SpillsInSubTreeMap[Child].first.end();
1382 SpillsInSubTree.insert(BI, EI);
1383 SpillsInSubTreeMap.erase(Child);
1384 }
1385
1386 SmallPtrSet<MachineDomTreeNode *, 16> &SpillsInSubTree =
1387 SpillsInSubTreeMap[*RIt].first;
1388 BlockFrequency &SubTreeCost = SpillsInSubTreeMap[*RIt].second;
1389 // No spills in subtree, simply continue.
1390 if (SpillsInSubTree.empty())
1391 continue;
1392
1393 // Check whether Block is a possible candidate to insert spill.
1394 unsigned LiveReg = 0;
Wei Mic0d06642017-09-13 21:41:30 +00001395 if (!isSpillCandBB(OrigLI, OrigVNI, *Block, LiveReg))
Wei Mi9a16d652016-04-13 03:08:27 +00001396 continue;
1397
1398 // If there are multiple spills that could be merged, bias a little
1399 // to hoist the spill.
1400 BranchProbability MarginProb = (SpillsInSubTree.size() > 1)
1401 ? BranchProbability(9, 10)
1402 : BranchProbability(1, 1);
1403 if (SubTreeCost > MBFI.getBlockFreq(Block) * MarginProb) {
1404 // Hoist: Move spills to current Block.
1405 for (const auto SpillBB : SpillsInSubTree) {
1406 // When SpillBB is a BB contains original spill, insert the spill
1407 // to SpillsToRm.
1408 if (SpillsToKeep.find(SpillBB) != SpillsToKeep.end() &&
1409 !SpillsToKeep[SpillBB]) {
1410 MachineInstr *SpillToRm = SpillBBToSpill[SpillBB];
1411 SpillsToRm.push_back(SpillToRm);
1412 }
1413 // SpillBB will not contain spill anymore, remove it from SpillsToKeep.
1414 SpillsToKeep.erase(SpillBB);
1415 }
1416 // Current Block is the BB containing the new hoisted spill. Add it to
1417 // SpillsToKeep. LiveReg is the source of the new spill.
1418 SpillsToKeep[*RIt] = LiveReg;
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001419 LLVM_DEBUG({
Wei Mi9a16d652016-04-13 03:08:27 +00001420 dbgs() << "spills in BB: ";
1421 for (const auto Rspill : SpillsInSubTree)
1422 dbgs() << Rspill->getBlock()->getNumber() << " ";
1423 dbgs() << "were promoted to BB" << (*RIt)->getBlock()->getNumber()
1424 << "\n";
1425 });
1426 SpillsInSubTree.clear();
1427 SpillsInSubTree.insert(*RIt);
1428 SubTreeCost = MBFI.getBlockFreq(Block);
1429 }
1430 }
1431 // For spills in SpillsToKeep with LiveReg set (i.e., not original spill),
1432 // save them to SpillsToIns.
1433 for (const auto Ent : SpillsToKeep) {
1434 if (Ent.second)
1435 SpillsToIns[Ent.first->getBlock()] = Ent.second;
1436 }
1437}
1438
Eric Christopher75d661a2016-05-04 21:45:36 +00001439/// For spills with equal values, remove redundant spills and hoist those left
Wei Mi9a16d652016-04-13 03:08:27 +00001440/// to less hot spots.
1441///
1442/// Spills with equal values will be collected into the same set in
1443/// MergeableSpills when spill is inserted. These equal spills are originated
Eric Christopher75d661a2016-05-04 21:45:36 +00001444/// from the same defining instruction and are dominated by the instruction.
1445/// Before hoisting all the equal spills, redundant spills inside in the same
1446/// BB are first marked to be deleted. Then starting from the spills left, walk
1447/// up on the dominator tree towards the Root node where the define instruction
Wei Mi9a16d652016-04-13 03:08:27 +00001448/// is located, mark the dominated spills to be deleted along the way and
1449/// collect the BB nodes on the path from non-dominated spills to the define
1450/// instruction into a WorkSet. The nodes in WorkSet are the candidate places
Eric Christopher75d661a2016-05-04 21:45:36 +00001451/// where we are considering to hoist the spills. We iterate the WorkSet in
1452/// bottom-up order, and for each node, we will decide whether to hoist spills
1453/// inside its subtree to that node. In this way, we can get benefit locally
1454/// even if hoisting all the equal spills to one cold place is impossible.
Wei Mi963f2df2016-04-15 23:16:44 +00001455void HoistSpillHelper::hoistAllSpills() {
1456 SmallVector<unsigned, 4> NewVRegs;
1457 LiveRangeEdit Edit(nullptr, NewVRegs, MF, LIS, &VRM, this);
1458
Wei Mi9a16d652016-04-13 03:08:27 +00001459 for (unsigned i = 0, e = MRI.getNumVirtRegs(); i != e; ++i) {
1460 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Wei Mi9a16d652016-04-13 03:08:27 +00001461 unsigned Original = VRM.getPreSplitReg(Reg);
1462 if (!MRI.def_empty(Reg))
1463 Virt2SiblingsMap[Original].insert(Reg);
1464 }
1465
1466 // Each entry in MergeableSpills contains a spill set with equal values.
1467 for (auto &Ent : MergeableSpills) {
1468 int Slot = Ent.first.first;
Wei Mic0d06642017-09-13 21:41:30 +00001469 LiveInterval &OrigLI = *StackSlotToOrigLI[Slot];
Wei Mi9a16d652016-04-13 03:08:27 +00001470 VNInfo *OrigVNI = Ent.first.second;
1471 SmallPtrSet<MachineInstr *, 16> &EqValSpills = Ent.second;
1472 if (Ent.second.empty())
1473 continue;
1474
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001475 LLVM_DEBUG({
Wei Mi9a16d652016-04-13 03:08:27 +00001476 dbgs() << "\nFor Slot" << Slot << " and VN" << OrigVNI->id << ":\n"
1477 << "Equal spills in BB: ";
1478 for (const auto spill : EqValSpills)
1479 dbgs() << spill->getParent()->getNumber() << " ";
1480 dbgs() << "\n";
1481 });
1482
1483 // SpillsToRm is the spill set to be removed from EqValSpills.
1484 SmallVector<MachineInstr *, 16> SpillsToRm;
1485 // SpillsToIns is the spill set to be newly inserted after hoisting.
1486 DenseMap<MachineBasicBlock *, unsigned> SpillsToIns;
1487
Wei Mic0d06642017-09-13 21:41:30 +00001488 runHoistSpills(OrigLI, *OrigVNI, EqValSpills, SpillsToRm, SpillsToIns);
Wei Mi9a16d652016-04-13 03:08:27 +00001489
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001490 LLVM_DEBUG({
Wei Mi9a16d652016-04-13 03:08:27 +00001491 dbgs() << "Finally inserted spills in BB: ";
1492 for (const auto Ispill : SpillsToIns)
1493 dbgs() << Ispill.first->getNumber() << " ";
1494 dbgs() << "\nFinally removed spills in BB: ";
1495 for (const auto Rspill : SpillsToRm)
1496 dbgs() << Rspill->getParent()->getNumber() << " ";
1497 dbgs() << "\n";
1498 });
1499
1500 // Stack live range update.
1501 LiveInterval &StackIntvl = LSS.getInterval(Slot);
Wei Mi8c4136b2016-05-11 22:37:43 +00001502 if (!SpillsToIns.empty() || !SpillsToRm.empty())
Wei Mi9a16d652016-04-13 03:08:27 +00001503 StackIntvl.MergeValueInAsValue(OrigLI, OrigVNI,
1504 StackIntvl.getValNumInfo(0));
Wei Mi9a16d652016-04-13 03:08:27 +00001505
1506 // Insert hoisted spills.
1507 for (auto const Insert : SpillsToIns) {
1508 MachineBasicBlock *BB = Insert.first;
1509 unsigned LiveReg = Insert.second;
Wei Mif3c8f532016-05-23 19:39:19 +00001510 MachineBasicBlock::iterator MI = IPA.getLastInsertPointIter(OrigLI, *BB);
Wei Mi9a16d652016-04-13 03:08:27 +00001511 TII.storeRegToStackSlot(*BB, MI, LiveReg, false, Slot,
1512 MRI.getRegClass(LiveReg), &TRI);
1513 LIS.InsertMachineInstrRangeInMaps(std::prev(MI), MI);
1514 ++NumSpills;
1515 }
1516
Eric Christopher75d661a2016-05-04 21:45:36 +00001517 // Remove redundant spills or change them to dead instructions.
Wei Mi9a16d652016-04-13 03:08:27 +00001518 NumSpills -= SpillsToRm.size();
1519 for (auto const RMEnt : SpillsToRm) {
1520 RMEnt->setDesc(TII.get(TargetOpcode::KILL));
1521 for (unsigned i = RMEnt->getNumOperands(); i; --i) {
1522 MachineOperand &MO = RMEnt->getOperand(i - 1);
1523 if (MO.isReg() && MO.isImplicit() && MO.isDef() && !MO.isDead())
1524 RMEnt->RemoveOperand(i - 1);
1525 }
1526 }
Wei Mic0223702016-07-08 21:08:09 +00001527 Edit.eliminateDeadDefs(SpillsToRm, None, AA);
Wei Mi9a16d652016-04-13 03:08:27 +00001528 }
1529}
Wei Mi963f2df2016-04-15 23:16:44 +00001530
1531/// For VirtReg clone, the \p New register should have the same physreg or
1532/// stackslot as the \p old register.
1533void HoistSpillHelper::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
1534 if (VRM.hasPhys(Old))
1535 VRM.assignVirt2Phys(New, VRM.getPhys(Old));
1536 else if (VRM.getStackSlot(Old) != VirtRegMap::NO_STACK_SLOT)
1537 VRM.assignVirt2StackSlot(New, VRM.getStackSlot(Old));
1538 else
1539 llvm_unreachable("VReg should be assigned either physreg or stackslot");
1540}