blob: 37ea3827f8843aab667ca821407cc14d8761581f [file] [log] [blame]
Akira Hatanaka71928e62012-04-17 18:03:21 +00001//===- MipsDisassembler.cpp - Disassembler for Mips -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the Mips Disassembler.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Mips.h"
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000015#include "MipsRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MipsSubtarget.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000017#include "llvm/MC/MCDisassembler.h"
Jim Grosbachecaef492012-08-14 19:06:05 +000018#include "llvm/MC/MCFixedLenDisassembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/MC/MCInst.h"
20#include "llvm/MC/MCSubtargetInfo.h"
21#include "llvm/Support/MathExtras.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000022#include "llvm/Support/MemoryObject.h"
23#include "llvm/Support/TargetRegistry.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000024
Akira Hatanaka71928e62012-04-17 18:03:21 +000025using namespace llvm;
26
27typedef MCDisassembler::DecodeStatus DecodeStatus;
28
Benjamin Kramercb3e98c2012-05-01 14:34:24 +000029namespace {
30
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000031/// MipsDisassemblerBase - a disasembler class for Mips.
32class MipsDisassemblerBase : public MCDisassembler {
Akira Hatanaka71928e62012-04-17 18:03:21 +000033public:
34 /// Constructor - Initializes the disassembler.
35 ///
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000036 MipsDisassemblerBase(const MCSubtargetInfo &STI, const MCRegisterInfo *Info,
37 bool bigEndian) :
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +000038 MCDisassembler(STI), RegInfo(Info),
39 IsN64(STI.getFeatureBits() & Mips::FeatureN64), isBigEndian(bigEndian) {}
Akira Hatanaka71928e62012-04-17 18:03:21 +000040
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000041 virtual ~MipsDisassemblerBase() {}
Akira Hatanaka71928e62012-04-17 18:03:21 +000042
Benjamin Kramerdcfd5b52013-08-03 22:16:16 +000043 const MCRegisterInfo *getRegInfo() const { return RegInfo.get(); }
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000044
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +000045 bool isN64() const { return IsN64; }
46
Akira Hatanaka71928e62012-04-17 18:03:21 +000047private:
Benjamin Kramerdcfd5b52013-08-03 22:16:16 +000048 OwningPtr<const MCRegisterInfo> RegInfo;
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +000049 bool IsN64;
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000050protected:
Akira Hatanaka71928e62012-04-17 18:03:21 +000051 bool isBigEndian;
52};
53
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000054/// MipsDisassembler - a disasembler class for Mips32.
55class MipsDisassembler : public MipsDisassemblerBase {
Vladimir Medicdde3d582013-09-06 12:30:36 +000056 bool IsMicroMips;
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000057public:
58 /// Constructor - Initializes the disassembler.
59 ///
60 MipsDisassembler(const MCSubtargetInfo &STI, const MCRegisterInfo *Info,
61 bool bigEndian) :
Vladimir Medicdde3d582013-09-06 12:30:36 +000062 MipsDisassemblerBase(STI, Info, bigEndian) {
63 IsMicroMips = STI.getFeatureBits() & Mips::FeatureMicroMips;
64 }
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000065
66 /// getInstruction - See MCDisassembler.
67 virtual DecodeStatus getInstruction(MCInst &instr,
68 uint64_t &size,
69 const MemoryObject &region,
70 uint64_t address,
71 raw_ostream &vStream,
72 raw_ostream &cStream) const;
73};
74
Akira Hatanaka71928e62012-04-17 18:03:21 +000075
76/// Mips64Disassembler - a disasembler class for Mips64.
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000077class Mips64Disassembler : public MipsDisassemblerBase {
Akira Hatanaka71928e62012-04-17 18:03:21 +000078public:
79 /// Constructor - Initializes the disassembler.
80 ///
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000081 Mips64Disassembler(const MCSubtargetInfo &STI, const MCRegisterInfo *Info,
82 bool bigEndian) :
83 MipsDisassemblerBase(STI, Info, bigEndian) {}
Akira Hatanaka71928e62012-04-17 18:03:21 +000084
85 /// getInstruction - See MCDisassembler.
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000086 virtual DecodeStatus getInstruction(MCInst &instr,
87 uint64_t &size,
88 const MemoryObject &region,
89 uint64_t address,
90 raw_ostream &vStream,
91 raw_ostream &cStream) const;
Akira Hatanaka71928e62012-04-17 18:03:21 +000092};
93
Benjamin Kramercb3e98c2012-05-01 14:34:24 +000094} // end anonymous namespace
95
Akira Hatanaka71928e62012-04-17 18:03:21 +000096// Forward declare these because the autogenerated code will reference them.
97// Definitions are further down.
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000098static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst,
99 unsigned RegNo,
100 uint64_t Address,
101 const void *Decoder);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000102
Reed Kotlerec8a5492013-02-14 03:05:25 +0000103static DecodeStatus DecodeCPU16RegsRegisterClass(MCInst &Inst,
104 unsigned RegNo,
105 uint64_t Address,
106 const void *Decoder);
107
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000108static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst,
109 unsigned RegNo,
110 uint64_t Address,
111 const void *Decoder);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000112
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000113static DecodeStatus DecodePtrRegisterClass(MCInst &Inst,
114 unsigned Insn,
115 uint64_t Address,
116 const void *Decoder);
117
Akira Hatanaka654655f2013-08-14 00:53:38 +0000118static DecodeStatus DecodeDSPRRegisterClass(MCInst &Inst,
119 unsigned RegNo,
120 uint64_t Address,
121 const void *Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000122
Akira Hatanaka71928e62012-04-17 18:03:21 +0000123static DecodeStatus DecodeFGR64RegisterClass(MCInst &Inst,
124 unsigned RegNo,
125 uint64_t Address,
126 const void *Decoder);
127
128static DecodeStatus DecodeFGR32RegisterClass(MCInst &Inst,
129 unsigned RegNo,
130 uint64_t Address,
131 const void *Decoder);
132
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000133static DecodeStatus DecodeFGRH32RegisterClass(MCInst &Inst,
134 unsigned RegNo,
135 uint64_t Address,
136 const void *Decoder);
137
Akira Hatanaka71928e62012-04-17 18:03:21 +0000138static DecodeStatus DecodeCCRRegisterClass(MCInst &Inst,
139 unsigned RegNo,
140 uint64_t Address,
141 const void *Decoder);
142
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000143static DecodeStatus DecodeFCCRegisterClass(MCInst &Inst,
144 unsigned RegNo,
145 uint64_t Address,
146 const void *Decoder);
147
Akira Hatanaka71928e62012-04-17 18:03:21 +0000148static DecodeStatus DecodeHWRegsRegisterClass(MCInst &Inst,
149 unsigned Insn,
150 uint64_t Address,
151 const void *Decoder);
152
153static DecodeStatus DecodeAFGR64RegisterClass(MCInst &Inst,
154 unsigned RegNo,
155 uint64_t Address,
156 const void *Decoder);
157
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000158static DecodeStatus DecodeACC64DSPRegisterClass(MCInst &Inst,
159 unsigned RegNo,
160 uint64_t Address,
161 const void *Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000162
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000163static DecodeStatus DecodeHI32DSPRegisterClass(MCInst &Inst,
164 unsigned RegNo,
165 uint64_t Address,
166 const void *Decoder);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000167
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000168static DecodeStatus DecodeLO32DSPRegisterClass(MCInst &Inst,
169 unsigned RegNo,
170 uint64_t Address,
171 const void *Decoder);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000172
Jack Carter3eb663b2013-09-26 00:09:46 +0000173static DecodeStatus DecodeMSA128BRegisterClass(MCInst &Inst,
174 unsigned RegNo,
175 uint64_t Address,
176 const void *Decoder);
177
Jack Carter5dc8ac92013-09-25 23:50:44 +0000178static DecodeStatus DecodeMSA128HRegisterClass(MCInst &Inst,
179 unsigned RegNo,
180 uint64_t Address,
181 const void *Decoder);
182
183static DecodeStatus DecodeMSA128WRegisterClass(MCInst &Inst,
184 unsigned RegNo,
185 uint64_t Address,
186 const void *Decoder);
187
188static DecodeStatus DecodeMSA128DRegisterClass(MCInst &Inst,
189 unsigned RegNo,
190 uint64_t Address,
191 const void *Decoder);
192
Matheus Almeidaa591fdc2013-10-21 12:26:50 +0000193static DecodeStatus DecodeMSACtrlRegisterClass(MCInst &Inst,
194 unsigned RegNo,
195 uint64_t Address,
196 const void *Decoder);
197
Akira Hatanaka71928e62012-04-17 18:03:21 +0000198static DecodeStatus DecodeBranchTarget(MCInst &Inst,
199 unsigned Offset,
200 uint64_t Address,
201 const void *Decoder);
202
Akira Hatanaka71928e62012-04-17 18:03:21 +0000203static DecodeStatus DecodeJumpTarget(MCInst &Inst,
204 unsigned Insn,
205 uint64_t Address,
206 const void *Decoder);
207
208static DecodeStatus DecodeMem(MCInst &Inst,
209 unsigned Insn,
210 uint64_t Address,
211 const void *Decoder);
212
Matheus Almeidafe0bf9f2013-10-21 13:07:13 +0000213static DecodeStatus DecodeMSA128Mem(MCInst &Inst, unsigned Insn,
214 uint64_t Address, const void *Decoder);
215
Vladimir Medicdde3d582013-09-06 12:30:36 +0000216static DecodeStatus DecodeMemMMImm12(MCInst &Inst,
217 unsigned Insn,
218 uint64_t Address,
219 const void *Decoder);
220
221static DecodeStatus DecodeMemMMImm16(MCInst &Inst,
222 unsigned Insn,
223 uint64_t Address,
224 const void *Decoder);
225
Akira Hatanaka71928e62012-04-17 18:03:21 +0000226static DecodeStatus DecodeFMem(MCInst &Inst, unsigned Insn,
227 uint64_t Address,
228 const void *Decoder);
229
230static DecodeStatus DecodeSimm16(MCInst &Inst,
231 unsigned Insn,
232 uint64_t Address,
233 const void *Decoder);
234
Akira Hatanaka71928e62012-04-17 18:03:21 +0000235static DecodeStatus DecodeInsSize(MCInst &Inst,
236 unsigned Insn,
237 uint64_t Address,
238 const void *Decoder);
239
240static DecodeStatus DecodeExtSize(MCInst &Inst,
241 unsigned Insn,
242 uint64_t Address,
243 const void *Decoder);
244
245namespace llvm {
246extern Target TheMipselTarget, TheMipsTarget, TheMips64Target,
247 TheMips64elTarget;
248}
249
250static MCDisassembler *createMipsDisassembler(
251 const Target &T,
252 const MCSubtargetInfo &STI) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000253 return new MipsDisassembler(STI, T.createMCRegInfo(""), true);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000254}
255
256static MCDisassembler *createMipselDisassembler(
257 const Target &T,
258 const MCSubtargetInfo &STI) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000259 return new MipsDisassembler(STI, T.createMCRegInfo(""), false);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000260}
261
262static MCDisassembler *createMips64Disassembler(
263 const Target &T,
264 const MCSubtargetInfo &STI) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000265 return new Mips64Disassembler(STI, T.createMCRegInfo(""), true);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000266}
267
268static MCDisassembler *createMips64elDisassembler(
269 const Target &T,
270 const MCSubtargetInfo &STI) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000271 return new Mips64Disassembler(STI, T.createMCRegInfo(""), false);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000272}
273
274extern "C" void LLVMInitializeMipsDisassembler() {
275 // Register the disassembler.
276 TargetRegistry::RegisterMCDisassembler(TheMipsTarget,
277 createMipsDisassembler);
278 TargetRegistry::RegisterMCDisassembler(TheMipselTarget,
279 createMipselDisassembler);
280 TargetRegistry::RegisterMCDisassembler(TheMips64Target,
281 createMips64Disassembler);
282 TargetRegistry::RegisterMCDisassembler(TheMips64elTarget,
283 createMips64elDisassembler);
284}
285
286
287#include "MipsGenDisassemblerTables.inc"
288
289 /// readInstruction - read four bytes from the MemoryObject
290 /// and return 32 bit word sorted according to the given endianess
291static DecodeStatus readInstruction32(const MemoryObject &region,
292 uint64_t address,
293 uint64_t &size,
294 uint32_t &insn,
Vladimir Medicdde3d582013-09-06 12:30:36 +0000295 bool isBigEndian,
296 bool IsMicroMips) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000297 uint8_t Bytes[4];
298
299 // We want to read exactly 4 Bytes of data.
Benjamin Kramer534d3a42013-05-24 10:54:58 +0000300 if (region.readBytes(address, 4, Bytes) == -1) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000301 size = 0;
302 return MCDisassembler::Fail;
303 }
304
305 if (isBigEndian) {
306 // Encoded as a big-endian 32-bit word in the stream.
307 insn = (Bytes[3] << 0) |
308 (Bytes[2] << 8) |
309 (Bytes[1] << 16) |
310 (Bytes[0] << 24);
311 }
312 else {
313 // Encoded as a small-endian 32-bit word in the stream.
Vladimir Medicdde3d582013-09-06 12:30:36 +0000314 // Little-endian byte ordering:
315 // mips32r2: 4 | 3 | 2 | 1
316 // microMIPS: 2 | 1 | 4 | 3
317 if (IsMicroMips) {
318 insn = (Bytes[2] << 0) |
319 (Bytes[3] << 8) |
320 (Bytes[0] << 16) |
321 (Bytes[1] << 24);
322 } else {
323 insn = (Bytes[0] << 0) |
324 (Bytes[1] << 8) |
325 (Bytes[2] << 16) |
326 (Bytes[3] << 24);
327 }
Akira Hatanaka71928e62012-04-17 18:03:21 +0000328 }
329
330 return MCDisassembler::Success;
331}
332
333DecodeStatus
334MipsDisassembler::getInstruction(MCInst &instr,
335 uint64_t &Size,
336 const MemoryObject &Region,
337 uint64_t Address,
338 raw_ostream &vStream,
339 raw_ostream &cStream) const {
340 uint32_t Insn;
341
342 DecodeStatus Result = readInstruction32(Region, Address, Size,
Vladimir Medicdde3d582013-09-06 12:30:36 +0000343 Insn, isBigEndian, IsMicroMips);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000344 if (Result == MCDisassembler::Fail)
345 return MCDisassembler::Fail;
346
Vladimir Medicdde3d582013-09-06 12:30:36 +0000347 if (IsMicroMips) {
348 // Calling the auto-generated decoder function.
349 Result = decodeInstruction(DecoderTableMicroMips32, instr, Insn, Address,
350 this, STI);
351 if (Result != MCDisassembler::Fail) {
352 Size = 4;
353 return Result;
354 }
355 return MCDisassembler::Fail;
356 }
357
Akira Hatanaka71928e62012-04-17 18:03:21 +0000358 // Calling the auto-generated decoder function.
Jim Grosbachecaef492012-08-14 19:06:05 +0000359 Result = decodeInstruction(DecoderTableMips32, instr, Insn, Address,
360 this, STI);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000361 if (Result != MCDisassembler::Fail) {
362 Size = 4;
363 return Result;
364 }
365
366 return MCDisassembler::Fail;
367}
368
369DecodeStatus
370Mips64Disassembler::getInstruction(MCInst &instr,
371 uint64_t &Size,
372 const MemoryObject &Region,
373 uint64_t Address,
374 raw_ostream &vStream,
375 raw_ostream &cStream) const {
376 uint32_t Insn;
377
378 DecodeStatus Result = readInstruction32(Region, Address, Size,
Vladimir Medicdde3d582013-09-06 12:30:36 +0000379 Insn, isBigEndian, false);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000380 if (Result == MCDisassembler::Fail)
381 return MCDisassembler::Fail;
382
383 // Calling the auto-generated decoder function.
Jim Grosbachecaef492012-08-14 19:06:05 +0000384 Result = decodeInstruction(DecoderTableMips6432, instr, Insn, Address,
385 this, STI);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000386 if (Result != MCDisassembler::Fail) {
387 Size = 4;
388 return Result;
389 }
390 // If we fail to decode in Mips64 decoder space we can try in Mips32
Jim Grosbachecaef492012-08-14 19:06:05 +0000391 Result = decodeInstruction(DecoderTableMips32, instr, Insn, Address,
392 this, STI);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000393 if (Result != MCDisassembler::Fail) {
394 Size = 4;
395 return Result;
396 }
397
398 return MCDisassembler::Fail;
399}
400
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000401static unsigned getReg(const void *D, unsigned RC, unsigned RegNo) {
402 const MipsDisassemblerBase *Dis = static_cast<const MipsDisassemblerBase*>(D);
403 return *(Dis->getRegInfo()->getRegClass(RC).begin() + RegNo);
404}
405
Reed Kotlerec8a5492013-02-14 03:05:25 +0000406static DecodeStatus DecodeCPU16RegsRegisterClass(MCInst &Inst,
407 unsigned RegNo,
408 uint64_t Address,
409 const void *Decoder) {
410
411 return MCDisassembler::Fail;
412
413}
414
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000415static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst,
416 unsigned RegNo,
417 uint64_t Address,
418 const void *Decoder) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000419
420 if (RegNo > 31)
421 return MCDisassembler::Fail;
422
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000423 unsigned Reg = getReg(Decoder, Mips::GPR64RegClassID, RegNo);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000424 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000425 return MCDisassembler::Success;
426}
427
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000428static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst,
429 unsigned RegNo,
430 uint64_t Address,
431 const void *Decoder) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000432 if (RegNo > 31)
433 return MCDisassembler::Fail;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000434 unsigned Reg = getReg(Decoder, Mips::GPR32RegClassID, RegNo);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000435 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000436 return MCDisassembler::Success;
437}
438
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000439static DecodeStatus DecodePtrRegisterClass(MCInst &Inst,
440 unsigned RegNo,
441 uint64_t Address,
442 const void *Decoder) {
443 if (static_cast<const MipsDisassembler *>(Decoder)->isN64())
444 return DecodeGPR64RegisterClass(Inst, RegNo, Address, Decoder);
445
446 return DecodeGPR32RegisterClass(Inst, RegNo, Address, Decoder);
447}
448
Akira Hatanaka654655f2013-08-14 00:53:38 +0000449static DecodeStatus DecodeDSPRRegisterClass(MCInst &Inst,
450 unsigned RegNo,
451 uint64_t Address,
452 const void *Decoder) {
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000453 return DecodeGPR32RegisterClass(Inst, RegNo, Address, Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000454}
455
Akira Hatanaka71928e62012-04-17 18:03:21 +0000456static DecodeStatus DecodeFGR64RegisterClass(MCInst &Inst,
457 unsigned RegNo,
458 uint64_t Address,
459 const void *Decoder) {
460 if (RegNo > 31)
461 return MCDisassembler::Fail;
462
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000463 unsigned Reg = getReg(Decoder, Mips::FGR64RegClassID, RegNo);
464 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000465 return MCDisassembler::Success;
466}
467
468static DecodeStatus DecodeFGR32RegisterClass(MCInst &Inst,
469 unsigned RegNo,
470 uint64_t Address,
471 const void *Decoder) {
472 if (RegNo > 31)
473 return MCDisassembler::Fail;
474
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000475 unsigned Reg = getReg(Decoder, Mips::FGR32RegClassID, RegNo);
476 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000477 return MCDisassembler::Success;
478}
479
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000480static DecodeStatus DecodeFGRH32RegisterClass(MCInst &Inst,
481 unsigned RegNo,
482 uint64_t Address,
483 const void *Decoder) {
484 if (RegNo > 31)
485 return MCDisassembler::Fail;
486
487 unsigned Reg = getReg(Decoder, Mips::FGRH32RegClassID, RegNo);
488 Inst.addOperand(MCOperand::CreateReg(Reg));
489 return MCDisassembler::Success;
490}
491
Akira Hatanaka71928e62012-04-17 18:03:21 +0000492static DecodeStatus DecodeCCRRegisterClass(MCInst &Inst,
493 unsigned RegNo,
494 uint64_t Address,
495 const void *Decoder) {
Chad Rosier253777f2013-06-26 22:23:32 +0000496 if (RegNo > 31)
497 return MCDisassembler::Fail;
498 unsigned Reg = getReg(Decoder, Mips::CCRRegClassID, RegNo);
499 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000500 return MCDisassembler::Success;
501}
502
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000503static DecodeStatus DecodeFCCRegisterClass(MCInst &Inst,
504 unsigned RegNo,
505 uint64_t Address,
506 const void *Decoder) {
507 if (RegNo > 7)
508 return MCDisassembler::Fail;
509 unsigned Reg = getReg(Decoder, Mips::FCCRegClassID, RegNo);
510 Inst.addOperand(MCOperand::CreateReg(Reg));
511 return MCDisassembler::Success;
512}
513
Akira Hatanaka71928e62012-04-17 18:03:21 +0000514static DecodeStatus DecodeMem(MCInst &Inst,
515 unsigned Insn,
516 uint64_t Address,
517 const void *Decoder) {
518 int Offset = SignExtend32<16>(Insn & 0xffff);
Jim Grosbachecaef492012-08-14 19:06:05 +0000519 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
520 unsigned Base = fieldFromInstruction(Insn, 21, 5);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000521
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000522 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
523 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000524
525 if(Inst.getOpcode() == Mips::SC){
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000526 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000527 }
528
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000529 Inst.addOperand(MCOperand::CreateReg(Reg));
530 Inst.addOperand(MCOperand::CreateReg(Base));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000531 Inst.addOperand(MCOperand::CreateImm(Offset));
532
533 return MCDisassembler::Success;
534}
535
Matheus Almeidafe0bf9f2013-10-21 13:07:13 +0000536static DecodeStatus DecodeMSA128Mem(MCInst &Inst, unsigned Insn,
537 uint64_t Address, const void *Decoder) {
538 int Offset = SignExtend32<10>(fieldFromInstruction(Insn, 16, 10));
539 unsigned Reg = fieldFromInstruction(Insn, 6, 5);
540 unsigned Base = fieldFromInstruction(Insn, 11, 5);
541
542 Reg = getReg(Decoder, Mips::MSA128BRegClassID, Reg);
543 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
544
545 Inst.addOperand(MCOperand::CreateReg(Reg));
546 Inst.addOperand(MCOperand::CreateReg(Base));
547 Inst.addOperand(MCOperand::CreateImm(Offset));
548
549 return MCDisassembler::Success;
550}
551
Vladimir Medicdde3d582013-09-06 12:30:36 +0000552static DecodeStatus DecodeMemMMImm12(MCInst &Inst,
553 unsigned Insn,
554 uint64_t Address,
555 const void *Decoder) {
556 int Offset = SignExtend32<12>(Insn & 0x0fff);
557 unsigned Reg = fieldFromInstruction(Insn, 21, 5);
558 unsigned Base = fieldFromInstruction(Insn, 16, 5);
559
560 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
561 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
562
563 Inst.addOperand(MCOperand::CreateReg(Reg));
564 Inst.addOperand(MCOperand::CreateReg(Base));
565 Inst.addOperand(MCOperand::CreateImm(Offset));
566
567 return MCDisassembler::Success;
568}
569
570static DecodeStatus DecodeMemMMImm16(MCInst &Inst,
571 unsigned Insn,
572 uint64_t Address,
573 const void *Decoder) {
574 int Offset = SignExtend32<16>(Insn & 0xffff);
575 unsigned Reg = fieldFromInstruction(Insn, 21, 5);
576 unsigned Base = fieldFromInstruction(Insn, 16, 5);
577
578 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
579 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
580
581 Inst.addOperand(MCOperand::CreateReg(Reg));
582 Inst.addOperand(MCOperand::CreateReg(Base));
583 Inst.addOperand(MCOperand::CreateImm(Offset));
584
585 return MCDisassembler::Success;
586}
587
Akira Hatanaka71928e62012-04-17 18:03:21 +0000588static DecodeStatus DecodeFMem(MCInst &Inst,
589 unsigned Insn,
590 uint64_t Address,
591 const void *Decoder) {
592 int Offset = SignExtend32<16>(Insn & 0xffff);
Jim Grosbachecaef492012-08-14 19:06:05 +0000593 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
594 unsigned Base = fieldFromInstruction(Insn, 21, 5);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000595
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000596 Reg = getReg(Decoder, Mips::FGR64RegClassID, Reg);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000597 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000598
599 Inst.addOperand(MCOperand::CreateReg(Reg));
600 Inst.addOperand(MCOperand::CreateReg(Base));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000601 Inst.addOperand(MCOperand::CreateImm(Offset));
602
603 return MCDisassembler::Success;
604}
605
606
607static DecodeStatus DecodeHWRegsRegisterClass(MCInst &Inst,
608 unsigned RegNo,
609 uint64_t Address,
610 const void *Decoder) {
611 // Currently only hardware register 29 is supported.
612 if (RegNo != 29)
613 return MCDisassembler::Fail;
614 Inst.addOperand(MCOperand::CreateReg(Mips::HWR29));
615 return MCDisassembler::Success;
616}
617
Akira Hatanaka71928e62012-04-17 18:03:21 +0000618static DecodeStatus DecodeAFGR64RegisterClass(MCInst &Inst,
619 unsigned RegNo,
620 uint64_t Address,
621 const void *Decoder) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000622 if (RegNo > 30 || RegNo %2)
Akira Hatanaka71928e62012-04-17 18:03:21 +0000623 return MCDisassembler::Fail;
624
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000625 ;
626 unsigned Reg = getReg(Decoder, Mips::AFGR64RegClassID, RegNo /2);
627 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000628 return MCDisassembler::Success;
629}
630
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000631static DecodeStatus DecodeACC64DSPRegisterClass(MCInst &Inst,
632 unsigned RegNo,
633 uint64_t Address,
634 const void *Decoder) {
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000635 if (RegNo >= 4)
636 return MCDisassembler::Fail;
637
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000638 unsigned Reg = getReg(Decoder, Mips::ACC64DSPRegClassID, RegNo);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000639 Inst.addOperand(MCOperand::CreateReg(Reg));
640 return MCDisassembler::Success;
641}
642
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000643static DecodeStatus DecodeHI32DSPRegisterClass(MCInst &Inst,
644 unsigned RegNo,
645 uint64_t Address,
646 const void *Decoder) {
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000647 if (RegNo >= 4)
648 return MCDisassembler::Fail;
649
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000650 unsigned Reg = getReg(Decoder, Mips::HI32DSPRegClassID, RegNo);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000651 Inst.addOperand(MCOperand::CreateReg(Reg));
652 return MCDisassembler::Success;
653}
654
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000655static DecodeStatus DecodeLO32DSPRegisterClass(MCInst &Inst,
656 unsigned RegNo,
657 uint64_t Address,
658 const void *Decoder) {
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000659 if (RegNo >= 4)
660 return MCDisassembler::Fail;
661
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000662 unsigned Reg = getReg(Decoder, Mips::LO32DSPRegClassID, RegNo);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000663 Inst.addOperand(MCOperand::CreateReg(Reg));
664 return MCDisassembler::Success;
665}
666
Jack Carter3eb663b2013-09-26 00:09:46 +0000667static DecodeStatus DecodeMSA128BRegisterClass(MCInst &Inst,
668 unsigned RegNo,
669 uint64_t Address,
670 const void *Decoder) {
671 if (RegNo > 31)
672 return MCDisassembler::Fail;
673
674 unsigned Reg = getReg(Decoder, Mips::MSA128BRegClassID, RegNo);
675 Inst.addOperand(MCOperand::CreateReg(Reg));
676 return MCDisassembler::Success;
677}
678
Jack Carter5dc8ac92013-09-25 23:50:44 +0000679static DecodeStatus DecodeMSA128HRegisterClass(MCInst &Inst,
680 unsigned RegNo,
681 uint64_t Address,
682 const void *Decoder) {
683 if (RegNo > 31)
684 return MCDisassembler::Fail;
685
686 unsigned Reg = getReg(Decoder, Mips::MSA128HRegClassID, RegNo);
687 Inst.addOperand(MCOperand::CreateReg(Reg));
688 return MCDisassembler::Success;
689}
690
691static DecodeStatus DecodeMSA128WRegisterClass(MCInst &Inst,
692 unsigned RegNo,
693 uint64_t Address,
694 const void *Decoder) {
695 if (RegNo > 31)
696 return MCDisassembler::Fail;
697
698 unsigned Reg = getReg(Decoder, Mips::MSA128WRegClassID, RegNo);
699 Inst.addOperand(MCOperand::CreateReg(Reg));
700 return MCDisassembler::Success;
701}
702
703static DecodeStatus DecodeMSA128DRegisterClass(MCInst &Inst,
704 unsigned RegNo,
705 uint64_t Address,
706 const void *Decoder) {
707 if (RegNo > 31)
708 return MCDisassembler::Fail;
709
710 unsigned Reg = getReg(Decoder, Mips::MSA128DRegClassID, RegNo);
711 Inst.addOperand(MCOperand::CreateReg(Reg));
712 return MCDisassembler::Success;
713}
714
Matheus Almeidaa591fdc2013-10-21 12:26:50 +0000715static DecodeStatus DecodeMSACtrlRegisterClass(MCInst &Inst,
716 unsigned RegNo,
717 uint64_t Address,
718 const void *Decoder) {
719 if (RegNo > 7)
720 return MCDisassembler::Fail;
721
722 unsigned Reg = getReg(Decoder, Mips::MSACtrlRegClassID, RegNo);
723 Inst.addOperand(MCOperand::CreateReg(Reg));
724 return MCDisassembler::Success;
725}
726
Akira Hatanaka71928e62012-04-17 18:03:21 +0000727static DecodeStatus DecodeBranchTarget(MCInst &Inst,
728 unsigned Offset,
729 uint64_t Address,
730 const void *Decoder) {
731 unsigned BranchOffset = Offset & 0xffff;
732 BranchOffset = SignExtend32<18>(BranchOffset << 2) + 4;
733 Inst.addOperand(MCOperand::CreateImm(BranchOffset));
734 return MCDisassembler::Success;
735}
736
Akira Hatanaka71928e62012-04-17 18:03:21 +0000737static DecodeStatus DecodeJumpTarget(MCInst &Inst,
738 unsigned Insn,
739 uint64_t Address,
740 const void *Decoder) {
741
Jim Grosbachecaef492012-08-14 19:06:05 +0000742 unsigned JumpOffset = fieldFromInstruction(Insn, 0, 26) << 2;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000743 Inst.addOperand(MCOperand::CreateImm(JumpOffset));
744 return MCDisassembler::Success;
745}
746
747
748static DecodeStatus DecodeSimm16(MCInst &Inst,
749 unsigned Insn,
750 uint64_t Address,
751 const void *Decoder) {
752 Inst.addOperand(MCOperand::CreateImm(SignExtend32<16>(Insn)));
753 return MCDisassembler::Success;
754}
755
756static DecodeStatus DecodeInsSize(MCInst &Inst,
757 unsigned Insn,
758 uint64_t Address,
759 const void *Decoder) {
760 // First we need to grab the pos(lsb) from MCInst.
761 int Pos = Inst.getOperand(2).getImm();
762 int Size = (int) Insn - Pos + 1;
763 Inst.addOperand(MCOperand::CreateImm(SignExtend32<16>(Size)));
764 return MCDisassembler::Success;
765}
766
767static DecodeStatus DecodeExtSize(MCInst &Inst,
768 unsigned Insn,
769 uint64_t Address,
770 const void *Decoder) {
771 int Size = (int) Insn + 1;
772 Inst.addOperand(MCOperand::CreateImm(SignExtend32<16>(Size)));
773 return MCDisassembler::Success;
774}