blob: fe85e8209f7add2a23f7ba881e7cc9ba4f88beda [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnerd7495ae2006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner9754d142006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000040]>;
41
Dan Gohman48b185d2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000044]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000047]>;
48
Evan Cheng32e376f2008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000051]>;
Evan Cheng32e376f2008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Hal Finkel3ee2af72014-07-18 23:29:49 +000060def tocentry32 : Operand<iPTR> {
61 let MIOperandInfo = (ops i32imm:$imm);
62}
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000063
Chris Lattner27f53452006-03-01 05:50:56 +000064//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000065// PowerPC specific DAG Nodes.
66//
67
Hal Finkel2e103312013-04-03 04:01:11 +000068def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
69def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
70
Hal Finkelf6d45f22013-04-01 17:52:07 +000071def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
72def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
73def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
74def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000075def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
76def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000077def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
78def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000079def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
80 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000081def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
82 [SDNPHasChain, SDNPMayLoad]>;
83def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +000084 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000085
Ulrich Weigand874fc622013-03-26 10:56:22 +000086// Extract FPSCR (not modeled at the DAG level).
87def PPCmffs : SDNode<"PPCISD::MFFS",
88 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
89
90// Perform FADD in round-to-zero mode.
91def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
92
Dale Johannesen666323e2007-10-10 01:01:31 +000093
Chris Lattner261009a2005-10-25 20:55:47 +000094def PPCfsel : SDNode<"PPCISD::FSEL",
95 // Type constraint for fsel.
96 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
97 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000098
Nate Begeman69caef22005-12-13 22:55:22 +000099def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
100def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000101def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman69caef22005-12-13 22:55:22 +0000102def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
103def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000104
Roman Divacky32143e22013-12-20 18:08:54 +0000105def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>;
106
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000107def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
108def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
109 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000110def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000111def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
112def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
113def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000114def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
115def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
116def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
117def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
118 [SDNPHasChain]>;
119def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000120
Chris Lattnera8713b12006-03-20 01:53:53 +0000121def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000122
Chris Lattnerfea33f72005-12-06 02:10:38 +0000123// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
124// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000125def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
126def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
127def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000128
Chris Lattnerf9797942005-12-04 19:01:59 +0000129// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000130def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000131 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000132def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000133 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000134
Chris Lattner3b587342006-06-27 18:36:44 +0000135def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000136def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
137 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
138 SDNPVariadic]>;
139def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
140 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
141 SDNPVariadic]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000142def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000143 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000144def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesena954e922012-08-24 14:43:27 +0000145 [SDNPHasChain, SDNPSideEffect,
146 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000147def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000148 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000149def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
150 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
151 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000152
Chris Lattner9a249b02008-01-15 22:02:54 +0000153def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000154 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000155
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000156def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000157 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000158
Hal Finkel756810f2013-03-21 21:37:52 +0000159def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
160 SDTypeProfile<1, 1, [SDTCisInt<0>,
161 SDTCisPtrTy<1>]>,
162 [SDNPHasChain, SDNPSideEffect]>;
163def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
164 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
165 [SDNPHasChain, SDNPSideEffect]>;
166
Bill Schmidta87a7e22013-05-14 19:35:45 +0000167def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
168def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
169 [SDNPHasChain, SDNPSideEffect]>;
170
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000171def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000172def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000173
Chris Lattner9754d142006-04-18 17:59:36 +0000174def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000175 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000176
Chris Lattner94de7bc2008-01-10 05:12:37 +0000177def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
178 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000179def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
180 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000181
Hal Finkel5ab37802012-08-28 02:10:27 +0000182// Instructions to set/unset CR bit 6 for SVR4 vararg calls
183def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
184 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
185def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
186 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
187
Evan Cheng32e376f2008-07-12 02:23:19 +0000188// Instructions to support atomic operations
Evan Cheng5102bd92008-04-19 02:30:38 +0000189def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
190 [SDNPHasChain, SDNPMayLoad]>;
191def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
192 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng51096af2008-04-19 01:30:48 +0000193
Bill Schmidt27917782013-02-21 17:12:27 +0000194// Instructions to support medium and large code model
Bill Schmidt34627e32012-11-27 17:35:46 +0000195def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
196def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
197def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
198
199
Jim Laskey48850c12006-11-16 22:43:37 +0000200// Instructions to support dynamic alloca.
201def SDTDynOp : SDTypeProfile<1, 2, []>;
202def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
203
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000204//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000205// PowerPC specific transformation functions and pattern fragments.
206//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000207
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000208def SHL32 : SDNodeXForm<imm, [{
209 // Transformation function: 31 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000210 return getI32Imm(31 - N->getZExtValue());
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000211}]>;
212
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000213def SRL32 : SDNodeXForm<imm, [{
214 // Transformation function: 32 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000215 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000216}]>;
217
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000218def LO16 : SDNodeXForm<imm, [{
219 // Transformation function: get the low 16 bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000220 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000221}]>;
222
223def HI16 : SDNodeXForm<imm, [{
224 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000225 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000226}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000227
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000228def HA16 : SDNodeXForm<imm, [{
229 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000230 signed int Val = N->getZExtValue();
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000231 return getI32Imm((Val - (signed short)Val) >> 16);
232}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000233def MB : SDNodeXForm<imm, [{
234 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000235 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000236 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000237 return getI32Imm(mb);
238}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000239
Nate Begemand31efd12006-09-22 05:01:56 +0000240def ME : SDNodeXForm<imm, [{
241 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000242 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000243 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000244 return getI32Imm(me);
245}]>;
246def maskimm32 : PatLeaf<(imm), [{
247 // maskImm predicate - True if immediate is a run of ones.
248 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000249 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000250 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000251 else
252 return false;
253}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000254
Bill Schmidtf88571e2013-05-22 20:09:24 +0000255def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
256 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
257 // sign extended field. Used by instructions like 'addi'.
258 return (int32_t)Imm == (short)Imm;
259}]>;
260def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
261 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
262 // sign extended field. Used by instructions like 'addi'.
263 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000264}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000265def immZExt16 : PatLeaf<(imm), [{
266 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
267 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000268 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000269}], LO16>;
270
Chris Lattner7e742e42006-06-20 22:34:10 +0000271// imm16Shifted* - These match immediates where the low 16-bits are zero. There
272// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
273// identical in 32-bit mode, but in 64-bit mode, they return true if the
274// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
275// clear).
276def imm16ShiftedZExt : PatLeaf<(imm), [{
277 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
278 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000279 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000280}], HI16>;
281
282def imm16ShiftedSExt : PatLeaf<(imm), [{
283 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
284 // immediate are set. Used by instructions like 'addis'. Identical to
285 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000286 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000287 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000288 return true;
289 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000290 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000291}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000292
Hal Finkel940ab932014-02-28 00:27:01 +0000293def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{
294 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit
295 // zero extended field.
296 return isUInt<32>(Imm);
297}]>;
298
Hal Finkelb09680b2013-03-18 23:00:58 +0000299// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000300// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000301// offsets are hidden behind TOC entries than the values of the lower-order
302// bits cannot be checked directly. As a result, we need to also incorporate
303// an alignment check into the relevant patterns.
304
305def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
306 return cast<LoadSDNode>(N)->getAlignment() >= 4;
307}]>;
308def aligned4store : PatFrag<(ops node:$val, node:$ptr),
309 (store node:$val, node:$ptr), [{
310 return cast<StoreSDNode>(N)->getAlignment() >= 4;
311}]>;
312def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
313 return cast<LoadSDNode>(N)->getAlignment() >= 4;
314}]>;
315def aligned4pre_store : PatFrag<
316 (ops node:$val, node:$base, node:$offset),
317 (pre_store node:$val, node:$base, node:$offset), [{
318 return cast<StoreSDNode>(N)->getAlignment() >= 4;
319}]>;
320
321def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
322 return cast<LoadSDNode>(N)->getAlignment() < 4;
323}]>;
324def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
325 (store node:$val, node:$ptr), [{
326 return cast<StoreSDNode>(N)->getAlignment() < 4;
327}]>;
328def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
329 return cast<LoadSDNode>(N)->getAlignment() < 4;
330}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000331
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000332//===----------------------------------------------------------------------===//
333// PowerPC Flag Definitions.
334
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000335class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000336class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000337
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000338class RegConstraint<string C> {
339 string Constraints = C;
340}
Chris Lattner57711562006-11-15 23:24:18 +0000341class NoEncode<string E> {
342 string DisableEncoding = E;
343}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000344
345
346//===----------------------------------------------------------------------===//
347// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000348
Ulrich Weigand136ac222013-04-26 16:53:15 +0000349// In the default PowerPC assembler syntax, registers are specified simply
350// by number, so they cannot be distinguished from immediate values (without
351// looking at the opcode). This means that the default operand matching logic
352// for the asm parser does not work, and we need to specify custom matchers.
353// Since those can only be specified with RegisterOperand classes and not
354// directly on the RegisterClass, all instructions patterns used by the asm
355// parser need to use a RegisterOperand (instead of a RegisterClass) for
356// all their register operands.
357// For this purpose, we define one RegisterOperand for each RegisterClass,
358// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000359
Ulrich Weigand640192d2013-05-03 19:49:39 +0000360def PPCRegGPRCAsmOperand : AsmOperandClass {
361 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
362}
363def gprc : RegisterOperand<GPRC> {
364 let ParserMatchClass = PPCRegGPRCAsmOperand;
365}
366def PPCRegG8RCAsmOperand : AsmOperandClass {
367 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
368}
369def g8rc : RegisterOperand<G8RC> {
370 let ParserMatchClass = PPCRegG8RCAsmOperand;
371}
372def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
373 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
374}
375def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
376 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
377}
378def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
379 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
380}
381def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
382 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
383}
384def PPCRegF8RCAsmOperand : AsmOperandClass {
385 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
386}
387def f8rc : RegisterOperand<F8RC> {
388 let ParserMatchClass = PPCRegF8RCAsmOperand;
389}
390def PPCRegF4RCAsmOperand : AsmOperandClass {
391 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
392}
393def f4rc : RegisterOperand<F4RC> {
394 let ParserMatchClass = PPCRegF4RCAsmOperand;
395}
396def PPCRegVRRCAsmOperand : AsmOperandClass {
397 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
398}
399def vrrc : RegisterOperand<VRRC> {
400 let ParserMatchClass = PPCRegVRRCAsmOperand;
401}
402def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000403 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000404}
405def crbitrc : RegisterOperand<CRBITRC> {
406 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
407}
408def PPCRegCRRCAsmOperand : AsmOperandClass {
409 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
410}
411def crrc : RegisterOperand<CRRC> {
412 let ParserMatchClass = PPCRegCRRCAsmOperand;
413}
414
Hal Finkel27774d92014-03-13 07:58:58 +0000415def PPCU2ImmAsmOperand : AsmOperandClass {
416 let Name = "U2Imm"; let PredicateMethod = "isU2Imm";
417 let RenderMethod = "addImmOperands";
418}
419def u2imm : Operand<i32> {
420 let PrintMethod = "printU2ImmOperand";
421 let ParserMatchClass = PPCU2ImmAsmOperand;
422}
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000423
424def PPCU4ImmAsmOperand : AsmOperandClass {
425 let Name = "U4Imm"; let PredicateMethod = "isU4Imm";
426 let RenderMethod = "addImmOperands";
427}
428def u4imm : Operand<i32> {
429 let PrintMethod = "printU4ImmOperand";
430 let ParserMatchClass = PPCU4ImmAsmOperand;
431}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000432def PPCS5ImmAsmOperand : AsmOperandClass {
433 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
434 let RenderMethod = "addImmOperands";
435}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000436def s5imm : Operand<i32> {
437 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000438 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000439 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000440}
441def PPCU5ImmAsmOperand : AsmOperandClass {
442 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
443 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000444}
Chris Lattnerf006d152005-09-14 20:53:05 +0000445def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000446 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000447 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000448 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000449}
450def PPCU6ImmAsmOperand : AsmOperandClass {
451 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
452 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000453}
Chris Lattnerf006d152005-09-14 20:53:05 +0000454def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000455 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000456 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000457 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000458}
459def PPCS16ImmAsmOperand : AsmOperandClass {
460 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000461 let RenderMethod = "addS16ImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000462}
Chris Lattnerf006d152005-09-14 20:53:05 +0000463def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000464 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000465 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000466 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000467 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000468}
469def PPCU16ImmAsmOperand : AsmOperandClass {
470 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000471 let RenderMethod = "addU16ImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000472}
Chris Lattnerf006d152005-09-14 20:53:05 +0000473def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000474 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000475 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000476 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000477 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000478}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000479def PPCS17ImmAsmOperand : AsmOperandClass {
480 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000481 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000482}
483def s17imm : Operand<i32> {
484 // This operand type is used for addis/lis to allow the assembler parser
485 // to accept immediates in the range -65536..65535 for compatibility with
486 // the GNU assembler. The operand is treated as 16-bit otherwise.
487 let PrintMethod = "printS16ImmOperand";
488 let EncoderMethod = "getImm16Encoding";
489 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000490 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000491}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000492def PPCDirectBrAsmOperand : AsmOperandClass {
493 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
494 let RenderMethod = "addBranchTargetOperands";
495}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000496def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000497 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000498 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000499 let ParserMatchClass = PPCDirectBrAsmOperand;
500}
501def absdirectbrtarget : Operand<OtherVT> {
502 let PrintMethod = "printAbsBranchOperand";
503 let EncoderMethod = "getAbsDirectBrEncoding";
504 let ParserMatchClass = PPCDirectBrAsmOperand;
505}
506def PPCCondBrAsmOperand : AsmOperandClass {
507 let Name = "CondBr"; let PredicateMethod = "isCondBr";
508 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000509}
510def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000511 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000512 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000513 let ParserMatchClass = PPCCondBrAsmOperand;
514}
515def abscondbrtarget : Operand<OtherVT> {
516 let PrintMethod = "printAbsBranchOperand";
517 let EncoderMethod = "getAbsCondBrEncoding";
518 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000519}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000520def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000521 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000522 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000523 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000524}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000525def abscalltarget : Operand<iPTR> {
526 let PrintMethod = "printAbsBranchOperand";
527 let EncoderMethod = "getAbsDirectBrEncoding";
528 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000529}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000530def PPCCRBitMaskOperand : AsmOperandClass {
531 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000532}
Nate Begeman8465fe82005-07-20 22:42:00 +0000533def crbitm: Operand<i8> {
534 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000535 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000536 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000537 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000538}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000539// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000540// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000541def PPCRegGxRCNoR0Operand : AsmOperandClass {
542 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
543}
544def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
545 let ParserMatchClass = PPCRegGxRCNoR0Operand;
546}
547// A version of ptr_rc usable with the asm parser.
548def PPCRegGxRCOperand : AsmOperandClass {
549 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
550}
551def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
552 let ParserMatchClass = PPCRegGxRCOperand;
553}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000554
Ulrich Weigand640192d2013-05-03 19:49:39 +0000555def PPCDispRIOperand : AsmOperandClass {
556 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000557 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000558}
559def dispRI : Operand<iPTR> {
560 let ParserMatchClass = PPCDispRIOperand;
561}
562def PPCDispRIXOperand : AsmOperandClass {
563 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000564 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000565}
566def dispRIX : Operand<iPTR> {
567 let ParserMatchClass = PPCDispRIXOperand;
568}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000569def PPCDispSPE8Operand : AsmOperandClass {
570 let Name = "DispSPE8"; let PredicateMethod = "isU8ImmX8";
571 let RenderMethod = "addImmOperands";
572}
573def dispSPE8 : Operand<iPTR> {
574 let ParserMatchClass = PPCDispSPE8Operand;
575}
576def PPCDispSPE4Operand : AsmOperandClass {
577 let Name = "DispSPE4"; let PredicateMethod = "isU7ImmX4";
578 let RenderMethod = "addImmOperands";
579}
580def dispSPE4 : Operand<iPTR> {
581 let ParserMatchClass = PPCDispSPE4Operand;
582}
583def PPCDispSPE2Operand : AsmOperandClass {
584 let Name = "DispSPE2"; let PredicateMethod = "isU6ImmX2";
585 let RenderMethod = "addImmOperands";
586}
587def dispSPE2 : Operand<iPTR> {
588 let ParserMatchClass = PPCDispSPE2Operand;
589}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000590
Chris Lattnera5190ae2006-06-16 21:01:35 +0000591def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000592 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000593 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000594 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000595 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000596}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000597def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000598 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000599 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000600}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000601def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
602 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000603 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000604 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000605 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000606}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000607def spe8dis : Operand<iPTR> { // SPE displacement where the imm is 8-aligned.
608 let PrintMethod = "printMemRegImm";
609 let MIOperandInfo = (ops dispSPE8:$imm, ptr_rc_nor0:$reg);
610 let EncoderMethod = "getSPE8DisEncoding";
611}
612def spe4dis : Operand<iPTR> { // SPE displacement where the imm is 4-aligned.
613 let PrintMethod = "printMemRegImm";
614 let MIOperandInfo = (ops dispSPE4:$imm, ptr_rc_nor0:$reg);
615 let EncoderMethod = "getSPE4DisEncoding";
616}
617def spe2dis : Operand<iPTR> { // SPE displacement where the imm is 2-aligned.
618 let PrintMethod = "printMemRegImm";
619 let MIOperandInfo = (ops dispSPE2:$imm, ptr_rc_nor0:$reg);
620 let EncoderMethod = "getSPE2DisEncoding";
621}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000622
Hal Finkel756810f2013-03-21 21:37:52 +0000623// A single-register address. This is used with the SjLj
624// pseudo-instructions.
625def memr : Operand<iPTR> {
626 let MIOperandInfo = (ops ptr_rc:$ptrreg);
627}
Roman Divacky32143e22013-12-20 18:08:54 +0000628def PPCTLSRegOperand : AsmOperandClass {
629 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
630 let RenderMethod = "addTLSRegOperands";
631}
632def tlsreg32 : Operand<i32> {
633 let EncoderMethod = "getTLSRegEncoding";
634 let ParserMatchClass = PPCTLSRegOperand;
635}
Hal Finkel7c8ae532014-07-25 17:47:22 +0000636def tlsgd32 : Operand<i32> {}
637def tlscall32 : Operand<i32> {
638 let PrintMethod = "printTLSCall";
639 let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym);
640 let EncoderMethod = "getTLSCallEncoding";
641}
Hal Finkel756810f2013-03-21 21:37:52 +0000642
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000643// PowerPC Predicate operand.
644def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000645 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000646 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000647}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000648
Chris Lattner268d3582006-01-12 02:05:36 +0000649// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000650def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
651def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
652def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000653def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000654
Hal Finkel756810f2013-03-21 21:37:52 +0000655// The address in a single register. This is used with the SjLj
656// pseudo-instructions.
657def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
658
Chris Lattner6f5840c2006-11-16 00:41:37 +0000659/// This is just the offset part of iaddr, used for preinc.
660def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000661
Evan Cheng3db275d2005-12-14 22:07:12 +0000662//===----------------------------------------------------------------------===//
663// PowerPC Instruction Predicate Definitions.
Eric Christopher1b8e7632014-05-22 01:07:24 +0000664def In32BitMode : Predicate<"!PPCSubTarget->isPPC64()">;
665def In64BitMode : Predicate<"PPCSubTarget->isPPC64()">;
666def IsBookE : Predicate<"PPCSubTarget->isBookE()">;
667def IsNotBookE : Predicate<"!PPCSubTarget->isBookE()">;
Hal Finkelfe3368c2014-10-02 22:34:22 +0000668def HasOnlyMSYNC : Predicate<"PPCSubTarget->hasOnlyMSYNC()">;
669def HasSYNC : Predicate<"!PPCSubTarget->hasOnlyMSYNC()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000670def IsPPC4xx : Predicate<"PPCSubTarget->isPPC4xx()">;
Joerg Sonnenberger74052102014-08-04 17:07:41 +0000671def IsPPC6xx : Predicate<"PPCSubTarget->isPPC6xx()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000672def IsE500 : Predicate<"PPCSubTarget->isE500()">;
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +0000673def HasSPE : Predicate<"PPCSubTarget->HasSPE()">;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000674
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000675//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000676// PowerPC Multiclass Definitions.
677
678multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
679 string asmbase, string asmstr, InstrItinClass itin,
680 list<dag> pattern> {
681 let BaseName = asmbase in {
682 def NAME : XForm_6<opcode, xo, OOL, IOL,
683 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
684 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000685 let Defs = [CR0] in
686 def o : XForm_6<opcode, xo, OOL, IOL,
687 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
688 []>, isDOT, RecFormRel;
689 }
690}
691
692multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
693 string asmbase, string asmstr, InstrItinClass itin,
694 list<dag> pattern> {
695 let BaseName = asmbase in {
696 let Defs = [CARRY] in
697 def NAME : XForm_6<opcode, xo, OOL, IOL,
698 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
699 pattern>, RecFormRel;
700 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000701 def o : XForm_6<opcode, xo, OOL, IOL,
702 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
703 []>, isDOT, RecFormRel;
704 }
705}
706
Hal Finkel1b58f332013-04-12 18:17:57 +0000707multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
708 string asmbase, string asmstr, InstrItinClass itin,
709 list<dag> pattern> {
710 let BaseName = asmbase in {
711 let Defs = [CARRY] in
712 def NAME : XForm_10<opcode, xo, OOL, IOL,
713 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
714 pattern>, RecFormRel;
715 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000716 def o : XForm_10<opcode, xo, OOL, IOL,
717 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
718 []>, isDOT, RecFormRel;
719 }
720}
721
722multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
723 string asmbase, string asmstr, InstrItinClass itin,
724 list<dag> pattern> {
725 let BaseName = asmbase in {
726 def NAME : XForm_11<opcode, xo, OOL, IOL,
727 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
728 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000729 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000730 def o : XForm_11<opcode, xo, OOL, IOL,
731 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
732 []>, isDOT, RecFormRel;
733 }
734}
735
736multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
737 string asmbase, string asmstr, InstrItinClass itin,
738 list<dag> pattern> {
739 let BaseName = asmbase in {
740 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
741 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
742 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000743 let Defs = [CR0] in
744 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
745 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
746 []>, isDOT, RecFormRel;
747 }
748}
749
750multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
751 string asmbase, string asmstr, InstrItinClass itin,
752 list<dag> pattern> {
753 let BaseName = asmbase in {
754 let Defs = [CARRY] in
755 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
756 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
757 pattern>, RecFormRel;
758 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000759 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
760 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
761 []>, isDOT, RecFormRel;
762 }
763}
764
765multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
766 string asmbase, string asmstr, InstrItinClass itin,
767 list<dag> pattern> {
768 let BaseName = asmbase in {
769 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
770 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
771 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000772 let Defs = [CR0] in
773 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
774 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
775 []>, isDOT, RecFormRel;
776 }
777}
778
779multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
780 string asmbase, string asmstr, InstrItinClass itin,
781 list<dag> pattern> {
782 let BaseName = asmbase in {
783 let Defs = [CARRY] in
784 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
785 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
786 pattern>, RecFormRel;
787 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000788 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
789 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
790 []>, isDOT, RecFormRel;
791 }
792}
793
794multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
795 string asmbase, string asmstr, InstrItinClass itin,
796 list<dag> pattern> {
797 let BaseName = asmbase in {
798 def NAME : MForm_2<opcode, OOL, IOL,
799 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
800 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000801 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000802 def o : MForm_2<opcode, OOL, IOL,
803 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
804 []>, isDOT, RecFormRel;
805 }
806}
807
808multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
809 string asmbase, string asmstr, InstrItinClass itin,
810 list<dag> pattern> {
811 let BaseName = asmbase in {
812 def NAME : MDForm_1<opcode, xo, OOL, IOL,
813 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
814 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000815 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000816 def o : MDForm_1<opcode, xo, OOL, IOL,
817 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
818 []>, isDOT, RecFormRel;
819 }
820}
821
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000822multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
823 string asmbase, string asmstr, InstrItinClass itin,
824 list<dag> pattern> {
825 let BaseName = asmbase in {
826 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
827 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
828 pattern>, RecFormRel;
829 let Defs = [CR0] in
830 def o : MDSForm_1<opcode, xo, OOL, IOL,
831 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
832 []>, isDOT, RecFormRel;
833 }
834}
835
Hal Finkel1b58f332013-04-12 18:17:57 +0000836multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
837 string asmbase, string asmstr, InstrItinClass itin,
838 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000839 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000840 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000841 def NAME : XSForm_1<opcode, xo, OOL, IOL,
842 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
843 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000844 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000845 def o : XSForm_1<opcode, xo, OOL, IOL,
846 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
847 []>, isDOT, RecFormRel;
848 }
849}
850
851multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
852 string asmbase, string asmstr, InstrItinClass itin,
853 list<dag> pattern> {
854 let BaseName = asmbase in {
855 def NAME : XForm_26<opcode, xo, OOL, IOL,
856 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
857 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000858 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000859 def o : XForm_26<opcode, xo, OOL, IOL,
860 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000861 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000862 }
863}
864
Hal Finkeldbc78e12013-08-19 05:01:02 +0000865multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
866 string asmbase, string asmstr, InstrItinClass itin,
867 list<dag> pattern> {
868 let BaseName = asmbase in {
869 def NAME : XForm_28<opcode, xo, OOL, IOL,
870 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
871 pattern>, RecFormRel;
872 let Defs = [CR1] in
873 def o : XForm_28<opcode, xo, OOL, IOL,
874 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
875 []>, isDOT, RecFormRel;
876 }
877}
878
Hal Finkel654d43b2013-04-12 02:18:09 +0000879multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
880 string asmbase, string asmstr, InstrItinClass itin,
881 list<dag> pattern> {
882 let BaseName = asmbase in {
883 def NAME : AForm_1<opcode, xo, OOL, IOL,
884 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
885 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000886 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000887 def o : AForm_1<opcode, xo, OOL, IOL,
888 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000889 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000890 }
891}
892
893multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
894 string asmbase, string asmstr, InstrItinClass itin,
895 list<dag> pattern> {
896 let BaseName = asmbase in {
897 def NAME : AForm_2<opcode, xo, OOL, IOL,
898 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
899 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000900 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000901 def o : AForm_2<opcode, xo, OOL, IOL,
902 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000903 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000904 }
905}
906
907multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
908 string asmbase, string asmstr, InstrItinClass itin,
909 list<dag> pattern> {
910 let BaseName = asmbase in {
911 def NAME : AForm_3<opcode, xo, OOL, IOL,
912 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
913 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000914 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000915 def o : AForm_3<opcode, xo, OOL, IOL,
916 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000917 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000918 }
919}
920
921//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000922// PowerPC Instruction Definitions.
923
Misha Brukmane05203f2004-06-21 16:55:25 +0000924// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000925
Chris Lattner51348c52006-03-12 09:13:49 +0000926let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000927let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000928def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +0000929 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000930def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +0000931 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000932}
Chris Lattner02e2c182006-03-13 21:52:10 +0000933
Ulrich Weigand136ac222013-04-26 16:53:15 +0000934def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000935 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000936}
Jim Laskey48850c12006-11-16 22:43:37 +0000937
Evan Cheng3e18e502007-09-11 19:55:27 +0000938let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000939def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000940 [(set i32:$result,
941 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000942
Dan Gohman453d64c2009-10-29 18:10:34 +0000943// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
944// instruction selection into a branch sequence.
945let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +0000946 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +0000947 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
948 // because either operand might become the first operand in an isel, and
949 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000950 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
951 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000952 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000953 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000954 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
955 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000956 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000957 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000958 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000959 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000960 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000961 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000962 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000963 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000964 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000965 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000966 []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000967
968 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition
969 // register bit directly.
970 def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond,
971 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4",
972 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>;
973 def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond,
974 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8",
975 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>;
976 def SELECT_F4 : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond,
977 f4rc:$T, f4rc:$F), "#SELECT_F4",
978 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>;
979 def SELECT_F8 : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond,
980 f8rc:$T, f8rc:$F), "#SELECT_F8",
981 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>;
982 def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond,
983 vrrc:$T, vrrc:$F), "#SELECT_VRRC",
984 [(set v4i32:$dst,
985 (select i1:$cond, v4i32:$T, v4i32:$F))]>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000986}
987
Bill Wendling632ea652008-03-03 22:19:16 +0000988// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
989// scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +0000990let mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000991def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000992 "#SPILL_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000993def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F),
994 "#SPILL_CRBIT", []>;
995}
Bill Wendling632ea652008-03-03 22:19:16 +0000996
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000997// RESTORE_CR - Indicate that we're restoring the CR register (previously
998// spilled), so we'll need to scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +0000999let mayLoad = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001000def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001001 "#RESTORE_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001002def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F),
1003 "#RESTORE_CRBIT", []>;
1004}
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001005
Evan Chengac1591b2007-07-21 00:34:19 +00001006let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +00001007 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001008 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Ulrich Weigand63aa8522013-03-26 10:53:27 +00001009 [(retflag)]>;
Hal Finkel500b0042013-04-10 06:42:34 +00001010 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +00001011 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1012 []>;
Hal Finkel500b0042013-04-10 06:42:34 +00001013
Hal Finkel940ab932014-02-28 00:27:01 +00001014 let isCodeGenOnly = 1 in {
1015 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
1016 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
1017 []>;
1018
1019 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
1020 "bcctr 12, $bi, 0", IIC_BrB, []>;
1021 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
1022 "bcctr 4, $bi, 0", IIC_BrB, []>;
1023 }
Hal Finkel500b0042013-04-10 06:42:34 +00001024 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001025}
1026
Chris Lattner915fd0d2005-02-15 20:26:49 +00001027let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001028 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +00001029 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +00001030
Evan Chengac1591b2007-07-21 00:34:19 +00001031let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +00001032 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +00001033 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001034 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +00001035 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001036 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001037 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +00001038 }
Chris Lattner40565d72004-11-22 23:07:01 +00001039
Chris Lattnerbe9377a2006-11-17 22:37:34 +00001040 // BCC represents an arbitrary conditional branch on a predicate.
1041 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +00001042 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001043 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +00001044 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001045 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +00001046 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001047 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001048 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001049
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001050 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel940ab932014-02-28 00:27:01 +00001051 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001052 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001053 }
Hal Finkel5711eca2013-04-09 22:58:37 +00001054
Hal Finkel940ab932014-02-28 00:27:01 +00001055 let isCodeGenOnly = 1 in {
1056 let Pattern = [(brcond i1:$bi, bb:$dst)] in
1057 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1058 "bc 12, $bi, $dst">;
1059
1060 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in
1061 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1062 "bc 4, $bi, $dst">;
1063
1064 let isReturn = 1, Uses = [LR, RM] in
1065 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi),
1066 "bclr 12, $bi, 0", IIC_BrB, []>;
1067 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi),
1068 "bclr 4, $bi, 0", IIC_BrB, []>;
1069 }
1070
Ulrich Weigand86247b62013-06-24 16:52:04 +00001071 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
1072 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001073 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001074 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001075 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001076 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001077 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001078 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001079 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001080 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001081 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001082 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001083 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001084 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001085
1086 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +00001087 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
1088 "bdz $dst">;
1089 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
1090 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001091 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
1092 "bdza $dst">;
1093 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
1094 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001095 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
1096 "bdz+ $dst">;
1097 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
1098 "bdnz+ $dst">;
1099 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
1100 "bdza+ $dst">;
1101 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
1102 "bdnza+ $dst">;
1103 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
1104 "bdz- $dst">;
1105 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
1106 "bdnz- $dst">;
1107 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
1108 "bdza- $dst">;
1109 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
1110 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001111 }
Misha Brukman767fa112004-06-28 18:23:35 +00001112}
1113
Hal Finkele5680b32013-04-04 22:55:54 +00001114// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001115let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001116 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +00001117 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
1118 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +00001119 }
1120}
1121
Roman Divackyef21be22012-03-06 16:41:49 +00001122let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +00001123 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001124 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001125 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001126 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001127 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001128 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001129
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001130 let isCodeGenOnly = 1 in {
Hal Finkel7c8ae532014-07-25 17:47:22 +00001131 def BL_TLS : IForm<18, 0, 1, (outs), (ins tlscall32:$func),
1132 "bl $func", IIC_BrB, []>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001133 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001134 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001135 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001136 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Hal Finkel940ab932014-02-28 00:27:01 +00001137
1138 def BCL : BForm_4<16, 12, 0, 1, (outs),
1139 (ins crbitrc:$bi, condbrtarget:$dst),
1140 "bcl 12, $bi, $dst">;
1141 def BCLn : BForm_4<16, 4, 0, 1, (outs),
1142 (ins crbitrc:$bi, condbrtarget:$dst),
1143 "bcl 4, $bi, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001144 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001145 }
1146 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001147 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001148 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001149 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001150
Hal Finkel940ab932014-02-28 00:27:01 +00001151 let isCodeGenOnly = 1 in {
1152 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
1153 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1154 []>;
1155
1156 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
1157 "bcctrl 12, $bi, 0", IIC_BrB, []>;
1158 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
1159 "bcctrl 4, $bi, 0", IIC_BrB, []>;
1160 }
Dale Johannesene395d782008-10-23 20:41:28 +00001161 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001162 let Uses = [LR, RM] in {
1163 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001164 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001165
Hal Finkel940ab932014-02-28 00:27:01 +00001166 let isCodeGenOnly = 1 in {
1167 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
1168 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1169 []>;
1170
1171 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi),
1172 "bclrl 12, $bi, 0", IIC_BrB, []>;
1173 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi),
1174 "bclrl 4, $bi, 0", IIC_BrB, []>;
1175 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001176 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001177 let Defs = [CTR], Uses = [CTR, RM] in {
1178 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1179 "bdzl $dst">;
1180 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1181 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001182 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1183 "bdzla $dst">;
1184 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1185 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001186 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1187 "bdzl+ $dst">;
1188 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1189 "bdnzl+ $dst">;
1190 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1191 "bdzla+ $dst">;
1192 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1193 "bdnzla+ $dst">;
1194 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1195 "bdzl- $dst">;
1196 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1197 "bdnzl- $dst">;
1198 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1199 "bdzla- $dst">;
1200 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1201 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001202 }
1203 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1204 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001205 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001206 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001207 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001208 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001209 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001210 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001211 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001212 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001213 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001214 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001215 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001216 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001217}
1218
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001219let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001220def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001221 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001222 "#TC_RETURNd $dst $offset",
1223 []>;
1224
1225
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001226let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001227def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001228 "#TC_RETURNa $func $offset",
1229 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1230
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001231let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001232def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001233 "#TC_RETURNr $dst $offset",
1234 []>;
1235
1236
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001237let isCodeGenOnly = 1 in {
1238
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001239let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001240 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001241def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1242 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001243
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001244let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001245 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001246def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001247 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001248 []>;
1249
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001250let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001251 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001252def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001253 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001254 []>;
1255
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001256}
1257
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001258let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001259 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001260 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001261 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001262 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001263 Requires<[In32BitMode]>;
1264 let isTerminator = 1 in
1265 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1266 "#EH_SJLJ_LONGJMP32",
1267 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1268 Requires<[In32BitMode]>;
1269}
1270
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001271let isBranch = 1, isTerminator = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001272 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1273 "#EH_SjLj_Setup\t$dst", []>;
1274}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001275
Bill Schmidta87a7e22013-05-14 19:35:45 +00001276// System call.
1277let PPC970_Unit = 7 in {
1278 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001279 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001280}
1281
Chris Lattnerc8587d42006-06-06 21:29:23 +00001282// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001283def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1284 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001285 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001286def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1287 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001288 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001289def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1290 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001291 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001292def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1293 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001294 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001295def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst), "dcbt $dst",
1296 IIC_LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001297 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001298def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst), "dcbtst $dst",
1299 IIC_LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001300 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001301def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1302 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001303 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001304def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1305 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001306 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001307
Hal Finkel584a70c2014-08-23 23:21:04 +00001308def ICBT : XForm_icbt<31, 22, (outs), (ins u4imm:$CT, memrr:$src),
1309 "icbt $CT, $src", IIC_LdStLoad>, Requires<[IsBookE]>;
1310
Hal Finkel322e41a2012-04-01 20:08:17 +00001311def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
Hal Finkel584a70c2014-08-23 23:21:04 +00001312 (DCBT xoaddr:$dst)>; // data prefetch for loads
1313def : Pat<(prefetch xoaddr:$dst, (i32 1), imm, (i32 1)),
1314 (DCBTST xoaddr:$dst)>; // data prefetch for stores
1315def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 0)),
1316 (ICBT 0, xoaddr:$dst)>; // inst prefetch (for read)
Hal Finkel322e41a2012-04-01 20:08:17 +00001317
Evan Cheng32e376f2008-07-12 02:23:19 +00001318// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001319let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001320 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001321 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001322 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001323 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001324 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001325 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001326 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001327 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001328 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001329 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001330 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001331 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001332 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001333 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001334 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001335 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001336 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001337 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001338 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001339 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001340 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001341 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001342 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001343 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001344 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001345 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001346 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001347 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001348 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001349 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001350 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001351 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001352 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001353 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001354 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001355 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001356 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001357 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001358 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001359 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001360 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001361 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001362 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001363 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001364 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001365 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001366 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001367 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001368 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001369 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001370 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001371 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001372 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001373 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001374 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001375
Dale Johannesena32affb2008-08-28 17:53:09 +00001376 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001377 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001378 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001379 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001380 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001381 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001382 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001383 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001384 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001385
Dale Johannesena32affb2008-08-28 17:53:09 +00001386 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001387 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001388 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001389 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001390 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001391 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001392 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001393 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001394 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001395 }
Evan Cheng51096af2008-04-19 01:30:48 +00001396}
1397
Evan Cheng32e376f2008-07-12 02:23:19 +00001398// Instructions to support atomic operations
Ulrich Weigand136ac222013-04-26 16:53:15 +00001399def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001400 "lwarx $rD, $src", IIC_LdStLWARX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001401 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001402
1403let Defs = [CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001404def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001405 "stwcx. $rS, $dst", IIC_LdStSTWCX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001406 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng32e376f2008-07-12 02:23:19 +00001407 isDOT;
1408
Dan Gohman30e3db22010-05-14 16:46:02 +00001409let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001410def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001411
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001412def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001413 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001414def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001415 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001416def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001417 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001418def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001419 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001420
Chris Lattnere79a4512006-11-14 19:19:53 +00001421//===----------------------------------------------------------------------===//
1422// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001423//
Chris Lattnere79a4512006-11-14 19:19:53 +00001424
Chris Lattner13969612006-11-15 02:43:19 +00001425// Unindexed (r+i) Loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001426let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001427def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001428 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001429 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001430def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001431 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001432 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001433 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001434def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001435 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001436 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001437def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001438 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001439 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001440
Ulrich Weigand136ac222013-04-26 16:53:15 +00001441def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001442 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001443 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001444def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001445 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001446 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001447
Chris Lattnerce645542006-11-10 02:08:47 +00001448
Chris Lattner13969612006-11-15 02:43:19 +00001449// Unindexed (r+i) Loads with Update (preinc).
Hal Finkel6efd45e2013-04-07 05:46:58 +00001450let mayLoad = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001451def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001452 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001453 []>, RegConstraint<"$addr.reg = $ea_result">,
1454 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001455
Ulrich Weigand136ac222013-04-26 16:53:15 +00001456def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001457 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001458 []>, RegConstraint<"$addr.reg = $ea_result">,
1459 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001460
Ulrich Weigand136ac222013-04-26 16:53:15 +00001461def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001462 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001463 []>, RegConstraint<"$addr.reg = $ea_result">,
1464 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001465
Ulrich Weigand136ac222013-04-26 16:53:15 +00001466def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001467 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001468 []>, RegConstraint<"$addr.reg = $ea_result">,
1469 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001470
Ulrich Weigand136ac222013-04-26 16:53:15 +00001471def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001472 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001473 []>, RegConstraint<"$addr.reg = $ea_result">,
1474 NoEncode<"$ea_result">;
1475
Ulrich Weigand136ac222013-04-26 16:53:15 +00001476def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001477 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001478 []>, RegConstraint<"$addr.reg = $ea_result">,
1479 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001480
1481
1482// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001483def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001484 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001485 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001486 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001487 NoEncode<"$ea_result">;
1488
Ulrich Weigand136ac222013-04-26 16:53:15 +00001489def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001490 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001491 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001492 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001493 NoEncode<"$ea_result">;
1494
Ulrich Weigand136ac222013-04-26 16:53:15 +00001495def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001496 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001497 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001498 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001499 NoEncode<"$ea_result">;
1500
Ulrich Weigand136ac222013-04-26 16:53:15 +00001501def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001502 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001503 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001504 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001505 NoEncode<"$ea_result">;
1506
Ulrich Weigand136ac222013-04-26 16:53:15 +00001507def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001508 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001509 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001510 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001511 NoEncode<"$ea_result">;
1512
Ulrich Weigand136ac222013-04-26 16:53:15 +00001513def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001514 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001515 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001516 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001517 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001518}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001519}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001520
Chris Lattner13969612006-11-15 02:43:19 +00001521// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001522//
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001523let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001524def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001525 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001526 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001527def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001528 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001529 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001530 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001531def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001532 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001533 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001534def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001535 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001536 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001537
1538
Ulrich Weigand136ac222013-04-26 16:53:15 +00001539def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001540 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001541 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001542def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001543 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001544 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001545
Ulrich Weigand136ac222013-04-26 16:53:15 +00001546def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001547 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001548 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001549def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001550 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001551 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001552
Ulrich Weigand136ac222013-04-26 16:53:15 +00001553def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001554 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001555 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001556def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001557 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001558 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001559}
1560
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001561// Load Multiple
1562def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001563 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001564
Chris Lattnere79a4512006-11-14 19:19:53 +00001565//===----------------------------------------------------------------------===//
1566// PPC32 Store Instructions.
1567//
1568
Chris Lattner13969612006-11-15 02:43:19 +00001569// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001570let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001571def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001572 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001573 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001574def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001575 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001576 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001577def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001578 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001579 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001580def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001581 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001582 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001583def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001584 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001585 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001586}
1587
Chris Lattner13969612006-11-15 02:43:19 +00001588// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001589let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001590def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001591 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001592 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001593def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001594 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001595 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001596def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001597 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001598 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001599def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001600 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001601 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001602def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001603 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001604 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001605}
1606
Ulrich Weigandd8501672013-03-19 19:52:04 +00001607// Patterns to match the pre-inc stores. We can't put the patterns on
1608// the instruction definitions directly as ISel wants the address base
1609// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001610def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1611 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1612def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1613 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1614def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1615 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1616def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1617 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1618def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1619 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001620
Chris Lattnere79a4512006-11-14 19:19:53 +00001621// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001622let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001623def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001624 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001625 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001626 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001627def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001628 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001629 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001630 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001631def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001632 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001633 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001634 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001635
Ulrich Weigand136ac222013-04-26 16:53:15 +00001636def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001637 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001638 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001639 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001640def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001641 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001642 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001643 PPC970_DGroup_Cracked;
1644
Ulrich Weigand136ac222013-04-26 16:53:15 +00001645def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001646 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001647 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001648
Ulrich Weigand136ac222013-04-26 16:53:15 +00001649def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001650 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001651 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001652def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001653 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001654 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001655}
1656
Ulrich Weigandd8501672013-03-19 19:52:04 +00001657// Indexed (r+r) Stores with Update (preinc).
1658let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001659def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001660 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001661 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001662 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001663def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001664 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001665 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001666 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001667def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001668 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001669 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001670 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001671def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001672 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001673 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001674 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001675def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001676 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001677 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001678 PPC970_DGroup_Cracked;
1679}
1680
1681// Patterns to match the pre-inc stores. We can't put the patterns on
1682// the instruction definitions directly as ISel wants the address base
1683// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001684def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1685 (STBUX $rS, $ptrreg, $ptroff)>;
1686def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1687 (STHUX $rS, $ptrreg, $ptroff)>;
1688def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1689 (STWUX $rS, $ptrreg, $ptroff)>;
1690def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1691 (STFSUX $rS, $ptrreg, $ptroff)>;
1692def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1693 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001694
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001695// Store Multiple
1696def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001697 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001698
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001699def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001700 "sync $L", IIC_LdStSync, []>;
Rafael Espindola28a85a82014-01-22 20:20:52 +00001701
1702let isCodeGenOnly = 1 in {
1703 def MSYNC : XForm_24_sync<31, 598, (outs), (ins),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001704 "msync", IIC_LdStSync, []> {
Rafael Espindola28a85a82014-01-22 20:20:52 +00001705 let L = 0;
1706 }
1707}
1708
Hal Finkelfe3368c2014-10-02 22:34:22 +00001709def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[HasSYNC]>;
1710def : Pat<(int_ppc_lwsync), (SYNC 1)>, Requires<[HasSYNC]>;
1711def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
1712def : Pat<(int_ppc_lwsync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001713
1714//===----------------------------------------------------------------------===//
1715// PPC32 Arithmetic Instructions.
1716//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001717
Chris Lattner51348c52006-03-12 09:13:49 +00001718let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001719def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001720 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001721 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001722let BaseName = "addic" in {
1723let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001724def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001725 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001726 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001727 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001728let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001729def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001730 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001731 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001732}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001733def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001734 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001735 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001736let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001737def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001738 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001739 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001740 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001741def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001742 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001743 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001744let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001745def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001746 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001747 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001748
Hal Finkel686f2ee2012-08-28 02:10:33 +00001749let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001750 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001751 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001752 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001753 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001754 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001755 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001756}
Chris Lattner51348c52006-03-12 09:13:49 +00001757}
Chris Lattnere79a4512006-11-14 19:19:53 +00001758
Chris Lattner51348c52006-03-12 09:13:49 +00001759let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001760let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001761def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001762 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001763 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001764 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001765def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001766 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001767 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001768 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001769}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001770def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001771 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001772 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001773def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001774 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001775 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001776def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001777 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001778 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001779def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001780 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001781 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001782
Hal Finkel3e5a3602013-11-27 23:26:09 +00001783def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001784 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001785let isCodeGenOnly = 1 in {
1786// The POWER6 and POWER7 have special group-terminating nops.
1787def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
1788 "ori 1, 1, 0", IIC_IntSimple, []>;
1789def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
1790 "ori 2, 2, 0", IIC_IntSimple, []>;
1791}
1792
Hal Finkel95e6ea62013-04-15 02:37:46 +00001793let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001794 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001795 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001796 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001797 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001798}
Chris Lattner51348c52006-03-12 09:13:49 +00001799}
Nate Begeman4bfceb12004-09-04 05:00:00 +00001800
Hal Finkel654d43b2013-04-12 02:18:09 +00001801let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Hal Finkele01d3212014-03-24 15:07:28 +00001802let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001803defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001804 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001805 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001806defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001807 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001808 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001809} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001810defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001811 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001812 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001813let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001814defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001815 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001816 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001817defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001818 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001819 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001820} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001821defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001822 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001823 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001824let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001825defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001826 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001827 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001828defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001829 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001830 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001831} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001832defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001833 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001834 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001835defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001836 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001837 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001838defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001839 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001840 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001841}
Chris Lattnere79a4512006-11-14 19:19:53 +00001842
Chris Lattner51348c52006-03-12 09:13:49 +00001843let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel654d43b2013-04-12 02:18:09 +00001844let neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001845defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001846 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001847 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001848defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001849 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001850 [(set i32:$rA, (ctlz i32:$rS))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001851defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001852 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001853 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001854defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001855 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001856 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
1857}
Hal Finkel95e6ea62013-04-15 02:37:46 +00001858let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001859 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001860 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001861 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001862 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001863}
Chris Lattner51348c52006-03-12 09:13:49 +00001864}
1865let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00001866//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001867// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001868let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001869 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001870 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001871 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001872 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001873 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001874}
Chris Lattnere79a4512006-11-14 19:19:53 +00001875
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001876let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00001877 let neverHasSideEffects = 1 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00001878 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001879 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00001880 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001881 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001882 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001883 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001884
Ulrich Weigand136ac222013-04-26 16:53:15 +00001885 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001886 "frsp", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001887 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001888
Hal Finkelb4b99e52013-12-17 23:05:18 +00001889 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001890 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001891 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001892 [(set f64:$frD, (frnd f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001893 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001894 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001895 [(set f32:$frD, (frnd f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00001896 }
1897
Hal Finkel654d43b2013-04-12 02:18:09 +00001898 let neverHasSideEffects = 1 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00001899 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001900 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001901 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001902 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001903 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001904 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001905 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001906 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001907 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001908 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001909 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001910 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001911 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001912 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001913 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001914 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001915 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001916 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001917 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001918 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001919 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001920
Ulrich Weigand136ac222013-04-26 16:53:15 +00001921 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001922 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00001923 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001924 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001925 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00001926 [(set f32:$frD, (fsqrt f32:$frB))]>;
1927 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001928 }
Chris Lattner51348c52006-03-12 09:13:49 +00001929}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001930
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00001931/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00001932/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00001933/// that they will fill slots (which could cause the load of a LSU reject to
1934/// sneak into a d-group with a store).
Hal Finkel94072b92013-04-07 04:56:16 +00001935let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001936defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001937 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001938 []>, // (set f32:$frD, f32:$frB)
1939 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001940
Hal Finkel654d43b2013-04-12 02:18:09 +00001941let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001942// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001943defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001944 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001945 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001946let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001947defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001948 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001949 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001950defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001951 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001952 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001953let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001954defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001955 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001956 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001957defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001958 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001959 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001960let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001961defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001962 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001963 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00001964
Hal Finkeldbc78e12013-08-19 05:01:02 +00001965defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001966 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001967 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001968let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00001969defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001970 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001971 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
1972
Hal Finkel2e103312013-04-03 04:01:11 +00001973// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001974defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001975 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001976 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001977defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001978 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001979 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001980defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001981 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001982 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001983defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001984 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001985 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001986}
Nate Begeman6cdbd222004-08-29 22:45:13 +00001987
Nate Begeman143cf942004-08-30 02:28:06 +00001988// XL-Form instructions. condition register logical ops.
1989//
Hal Finkel933e8f02013-04-07 05:16:57 +00001990let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001991def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001992 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001993 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00001994
Hal Finkele01d3212014-03-24 15:07:28 +00001995let isCommutable = 1 in {
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001996def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
1997 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001998 "crand $CRD, $CRA, $CRB", IIC_BrCR,
1999 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002000
2001def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
2002 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002003 "crnand $CRD, $CRA, $CRB", IIC_BrCR,
2004 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002005
2006def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
2007 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002008 "cror $CRD, $CRA, $CRB", IIC_BrCR,
2009 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002010
2011def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
2012 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002013 "crxor $CRD, $CRA, $CRB", IIC_BrCR,
2014 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002015
2016def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
2017 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002018 "crnor $CRD, $CRA, $CRB", IIC_BrCR,
2019 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002020
Ulrich Weigand136ac222013-04-26 16:53:15 +00002021def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
2022 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002023 "creqv $CRD, $CRA, $CRB", IIC_BrCR,
2024 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002025} // isCommutable
Chris Lattner43df5b32007-02-25 05:34:32 +00002026
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002027def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00002028 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002029 "crandc $CRD, $CRA, $CRB", IIC_BrCR,
2030 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002031
2032def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
2033 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002034 "crorc $CRD, $CRA, $CRB", IIC_BrCR,
2035 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00002036
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002037let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002038def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002039 "creqv $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002040 [(set i1:$dst, 1)]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00002041
Ulrich Weigand136ac222013-04-26 16:53:15 +00002042def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002043 "crxor $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002044 [(set i1:$dst, 0)]>;
Roman Divacky71038e72011-08-30 17:04:16 +00002045
Hal Finkel5ab37802012-08-28 02:10:27 +00002046let Defs = [CR1EQ], CRD = 6 in {
2047def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002048 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002049 [(PPCcr6set)]>;
2050
2051def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002052 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002053 [(PPCcr6unset)]>;
2054}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002055}
Hal Finkel5ab37802012-08-28 02:10:27 +00002056
Chris Lattner51348c52006-03-12 09:13:49 +00002057// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00002058//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002059
2060def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002061 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002062def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002063 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002064
Ulrich Weigande840ee22013-07-08 15:20:38 +00002065def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002066 "mftb $RT, $SPR", IIC_SprMFTB>, Deprecated<DeprecatedMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00002067
Dale Johannesene395d782008-10-23 20:41:28 +00002068let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002069def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002070 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002071 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002072}
Ulrich Weigandc8868102013-03-25 19:05:30 +00002073let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002074def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002075 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002076 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002077}
Hal Finkel25c19922013-05-15 21:37:41 +00002078let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
2079let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00002080def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002081 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00002082 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00002083}
Chris Lattner02e2c182006-03-13 21:52:10 +00002084
Dale Johannesene395d782008-10-23 20:41:28 +00002085let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002086def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002087 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002088 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002089}
2090let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002091def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002092 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002093 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002094}
Chris Lattner02e2c182006-03-13 21:52:10 +00002095
Hal Finkela1431df2013-03-21 19:03:21 +00002096let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002097 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
2098 // like a GPR on the PPC970. As such, copies in and out have the same
2099 // performance characteristics as an OR instruction.
2100 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002101 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002102 PPC970_DGroup_Single, PPC970_Unit_FXU;
2103 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002104 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002105 PPC970_DGroup_First, PPC970_Unit_FXU;
2106
Hal Finkela1431df2013-03-21 19:03:21 +00002107 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002108 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002109 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002110 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002111 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00002112 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002113 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002114 PPC970_DGroup_First, PPC970_Unit_FXU;
2115}
2116
2117// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
2118// so we'll need to scavenge a register for it.
2119let mayStore = 1 in
2120def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
2121 "#SPILL_VRSAVE", []>;
2122
2123// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
2124// spilled), so we'll need to scavenge a register for it.
2125let mayLoad = 1 in
2126def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
2127 "#RESTORE_VRSAVE", []>;
2128
Hal Finkelb47a69a2013-04-07 14:33:13 +00002129let neverHasSideEffects = 1 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002130def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002131 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002132 PPC970_DGroup_First, PPC970_Unit_CRU;
2133
2134def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002135 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00002136 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00002137
Hal Finkel7fe6a532013-09-12 05:24:49 +00002138let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002139def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00002140 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00002141 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00002142
Ulrich Weigand136ac222013-04-26 16:53:15 +00002143def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002144 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00002145 PPC970_MicroCode, PPC970_Unit_CRU;
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00002146} // neverHasSideEffects = 1
Nate Begeman143cf942004-08-30 02:28:06 +00002147
Ulrich Weigand874fc622013-03-26 10:56:22 +00002148// Pseudo instruction to perform FADD in round-to-zero mode.
2149let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002150 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00002151 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
2152}
Dale Johannesen666323e2007-10-10 01:01:31 +00002153
Ulrich Weigand874fc622013-03-26 10:56:22 +00002154// The above pseudo gets expanded to make use of the following instructions
2155// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002156let Uses = [RM], Defs = [RM] in {
2157 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002158 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002159 PPC970_DGroup_Single, PPC970_Unit_FPU;
2160 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002161 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002162 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002163 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002164 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002165 PPC970_DGroup_Single, PPC970_Unit_FPU;
2166}
2167let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002168 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002169 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002170 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002171 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002172}
2173
Dale Johannesen666323e2007-10-10 01:01:31 +00002174
Hal Finkel654d43b2013-04-12 02:18:09 +00002175let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00002176// XO-Form instructions. Arithmetic instructions that can set overflow bit
Hal Finkele01d3212014-03-24 15:07:28 +00002177let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002178defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002179 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002180 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002181let isCodeGenOnly = 1 in
2182def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB),
2183 "add $rT, $rA, $rB", IIC_IntSimple,
2184 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002185let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002186defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002187 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002188 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2189 PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002190
Ulrich Weigand136ac222013-04-26 16:53:15 +00002191defm DIVW : XOForm_1r<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002192 "divw", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002193 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
2194 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002195defm DIVWU : XOForm_1r<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002196 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002197 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
2198 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002199let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002200defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002201 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002202 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002203defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002204 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002205 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002206defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002207 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002208 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002209} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002210defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002211 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002212 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002213defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002214 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002215 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2216 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002217defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002218 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002219 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002220let Uses = [CARRY] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002221let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002222defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002223 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002224 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002225defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002226 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002227 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002228defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002229 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002230 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002231defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002232 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002233 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002234defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002235 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002236 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002237defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002238 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002239 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002240}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002241}
Nate Begeman143cf942004-08-30 02:28:06 +00002242
2243// A-Form instructions. Most of the instructions executed in the FPU are of
2244// this type.
2245//
Hal Finkel654d43b2013-04-12 02:18:09 +00002246let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002247let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002248let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002249 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002250 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002251 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002252 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002253 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002254 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002255 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002256 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002257 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002258 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002259 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002260 [(set f64:$FRT,
2261 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002262 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002263 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002264 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002265 [(set f32:$FRT,
2266 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002267 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002268 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002269 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002270 [(set f64:$FRT,
2271 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002272 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002273 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002274 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002275 [(set f32:$FRT,
2276 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002277 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002278 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002279 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002280 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2281 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002282 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002283 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002284 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002285 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2286 (fneg f32:$FRB))))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002287} // isCommutable
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002288}
Chris Lattner3734d202005-10-02 07:07:49 +00002289// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2290// having 4 of these, force the comparison to always be an 8-byte double (code
2291// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002292// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002293let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002294defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002295 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002296 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002297 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2298defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002299 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002300 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002301 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002302let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002303 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002304 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002305 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002306 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002307 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2308 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002309 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002310 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002311 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002312 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002313 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002314 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002315 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002316 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2317 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002318 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002319 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002320 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002321 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002322 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002323 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002324 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002325 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2326 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002327 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002328 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002329 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002330 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002331 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002332 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002333 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002334 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2335 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002336 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002337 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002338 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002339 }
Chris Lattner51348c52006-03-12 09:13:49 +00002340}
Nate Begeman143cf942004-08-30 02:28:06 +00002341
Hal Finkel7795e472013-04-07 15:06:53 +00002342let neverHasSideEffects = 1 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002343let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002344 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002345 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002346 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002347 "isel $rT, $rA, $rB, $cond", IIC_IntGeneral,
Hal Finkel460e94d2012-06-22 23:10:08 +00002348 []>;
2349}
2350
2351let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002352// M-Form instructions. rotate and mask instructions.
2353//
Chris Lattner57711562006-11-15 23:24:18 +00002354let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002355// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002356defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2357 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002358 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2359 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2360 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002361}
Hal Finkel654d43b2013-04-12 02:18:09 +00002362let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002363def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002364 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002365 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002366 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002367let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002368def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002369 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002370 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002371 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2372}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002373defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2374 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002375 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002376 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002377}
Hal Finkel7795e472013-04-07 15:06:53 +00002378} // neverHasSideEffects = 1
Chris Lattner382f3562006-03-20 06:15:45 +00002379
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002380//===----------------------------------------------------------------------===//
2381// PowerPC Instruction Patterns
2382//
2383
Chris Lattner4435b142005-09-26 22:20:16 +00002384// Arbitrary immediate support. Implement in terms of LIS/ORI.
2385def : Pat<(i32 imm:$imm),
2386 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002387
2388// Implement the 'not' operation with the NOR instruction.
Hal Finkel940ab932014-02-28 00:27:01 +00002389def i32not : OutPatFrag<(ops node:$in),
2390 (NOR $in, $in)>;
2391def : Pat<(not i32:$in),
2392 (i32not $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002393
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002394// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002395def : Pat<(add i32:$in, imm:$imm),
2396 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002397// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002398def : Pat<(or i32:$in, imm:$imm),
2399 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002400// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002401def : Pat<(xor i32:$in, imm:$imm),
2402 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002403// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002404def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002405 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002406
Chris Lattnerb4299832006-06-16 20:22:01 +00002407// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002408def : Pat<(shl i32:$in, (i32 imm:$imm)),
2409 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2410def : Pat<(srl i32:$in, (i32 imm:$imm)),
2411 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002412
Nate Begeman1b8121b2006-01-11 21:21:00 +00002413// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002414def : Pat<(rotl i32:$in, i32:$sh),
2415 (RLWNM $in, $sh, 0, 31)>;
2416def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2417 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002418
Nate Begemand31efd12006-09-22 05:01:56 +00002419// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002420def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2421 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002422
Chris Lattnereb755fc2006-05-17 19:00:46 +00002423// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002424def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2425 (BL tglobaladdr:$dst)>;
2426def : Pat<(PPCcall (i32 texternalsym:$dst)),
2427 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002428
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002429
2430def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2431 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2432
2433def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2434 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2435
2436def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2437 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2438
2439
2440
Chris Lattner595088a2005-11-17 07:30:41 +00002441// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002442def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2443def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2444def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2445def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002446def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2447def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002448def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2449def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002450def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2451 (ADDIS $in, tglobaltlsaddr:$g)>;
2452def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002453 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002454def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2455 (ADDIS $in, tglobaladdr:$g)>;
2456def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2457 (ADDIS $in, tconstpool:$g)>;
2458def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2459 (ADDIS $in, tjumptable:$g)>;
2460def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2461 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002462
Roman Divacky32143e22013-12-20 18:08:54 +00002463// Support for thread-local storage.
2464def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT",
2465 [(set i32:$rD, (PPCppc32GOT))]>;
2466
Hal Finkel7c8ae532014-07-25 17:47:22 +00002467// Get the _GLOBAL_OFFSET_TABLE_ in PIC mode.
2468// This uses two output registers, the first as the real output, the second as a
2469// temporary register, used internally in code generation.
2470def PPC32PICGOT: Pseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT",
2471 []>, NoEncode<"$rT">;
2472
Roman Divacky32143e22013-12-20 18:08:54 +00002473def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg),
Hal Finkel7c8ae532014-07-25 17:47:22 +00002474 "#LDgotTprelL32",
2475 [(set i32:$rD,
2476 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002477def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g),
2478 (ADD4TLS $in, tglobaltlsaddr:$g)>;
2479
Hal Finkel7c8ae532014-07-25 17:47:22 +00002480def ADDItlsgdL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2481 "#ADDItlsgdL32",
2482 [(set i32:$rD,
2483 (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>;
2484def GETtlsADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2485 "#GETtlsADDR32",
2486 [(set i32:$rD,
2487 (PPCgetTlsAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2488def ADDItlsldL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2489 "#ADDItlsldL32",
2490 [(set i32:$rD,
2491 (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>;
2492def GETtlsldADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2493 "#GETtlsldADDR32",
2494 [(set i32:$rD,
2495 (PPCgetTlsldAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2496def ADDIdtprelL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2497 "#ADDIdtprelL32",
2498 [(set i32:$rD,
2499 (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>;
2500def ADDISdtprelHA32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2501 "#ADDISdtprelHA32",
2502 [(set i32:$rD,
2503 (PPCaddisDtprelHA i32:$reg,
2504 tglobaltlsaddr:$disp))]>;
2505
Hal Finkel3ee2af72014-07-18 23:29:49 +00002506// Support for Position-independent code
2507def LWZtoc: Pseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg),
2508 "#LWZtoc",
2509 [(set i32:$rD,
2510 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>;
2511// Get Global (GOT) Base Register offset, from the word immediately preceding
2512// the function label.
2513def GetGBRO: Pseudo<(outs gprc:$rT), (ins gprc:$rI), "#GetGBRO", []>;
2514// Update the Global(GOT) Base Register with the above offset.
2515def UpdateGBR: Pseudo<(outs gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>;
2516
2517
Chris Lattnerfea33f72005-12-06 02:10:38 +00002518// Standard shifts. These are represented separately from the real shifts above
2519// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2520// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002521def : Pat<(sra i32:$rS, i32:$rB),
2522 (SRAW $rS, $rB)>;
2523def : Pat<(srl i32:$rS, i32:$rB),
2524 (SRW $rS, $rB)>;
2525def : Pat<(shl i32:$rS, i32:$rB),
2526 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002527
Evan Chenge71fe34d2006-10-09 20:57:25 +00002528def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002529 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002530def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002531 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002532def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002533 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002534def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002535 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002536def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002537 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002538def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002539 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002540def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002541 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002542def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002543 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002544def : Pat<(f64 (extloadf32 iaddr:$src)),
2545 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2546def : Pat<(f64 (extloadf32 xaddr:$src)),
2547 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2548
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002549def : Pat<(f64 (fextend f32:$src)),
2550 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002551
Hal Finkelfe3368c2014-10-02 22:34:22 +00002552def : Pat<(atomic_fence (imm), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2553def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Eli Friedman26a48482011-07-27 22:21:52 +00002554
Hal Finkel2e103312013-04-03 04:01:11 +00002555// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2556def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2557 (FNMSUB $A, $C, $B)>;
2558def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2559 (FNMSUB $A, $C, $B)>;
2560def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2561 (FNMSUBS $A, $C, $B)>;
2562def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2563 (FNMSUBS $A, $C, $B)>;
2564
Hal Finkeldbc78e12013-08-19 05:01:02 +00002565// FCOPYSIGN's operand types need not agree.
2566def : Pat<(fcopysign f64:$frB, f32:$frA),
2567 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2568def : Pat<(fcopysign f32:$frB, f64:$frA),
2569 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2570
Chris Lattner2a85fa12006-03-25 07:51:43 +00002571include "PPCInstrAltivec.td"
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00002572include "PPCInstrSPE.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002573include "PPCInstr64Bit.td"
Hal Finkel27774d92014-03-13 07:58:58 +00002574include "PPCInstrVSX.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002575
Hal Finkel940ab932014-02-28 00:27:01 +00002576def crnot : OutPatFrag<(ops node:$in),
2577 (CRNOR $in, $in)>;
2578def : Pat<(not i1:$in),
2579 (crnot $in)>;
2580
2581// Patterns for arithmetic i1 operations.
2582def : Pat<(add i1:$a, i1:$b),
2583 (CRXOR $a, $b)>;
2584def : Pat<(sub i1:$a, i1:$b),
2585 (CRXOR $a, $b)>;
2586def : Pat<(mul i1:$a, i1:$b),
2587 (CRAND $a, $b)>;
2588
2589// We're sometimes asked to materialize i1 -1, which is just 1 in this case
2590// (-1 is used to mean all bits set).
2591def : Pat<(i1 -1), (CRSET)>;
2592
2593// i1 extensions, implemented in terms of isel.
2594def : Pat<(i32 (zext i1:$in)),
2595 (SELECT_I4 $in, (LI 1), (LI 0))>;
2596def : Pat<(i32 (sext i1:$in)),
2597 (SELECT_I4 $in, (LI -1), (LI 0))>;
2598
2599def : Pat<(i64 (zext i1:$in)),
2600 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2601def : Pat<(i64 (sext i1:$in)),
2602 (SELECT_I8 $in, (LI8 -1), (LI8 0))>;
2603
2604// FIXME: We should choose either a zext or a sext based on other constants
2605// already around.
2606def : Pat<(i32 (anyext i1:$in)),
2607 (SELECT_I4 $in, (LI 1), (LI 0))>;
2608def : Pat<(i64 (anyext i1:$in)),
2609 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2610
2611// match setcc on i1 variables.
2612def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)),
2613 (CRANDC $s2, $s1)>;
2614def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)),
2615 (CRANDC $s2, $s1)>;
2616def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)),
2617 (CRORC $s2, $s1)>;
2618def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)),
2619 (CRORC $s2, $s1)>;
2620def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)),
2621 (CREQV $s1, $s2)>;
2622def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)),
2623 (CRORC $s1, $s2)>;
2624def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)),
2625 (CRORC $s1, $s2)>;
2626def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)),
2627 (CRANDC $s1, $s2)>;
2628def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)),
2629 (CRANDC $s1, $s2)>;
2630def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)),
2631 (CRXOR $s1, $s2)>;
2632
2633// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE,
2634// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for
2635// floating-point types.
2636
2637multiclass CRNotPat<dag pattern, dag result> {
2638 def : Pat<pattern, (crnot result)>;
2639 def : Pat<(not pattern), result>;
2640
2641 // We can also fold the crnot into an extension:
2642 def : Pat<(i32 (zext pattern)),
2643 (SELECT_I4 result, (LI 0), (LI 1))>;
2644 def : Pat<(i32 (sext pattern)),
2645 (SELECT_I4 result, (LI 0), (LI -1))>;
2646
2647 // We can also fold the crnot into an extension:
2648 def : Pat<(i64 (zext pattern)),
2649 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2650 def : Pat<(i64 (sext pattern)),
2651 (SELECT_I8 result, (LI8 0), (LI8 -1))>;
2652
2653 // FIXME: We should choose either a zext or a sext based on other constants
2654 // already around.
2655 def : Pat<(i32 (anyext pattern)),
2656 (SELECT_I4 result, (LI 0), (LI 1))>;
2657
2658 def : Pat<(i64 (anyext pattern)),
2659 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2660}
2661
2662// FIXME: Because of what seems like a bug in TableGen's type-inference code,
2663// we need to write imm:$imm in the output patterns below, not just $imm, or
2664// else the resulting matcher will not correctly add the immediate operand
2665// (making it a register operand instead).
2666
2667// extended SETCC.
2668multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag,
2669 OutPatFrag rfrag, OutPatFrag rfrag8> {
2670 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))),
2671 (rfrag $s1)>;
2672 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))),
2673 (rfrag8 $s1)>;
2674 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))),
2675 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2676 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))),
2677 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2678
2679 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))),
2680 (rfrag $s1)>;
2681 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))),
2682 (rfrag8 $s1)>;
2683 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))),
2684 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2685 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))),
2686 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2687}
2688
2689// Note that we do all inversions below with i(32|64)not, instead of using
2690// (xori x, 1) because on the A2 nor has single-cycle latency while xori
2691// has 2-cycle latency.
2692
2693defm : ExtSetCCPat<SETEQ,
2694 PatFrag<(ops node:$in, node:$cc),
2695 (setcc $in, 0, $cc)>,
2696 OutPatFrag<(ops node:$in),
2697 (RLWINM (CNTLZW $in), 27, 31, 31)>,
2698 OutPatFrag<(ops node:$in),
2699 (RLDICL (CNTLZD $in), 58, 63)> >;
2700
2701defm : ExtSetCCPat<SETNE,
2702 PatFrag<(ops node:$in, node:$cc),
2703 (setcc $in, 0, $cc)>,
2704 OutPatFrag<(ops node:$in),
2705 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>,
2706 OutPatFrag<(ops node:$in),
2707 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >;
2708
2709defm : ExtSetCCPat<SETLT,
2710 PatFrag<(ops node:$in, node:$cc),
2711 (setcc $in, 0, $cc)>,
2712 OutPatFrag<(ops node:$in),
2713 (RLWINM $in, 1, 31, 31)>,
2714 OutPatFrag<(ops node:$in),
2715 (RLDICL $in, 1, 63)> >;
2716
2717defm : ExtSetCCPat<SETGE,
2718 PatFrag<(ops node:$in, node:$cc),
2719 (setcc $in, 0, $cc)>,
2720 OutPatFrag<(ops node:$in),
2721 (RLWINM (i32not $in), 1, 31, 31)>,
2722 OutPatFrag<(ops node:$in),
2723 (RLDICL (i64not $in), 1, 63)> >;
2724
2725defm : ExtSetCCPat<SETGT,
2726 PatFrag<(ops node:$in, node:$cc),
2727 (setcc $in, 0, $cc)>,
2728 OutPatFrag<(ops node:$in),
2729 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>,
2730 OutPatFrag<(ops node:$in),
2731 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >;
2732
2733defm : ExtSetCCPat<SETLE,
2734 PatFrag<(ops node:$in, node:$cc),
2735 (setcc $in, 0, $cc)>,
2736 OutPatFrag<(ops node:$in),
2737 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>,
2738 OutPatFrag<(ops node:$in),
2739 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >;
2740
2741defm : ExtSetCCPat<SETLT,
2742 PatFrag<(ops node:$in, node:$cc),
2743 (setcc $in, -1, $cc)>,
2744 OutPatFrag<(ops node:$in),
2745 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>,
2746 OutPatFrag<(ops node:$in),
2747 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2748
2749defm : ExtSetCCPat<SETGE,
2750 PatFrag<(ops node:$in, node:$cc),
2751 (setcc $in, -1, $cc)>,
2752 OutPatFrag<(ops node:$in),
2753 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>,
2754 OutPatFrag<(ops node:$in),
2755 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2756
2757defm : ExtSetCCPat<SETGT,
2758 PatFrag<(ops node:$in, node:$cc),
2759 (setcc $in, -1, $cc)>,
2760 OutPatFrag<(ops node:$in),
2761 (RLWINM (i32not $in), 1, 31, 31)>,
2762 OutPatFrag<(ops node:$in),
2763 (RLDICL (i64not $in), 1, 63)> >;
2764
2765defm : ExtSetCCPat<SETLE,
2766 PatFrag<(ops node:$in, node:$cc),
2767 (setcc $in, -1, $cc)>,
2768 OutPatFrag<(ops node:$in),
2769 (RLWINM $in, 1, 31, 31)>,
2770 OutPatFrag<(ops node:$in),
2771 (RLDICL $in, 1, 63)> >;
2772
2773// SETCC for i32.
2774def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)),
2775 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2776def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)),
2777 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2778def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)),
2779 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2780def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)),
2781 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2782def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)),
2783 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2784def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)),
2785 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2786
2787// For non-equality comparisons, the default code would materialize the
2788// constant, then compare against it, like this:
2789// lis r2, 4660
2790// ori r2, r2, 22136
2791// cmpw cr0, r3, r2
2792// beq cr0,L6
2793// Since we are just comparing for equality, we can emit this instead:
2794// xoris r0,r3,0x1234
2795// cmplwi cr0,r0,0x5678
2796// beq cr0,L6
2797
2798def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)),
2799 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2800 (LO16 imm:$imm)), sub_eq)>;
2801
2802defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)),
2803 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2804defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)),
2805 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2806defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)),
2807 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2808defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)),
2809 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2810defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)),
2811 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2812defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)),
2813 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2814
2815defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)),
2816 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2817 (LO16 imm:$imm)), sub_eq)>;
2818
2819def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)),
2820 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2821def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)),
2822 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2823def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)),
2824 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2825def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)),
2826 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2827def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)),
2828 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2829
2830defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)),
2831 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2832defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)),
2833 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2834defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)),
2835 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2836defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)),
2837 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2838defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)),
2839 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2840
2841// SETCC for i64.
2842def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)),
2843 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2844def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)),
2845 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2846def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)),
2847 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2848def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)),
2849 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2850def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)),
2851 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2852def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)),
2853 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2854
2855// For non-equality comparisons, the default code would materialize the
2856// constant, then compare against it, like this:
2857// lis r2, 4660
2858// ori r2, r2, 22136
2859// cmpd cr0, r3, r2
2860// beq cr0,L6
2861// Since we are just comparing for equality, we can emit this instead:
2862// xoris r0,r3,0x1234
2863// cmpldi cr0,r0,0x5678
2864// beq cr0,L6
2865
2866def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)),
2867 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2868 (LO16 imm:$imm)), sub_eq)>;
2869
2870defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)),
2871 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2872defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)),
2873 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2874defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)),
2875 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2876defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)),
2877 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2878defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)),
2879 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2880defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)),
2881 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2882
2883defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)),
2884 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2885 (LO16 imm:$imm)), sub_eq)>;
2886
2887def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)),
2888 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2889def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)),
2890 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2891def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)),
2892 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2893def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)),
2894 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2895def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)),
2896 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2897
2898defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)),
2899 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2900defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)),
2901 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2902defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)),
2903 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2904defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)),
2905 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2906defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)),
2907 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2908
2909// SETCC for f32.
2910def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)),
2911 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2912def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)),
2913 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2914def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)),
2915 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2916def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)),
2917 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2918def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)),
2919 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2920def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)),
2921 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2922def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)),
2923 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2924
2925defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)),
2926 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2927defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)),
2928 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2929defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)),
2930 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2931defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)),
2932 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2933defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)),
2934 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2935defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)),
2936 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2937defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)),
2938 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2939
2940// SETCC for f64.
2941def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)),
2942 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2943def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)),
2944 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2945def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)),
2946 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2947def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)),
2948 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2949def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)),
2950 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2951def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)),
2952 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2953def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)),
2954 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2955
2956defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)),
2957 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2958defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)),
2959 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2960defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)),
2961 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2962defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)),
2963 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2964defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)),
2965 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2966defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)),
2967 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2968defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)),
2969 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2970
2971// match select on i1 variables:
2972def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)),
2973 (CROR (CRAND $cond , $tval),
2974 (CRAND (crnot $cond), $fval))>;
2975
2976// match selectcc on i1 variables:
2977// select (lhs == rhs), tval, fval is:
2978// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval)
2979def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)),
2980 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
2981 (CRAND (CRORC $lhs, $rhs), $fval))>;
2982def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)),
2983 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
2984 (CRAND (CRANDC $lhs, $rhs), $fval))>;
2985def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)),
2986 (CROR (CRAND (CREQV $lhs, $rhs), $tval),
2987 (CRAND (CRXOR $lhs, $rhs), $fval))>;
2988def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)),
2989 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
2990 (CRAND (CRANDC $rhs, $lhs), $fval))>;
2991def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)),
2992 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
2993 (CRAND (CRORC $rhs, $lhs), $fval))>;
2994def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)),
2995 (CROR (CRAND (CREQV $lhs, $rhs), $fval),
2996 (CRAND (CRXOR $lhs, $rhs), $tval))>;
2997
2998// match selectcc on i1 variables with non-i1 output.
2999def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)),
3000 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3001def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)),
3002 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
3003def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)),
3004 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>;
3005def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)),
3006 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
3007def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)),
3008 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3009def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)),
3010 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3011
3012def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)),
3013 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3014def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)),
3015 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3016def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)),
3017 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>;
3018def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)),
3019 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3020def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)),
3021 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3022def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)),
3023 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3024
3025def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
3026 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3027def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
3028 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3029def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
3030 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>;
3031def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
3032 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3033def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
3034 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3035def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
3036 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3037
3038def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
3039 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3040def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
3041 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3042def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
3043 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>;
3044def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
3045 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3046def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
3047 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3048def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
3049 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3050
3051def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)),
3052 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3053def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)),
3054 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3055def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)),
3056 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>;
3057def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)),
3058 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3059def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)),
3060 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3061def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)),
3062 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>;
3063
3064let usesCustomInserter = 1 in {
3065def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3066 "#ANDIo_1_EQ_BIT",
3067 [(set i1:$dst, (trunc (not i32:$in)))]>;
3068def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3069 "#ANDIo_1_GT_BIT",
3070 [(set i1:$dst, (trunc i32:$in))]>;
3071
3072def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3073 "#ANDIo_1_EQ_BIT8",
3074 [(set i1:$dst, (trunc (not i64:$in)))]>;
3075def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3076 "#ANDIo_1_GT_BIT8",
3077 [(set i1:$dst, (trunc i64:$in))]>;
3078}
3079
3080def : Pat<(i1 (not (trunc i32:$in))),
3081 (ANDIo_1_EQ_BIT $in)>;
3082def : Pat<(i1 (not (trunc i64:$in))),
3083 (ANDIo_1_EQ_BIT8 $in)>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003084
3085//===----------------------------------------------------------------------===//
3086// PowerPC Instructions used for assembler/disassembler only
3087//
3088
Joerg Sonnenberger9dedceb2014-08-05 13:34:01 +00003089// FIXME: For B=0 or B > 8, the registers following RT are used.
3090// WARNING: Do not add patterns for this instruction without fixing this.
3091def LSWI : XForm_base_r3xo<31, 597, (outs gprc:$RT), (ins gprc:$A, u5imm:$B),
3092 "lswi $RT, $A, $B", IIC_LdStLoad, []>;
3093
3094// FIXME: For B=0 or B > 8, the registers following RT are used.
3095// WARNING: Do not add patterns for this instruction without fixing this.
3096def STSWI : XForm_base_r3xo<31, 725, (outs), (ins gprc:$RT, gprc:$A, u5imm:$B),
3097 "stswi $RT, $A, $B", IIC_LdStLoad, []>;
3098
Ulrich Weigand300b6872013-05-03 19:51:09 +00003099def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003100 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003101
3102def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003103 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003104
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003105def EIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003106 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003107
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003108def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003109 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003110
Joerg Sonnenberger99ef10f2014-07-29 23:16:31 +00003111def MBAR : XForm_mbar<31, 854, (outs), (ins u5imm:$MO),
3112 "mbar $MO", IIC_LdStLoad>, Requires<[IsBookE]>;
3113
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +00003114def MTSR: XForm_sr<31, 210, (outs), (ins gprc:$RS, u4imm:$SR),
3115 "mtsr $SR, $RS", IIC_SprMTSR>;
3116
3117def MFSR: XForm_sr<31, 595, (outs gprc:$RS), (ins u4imm:$SR),
3118 "mfsr $RS, $SR", IIC_SprMFSR>;
3119
3120def MTSRIN: XForm_srin<31, 242, (outs), (ins gprc:$RS, gprc:$RB),
3121 "mtsrin $RS, $RB", IIC_SprMTSR>;
3122
3123def MFSRIN: XForm_srin<31, 659, (outs gprc:$RS), (ins gprc:$RB),
3124 "mfsrin $RS, $RB", IIC_SprMFSR>;
3125
Roman Divacky62cb6352013-09-12 17:50:54 +00003126def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003127 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003128
Joerg Sonnenbergerb97f3192014-07-30 10:32:51 +00003129def WRTEE: XForm_mtmsr<31, 131, (outs), (ins gprc:$RS),
3130 "wrtee $RS", IIC_SprMTMSR>, Requires<[IsBookE]> {
3131 let L = 0;
3132}
3133
3134def WRTEEI: I<31, (outs), (ins i1imm:$E), "wrteei $E", IIC_SprMTMSR>,
3135 Requires<[IsBookE]> {
3136 bits<1> E;
3137
3138 let Inst{16} = E;
3139 let Inst{21-30} = 163;
3140}
3141
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003142def DCCCI : XForm_tlb<454, (outs), (ins gprc:$A, gprc:$B),
3143 "dccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
3144def ICCCI : XForm_tlb<966, (outs), (ins gprc:$A, gprc:$B),
3145 "iccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003146
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003147def : InstAlias<"dci 0", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3148def : InstAlias<"dccci", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3149def : InstAlias<"ici 0", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
3150def : InstAlias<"iccci", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003151
Roman Divacky62cb6352013-09-12 17:50:54 +00003152def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003153 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003154
3155def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003156 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003157
3158def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003159 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003160
3161def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003162 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003163
3164def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003165 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003166
Hal Finkel3e5a3602013-11-27 23:26:09 +00003167def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003168
Joerg Sonnenbergerc03105b2014-08-02 20:16:29 +00003169def TLBIA : XForm_0<31, 370, (outs), (ins),
3170 "tlbia", IIC_SprTLBIA, []>;
3171
Roman Divacky62cb6352013-09-12 17:50:54 +00003172def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003173 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003174
3175def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003176 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003177
Joerg Sonnenberger5995e002014-08-04 23:49:45 +00003178def TLBLD : XForm_16b<31, 978, (outs), (ins gprc:$RB),
3179 "tlbld $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3180def TLBLI : XForm_16b<31, 1010, (outs), (ins gprc:$RB),
3181 "tlbli $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3182
Roman Divacky62cb6352013-09-12 17:50:54 +00003183def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003184 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003185
Joerg Sonnenbergerc5fe19d2014-07-30 22:51:15 +00003186def TLBSX : XForm_tlb<914, (outs), (ins gprc:$A, gprc:$B), "tlbsx $A, $B",
3187 IIC_LdStLoad>, Requires<[IsBookE]>;
3188
3189def TLBIVAX : XForm_tlb<786, (outs), (ins gprc:$A, gprc:$B), "tlbivax $A, $B",
3190 IIC_LdStLoad>, Requires<[IsBookE]>;
Joerg Sonnenbergerfee94b42014-07-30 20:44:04 +00003191
3192def TLBRE : XForm_24_eieio<31, 946, (outs), (ins),
3193 "tlbre", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3194
3195def TLBWE : XForm_24_eieio<31, 978, (outs), (ins),
3196 "tlbwe", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3197
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003198def TLBRE2 : XForm_tlbws<31, 946, (outs gprc:$RS), (ins gprc:$A, i1imm:$WS),
3199 "tlbre $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3200
3201def TLBWE2 : XForm_tlbws<31, 978, (outs), (ins gprc:$RS, gprc:$A, i1imm:$WS),
3202 "tlbwe $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3203
3204def TLBSX2 : XForm_base_r3xo<31, 914, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3205 "tlbsx $RST, $A, $B", IIC_LdStLoad, []>,
3206 Requires<[IsPPC4xx]>;
3207def TLBSX2D : XForm_base_r3xo<31, 914, (outs),
3208 (ins gprc:$RST, gprc:$A, gprc:$B),
3209 "tlbsx. $RST, $A, $B", IIC_LdStLoad, []>,
3210 Requires<[IsPPC4xx]>, isDOT;
3211
Joerg Sonnenbergera3d4dc92014-08-07 12:39:59 +00003212def RFID : XForm_0<19, 18, (outs), (ins), "rfid", IIC_IntRFID, []>;
3213
Joerg Sonnenberger83ef5c72014-08-07 12:35:16 +00003214def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_SprRFI, []>,
Joerg Sonnenberger13076552014-07-29 23:45:20 +00003215 Requires<[IsBookE]>;
3216def RFCI : XForm_0<19, 51, (outs), (ins), "rfci", IIC_BrB, []>,
3217 Requires<[IsBookE]>;
Joerg Sonnenbergeraccbc942014-07-29 15:49:09 +00003218
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003219def RFDI : XForm_0<19, 39, (outs), (ins), "rfdi", IIC_BrB, []>,
3220 Requires<[IsE500]>;
3221def RFMCI : XForm_0<19, 38, (outs), (ins), "rfmci", IIC_BrB, []>,
3222 Requires<[IsE500]>;
Joerg Sonnenberger68092872014-07-30 21:09:03 +00003223
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003224def MFDCR : XFXForm_1<31, 323, (outs gprc:$RT), (ins i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003225 "mfdcr $RT, $SPR", IIC_SprMFSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003226def MTDCR : XFXForm_1<31, 451, (outs), (ins gprc:$RT, i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003227 "mtdcr $SPR, $RT", IIC_SprMTSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003228
Ulrich Weigandd8394902013-05-03 19:50:27 +00003229//===----------------------------------------------------------------------===//
3230// PowerPC Assembler Instruction Aliases
3231//
3232
3233// Pseudo-instructions for alternate assembly syntax (never used by codegen).
3234// These are aliases that require C++ handling to convert to the target
3235// instruction, while InstAliases can be handled directly by tblgen.
3236class PPCAsmPseudo<string asm, dag iops>
3237 : Instruction {
3238 let Namespace = "PPC";
3239 bit PPC64 = 0; // Default value, override with isPPC64
3240
3241 let OutOperandList = (outs);
3242 let InOperandList = iops;
3243 let Pattern = [];
3244 let AsmString = asm;
3245 let isAsmParserOnly = 1;
3246 let isPseudo = 1;
3247}
3248
Ulrich Weigand4c440322013-06-10 17:19:43 +00003249def : InstAlias<"sc", (SC 0)>;
3250
Hal Finkelfe3368c2014-10-02 22:34:22 +00003251def : InstAlias<"sync", (SYNC 0)>, Requires<[HasSYNC]>;
3252def : InstAlias<"msync", (SYNC 0)>, Requires<[HasSYNC]>;
3253def : InstAlias<"lwsync", (SYNC 1)>, Requires<[HasSYNC]>;
3254def : InstAlias<"ptesync", (SYNC 2)>, Requires<[HasSYNC]>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00003255
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003256def : InstAlias<"wait", (WAIT 0)>;
3257def : InstAlias<"waitrsv", (WAIT 1)>;
3258def : InstAlias<"waitimpl", (WAIT 2)>;
3259
Joerg Sonnenberger24507682014-07-29 23:31:27 +00003260def : InstAlias<"mbar", (MBAR 0)>, Requires<[IsBookE]>;
3261
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00003262def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3263def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3264def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3265def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3266
Ulrich Weigandae9cf582013-07-03 12:32:41 +00003267def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
3268def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
3269
Joerg Sonnenberger853feaa2014-08-07 13:16:58 +00003270def : InstAlias<"mfrtcu $Rx", (MFSPR gprc:$Rx, 4)>;
3271def : InstAlias<"mfrtcl $Rx", (MFSPR gprc:$Rx, 5)>;
3272
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003273def : InstAlias<"mtdscr $Rx", (MTSPR 17, gprc:$Rx)>;
3274def : InstAlias<"mfdscr $Rx", (MFSPR gprc:$Rx, 17)>;
3275
Joerg Sonnenberger053566a2014-07-29 22:42:44 +00003276def : InstAlias<"mtdsisr $Rx", (MTSPR 18, gprc:$Rx)>;
3277def : InstAlias<"mfdsisr $Rx", (MFSPR gprc:$Rx, 18)>;
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003278
3279def : InstAlias<"mtdar $Rx", (MTSPR 19, gprc:$Rx)>;
3280def : InstAlias<"mfdar $Rx", (MFSPR gprc:$Rx, 19)>;
3281
3282def : InstAlias<"mtdec $Rx", (MTSPR 22, gprc:$Rx)>;
3283def : InstAlias<"mfdec $Rx", (MFSPR gprc:$Rx, 22)>;
3284
3285def : InstAlias<"mtsdr1 $Rx", (MTSPR 25, gprc:$Rx)>;
3286def : InstAlias<"mfsdr1 $Rx", (MFSPR gprc:$Rx, 25)>;
3287
3288def : InstAlias<"mtsrr0 $Rx", (MTSPR 26, gprc:$Rx)>;
3289def : InstAlias<"mfsrr0 $Rx", (MFSPR gprc:$Rx, 26)>;
3290
3291def : InstAlias<"mtsrr1 $Rx", (MTSPR 27, gprc:$Rx)>;
3292def : InstAlias<"mfsrr1 $Rx", (MFSPR gprc:$Rx, 27)>;
3293
Joerg Sonnenberger936a4c82014-08-05 14:53:05 +00003294def : InstAlias<"mtsrr2 $Rx", (MTSPR 990, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3295def : InstAlias<"mfsrr2 $Rx", (MFSPR gprc:$Rx, 990)>, Requires<[IsPPC4xx]>;
3296
3297def : InstAlias<"mtsrr3 $Rx", (MTSPR 991, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3298def : InstAlias<"mfsrr3 $Rx", (MFSPR gprc:$Rx, 991)>, Requires<[IsPPC4xx]>;
3299
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003300def : InstAlias<"mtcfar $Rx", (MTSPR 28, gprc:$Rx)>;
3301def : InstAlias<"mfcfar $Rx", (MFSPR gprc:$Rx, 28)>;
3302
3303def : InstAlias<"mtamr $Rx", (MTSPR 29, gprc:$Rx)>;
3304def : InstAlias<"mfamr $Rx", (MFSPR gprc:$Rx, 29)>;
3305
Joerg Sonnenberger9e281bf2014-07-30 23:59:11 +00003306def : InstAlias<"mtpid $Rx", (MTSPR 48, gprc:$Rx)>, Requires<[IsBookE]>;
3307def : InstAlias<"mfpid $Rx", (MFSPR gprc:$Rx, 48)>, Requires<[IsBookE]>;
3308
Ulrich Weigande840ee22013-07-08 15:20:38 +00003309def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
Joerg Sonnenberger6e842b32014-08-04 20:28:34 +00003310def : InstAlias<"mftbl $Rx", (MFTB gprc:$Rx, 268)>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00003311def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
3312
Joerg Sonnenberger1837a7b2014-08-07 13:06:23 +00003313def : InstAlias<"mttbl $Rx", (MTSPR 284, gprc:$Rx)>;
3314def : InstAlias<"mttbu $Rx", (MTSPR 285, gprc:$Rx)>;
3315
Joerg Sonnenberger048284e2014-08-05 14:18:16 +00003316def : InstAlias<"mftblo $Rx", (MFSPR gprc:$Rx, 989)>, Requires<[IsPPC4xx]>;
3317def : InstAlias<"mttblo $Rx", (MTSPR 989, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3318def : InstAlias<"mftbhi $Rx", (MFSPR gprc:$Rx, 988)>, Requires<[IsPPC4xx]>;
3319def : InstAlias<"mttbhi $Rx", (MTSPR 988, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3320
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003321def : InstAlias<"xnop", (XORI R0, R0, 0)>;
3322
Ulrich Weigandd8394902013-05-03 19:50:27 +00003323def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003324def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3325
3326def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3327def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3328
Ulrich Weigand49f487e2013-07-03 17:59:07 +00003329def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
3330
Joerg Sonnenberger74052102014-08-04 17:07:41 +00003331foreach BATR = 0-3 in {
3332 def : InstAlias<"mtdbatu "#BATR#", $Rx",
3333 (MTSPR !add(BATR, !add(BATR, 536)), gprc:$Rx)>,
3334 Requires<[IsPPC6xx]>;
3335 def : InstAlias<"mfdbatu $Rx, "#BATR,
3336 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 536)))>,
3337 Requires<[IsPPC6xx]>;
3338 def : InstAlias<"mtdbatl "#BATR#", $Rx",
3339 (MTSPR !add(BATR, !add(BATR, 537)), gprc:$Rx)>,
3340 Requires<[IsPPC6xx]>;
3341 def : InstAlias<"mfdbatl $Rx, "#BATR,
3342 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 537)))>,
3343 Requires<[IsPPC6xx]>;
3344 def : InstAlias<"mtibatu "#BATR#", $Rx",
3345 (MTSPR !add(BATR, !add(BATR, 528)), gprc:$Rx)>,
3346 Requires<[IsPPC6xx]>;
3347 def : InstAlias<"mfibatu $Rx, "#BATR,
3348 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 528)))>,
3349 Requires<[IsPPC6xx]>;
3350 def : InstAlias<"mtibatl "#BATR#", $Rx",
3351 (MTSPR !add(BATR, !add(BATR, 529)), gprc:$Rx)>,
3352 Requires<[IsPPC6xx]>;
3353 def : InstAlias<"mfibatl $Rx, "#BATR,
3354 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 529)))>,
3355 Requires<[IsPPC6xx]>;
3356}
3357
Joerg Sonnenbergerc4ce4292014-08-05 15:45:15 +00003358foreach BR = 0-7 in {
3359 def : InstAlias<"mfbr"#BR#" $Rx",
3360 (MFDCR gprc:$Rx, !add(BR, 0x80))>,
3361 Requires<[IsPPC4xx]>;
3362 def : InstAlias<"mtbr"#BR#" $Rx",
3363 (MTDCR gprc:$Rx, !add(BR, 0x80))>,
3364 Requires<[IsPPC4xx]>;
3365}
3366
Joerg Sonnenberger51cf7332014-08-04 22:56:42 +00003367def : InstAlias<"mtdccr $Rx", (MTSPR 1018, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3368def : InstAlias<"mfdccr $Rx", (MFSPR gprc:$Rx, 1018)>, Requires<[IsPPC4xx]>;
3369
3370def : InstAlias<"mticcr $Rx", (MTSPR 1019, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3371def : InstAlias<"mficcr $Rx", (MFSPR gprc:$Rx, 1019)>, Requires<[IsPPC4xx]>;
3372
3373def : InstAlias<"mtdear $Rx", (MTSPR 981, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3374def : InstAlias<"mfdear $Rx", (MFSPR gprc:$Rx, 981)>, Requires<[IsPPC4xx]>;
3375
3376def : InstAlias<"mtesr $Rx", (MTSPR 980, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3377def : InstAlias<"mfesr $Rx", (MFSPR gprc:$Rx, 980)>, Requires<[IsPPC4xx]>;
3378
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00003379def : InstAlias<"mfspefscr $Rx", (MFSPR gprc:$Rx, 512)>;
3380def : InstAlias<"mtspefscr $Rx", (MTSPR 512, gprc:$Rx)>;
3381
Joerg Sonnenberger755ffa92014-08-04 23:53:42 +00003382def : InstAlias<"mttcr $Rx", (MTSPR 986, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3383def : InstAlias<"mftcr $Rx", (MFSPR gprc:$Rx, 986)>, Requires<[IsPPC4xx]>;
3384
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003385def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003386
Ulrich Weigand4069e242013-06-25 13:16:48 +00003387def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
3388 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3389def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
3390 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3391def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
3392 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3393def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
3394 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3395
3396def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3397def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3398def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3399def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3400
Roman Divacky62cb6352013-09-12 17:50:54 +00003401def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
3402def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
3403
Joerg Sonnenberger84d35df2014-08-07 13:35:34 +00003404def : InstAlias<"mfasr $RT", (MFSPR gprc:$RT, 280)>;
3405def : InstAlias<"mtasr $RT", (MTSPR 280, gprc:$RT)>;
3406
Joerg Sonnenberger5002fb52014-08-04 17:26:15 +00003407foreach SPRG = 0-3 in {
3408 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 272))>;
3409 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 272))>;
3410 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3411 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3412}
3413foreach SPRG = 4-7 in {
3414 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 256))>,
3415 Requires<[IsBookE]>;
3416 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 256))>,
3417 Requires<[IsBookE]>;
3418 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3419 Requires<[IsBookE]>;
3420 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3421 Requires<[IsBookE]>;
3422}
Roman Divacky62cb6352013-09-12 17:50:54 +00003423
3424def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
3425
3426def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
3427def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
3428
3429def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
3430
3431def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
3432def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
3433
3434def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
3435def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
3436def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
3437def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
3438
3439def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
3440
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003441def : InstAlias<"tlbrehi $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 0)>,
3442 Requires<[IsPPC4xx]>;
3443def : InstAlias<"tlbrelo $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 1)>,
3444 Requires<[IsPPC4xx]>;
3445def : InstAlias<"tlbwehi $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 0)>,
3446 Requires<[IsPPC4xx]>;
3447def : InstAlias<"tlbwelo $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 1)>,
3448 Requires<[IsPPC4xx]>;
3449
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003450def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
3451 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3452def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
3453 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3454def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
3455 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3456def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
3457 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3458def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
3459 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3460def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
3461 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3462def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
3463 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3464def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
3465 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3466def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
3467 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3468def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
3469 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003470def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
3471 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003472def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
3473 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003474def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
3475 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003476def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
3477 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3478def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
3479 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3480def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
3481 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3482def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
3483 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3484def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
3485 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3486
3487def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3488def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3489def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3490def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3491def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3492def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3493
3494def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
3495 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3496def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
3497 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3498def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
3499 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3500def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
3501 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3502def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
3503 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3504def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
3505 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3506def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
3507 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3508def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
3509 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003510def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
3511 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003512def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
3513 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003514def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
3515 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003516def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
3517 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3518def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
3519 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3520def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
3521 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3522def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
3523 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3524def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
3525 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3526
3527def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3528def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3529def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3530def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3531def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
3532def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003533
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003534// These generic branch instruction forms are used for the assembler parser only.
3535// Defs and Uses are conservative, since we don't know the BO value.
3536let PPC970_Unit = 7 in {
3537 let Defs = [CTR], Uses = [CTR, RM] in {
3538 def gBC : BForm_3<16, 0, 0, (outs),
3539 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3540 "bc $bo, $bi, $dst">;
3541 def gBCA : BForm_3<16, 1, 0, (outs),
3542 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3543 "bca $bo, $bi, $dst">;
3544 }
3545 let Defs = [LR, CTR], Uses = [CTR, RM] in {
3546 def gBCL : BForm_3<16, 0, 1, (outs),
3547 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3548 "bcl $bo, $bi, $dst">;
3549 def gBCLA : BForm_3<16, 1, 1, (outs),
3550 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3551 "bcla $bo, $bi, $dst">;
3552 }
3553 let Defs = [CTR], Uses = [CTR, LR, RM] in
3554 def gBCLR : XLForm_2<19, 16, 0, (outs),
3555 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003556 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003557 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3558 def gBCLRL : XLForm_2<19, 16, 1, (outs),
3559 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003560 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003561 let Defs = [CTR], Uses = [CTR, LR, RM] in
3562 def gBCCTR : XLForm_2<19, 528, 0, (outs),
3563 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003564 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003565 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3566 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
3567 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003568 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003569}
3570def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
3571def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
3572def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
3573def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
3574
Ulrich Weigand86247b62013-06-24 16:52:04 +00003575multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
3576 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
3577 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3578 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
3579 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
3580 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3581 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003582}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003583multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
3584 : BranchSimpleMnemonic1<name, pm, bo> {
3585 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
3586 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003587}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003588defm : BranchSimpleMnemonic2<"t", "", 12>;
3589defm : BranchSimpleMnemonic2<"f", "", 4>;
3590defm : BranchSimpleMnemonic2<"t", "-", 14>;
3591defm : BranchSimpleMnemonic2<"f", "-", 6>;
3592defm : BranchSimpleMnemonic2<"t", "+", 15>;
3593defm : BranchSimpleMnemonic2<"f", "+", 7>;
3594defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
3595defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
3596defm : BranchSimpleMnemonic1<"dzt", "", 10>;
3597defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003598
Ulrich Weigand86247b62013-06-24 16:52:04 +00003599multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
3600 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00003601 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003602 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003603 (BCC bibo, CR0, condbrtarget:$dst)>;
3604
Ulrich Weigand86247b62013-06-24 16:52:04 +00003605 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003606 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003607 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003608 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
3609
Ulrich Weigand86247b62013-06-24 16:52:04 +00003610 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003611 (BCCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003612 def : InstAlias<"b"#name#"lr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003613 (BCCLR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003614
Ulrich Weigand86247b62013-06-24 16:52:04 +00003615 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003616 (BCCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003617 def : InstAlias<"b"#name#"ctr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003618 (BCCCTR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003619
Ulrich Weigand86247b62013-06-24 16:52:04 +00003620 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003621 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003622 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003623 (BCCL bibo, CR0, condbrtarget:$dst)>;
3624
Ulrich Weigand86247b62013-06-24 16:52:04 +00003625 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003626 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003627 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003628 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
3629
Ulrich Weigand86247b62013-06-24 16:52:04 +00003630 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003631 (BCCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003632 def : InstAlias<"b"#name#"lrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003633 (BCCLRL bibo, CR0)>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00003634
Ulrich Weigand86247b62013-06-24 16:52:04 +00003635 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003636 (BCCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003637 def : InstAlias<"b"#name#"ctrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003638 (BCCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00003639}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003640multiclass BranchExtendedMnemonic<string name, int bibo> {
3641 defm : BranchExtendedMnemonicPM<name, "", bibo>;
3642 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
3643 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
3644}
Ulrich Weigand39740622013-06-10 17:18:29 +00003645defm : BranchExtendedMnemonic<"lt", 12>;
3646defm : BranchExtendedMnemonic<"gt", 44>;
3647defm : BranchExtendedMnemonic<"eq", 76>;
3648defm : BranchExtendedMnemonic<"un", 108>;
3649defm : BranchExtendedMnemonic<"so", 108>;
3650defm : BranchExtendedMnemonic<"ge", 4>;
3651defm : BranchExtendedMnemonic<"nl", 4>;
3652defm : BranchExtendedMnemonic<"le", 36>;
3653defm : BranchExtendedMnemonic<"ng", 36>;
3654defm : BranchExtendedMnemonic<"ne", 68>;
3655defm : BranchExtendedMnemonic<"nu", 100>;
3656defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003657
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003658def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
3659def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
3660def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
3661def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003662def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003663def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003664def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003665def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
3666
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003667def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
3668def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
3669def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
3670def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003671def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003672def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003673def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003674def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
3675
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00003676multiclass TrapExtendedMnemonic<string name, int to> {
3677 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
3678 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
3679 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
3680 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
3681}
3682defm : TrapExtendedMnemonic<"lt", 16>;
3683defm : TrapExtendedMnemonic<"le", 20>;
3684defm : TrapExtendedMnemonic<"eq", 4>;
3685defm : TrapExtendedMnemonic<"ge", 12>;
3686defm : TrapExtendedMnemonic<"gt", 8>;
3687defm : TrapExtendedMnemonic<"nl", 12>;
3688defm : TrapExtendedMnemonic<"ne", 24>;
3689defm : TrapExtendedMnemonic<"ng", 20>;
3690defm : TrapExtendedMnemonic<"llt", 2>;
3691defm : TrapExtendedMnemonic<"lle", 6>;
3692defm : TrapExtendedMnemonic<"lge", 5>;
3693defm : TrapExtendedMnemonic<"lgt", 1>;
3694defm : TrapExtendedMnemonic<"lnl", 5>;
3695defm : TrapExtendedMnemonic<"lng", 6>;
3696defm : TrapExtendedMnemonic<"u", 31>;
Robin Morissete1ca44b2014-10-02 22:27:07 +00003697
3698// Atomic loads
3699def : Pat<(atomic_load_8 iaddr:$src), (LBZ memri:$src)>;
3700def : Pat<(atomic_load_16 iaddr:$src), (LHZ memri:$src)>;
3701def : Pat<(atomic_load_32 iaddr:$src), (LWZ memri:$src)>;
3702def : Pat<(atomic_load_8 xaddr:$src), (LBZX memrr:$src)>;
3703def : Pat<(atomic_load_16 xaddr:$src), (LHZX memrr:$src)>;
3704def : Pat<(atomic_load_32 xaddr:$src), (LWZX memrr:$src)>;
3705
3706// Atomic stores
3707def : Pat<(atomic_store_8 iaddr:$ptr, i32:$val), (STB gprc:$val, memri:$ptr)>;
3708def : Pat<(atomic_store_16 iaddr:$ptr, i32:$val), (STH gprc:$val, memri:$ptr)>;
3709def : Pat<(atomic_store_32 iaddr:$ptr, i32:$val), (STW gprc:$val, memri:$ptr)>;
3710def : Pat<(atomic_store_8 xaddr:$ptr, i32:$val), (STBX gprc:$val, memrr:$ptr)>;
3711def : Pat<(atomic_store_16 xaddr:$ptr, i32:$val), (STHX gprc:$val, memrr:$ptr)>;
3712def : Pat<(atomic_store_32 xaddr:$ptr, i32:$val), (STWX gprc:$val, memrr:$ptr)>;