blob: d63e1b6c5212f5e659c5a4a455356b2a0f76997d [file] [log] [blame]
Tom Stellard49f8bfd2015-01-06 18:00:21 +00001; RUN: llc -march=amdgcn -mcpu=SI -mattr=-promote-alloca -verify-machineinstrs < %s | FileCheck -check-prefix=SI-ALLOCA -check-prefix=SI %s
2; RUN: llc -march=amdgcn -mcpu=SI -mattr=+promote-alloca -verify-machineinstrs < %s | FileCheck -check-prefix=SI-PROMOTE -check-prefix=SI %s
Marek Olsak75170772015-01-27 17:27:15 +00003; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-promote-alloca -verify-machineinstrs < %s | FileCheck -check-prefix=SI-ALLOCA -check-prefix=SI %s
4; RUN: llc -march=amdgcn -mcpu=tonga -mattr=+promote-alloca -verify-machineinstrs < %s | FileCheck -check-prefix=SI-PROMOTE -check-prefix=SI %s
Matt Arsenault7d5e2cb2014-07-13 02:46:17 +00005
Matt Arsenault6e63dd22014-02-02 00:13:12 +00006
7declare void @llvm.AMDGPU.barrier.local() noduplicate nounwind
8
Tom Stellard79243d92014-10-01 17:15:17 +00009; SI-LABEL: {{^}}private_access_f64_alloca:
Matt Arsenault7d5e2cb2014-07-13 02:46:17 +000010
Tom Stellard326d6ec2014-11-05 14:50:53 +000011; SI-ALLOCA: buffer_store_dwordx2
12; SI-ALLOCA: buffer_load_dwordx2
Matt Arsenault7d5e2cb2014-07-13 02:46:17 +000013
Tom Stellard326d6ec2014-11-05 14:50:53 +000014; SI-PROMOTE: ds_write_b64
15; SI-PROMOTE: ds_read_b64
Matt Arsenaultad41d7b2014-03-24 17:50:46 +000016define void @private_access_f64_alloca(double addrspace(1)* noalias %out, double addrspace(1)* noalias %in, i32 %b) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +000017 %val = load double, double addrspace(1)* %in, align 8
Matt Arsenault6e63dd22014-02-02 00:13:12 +000018 %array = alloca double, i32 16, align 8
David Blaikie79e6c742015-02-27 19:29:02 +000019 %ptr = getelementptr double, double* %array, i32 %b
Matt Arsenault6e63dd22014-02-02 00:13:12 +000020 store double %val, double* %ptr, align 8
21 call void @llvm.AMDGPU.barrier.local() noduplicate nounwind
David Blaikiea79ac142015-02-27 21:17:42 +000022 %result = load double, double* %ptr, align 8
Matt Arsenault6e63dd22014-02-02 00:13:12 +000023 store double %result, double addrspace(1)* %out, align 8
24 ret void
25}
26
Tom Stellard79243d92014-10-01 17:15:17 +000027; SI-LABEL: {{^}}private_access_v2f64_alloca:
Matt Arsenault7d5e2cb2014-07-13 02:46:17 +000028
Tom Stellard326d6ec2014-11-05 14:50:53 +000029; SI-ALLOCA: buffer_store_dwordx4
30; SI-ALLOCA: buffer_load_dwordx4
Matt Arsenault7d5e2cb2014-07-13 02:46:17 +000031
Tom Stellard326d6ec2014-11-05 14:50:53 +000032; SI-PROMOTE: ds_write_b32
33; SI-PROMOTE: ds_write_b32
34; SI-PROMOTE: ds_write_b32
35; SI-PROMOTE: ds_write_b32
36; SI-PROMOTE: ds_read_b32
37; SI-PROMOTE: ds_read_b32
38; SI-PROMOTE: ds_read_b32
39; SI-PROMOTE: ds_read_b32
Matt Arsenaultad41d7b2014-03-24 17:50:46 +000040define void @private_access_v2f64_alloca(<2 x double> addrspace(1)* noalias %out, <2 x double> addrspace(1)* noalias %in, i32 %b) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +000041 %val = load <2 x double>, <2 x double> addrspace(1)* %in, align 16
Matt Arsenault6e63dd22014-02-02 00:13:12 +000042 %array = alloca <2 x double>, i32 16, align 16
David Blaikie79e6c742015-02-27 19:29:02 +000043 %ptr = getelementptr <2 x double>, <2 x double>* %array, i32 %b
Matt Arsenault6e63dd22014-02-02 00:13:12 +000044 store <2 x double> %val, <2 x double>* %ptr, align 16
45 call void @llvm.AMDGPU.barrier.local() noduplicate nounwind
David Blaikiea79ac142015-02-27 21:17:42 +000046 %result = load <2 x double>, <2 x double>* %ptr, align 16
Matt Arsenault6e63dd22014-02-02 00:13:12 +000047 store <2 x double> %result, <2 x double> addrspace(1)* %out, align 16
48 ret void
49}
Matt Arsenaultad41d7b2014-03-24 17:50:46 +000050
Tom Stellard79243d92014-10-01 17:15:17 +000051; SI-LABEL: {{^}}private_access_i64_alloca:
Matt Arsenault7d5e2cb2014-07-13 02:46:17 +000052
Tom Stellard326d6ec2014-11-05 14:50:53 +000053; SI-ALLOCA: buffer_store_dwordx2
54; SI-ALLOCA: buffer_load_dwordx2
Matt Arsenault7d5e2cb2014-07-13 02:46:17 +000055
Tom Stellard326d6ec2014-11-05 14:50:53 +000056; SI-PROMOTE: ds_write_b64
57; SI-PROMOTE: ds_read_b64
Matt Arsenaultad41d7b2014-03-24 17:50:46 +000058define void @private_access_i64_alloca(i64 addrspace(1)* noalias %out, i64 addrspace(1)* noalias %in, i32 %b) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +000059 %val = load i64, i64 addrspace(1)* %in, align 8
Matt Arsenaultad41d7b2014-03-24 17:50:46 +000060 %array = alloca i64, i32 16, align 8
David Blaikie79e6c742015-02-27 19:29:02 +000061 %ptr = getelementptr i64, i64* %array, i32 %b
Matt Arsenaultad41d7b2014-03-24 17:50:46 +000062 store i64 %val, i64* %ptr, align 8
63 call void @llvm.AMDGPU.barrier.local() noduplicate nounwind
David Blaikiea79ac142015-02-27 21:17:42 +000064 %result = load i64, i64* %ptr, align 8
Matt Arsenaultad41d7b2014-03-24 17:50:46 +000065 store i64 %result, i64 addrspace(1)* %out, align 8
66 ret void
67}
68
Tom Stellard79243d92014-10-01 17:15:17 +000069; SI-LABEL: {{^}}private_access_v2i64_alloca:
Matt Arsenault7d5e2cb2014-07-13 02:46:17 +000070
Tom Stellard326d6ec2014-11-05 14:50:53 +000071; SI-ALLOCA: buffer_store_dwordx4
72; SI-ALLOCA: buffer_load_dwordx4
Matt Arsenault7d5e2cb2014-07-13 02:46:17 +000073
Tom Stellard326d6ec2014-11-05 14:50:53 +000074; SI-PROMOTE: ds_write_b32
75; SI-PROMOTE: ds_write_b32
76; SI-PROMOTE: ds_write_b32
77; SI-PROMOTE: ds_write_b32
78; SI-PROMOTE: ds_read_b32
79; SI-PROMOTE: ds_read_b32
80; SI-PROMOTE: ds_read_b32
81; SI-PROMOTE: ds_read_b32
Matt Arsenaultad41d7b2014-03-24 17:50:46 +000082define void @private_access_v2i64_alloca(<2 x i64> addrspace(1)* noalias %out, <2 x i64> addrspace(1)* noalias %in, i32 %b) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +000083 %val = load <2 x i64>, <2 x i64> addrspace(1)* %in, align 16
Matt Arsenaultad41d7b2014-03-24 17:50:46 +000084 %array = alloca <2 x i64>, i32 16, align 16
David Blaikie79e6c742015-02-27 19:29:02 +000085 %ptr = getelementptr <2 x i64>, <2 x i64>* %array, i32 %b
Matt Arsenaultad41d7b2014-03-24 17:50:46 +000086 store <2 x i64> %val, <2 x i64>* %ptr, align 16
87 call void @llvm.AMDGPU.barrier.local() noduplicate nounwind
David Blaikiea79ac142015-02-27 21:17:42 +000088 %result = load <2 x i64>, <2 x i64>* %ptr, align 16
Matt Arsenaultad41d7b2014-03-24 17:50:46 +000089 store <2 x i64> %result, <2 x i64> addrspace(1)* %out, align 16
90 ret void
91}