blob: 8ba957d6287084a3517097177be9e6765c615213 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000028#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
David Majnemercde33032015-03-30 22:58:10 +000037#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000041#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/DerivedTypes.h"
43#include "llvm/IR/Function.h"
44#include "llvm/IR/GlobalVariable.h"
45#include "llvm/IR/InlineAsm.h"
46#include "llvm/IR/Instructions.h"
47#include "llvm/IR/IntrinsicInst.h"
48#include "llvm/IR/Intrinsics.h"
49#include "llvm/IR/LLVMContext.h"
50#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000051#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000052#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/CommandLine.h"
54#include "llvm/Support/Debug.h"
55#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000058#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000060#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000063#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000064#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000065#include <algorithm>
66using namespace llvm;
67
Chandler Carruth1b9dde02014-04-22 02:02:50 +000068#define DEBUG_TYPE "isel"
69
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000070/// LimitFloatPrecision - Generate low-precision inline sequences for
71/// some float libcalls (6, 8 or 12 bits).
72static unsigned LimitFloatPrecision;
73
74static cl::opt<unsigned, true>
75LimitFPPrecision("limit-float-precision",
76 cl::desc("Generate low-precision inline sequences "
77 "for some float libcalls"),
78 cl::location(LimitFloatPrecision),
79 cl::init(0));
80
Andrew Trick116efac2010-11-12 17:50:46 +000081// Limit the width of DAG chains. This is important in general to prevent
82// prevent DAG-based analysis from blowing up. For example, alias analysis and
83// load clustering may not complete in reasonable time. It is difficult to
84// recognize and avoid this situation within each individual analysis, and
85// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000086// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000087//
88// MaxParallelChains default is arbitrarily high to avoid affecting
89// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000090// sequence over this should have been converted to llvm.memcpy by the
91// frontend. It easy to induce this behavior with .ll code such as:
92// %buffer = alloca [4096 x i8]
93// %data = load [4096 x i8]* %argPtr
94// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000095static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000096
Andrew Trickef9de2a2013-05-25 02:42:55 +000097static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000098 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000099 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000100
Dan Gohman575fad32008-09-03 16:12:24 +0000101/// getCopyFromParts - Create a value that contains the specified legal parts
102/// combined into the value they represent. If the parts combine to a type
103/// larger then ValueVT then AssertOp can be used to specify whether the extra
104/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
105/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000106static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000107 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000108 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000109 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000110 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000111 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000112 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
113 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000114
Dan Gohman575fad32008-09-03 16:12:24 +0000115 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000116 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000117 SDValue Val = Parts[0];
118
119 if (NumParts > 1) {
120 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000121 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000122 unsigned PartBits = PartVT.getSizeInBits();
123 unsigned ValueBits = ValueVT.getSizeInBits();
124
125 // Assemble the power of 2 part.
126 unsigned RoundParts = NumParts & (NumParts - 1) ?
127 1 << Log2_32(NumParts) : NumParts;
128 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000129 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000130 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000131 SDValue Lo, Hi;
132
Owen Anderson117c9e82009-08-12 00:36:31 +0000133 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000134
Dan Gohman575fad32008-09-03 16:12:24 +0000135 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000136 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000137 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000138 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000139 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000140 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000141 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
142 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000143 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000144
Dan Gohman575fad32008-09-03 16:12:24 +0000145 if (TLI.isBigEndian())
146 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000147
Chris Lattner05bcb482010-08-24 23:20:40 +0000148 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000149
150 if (RoundParts < NumParts) {
151 // Assemble the trailing non-power-of-2 part.
152 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000153 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000154 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000155 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000156
157 // Combine the round and odd parts.
158 Lo = Val;
159 if (TLI.isBigEndian())
160 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000161 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000162 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
163 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000164 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL,
Duncan Sands41826032009-01-31 15:50:11 +0000165 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000166 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
167 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000168 }
Eli Friedman9030c352009-05-20 06:02:09 +0000169 } else if (PartVT.isFloatingPoint()) {
170 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000171 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000172 "Unexpected split");
173 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000174 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
175 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000176 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000177 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000178 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000179 } else {
180 // FP split into integer parts (soft fp)
181 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
182 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000183 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000184 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000185 }
186 }
187
188 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000189 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000190
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000191 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000192 return Val;
193
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000194 if (PartEVT.isInteger() && ValueVT.isInteger()) {
195 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000196 // For a truncate, see if we have any information to
197 // indicate whether the truncated bits will always be
198 // zero or sign-extension.
199 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000200 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000201 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000203 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000204 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000205 }
206
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000207 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000208 // FP_ROUND's are always exact here.
209 if (ValueVT.bitsLT(Val.getValueType()))
210 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000211 DAG.getTargetConstant(1, DL, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000212
Chris Lattner05bcb482010-08-24 23:20:40 +0000213 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000214 }
215
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000216 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000217 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000218
Torok Edwinfbcc6632009-07-14 16:55:14 +0000219 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000220}
221
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000222static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
223 const Twine &ErrMsg) {
224 const Instruction *I = dyn_cast_or_null<Instruction>(V);
225 if (!V)
226 return Ctx.emitError(ErrMsg);
227
228 const char *AsmError = ", possible invalid constraint for vector type";
229 if (const CallInst *CI = dyn_cast<CallInst>(I))
230 if (isa<InlineAsm>(CI->getCalledValue()))
231 return Ctx.emitError(I, ErrMsg + AsmError);
232
233 return Ctx.emitError(I, ErrMsg);
234}
235
Bill Wendling81406f62012-09-26 04:04:19 +0000236/// getCopyFromPartsVector - Create a value that contains the specified legal
237/// parts combined into the value they represent. If the parts combine to a
238/// type larger then ValueVT then AssertOp can be used to specify whether the
239/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
240/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000241static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000242 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000243 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000244 assert(ValueVT.isVector() && "Not a vector value");
245 assert(NumParts > 0 && "No parts to assemble!");
246 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
247 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000248
Chris Lattner05bcb482010-08-24 23:20:40 +0000249 // Handle a multi-element vector.
250 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000251 EVT IntermediateVT;
252 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000253 unsigned NumIntermediates;
254 unsigned NumRegs =
255 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
256 NumIntermediates, RegisterVT);
257 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
258 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000259 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000260 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000261 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000262
Chris Lattner05bcb482010-08-24 23:20:40 +0000263 // Assemble the parts into intermediate operands.
264 SmallVector<SDValue, 8> Ops(NumIntermediates);
265 if (NumIntermediates == NumParts) {
266 // If the register was not expanded, truncate or copy the value,
267 // as appropriate.
268 for (unsigned i = 0; i != NumParts; ++i)
269 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000270 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000271 } else if (NumParts > 0) {
272 // If the intermediate type was expanded, build the intermediate
273 // operands from the parts.
274 assert(NumParts % NumIntermediates == 0 &&
275 "Must expand into a divisible number of parts!");
276 unsigned Factor = NumParts / NumIntermediates;
277 for (unsigned i = 0; i != NumIntermediates; ++i)
278 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000279 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000280 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000281
Chris Lattner05bcb482010-08-24 23:20:40 +0000282 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
283 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000284 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
285 : ISD::BUILD_VECTOR,
286 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000287 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Chris Lattner05bcb482010-08-24 23:20:40 +0000289 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000290 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000293 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000294
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000295 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000296 // If the element type of the source/dest vectors are the same, but the
297 // parts vector has more elements than the value vector, then we have a
298 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
299 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000300 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
301 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000302 "Cannot narrow, it would be a lossy transformation");
303 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000304 DAG.getConstant(0, DL, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000305 }
306
Chris Lattner75ff0532010-08-25 22:49:25 +0000307 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000308 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000309 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
310
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000311 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000312 "Cannot handle this kind of promotion");
313 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000314 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000315 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
316 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000317
Chris Lattner75ff0532010-08-25 22:49:25 +0000318 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000319
Eric Christopher690030c2011-06-01 19:55:10 +0000320 // Trivial bitcast if the types are the same size and the destination
321 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000322 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000323 TLI.isTypeLegal(ValueVT))
324 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000325
Nadav Rotem083837e2011-06-12 14:49:38 +0000326 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000327 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000328 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
329 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000330 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000331 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000332
333 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000334 ValueVT.getVectorElementType() != PartEVT) {
335 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000336 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
337 DL, ValueVT.getScalarType(), Val);
338 }
339
Chris Lattner05bcb482010-08-24 23:20:40 +0000340 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
341}
342
Andrew Trickef9de2a2013-05-25 02:42:55 +0000343static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000344 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000345 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000346
Dan Gohman575fad32008-09-03 16:12:24 +0000347/// getCopyToParts - Create a series of nodes that contain the specified value
348/// split into legal parts. If the parts contain more bits than Val, then, for
349/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000350static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000351 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000352 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000353 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000354 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000355
Chris Lattner96a77eb2010-08-24 23:10:06 +0000356 // Handle the vector case separately.
357 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000358 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000359
Chris Lattner96a77eb2010-08-24 23:10:06 +0000360 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000361 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000362 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000363 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000366 return;
367
Chris Lattner96a77eb2010-08-24 23:10:06 +0000368 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000369 EVT PartEVT = PartVT;
370 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000371 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000372 Parts[0] = Val;
373 return;
374 }
375
Chris Lattner96a77eb2010-08-24 23:10:06 +0000376 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
377 // If the parts cover more bits than the value has, promote the value.
378 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
379 assert(NumParts == 1 && "Do not know what to promote to!");
380 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
381 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000382 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
383 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000384 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000385 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
386 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000387 if (PartVT == MVT::x86mmx)
388 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000389 }
390 } else if (PartBits == ValueVT.getSizeInBits()) {
391 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000392 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000393 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000394 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
395 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000396 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
397 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000398 "Unknown mismatch!");
399 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
400 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000401 if (PartVT == MVT::x86mmx)
402 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000403 }
404
405 // The value may have changed - recompute ValueVT.
406 ValueVT = Val.getValueType();
407 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
408 "Failed to tile the value with PartVT!");
409
410 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000411 if (PartEVT != ValueVT)
412 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
413 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000414
Chris Lattner96a77eb2010-08-24 23:10:06 +0000415 Parts[0] = Val;
416 return;
417 }
418
419 // Expand the value into multiple parts.
420 if (NumParts & (NumParts - 1)) {
421 // The number of parts is not a power of 2. Split off and copy the tail.
422 assert(PartVT.isInteger() && ValueVT.isInteger() &&
423 "Do not know what to expand to!");
424 unsigned RoundParts = 1 << Log2_32(NumParts);
425 unsigned RoundBits = RoundParts * PartBits;
426 unsigned OddParts = NumParts - RoundParts;
427 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000428 DAG.getIntPtrConstant(RoundBits, DL));
Bill Wendling5def8912012-09-26 06:16:18 +0000429 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000430
431 if (TLI.isBigEndian())
432 // The odd parts were reversed by getCopyToParts - unreverse them.
433 std::reverse(Parts + RoundParts, Parts + NumParts);
434
435 NumParts = RoundParts;
436 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
437 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
438 }
439
440 // The number of parts is a power of 2. Repeatedly bisect the value using
441 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000442 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000443 EVT::getIntegerVT(*DAG.getContext(),
444 ValueVT.getSizeInBits()),
445 Val);
446
447 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
448 for (unsigned i = 0; i < NumParts; i += StepSize) {
449 unsigned ThisBits = StepSize * PartBits / 2;
450 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
451 SDValue &Part0 = Parts[i];
452 SDValue &Part1 = Parts[i+StepSize/2];
453
454 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000455 ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000456 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000457 ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000458
459 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000460 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
461 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000462 }
463 }
464 }
465
466 if (TLI.isBigEndian())
467 std::reverse(Parts, Parts + OrigNumParts);
468}
469
470
471/// getCopyToPartsVector - Create a series of nodes that contain the specified
472/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000473static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000474 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000475 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000476 EVT ValueVT = Val.getValueType();
477 assert(ValueVT.isVector() && "Not a vector");
478 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000479
Chris Lattner96a77eb2010-08-24 23:10:06 +0000480 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000481 EVT PartEVT = PartVT;
482 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000483 // Nothing to do.
484 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
485 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000486 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000487 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000488 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
489 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000490 EVT ElementVT = PartVT.getVectorElementType();
491 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
492 // undef elements.
493 SmallVector<SDValue, 16> Ops;
494 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
495 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000496 ElementVT, Val, DAG.getConstant(i, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000497 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000498
Chris Lattner75ff0532010-08-25 22:49:25 +0000499 for (unsigned i = ValueVT.getVectorNumElements(),
500 e = PartVT.getVectorNumElements(); i != e; ++i)
501 Ops.push_back(DAG.getUNDEF(ElementVT));
502
Craig Topper48d114b2014-04-26 18:35:24 +0000503 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000504
505 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000506
Chris Lattner75ff0532010-08-25 22:49:25 +0000507 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
508 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000509 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000510 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000511 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000512 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000513
514 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000515 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000516 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
517 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000518 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000519 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000520 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000521 "Only trivial vector-to-scalar conversions should get here!");
522 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000523 PartVT, Val,
524 DAG.getConstant(0, DL, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000525
526 bool Smaller = ValueVT.bitsLE(PartVT);
527 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
528 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000529 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000530
Chris Lattner96a77eb2010-08-24 23:10:06 +0000531 Parts[0] = Val;
532 return;
533 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000534
Dan Gohman575fad32008-09-03 16:12:24 +0000535 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000536 EVT IntermediateVT;
537 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000538 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000539 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000540 IntermediateVT,
541 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000542 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000543
Dan Gohman575fad32008-09-03 16:12:24 +0000544 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
545 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000546 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000547
Dan Gohman575fad32008-09-03 16:12:24 +0000548 // Split the vector into intermediate operands.
549 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000550 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000551 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000552 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000553 IntermediateVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000554 DAG.getConstant(i * (NumElements / NumIntermediates), DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000555 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000556 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000557 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000558 IntermediateVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000559 DAG.getConstant(i, DL, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000560 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000561
Dan Gohman575fad32008-09-03 16:12:24 +0000562 // Split the intermediate operands into legal parts.
563 if (NumParts == NumIntermediates) {
564 // If the register was not expanded, promote or copy the value,
565 // as appropriate.
566 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000567 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000568 } else if (NumParts > 0) {
569 // If the intermediate type was expanded, split each the value into
570 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000571 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000572 assert(NumParts % NumIntermediates == 0 &&
573 "Must expand into a divisible number of parts!");
574 unsigned Factor = NumParts / NumIntermediates;
575 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000576 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000577 }
578}
579
Sanjoy Das3936a972015-05-05 23:06:54 +0000580RegsForValue::RegsForValue() {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000581
Sanjoy Das3936a972015-05-05 23:06:54 +0000582RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
583 EVT valuevt)
584 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000585
Sanjoy Das3936a972015-05-05 23:06:54 +0000586RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &tli,
587 unsigned Reg, Type *Ty) {
588 ComputeValueVTs(tli, Ty, ValueVTs);
Dan Gohman4db93c92010-05-29 17:53:24 +0000589
Sanjoy Das3936a972015-05-05 23:06:54 +0000590 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
591 EVT ValueVT = ValueVTs[Value];
592 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
593 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
594 for (unsigned i = 0; i != NumRegs; ++i)
595 Regs.push_back(Reg + i);
596 RegVTs.push_back(RegisterVT);
597 Reg += NumRegs;
598 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000599}
600
601/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
602/// this value and returns the result as a ValueVT value. This uses
603/// Chain/Flag as the input and updates them for the output Chain/Flag.
604/// If the Flag pointer is NULL, no flag is used.
605SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
606 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000607 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000608 SDValue &Chain, SDValue *Flag,
609 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000610 // A Value with type {} or [0 x %t] needs no registers.
611 if (ValueVTs.empty())
612 return SDValue();
613
Dan Gohman4db93c92010-05-29 17:53:24 +0000614 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
615
616 // Assemble the legal parts into the final values.
617 SmallVector<SDValue, 4> Values(ValueVTs.size());
618 SmallVector<SDValue, 8> Parts;
619 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
620 // Copy the legal parts from the registers.
621 EVT ValueVT = ValueVTs[Value];
622 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000623 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000624
625 Parts.resize(NumRegs);
626 for (unsigned i = 0; i != NumRegs; ++i) {
627 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000628 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000629 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
630 } else {
631 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
632 *Flag = P.getValue(2);
633 }
634
635 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000636 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000637
638 // If the source register was virtual and if we know something about it,
639 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000640 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000641 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000642 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000643
644 const FunctionLoweringInfo::LiveOutInfo *LOI =
645 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
646 if (!LOI)
647 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000648
Chris Lattnercb404362010-12-13 01:11:17 +0000649 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000650 unsigned NumSignBits = LOI->NumSignBits;
651 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000652
Quentin Colombetb51a6862013-06-18 20:14:39 +0000653 if (NumZeroBits == RegSize) {
654 // The current value is a zero.
655 // Explicitly express that as it would be easier for
656 // optimizations to kick in.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000657 Parts[i] = DAG.getConstant(0, dl, RegisterVT);
Quentin Colombetb51a6862013-06-18 20:14:39 +0000658 continue;
659 }
660
Chris Lattnercb404362010-12-13 01:11:17 +0000661 // FIXME: We capture more information than the dag can represent. For
662 // now, just use the tightest assertzext/assertsext possible.
663 bool isSExt = true;
664 EVT FromVT(MVT::Other);
665 if (NumSignBits == RegSize)
666 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
667 else if (NumZeroBits >= RegSize-1)
668 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
669 else if (NumSignBits > RegSize-8)
670 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
671 else if (NumZeroBits >= RegSize-8)
672 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
673 else if (NumSignBits > RegSize-16)
674 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
675 else if (NumZeroBits >= RegSize-16)
676 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
677 else if (NumSignBits > RegSize-32)
678 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
679 else if (NumZeroBits >= RegSize-32)
680 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
681 else
682 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000683
Chris Lattnercb404362010-12-13 01:11:17 +0000684 // Add an assertion node.
685 assert(FromVT != MVT::Other);
686 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
687 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000688 }
689
690 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000691 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000692 Part += NumRegs;
693 Parts.clear();
694 }
695
Craig Topper48d114b2014-04-26 18:35:24 +0000696 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000697}
698
699/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
700/// specified value into the registers specified by this object. This uses
701/// Chain/Flag as the input and updates them for the output Chain/Flag.
702/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000703void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000704 SDValue &Chain, SDValue *Flag, const Value *V,
705 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000706 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000707 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000708
709 // Get the list of the values's legal parts.
710 unsigned NumRegs = Regs.size();
711 SmallVector<SDValue, 8> Parts(NumRegs);
712 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
713 EVT ValueVT = ValueVTs[Value];
714 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000715 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000716
717 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
718 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000719
Chris Lattner05bcb482010-08-24 23:20:40 +0000720 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000721 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000722 Part += NumParts;
723 }
724
725 // Copy the parts into the registers.
726 SmallVector<SDValue, 8> Chains(NumRegs);
727 for (unsigned i = 0; i != NumRegs; ++i) {
728 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000729 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000730 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
731 } else {
732 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
733 *Flag = Part.getValue(1);
734 }
735
736 Chains[i] = Part.getValue(0);
737 }
738
739 if (NumRegs == 1 || Flag)
740 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
741 // flagged to it. That is the CopyToReg nodes and the user are considered
742 // a single scheduling unit. If we create a TokenFactor and return it as
743 // chain, then the TokenFactor is both a predecessor (operand) of the
744 // user as well as a successor (the TF operands are flagged to the user).
745 // c1, f1 = CopyToReg
746 // c2, f2 = CopyToReg
747 // c3 = TokenFactor c1, c2
748 // ...
749 // = op c3, ..., f2
750 Chain = Chains[NumRegs-1];
751 else
Craig Topper48d114b2014-04-26 18:35:24 +0000752 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000753}
754
755/// AddInlineAsmOperands - Add this value to the specified inlineasm node
756/// operand list. This adds the code marker and includes the number of
757/// values added into it.
758void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000759 unsigned MatchingIdx, SDLoc dl,
Dan Gohman4db93c92010-05-29 17:53:24 +0000760 SelectionDAG &DAG,
761 std::vector<SDValue> &Ops) const {
762 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
763
764 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
765 if (HasMatching)
766 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000767 else if (!Regs.empty() &&
768 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
769 // Put the register class of the virtual registers in the flag word. That
770 // way, later passes can recompute register class constraints for inline
771 // assembly as well as normal instructions.
772 // Don't do this for tied operands that can use the regclass information
773 // from the def.
774 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
775 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
776 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
777 }
778
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000779 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
Dan Gohman4db93c92010-05-29 17:53:24 +0000780 Ops.push_back(Res);
781
Reid Kleckneree088972013-12-10 18:27:32 +0000782 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000783 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
784 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000785 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000786 for (unsigned i = 0; i != NumRegs; ++i) {
787 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000788 unsigned TheReg = Regs[Reg++];
789 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
790
Reid Kleckneree088972013-12-10 18:27:32 +0000791 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000792 // If we clobbered the stack pointer, MFI should know about it.
793 assert(DAG.getMachineFunction().getFrameInfo()->
794 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000795 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000796 }
797 }
798}
Dan Gohman575fad32008-09-03 16:12:24 +0000799
Owen Andersonbb15fec2011-12-08 22:15:21 +0000800void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
801 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000802 AA = &aa;
803 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000804 LibInfo = li;
Eric Christopher8b770652015-01-26 19:03:15 +0000805 DL = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000806 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000807 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000808}
809
Dan Gohmanf5cca352010-04-14 18:24:06 +0000810/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000811/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000812/// for a new block. This doesn't clear out information about
813/// additional blocks that are needed to complete switch lowering
814/// or PHI node updating; that information is cleared out as it is
815/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000816void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000817 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000818 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000819 PendingLoads.clear();
820 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000821 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000822 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000823 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000824 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000825}
826
Devang Patel799288382011-05-23 17:44:13 +0000827/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000828/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000829/// information that is dangling in a basic block can be properly
830/// resolved in a different basic block. This allows the
831/// SelectionDAG to resolve dangling debug information attached
832/// to PHI nodes.
833void SelectionDAGBuilder::clearDanglingDebugInfo() {
834 DanglingDebugInfoMap.clear();
835}
836
Dan Gohman575fad32008-09-03 16:12:24 +0000837/// getRoot - Return the current virtual root of the Selection DAG,
838/// flushing any PendingLoad items. This must be done before emitting
839/// a store or any other node that may need to be ordered after any
840/// prior load instructions.
841///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000842SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000843 if (PendingLoads.empty())
844 return DAG.getRoot();
845
846 if (PendingLoads.size() == 1) {
847 SDValue Root = PendingLoads[0];
848 DAG.setRoot(Root);
849 PendingLoads.clear();
850 return Root;
851 }
852
853 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000854 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000855 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000856 PendingLoads.clear();
857 DAG.setRoot(Root);
858 return Root;
859}
860
861/// getControlRoot - Similar to getRoot, but instead of flushing all the
862/// PendingLoad items, flush all the PendingExports items. It is necessary
863/// to do this before emitting a terminator instruction.
864///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000865SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000866 SDValue Root = DAG.getRoot();
867
868 if (PendingExports.empty())
869 return Root;
870
871 // Turn all of the CopyToReg chains into one factored node.
872 if (Root.getOpcode() != ISD::EntryToken) {
873 unsigned i = 0, e = PendingExports.size();
874 for (; i != e; ++i) {
875 assert(PendingExports[i].getNode()->getNumOperands() > 1);
876 if (PendingExports[i].getNode()->getOperand(0) == Root)
877 break; // Don't add the root if we already indirectly depend on it.
878 }
879
880 if (i == e)
881 PendingExports.push_back(Root);
882 }
883
Andrew Trickef9de2a2013-05-25 02:42:55 +0000884 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000885 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000886 PendingExports.clear();
887 DAG.setRoot(Root);
888 return Root;
889}
890
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000891void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000892 // Set up outgoing PHI node register values before emitting the terminator.
893 if (isa<TerminatorInst>(&I))
894 HandlePHINodesInSuccessorBlocks(I.getParent());
895
Andrew Tricke2431c62013-05-25 03:08:10 +0000896 ++SDNodeOrder;
897
Andrew Trick175143b2013-05-25 02:20:36 +0000898 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000899
Dan Gohman575fad32008-09-03 16:12:24 +0000900 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000901
Dan Gohman950fe782010-04-20 15:03:56 +0000902 if (!isa<TerminatorInst>(&I) && !HasTailCall)
903 CopyToExportRegsIfNeeded(&I);
904
Craig Topperc0196b12014-04-14 00:51:57 +0000905 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000906}
907
Dan Gohmanf41ad472010-04-20 15:00:41 +0000908void SelectionDAGBuilder::visitPHI(const PHINode &) {
909 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
910}
911
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000912void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000913 // Note: this doesn't use InstVisitor, because it has to work with
914 // ConstantExpr's in addition to instructions.
915 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000916 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000917 // Build the switch statement using the Instruction.def file.
918#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000919 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000920#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000921 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000922}
Dan Gohman575fad32008-09-03 16:12:24 +0000923
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000924// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
925// generate the debug data structures now that we've seen its definition.
926void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
927 SDValue Val) {
928 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000929 if (DDI.getDI()) {
930 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000931 DebugLoc dl = DDI.getdl();
932 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000933 DILocalVariable *Variable = DI->getVariable();
934 DIExpression *Expr = DI->getExpression();
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000935 assert(Variable->isValidLocationForIntrinsic(dl) &&
936 "Expected inlined-at fields to agree");
Devang Patelb12ff592010-08-26 23:35:15 +0000937 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000938 // A dbg.value for an alloca is always indirect.
939 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000940 SDDbgValue *SDV;
941 if (Val.getNode()) {
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000942 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect,
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000943 Val)) {
944 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
945 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000946 DAG.AddDbgValue(SDV, Val.getNode(), false);
947 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000948 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +0000949 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000950 DanglingDebugInfoMap[V] = DanglingDebugInfo();
951 }
952}
953
Igor Laevsky85f7f722015-03-10 16:26:48 +0000954/// getCopyFromRegs - If there was virtual register allocated for the value V
955/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
956SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
957 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000958 SDValue Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000959
960 if (It != FuncInfo.ValueMap.end()) {
961 unsigned InReg = It->second;
962 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
963 Ty);
964 SDValue Chain = DAG.getEntryNode();
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000965 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
966 resolveDanglingDebugInfo(V, Result);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000967 }
968
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000969 return Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000970}
971
Nick Lewyckyf40df1d2011-09-30 22:19:53 +0000972/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000973SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +0000974 // If we already have an SDValue for this value, use it. It's important
975 // to do this first, so that we don't create a CopyFromReg if we already
976 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +0000977 SDValue &N = NodeMap[V];
978 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000979
Dan Gohmand4322232010-07-01 01:59:43 +0000980 // If there's a virtual register allocated and initialized for this
981 // value, use it.
Igor Laevsky85f7f722015-03-10 16:26:48 +0000982 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
983 if (copyFromReg.getNode()) {
984 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +0000985 }
986
987 // Otherwise create a new SDValue and remember it.
988 SDValue Val = getValueImpl(V);
989 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000990 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +0000991 return Val;
992}
993
Elena Demikhovsky584ce372015-04-28 07:57:37 +0000994// Return true if SDValue exists for the given Value
995bool SelectionDAGBuilder::findValue(const Value *V) const {
996 return (NodeMap.find(V) != NodeMap.end()) ||
997 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
998}
999
Dan Gohmand4322232010-07-01 01:59:43 +00001000/// getNonRegisterValue - Return an SDValue for the given Value, but
1001/// don't look in FuncInfo.ValueMap for a virtual register.
1002SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1003 // If we already have an SDValue for this value, use it.
1004 SDValue &N = NodeMap[V];
Sergey Dmitrouk3160d022015-06-04 20:48:40 +00001005 if (N.getNode()) {
1006 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1007 // Remove the debug location from the node as the node is about to be used
1008 // in a location which may differ from the original debug location. This
1009 // is relevant to Constant and ConstantFP nodes because they can appear
1010 // as constant expressions inside PHI nodes.
1011 N->setDebugLoc(DebugLoc());
1012 }
1013 return N;
1014 }
Dan Gohmand4322232010-07-01 01:59:43 +00001015
1016 // Otherwise create a new SDValue and remember it.
1017 SDValue Val = getValueImpl(V);
1018 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001019 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001020 return Val;
1021}
1022
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001023/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001024/// Create an SDValue for the given value.
1025SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001026 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001027
Dan Gohman8422e572010-04-17 15:32:28 +00001028 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001029 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001030
Dan Gohman8422e572010-04-17 15:32:28 +00001031 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001032 return DAG.getConstant(*CI, getCurSDLoc(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001033
Dan Gohman8422e572010-04-17 15:32:28 +00001034 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001035 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001036
Matt Arsenault19231e62013-11-16 20:24:41 +00001037 if (isa<ConstantPointerNull>(C)) {
1038 unsigned AS = V->getType()->getPointerAddressSpace();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001039 return DAG.getConstant(0, getCurSDLoc(), TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001040 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001041
Dan Gohman8422e572010-04-17 15:32:28 +00001042 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001043 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001044
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001045 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001046 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001047
Dan Gohman8422e572010-04-17 15:32:28 +00001048 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001049 visit(CE->getOpcode(), *CE);
1050 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001051 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001052 return N1;
1053 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001054
Dan Gohman575fad32008-09-03 16:12:24 +00001055 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1056 SmallVector<SDValue, 4> Constants;
1057 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1058 OI != OE; ++OI) {
1059 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001060 // If the operand is an empty aggregate, there are no values.
1061 if (!Val) continue;
1062 // Add each leaf value from the operand to the Constants list
1063 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001064 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1065 Constants.push_back(SDValue(Val, i));
1066 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001067
Craig Topper64941d92014-04-27 19:20:57 +00001068 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001069 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001070
Chris Lattner00245f42012-01-24 13:41:11 +00001071 if (const ConstantDataSequential *CDS =
1072 dyn_cast<ConstantDataSequential>(C)) {
1073 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001074 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001075 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1076 // Add each leaf value from the operand to the Constants list
1077 // to form a flattened list of all the values.
1078 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1079 Ops.push_back(SDValue(Val, i));
1080 }
1081
1082 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001083 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001084 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001085 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001086 }
Dan Gohman575fad32008-09-03 16:12:24 +00001087
Duncan Sands19d0b472010-02-16 11:11:14 +00001088 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001089 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1090 "Unknown struct or array constant!");
1091
Owen Anderson53aa7a92009-08-10 22:56:29 +00001092 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001093 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001094 unsigned NumElts = ValueVTs.size();
1095 if (NumElts == 0)
1096 return SDValue(); // empty struct
1097 SmallVector<SDValue, 4> Constants(NumElts);
1098 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001099 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001100 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001101 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001102 else if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001103 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001104 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001105 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001106 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001107
Craig Topper64941d92014-04-27 19:20:57 +00001108 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001109 }
1110
Dan Gohman8422e572010-04-17 15:32:28 +00001111 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001112 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001113
Chris Lattner229907c2011-07-18 04:54:35 +00001114 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001115 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001116
Dan Gohman575fad32008-09-03 16:12:24 +00001117 // Now that we know the number and type of the elements, get that number of
1118 // elements into the Ops array based on what kind of constant it is.
1119 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001120 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001121 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001122 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001123 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001124 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001125 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001126
1127 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001128 if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001129 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001130 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001131 Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001132 Ops.assign(NumElements, Op);
1133 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001134
Dan Gohman575fad32008-09-03 16:12:24 +00001135 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001136 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001137 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001138
Dan Gohman575fad32008-09-03 16:12:24 +00001139 // If this is a static alloca, generate it as the frameindex instead of
1140 // computation.
1141 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1142 DenseMap<const AllocaInst*, int>::iterator SI =
1143 FuncInfo.StaticAllocaMap.find(AI);
1144 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001145 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001146 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001147
Dan Gohmand4322232010-07-01 01:59:43 +00001148 // If this is an instruction which fast-isel has deferred, select it now.
1149 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001150 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001151 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001152 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001153 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001154 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001155
Dan Gohmand4322232010-07-01 01:59:43 +00001156 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001157}
1158
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001159void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001160 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001161 SDValue Chain = getControlRoot();
1162 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001163 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001164
Dan Gohmand16aa542010-05-29 17:03:36 +00001165 if (!FuncInfo.CanLowerReturn) {
1166 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001167 const Function *F = I.getParent()->getParent();
1168
1169 // Emit a store of the return value through the virtual register.
1170 // Leave Outs empty so that LowerReturn won't try to load return
1171 // registers the usual way.
1172 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001173 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001174 PtrValueVTs);
1175
1176 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1177 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001178
Owen Anderson53aa7a92009-08-10 22:56:29 +00001179 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001180 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001181 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001182 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001183
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001184 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001185 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001186 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001187 RetPtr.getValueType(), RetPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001188 DAG.getIntPtrConstant(Offsets[i],
1189 getCurSDLoc()));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001190 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001191 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001192 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001193 // FIXME: better loc info would be nice.
1194 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001195 }
1196
Andrew Trickef9de2a2013-05-25 02:42:55 +00001197 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001198 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001199 } else if (I.getNumOperands() != 0) {
1200 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001201 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001202 unsigned NumValues = ValueVTs.size();
1203 if (NumValues) {
1204 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001205
1206 const Function *F = I.getParent()->getParent();
1207
1208 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1209 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1210 Attribute::SExt))
1211 ExtendKind = ISD::SIGN_EXTEND;
1212 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1213 Attribute::ZExt))
1214 ExtendKind = ISD::ZERO_EXTEND;
1215
1216 LLVMContext &Context = F->getContext();
1217 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1218 Attribute::InReg);
1219
1220 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001221 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001222
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001223 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001224 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001225
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001226 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1227 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001228 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001229 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001230 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001231 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001232
1233 // 'inreg' on function refers to return value
1234 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001235 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001236 Flags.setInReg();
1237
1238 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001239 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001240 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001241 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001242 Flags.setZExt();
1243
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001244 for (unsigned i = 0; i < NumParts; ++i) {
1245 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001246 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001247 OutVals.push_back(Parts[i]);
1248 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001249 }
Dan Gohman575fad32008-09-03 16:12:24 +00001250 }
1251 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001252
1253 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001254 CallingConv::ID CallConv =
1255 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001256 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001257 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001258
1259 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001260 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001261 "LowerReturn didn't return a valid chain!");
1262
1263 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001264 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001265}
1266
Dan Gohman9478c3f2009-04-23 23:13:24 +00001267/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1268/// created for it, emit nodes to copy the value into the virtual
1269/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001270void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001271 // Skip empty types
1272 if (V->getType()->isEmptyTy())
1273 return;
1274
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001275 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1276 if (VMI != FuncInfo.ValueMap.end()) {
1277 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1278 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001279 }
1280}
1281
Dan Gohman575fad32008-09-03 16:12:24 +00001282/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1283/// the current basic block, add it to ValueMap now so that we'll get a
1284/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001285void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001286 // No need to export constants.
1287 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001288
Dan Gohman575fad32008-09-03 16:12:24 +00001289 // Already exported?
1290 if (FuncInfo.isExportedInst(V)) return;
1291
1292 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1293 CopyValueToVirtualRegister(V, Reg);
1294}
1295
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001296bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001297 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001298 // The operands of the setcc have to be in this block. We don't know
1299 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001300 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001301 // Can export from current BB.
1302 if (VI->getParent() == FromBB)
1303 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001304
Dan Gohman575fad32008-09-03 16:12:24 +00001305 // Is already exported, noop.
1306 return FuncInfo.isExportedInst(V);
1307 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001308
Dan Gohman575fad32008-09-03 16:12:24 +00001309 // If this is an argument, we can export it if the BB is the entry block or
1310 // if it is already exported.
1311 if (isa<Argument>(V)) {
1312 if (FromBB == &FromBB->getParent()->getEntryBlock())
1313 return true;
1314
1315 // Otherwise, can only export this if it is already exported.
1316 return FuncInfo.isExportedInst(V);
1317 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001318
Dan Gohman575fad32008-09-03 16:12:24 +00001319 // Otherwise, constants can always be exported.
1320 return true;
1321}
1322
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001323/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001324uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1325 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001326 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1327 if (!BPI)
1328 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001329 const BasicBlock *SrcBB = Src->getBasicBlock();
1330 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001331 return BPI->getEdgeWeight(SrcBB, DstBB);
1332}
1333
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001334void SelectionDAGBuilder::
1335addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1336 uint32_t Weight /* = 0 */) {
1337 if (!Weight)
1338 Weight = getEdgeWeight(Src, Dst);
1339 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001340}
1341
1342
Dan Gohman575fad32008-09-03 16:12:24 +00001343static bool InBlock(const Value *V, const BasicBlock *BB) {
1344 if (const Instruction *I = dyn_cast<Instruction>(V))
1345 return I->getParent() == BB;
1346 return true;
1347}
1348
Dan Gohmand01ddb52008-10-17 21:16:08 +00001349/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1350/// This function emits a branch and is used at the leaves of an OR or an
1351/// AND operator tree.
1352///
1353void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001354SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001355 MachineBasicBlock *TBB,
1356 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001357 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001358 MachineBasicBlock *SwitchBB,
1359 uint32_t TWeight,
1360 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001361 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001362
Dan Gohmand01ddb52008-10-17 21:16:08 +00001363 // If the leaf of the tree is a comparison, merge the condition into
1364 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001365 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001366 // The operands of the cmp have to be in this block. We don't know
1367 // how to export them from some other block. If this is the first block
1368 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001369 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001370 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1371 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001372 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001373 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001374 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001375 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001376 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001377 if (TM.Options.NoNaNsFPMath)
1378 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001379 } else {
Michael Ilsemanaddddc42014-12-15 18:48:43 +00001380 (void)Condition; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001381 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001382 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001383
Craig Topperc0196b12014-04-14 00:51:57 +00001384 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1385 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001386 SwitchCases.push_back(CB);
1387 return;
1388 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001389 }
1390
1391 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001392 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001393 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001394 SwitchCases.push_back(CB);
1395}
1396
Manman Ren4ece7452014-01-31 00:42:44 +00001397/// Scale down both weights to fit into uint32_t.
1398static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1399 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1400 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1401 NewTrue = NewTrue / Scale;
1402 NewFalse = NewFalse / Scale;
1403}
1404
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001405/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001406void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001407 MachineBasicBlock *TBB,
1408 MachineBasicBlock *FBB,
1409 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001410 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001411 unsigned Opc, uint32_t TWeight,
1412 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001413 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001414 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001415 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001416 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1417 BOp->getParent() != CurBB->getBasicBlock() ||
1418 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1419 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001420 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1421 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001422 return;
1423 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001424
Dan Gohman575fad32008-09-03 16:12:24 +00001425 // Create TmpBB after CurBB.
1426 MachineFunction::iterator BBI = CurBB;
1427 MachineFunction &MF = DAG.getMachineFunction();
1428 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1429 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001430
Dan Gohman575fad32008-09-03 16:12:24 +00001431 if (Opc == Instruction::Or) {
1432 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001433 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001434 // jmp_if_X TBB
1435 // jmp TmpBB
1436 // TmpBB:
1437 // jmp_if_Y TBB
1438 // jmp FBB
1439 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001440
Manman Ren4ece7452014-01-31 00:42:44 +00001441 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1442 // The requirement is that
1443 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1444 // = TrueProb for orignal BB.
1445 // Assuming the orignal weights are A and B, one choice is to set BB1's
1446 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1447 // assumes that
1448 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1449 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1450 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001451
Manman Ren4ece7452014-01-31 00:42:44 +00001452 uint64_t NewTrueWeight = TWeight;
1453 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1454 ScaleWeights(NewTrueWeight, NewFalseWeight);
1455 // Emit the LHS condition.
1456 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1457 NewTrueWeight, NewFalseWeight);
1458
1459 NewTrueWeight = TWeight;
1460 NewFalseWeight = 2 * (uint64_t)FWeight;
1461 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001462 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001463 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1464 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001465 } else {
1466 assert(Opc == Instruction::And && "Unknown merge op!");
1467 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001468 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001469 // jmp_if_X TmpBB
1470 // jmp FBB
1471 // TmpBB:
1472 // jmp_if_Y TBB
1473 // jmp FBB
1474 //
1475 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001476
Manman Ren4ece7452014-01-31 00:42:44 +00001477 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1478 // The requirement is that
1479 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1480 // = FalseProb for orignal BB.
1481 // Assuming the orignal weights are A and B, one choice is to set BB1's
1482 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1483 // assumes that
1484 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001485
Manman Ren4ece7452014-01-31 00:42:44 +00001486 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1487 uint64_t NewFalseWeight = FWeight;
1488 ScaleWeights(NewTrueWeight, NewFalseWeight);
1489 // Emit the LHS condition.
1490 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1491 NewTrueWeight, NewFalseWeight);
1492
1493 NewTrueWeight = 2 * (uint64_t)TWeight;
1494 NewFalseWeight = FWeight;
1495 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001496 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001497 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1498 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001499 }
1500}
1501
1502/// If the set of cases should be emitted as a series of branches, return true.
1503/// If we should emit this as a bunch of and/or'd together conditions, return
1504/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001505bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001506SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001507 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001508
Dan Gohman575fad32008-09-03 16:12:24 +00001509 // If this is two comparisons of the same values or'd or and'd together, they
1510 // will get folded into a single comparison, so don't emit two blocks.
1511 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1512 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1513 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1514 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1515 return false;
1516 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001517
Chris Lattner1eea3b02010-01-02 00:00:03 +00001518 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1519 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1520 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1521 Cases[0].CC == Cases[1].CC &&
1522 isa<Constant>(Cases[0].CmpRHS) &&
1523 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1524 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1525 return false;
1526 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1527 return false;
1528 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001529
Dan Gohman575fad32008-09-03 16:12:24 +00001530 return true;
1531}
1532
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001533void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001534 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001535
Dan Gohman575fad32008-09-03 16:12:24 +00001536 // Update machine-CFG edges.
1537 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1538
Dan Gohman575fad32008-09-03 16:12:24 +00001539 if (I.isUnconditional()) {
1540 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001541 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001542
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001543 // If this is not a fall-through branch or optimizations are switched off,
1544 // emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001545 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001546 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001547 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001548 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001549
Dan Gohman575fad32008-09-03 16:12:24 +00001550 return;
1551 }
1552
1553 // If this condition is one of the special cases we handle, do special stuff
1554 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001555 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001556 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1557
1558 // If this is a series of conditions that are or'd or and'd together, emit
1559 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001560 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001561 // For example, instead of something like:
1562 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001563 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001564 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001565 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001566 // or C, F
1567 // jnz foo
1568 // Emit:
1569 // cmp A, B
1570 // je foo
1571 // cmp D, E
1572 // jle foo
1573 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001574 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001575 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001576 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1577 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001578 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001579 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1580 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001581 // If the compares in later blocks need to use values not currently
1582 // exported from this block, export them now. This block should always
1583 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001584 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001585
Dan Gohman575fad32008-09-03 16:12:24 +00001586 // Allow some cases to be rejected.
1587 if (ShouldEmitAsBranches(SwitchCases)) {
1588 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1589 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1590 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1591 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001592
Dan Gohman575fad32008-09-03 16:12:24 +00001593 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001594 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001595 SwitchCases.erase(SwitchCases.begin());
1596 return;
1597 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001598
Dan Gohman575fad32008-09-03 16:12:24 +00001599 // Okay, we decided not to do this, remove any inserted MBB's and clear
1600 // SwitchCases.
1601 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001602 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001603
Dan Gohman575fad32008-09-03 16:12:24 +00001604 SwitchCases.clear();
1605 }
1606 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001607
Dan Gohman575fad32008-09-03 16:12:24 +00001608 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001609 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001610 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001611
Dan Gohman575fad32008-09-03 16:12:24 +00001612 // Use visitSwitchCase to actually insert the fast branch sequence for this
1613 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001614 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001615}
1616
1617/// visitSwitchCase - Emits the necessary code to represent a single node in
1618/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001619void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1620 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001621 SDValue Cond;
1622 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001623 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001624
1625 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001626 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001627 // Fold "(X == true)" to X and "(X == false)" to !X to
1628 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001629 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001630 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001631 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001632 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001633 CB.CC == ISD::SETEQ) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001634 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001635 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001636 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001637 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001638 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001639 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001640
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001641 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
Hans Wennborg78325432015-03-19 16:42:21 +00001642 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001643
1644 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001645 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001646
Bob Wilsone4077362013-09-09 19:14:35 +00001647 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001648 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001649 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001650 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001651 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001652 VT, CmpOp, DAG.getConstant(Low, dl, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001653 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001654 DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
Dan Gohman575fad32008-09-03 16:12:24 +00001655 }
1656 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001657
Dan Gohman575fad32008-09-03 16:12:24 +00001658 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001659 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001660 // TrueBB and FalseBB are always different unless the incoming IR is
1661 // degenerate. This only happens when running llc on weird IR.
1662 if (CB.TrueBB != CB.FalseBB)
1663 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001664
Dan Gohman575fad32008-09-03 16:12:24 +00001665 // If the lhs block is the next block, invert the condition so that we can
1666 // fall through to the lhs instead of the rhs block.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001667 if (CB.TrueBB == NextBlock(SwitchBB)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001668 std::swap(CB.TrueBB, CB.FalseBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001669 SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001670 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001671 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001672
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001673 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001674 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001675 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001676
Evan Cheng79687dd2010-09-23 06:51:55 +00001677 // Insert the false branch. Do this even if it's a fall through branch,
1678 // this makes it easier to do DAG optimizations which require inverting
1679 // the branch condition.
1680 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1681 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001682
1683 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001684}
1685
1686/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001687void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001688 // Emit the code for the jump table
1689 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001690 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001691 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001692 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001693 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001694 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001695 MVT::Other, Index.getValue(1),
1696 Table, Index);
1697 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001698}
1699
1700/// visitJumpTableHeader - This function emits necessary code to produce index
1701/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001702void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001703 JumpTableHeader &JTH,
1704 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001705 SDLoc dl = getCurSDLoc();
1706
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001707 // Subtract the lowest switch case value from the value being switched on and
1708 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001709 // difference between smallest and largest cases.
1710 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001711 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001712 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1713 DAG.getConstant(JTH.First, dl, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001714
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001715 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001716 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001717 // can be used as an index into the jump table in a subsequent basic block.
1718 // This value may be smaller or larger than the target's pointer type, and
1719 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001720 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001721 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001722
Eric Christopher58a24612014-10-08 09:50:54 +00001723 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001724 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
Dale Johannesen3a09f552009-02-03 23:04:43 +00001725 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001726 JT.Reg = JumpTableReg;
1727
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001728 // Emit the range check for the jump table, and branch to the default block
1729 // for the switch statement if the value being switched on exceeds the largest
1730 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001731 SDValue CMP =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001732 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
1733 Sub.getValueType()),
1734 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT),
1735 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001736
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001737 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001738 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001739 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001740
Hans Wennborgb4db1422015-03-19 20:41:48 +00001741 // Avoid emitting unnecessary branches to the next block.
1742 if (JT.MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001743 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001744 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001745
Bill Wendlingc6b47342009-12-21 23:47:40 +00001746 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001747}
1748
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001749/// Codegen a new tail for a stack protector check ParentMBB which has had its
1750/// tail spliced into a stack protector check success bb.
1751///
1752/// For a high level explanation of how this fits into the stack protector
1753/// generation see the comment on the declaration of class
1754/// StackProtectorDescriptor.
1755void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1756 MachineBasicBlock *ParentBB) {
1757
1758 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001759 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1760 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001761
1762 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1763 int FI = MFI->getStackProtectorIndex();
1764
1765 const Value *IRGuard = SPD.getGuard();
1766 SDValue GuardPtr = getValue(IRGuard);
1767 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1768
1769 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001770 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001771
1772 SDValue Guard;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001773 SDLoc dl = getCurSDLoc();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001774
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001775 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1776 // guard value from the virtual register holding the value. Otherwise, emit a
1777 // volatile load to retrieve the stack guard value.
1778 unsigned GuardReg = SPD.getGuardReg();
1779
Eric Christopher58a24612014-10-08 09:50:54 +00001780 if (GuardReg && TLI.useLoadStackGuardNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001781 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg,
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001782 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001783 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001784 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001785 GuardPtr, MachinePointerInfo(IRGuard, 0),
1786 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001787
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001788 SDValue StackSlot = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001789 StackSlotPtr,
1790 MachinePointerInfo::getFixedStack(FI),
1791 true, false, false, Align);
1792
1793 // Perform the comparison via a subtract/getsetcc.
1794 EVT VT = Guard.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001795 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001796
Eric Christopher58a24612014-10-08 09:50:54 +00001797 SDValue Cmp =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001798 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
Eric Christopher58a24612014-10-08 09:50:54 +00001799 Sub.getValueType()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001800 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001801
1802 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1803 // branch to failure MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001804 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001805 MVT::Other, StackSlot.getOperand(0),
1806 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1807 // Otherwise branch to success MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001808 SDValue Br = DAG.getNode(ISD::BR, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001809 MVT::Other, BrCond,
1810 DAG.getBasicBlock(SPD.getSuccessMBB()));
1811
1812 DAG.setRoot(Br);
1813}
1814
1815/// Codegen the failure basic block for a stack protector check.
1816///
1817/// A failure stack protector machine basic block consists simply of a call to
1818/// __stack_chk_fail().
1819///
1820/// For a high level explanation of how this fits into the stack protector
1821/// generation see the comment on the declaration of class
1822/// StackProtectorDescriptor.
1823void
1824SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001825 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1826 SDValue Chain =
1827 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1828 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001829 DAG.setRoot(Chain);
1830}
1831
Dan Gohman575fad32008-09-03 16:12:24 +00001832/// visitBitTestHeader - This function emits necessary code to produce value
1833/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001834void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1835 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001836 SDLoc dl = getCurSDLoc();
1837
Dan Gohman575fad32008-09-03 16:12:24 +00001838 // Subtract the minimum value
1839 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001840 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001841 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1842 DAG.getConstant(B.First, dl, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001843
1844 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001845 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1846 SDValue RangeCmp =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001847 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
1848 Sub.getValueType()),
1849 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001850
Evan Chengac730dd2011-01-06 01:02:44 +00001851 // Determine the type of the test operands.
1852 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001853 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001854 UsePtrType = true;
1855 else {
1856 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001857 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001858 // Switch table case range are encoded into series of masks.
1859 // Just use pointer type, it's guaranteed to fit.
1860 UsePtrType = true;
1861 break;
1862 }
1863 }
1864 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001865 VT = TLI.getPointerTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001866 Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001867 }
Dan Gohman575fad32008-09-03 16:12:24 +00001868
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001869 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001870 B.Reg = FuncInfo.CreateReg(B.RegVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001871 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001872
Dan Gohman575fad32008-09-03 16:12:24 +00001873 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1874
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001875 addSuccessorWithWeight(SwitchBB, B.Default);
1876 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001877
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001878 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001879 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001880 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001881
Hans Wennborgb4db1422015-03-19 20:41:48 +00001882 // Avoid emitting unnecessary branches to the next block.
1883 if (MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001884 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001885 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001886
Bill Wendlingc6b47342009-12-21 23:47:40 +00001887 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001888}
1889
1890/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001891void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1892 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001893 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001894 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001895 BitTestCase &B,
1896 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001897 SDLoc dl = getCurSDLoc();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001898 MVT VT = BB.RegVT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001899 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001900 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001901 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001902 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001903 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001904 // Testing for a single bit; just compare the shift count with what it
1905 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001906 Cmp = DAG.getSetCC(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001907 dl, TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1908 DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001909 } else if (PopCount == BB.Range) {
1910 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001911 Cmp = DAG.getSetCC(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001912 dl, TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1913 DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001914 } else {
1915 // Make desired shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001916 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
1917 DAG.getConstant(1, dl, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001918
Dan Gohman0695e092010-06-24 02:06:24 +00001919 // Emit bit tests and jumps
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001920 SDValue AndOp = DAG.getNode(ISD::AND, dl,
1921 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
1922 Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1923 DAG.getConstant(0, dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001924 }
Dan Gohman575fad32008-09-03 16:12:24 +00001925
Manman Rencf104462012-08-24 18:14:27 +00001926 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1927 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1928 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1929 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001930
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001931 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001932 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001933 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001934
Hans Wennborgb4db1422015-03-19 20:41:48 +00001935 // Avoid emitting unnecessary branches to the next block.
1936 if (NextMBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001937 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001938 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001939
Bill Wendlingc6b47342009-12-21 23:47:40 +00001940 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001941}
1942
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001943void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001944 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001945
Dan Gohman575fad32008-09-03 16:12:24 +00001946 // Retrieve successors.
1947 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1948 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1949
Gabor Greif08a4c282009-01-15 11:10:44 +00001950 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00001951 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00001952 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00001953 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00001954 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001955 switch (Fn->getIntrinsicID()) {
1956 default:
1957 llvm_unreachable("Cannot invoke this intrinsic");
1958 case Intrinsic::donothing:
1959 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
1960 break;
1961 case Intrinsic::experimental_patchpoint_void:
1962 case Intrinsic::experimental_patchpoint_i64:
1963 visitPatchpoint(&I, LandingPad);
1964 break;
Igor Laevsky85f7f722015-03-10 16:26:48 +00001965 case Intrinsic::experimental_gc_statepoint:
1966 LowerStatepoint(ImmutableStatepoint(&I), LandingPad);
1967 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001968 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00001969 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00001970 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001971
1972 // If the value of the invoke is used outside of its defining block, make it
1973 // available as a virtual register.
Igor Laevsky85f7f722015-03-10 16:26:48 +00001974 // We already took care of the exported value for the statepoint instruction
1975 // during call to the LowerStatepoint.
1976 if (!isStatepoint(I)) {
1977 CopyToExportRegsIfNeeded(&I);
1978 }
Dan Gohman575fad32008-09-03 16:12:24 +00001979
1980 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00001981 addSuccessorWithWeight(InvokeMBB, Return);
1982 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001983
1984 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001985 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001986 MVT::Other, getControlRoot(),
1987 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00001988}
1989
Bill Wendlingf891bf82011-07-31 06:30:59 +00001990void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1991 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1992}
1993
Bill Wendling247fd3b2011-08-17 21:56:44 +00001994void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1995 assert(FuncInfo.MBB->isLandingPad() &&
1996 "Call to landingpad not in landing pad!");
1997
1998 MachineBasicBlock *MBB = FuncInfo.MBB;
1999 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2000 AddLandingPadInfo(LP, MMI, MBB);
2001
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002002 // If there aren't registers to copy the values into (e.g., during SjLj
2003 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002004 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2005 if (TLI.getExceptionPointerRegister() == 0 &&
2006 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002007 return;
2008
Bill Wendling247fd3b2011-08-17 21:56:44 +00002009 SmallVector<EVT, 2> ValueVTs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002010 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002011 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002012 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002013
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002014 // Get the two live-in registers as SDValues. The physregs have already been
2015 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002016 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002017 if (FuncInfo.ExceptionPointerVirtReg) {
2018 Ops[0] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002019 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Reid Kleckner0a57f652015-01-14 01:05:27 +00002020 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002021 dl, ValueVTs[0]);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002022 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002023 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy());
Reid Kleckner0a57f652015-01-14 01:05:27 +00002024 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002025 Ops[1] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002026 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Eric Christopher58a24612014-10-08 09:50:54 +00002027 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002028 dl, ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002029
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002030 // Merge into one.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002031 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002032 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002033 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002034}
2035
Reid Kleckner0a57f652015-01-14 01:05:27 +00002036unsigned
2037SelectionDAGBuilder::visitLandingPadClauseBB(GlobalValue *ClauseGV,
2038 MachineBasicBlock *LPadBB) {
2039 SDValue Chain = getControlRoot();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002040 SDLoc dl = getCurSDLoc();
Reid Kleckner0a57f652015-01-14 01:05:27 +00002041
2042 // Get the typeid that we will dispatch on later.
2043 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2044 const TargetRegisterClass *RC = TLI.getRegClassFor(TLI.getPointerTy());
2045 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC);
2046 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(ClauseGV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002047 SDValue Sel = DAG.getConstant(TypeID, dl, TLI.getPointerTy());
2048 Chain = DAG.getCopyToReg(Chain, dl, VReg, Sel);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002049
2050 // Branch to the main landing pad block.
2051 MachineBasicBlock *ClauseMBB = FuncInfo.MBB;
2052 ClauseMBB->addSuccessor(LPadBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002053 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, Chain,
Reid Kleckner0a57f652015-01-14 01:05:27 +00002054 DAG.getBasicBlock(LPadBB)));
2055 return VReg;
2056}
2057
Hans Wennborg0867b152015-04-23 16:45:24 +00002058void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2059#ifndef NDEBUG
2060 for (const CaseCluster &CC : Clusters)
2061 assert(CC.Low == CC.High && "Input clusters must be single-case");
2062#endif
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002063
Hans Wennborg0867b152015-04-23 16:45:24 +00002064 std::sort(Clusters.begin(), Clusters.end(),
2065 [](const CaseCluster &a, const CaseCluster &b) {
2066 return a.Low->getValue().slt(b.Low->getValue());
Aaron Ballman0be238c2015-04-23 13:41:59 +00002067 });
2068
Hans Wennborg0867b152015-04-23 16:45:24 +00002069 // Merge adjacent clusters with the same destination.
2070 const unsigned N = Clusters.size();
2071 unsigned DstIndex = 0;
2072 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2073 CaseCluster &CC = Clusters[SrcIndex];
2074 const ConstantInt *CaseVal = CC.Low;
2075 MachineBasicBlock *Succ = CC.MBB;
Aaron Ballman0be238c2015-04-23 13:41:59 +00002076
Hans Wennborg0867b152015-04-23 16:45:24 +00002077 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2078 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
Aaron Ballman0be238c2015-04-23 13:41:59 +00002079 // If this case has the same successor and is a neighbour, merge it into
2080 // the previous cluster.
Hans Wennborg0867b152015-04-23 16:45:24 +00002081 Clusters[DstIndex - 1].High = CaseVal;
2082 Clusters[DstIndex - 1].Weight += CC.Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00002083 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!");
Aaron Ballman0be238c2015-04-23 13:41:59 +00002084 } else {
Hans Wennborg0867b152015-04-23 16:45:24 +00002085 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2086 sizeof(Clusters[SrcIndex]));
Aaron Ballman0be238c2015-04-23 13:41:59 +00002087 }
Aaron Ballman0be238c2015-04-23 13:41:59 +00002088 }
Hans Wennborg0867b152015-04-23 16:45:24 +00002089 Clusters.resize(DstIndex);
Dan Gohman575fad32008-09-03 16:12:24 +00002090}
2091
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002092void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2093 MachineBasicBlock *Last) {
2094 // Update JTCases.
2095 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2096 if (JTCases[i].first.HeaderBB == First)
2097 JTCases[i].first.HeaderBB = Last;
2098
2099 // Update BitTestCases.
2100 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2101 if (BitTestCases[i].Parent == First)
2102 BitTestCases[i].Parent = Last;
2103}
2104
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002105void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002106 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002107
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002108 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002109 SmallSet<BasicBlock*, 32> Done;
2110 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2111 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002112 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002113 if (!Inserted)
2114 continue;
2115
2116 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002117 addSuccessorWithWeight(IndirectBrMBB, Succ);
2118 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002119
Andrew Trickef9de2a2013-05-25 02:42:55 +00002120 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002121 MVT::Other, getControlRoot(),
2122 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002123}
Dan Gohman575fad32008-09-03 16:12:24 +00002124
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002125void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2126 if (DAG.getTarget().Options.TrapUnreachable)
2127 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2128}
2129
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002130void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002131 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002132 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002133 if (isa<Constant>(I.getOperand(0)) &&
2134 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2135 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002136 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002137 Op2.getValueType(), Op2));
2138 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002139 }
Bill Wendling443d0722009-12-21 22:30:11 +00002140
Dan Gohmana5b96452009-06-04 22:49:04 +00002141 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002142}
2143
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002144void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002145 SDValue Op1 = getValue(I.getOperand(0));
2146 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002147
2148 bool nuw = false;
2149 bool nsw = false;
2150 bool exact = false;
2151 if (const OverflowingBinaryOperator *OFBinOp =
2152 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2153 nuw = OFBinOp->hasNoUnsignedWrap();
2154 nsw = OFBinOp->hasNoSignedWrap();
2155 }
2156 if (const PossiblyExactOperator *ExactOp =
2157 dyn_cast<const PossiblyExactOperator>(&I))
2158 exact = ExactOp->isExact();
Nick Lewycky37a17502015-05-13 23:41:47 +00002159
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002160 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
Nick Lewycky37a17502015-05-13 23:41:47 +00002161 Op1, Op2, nuw, nsw, exact);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002162 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002163}
2164
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002165void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002166 SDValue Op1 = getValue(I.getOperand(0));
2167 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002168
Eric Christopher58a24612014-10-08 09:50:54 +00002169 EVT ShiftTy =
2170 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002171
Chris Lattner2a720d92011-02-13 09:02:52 +00002172 // Coerce the shift amount to the right type if we can.
2173 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002174 unsigned ShiftSize = ShiftTy.getSizeInBits();
2175 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002176 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002177
Dan Gohman0e8d1992009-04-09 03:51:29 +00002178 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002179 if (ShiftSize > Op2Size)
2180 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002181
Dan Gohman0e8d1992009-04-09 03:51:29 +00002182 // If the operand is larger than the shift count type but the shift
2183 // count type has enough bits to represent any shift value, truncate
2184 // it now. This is a common case and it exposes the truncate to
2185 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002186 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2187 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2188 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002189 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002190 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002191 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002192 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002193
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002194 bool nuw = false;
2195 bool nsw = false;
2196 bool exact = false;
2197
2198 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2199
2200 if (const OverflowingBinaryOperator *OFBinOp =
2201 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2202 nuw = OFBinOp->hasNoUnsignedWrap();
2203 nsw = OFBinOp->hasNoSignedWrap();
2204 }
2205 if (const PossiblyExactOperator *ExactOp =
2206 dyn_cast<const PossiblyExactOperator>(&I))
2207 exact = ExactOp->isExact();
2208 }
Nick Lewycky37a17502015-05-13 23:41:47 +00002209
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002210 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
Nick Lewycky37a17502015-05-13 23:41:47 +00002211 nuw, nsw, exact);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002212 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002213}
2214
Benjamin Kramer9960a252011-07-08 10:31:30 +00002215void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002216 SDValue Op1 = getValue(I.getOperand(0));
2217 SDValue Op2 = getValue(I.getOperand(1));
2218
2219 // Turn exact SDivs into multiplications.
2220 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2221 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002222 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2223 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002224 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopher58a24612014-10-08 09:50:54 +00002225 setValue(&I, DAG.getTargetLoweringInfo()
2226 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002227 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002228 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002229 Op1, Op2));
2230}
2231
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002232void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002233 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002234 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002235 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002236 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002237 predicate = ICmpInst::Predicate(IC->getPredicate());
2238 SDValue Op1 = getValue(I.getOperand(0));
2239 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002240 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002241
Eric Christopher58a24612014-10-08 09:50:54 +00002242 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002243 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002244}
2245
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002246void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002247 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002248 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002249 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002250 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002251 predicate = FCmpInst::Predicate(FC->getPredicate());
2252 SDValue Op1 = getValue(I.getOperand(0));
2253 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002254 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002255 if (TM.Options.NoNaNsFPMath)
2256 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002257 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002258 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002259}
2260
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002261void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002262 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002263 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002264 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002265 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002266
Bill Wendling443d0722009-12-21 22:30:11 +00002267 SmallVector<SDValue, 4> Values(NumValues);
2268 SDValue Cond = getValue(I.getOperand(0));
James Molloy7e9776b2015-05-15 09:03:15 +00002269 SDValue LHSVal = getValue(I.getOperand(1));
2270 SDValue RHSVal = getValue(I.getOperand(2));
2271 auto BaseOps = {Cond};
Duncan Sandsf2641e12011-09-06 19:07:46 +00002272 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2273 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002274
James Molloy7e9776b2015-05-15 09:03:15 +00002275 // Min/max matching is only viable if all output VTs are the same.
2276 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) {
2277 Value *LHS, *RHS;
2278 SelectPatternFlavor SPF = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
2279 ISD::NodeType Opc = ISD::DELETED_NODE;
2280 switch (SPF) {
2281 case SPF_UMAX: Opc = ISD::UMAX; break;
2282 case SPF_UMIN: Opc = ISD::UMIN; break;
2283 case SPF_SMAX: Opc = ISD::SMAX; break;
2284 case SPF_SMIN: Opc = ISD::SMIN; break;
2285 default: break;
2286 }
2287
2288 EVT VT = ValueVTs[0];
2289 LLVMContext &Ctx = *DAG.getContext();
James Molloy7307cd52015-05-15 17:41:29 +00002290 auto &TLI = DAG.getTargetLoweringInfo();
2291 while (TLI.getTypeAction(Ctx, VT) == TargetLoweringBase::TypeSplitVector)
2292 VT = TLI.getTypeToTransformTo(Ctx, VT);
James Molloy7e9776b2015-05-15 09:03:15 +00002293
James Molloy37593732015-06-04 13:48:23 +00002294 if (Opc != ISD::DELETED_NODE && TLI.isOperationLegalOrCustom(Opc, VT) &&
2295 // If the underlying comparison instruction is used by any other instruction,
2296 // the consumed instructions won't be destroyed, so it is not profitable
2297 // to convert to a min/max.
2298 cast<SelectInst>(&I)->getCondition()->hasOneUse()) {
James Molloy7e9776b2015-05-15 09:03:15 +00002299 OpCode = Opc;
2300 LHSVal = getValue(LHS);
2301 RHSVal = getValue(RHS);
2302 BaseOps = {};
2303 }
2304 }
2305
2306 for (unsigned i = 0; i != NumValues; ++i) {
2307 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
2308 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
2309 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002310 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
James Molloy7e9776b2015-05-15 09:03:15 +00002311 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i),
2312 Ops);
2313 }
Bill Wendling443d0722009-12-21 22:30:11 +00002314
Andrew Trickef9de2a2013-05-25 02:42:55 +00002315 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002316 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002317}
Dan Gohman575fad32008-09-03 16:12:24 +00002318
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002319void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002320 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2321 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002322 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002323 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002324}
2325
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002326void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002327 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2328 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2329 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002330 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002331 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002332}
2333
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002334void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002335 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2336 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2337 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002338 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002339 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002340}
2341
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002342void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002343 // FPTrunc is never a no-op cast, no need to check
2344 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002345 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002346 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2347 EVT DestVT = TLI.getValueType(I.getType());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002348 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
2349 DAG.getTargetConstant(0, dl, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002350}
2351
Stephen Lin6d715e82013-07-06 21:44:25 +00002352void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002353 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002354 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002355 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002356 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002357}
2358
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002359void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002360 // FPToUI is never a no-op cast, no need to check
2361 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002362 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002363 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002364}
2365
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002366void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002367 // FPToSI is never a no-op cast, no need to check
2368 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002369 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002370 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002371}
2372
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002373void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002374 // UIToFP is never a no-op cast, no need to check
2375 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002376 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002377 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002378}
2379
Stephen Lin6d715e82013-07-06 21:44:25 +00002380void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002381 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002382 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002383 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002384 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002385}
2386
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002387void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002388 // What to do depends on the size of the integer and the size of the pointer.
2389 // We can either truncate, zero extend, or no-op, accordingly.
2390 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002391 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002392 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002393}
2394
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002395void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002396 // What to do depends on the size of the integer and the size of the pointer.
2397 // We can either truncate, zero extend, or no-op, accordingly.
2398 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002399 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002400 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002401}
2402
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002403void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002404 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002405 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002406 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002407
Bill Wendling443d0722009-12-21 22:30:11 +00002408 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002409 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002410 if (DestVT != N.getValueType())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002411 setValue(&I, DAG.getNode(ISD::BITCAST, dl,
Bill Wendling954cb182010-01-28 21:51:40 +00002412 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002413 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2414 // might fold any kind of constant expression to an integer constant and that
2415 // is not what we are looking for. Only regcognize a bitcast of a genuine
2416 // constant integer as an opaque constant.
2417 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002418 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002419 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00002420 else
Bill Wendling443d0722009-12-21 22:30:11 +00002421 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00002422}
2423
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002424void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2425 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2426 const Value *SV = I.getOperand(0);
2427 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00002428 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002429
2430 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
2431 unsigned DestAS = I.getType()->getPointerAddressSpace();
2432
2433 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
2434 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
2435
2436 setValue(&I, N);
2437}
2438
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002439void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002440 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002441 SDValue InVec = getValue(I.getOperand(0));
2442 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00002443 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
2444 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00002445 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
2446 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002447}
2448
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002449void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002450 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002451 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00002452 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
2453 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00002454 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
2455 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002456}
2457
Craig Topperf726e152012-01-04 09:23:09 +00002458// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00002459// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00002460// specified sequential range [L, L+Pos). or is undef.
2461static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00002462 unsigned Pos, unsigned Size, int Low) {
2463 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00002464 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002465 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00002466 return true;
2467}
2468
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002469void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00002470 SDValue Src1 = getValue(I.getOperand(0));
2471 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00002472
Chris Lattnercf129702012-01-26 02:51:13 +00002473 SmallVector<int, 8> Mask;
2474 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2475 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002476
Eric Christopher58a24612014-10-08 09:50:54 +00002477 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2478 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00002479 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00002480 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00002481
Mon P Wang7a824742008-11-16 05:06:27 +00002482 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002483 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002484 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002485 return;
2486 }
2487
2488 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00002489 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2490 // Mask is longer than the source vectors and is a multiple of the source
2491 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00002492 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00002493 if (SrcNumElts*2 == MaskNumElts) {
2494 // First check for Src1 in low and Src2 in high
2495 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2496 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2497 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002498 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002499 VT, Src1, Src2));
2500 return;
2501 }
2502 // Then check for Src2 in low and Src1 in high
2503 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2504 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2505 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002506 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002507 VT, Src2, Src1));
2508 return;
2509 }
Mon P Wang25f01062008-11-10 04:46:22 +00002510 }
2511
Mon P Wang7a824742008-11-16 05:06:27 +00002512 // Pad both vectors with undefs to make them the same length as the mask.
2513 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002514 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2515 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00002516 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002517
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002518 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2519 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00002520 MOps1[0] = Src1;
2521 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002522
2523 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002524 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002525 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002526 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00002527
Mon P Wang25f01062008-11-10 04:46:22 +00002528 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002529 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002530 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002531 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002532 if (Idx >= (int)SrcNumElts)
2533 Idx -= SrcNumElts - MaskNumElts;
2534 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00002535 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002536
Andrew Trickef9de2a2013-05-25 02:42:55 +00002537 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002538 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002539 return;
2540 }
2541
Mon P Wang7a824742008-11-16 05:06:27 +00002542 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00002543 // Analyze the access pattern of the vector to see if we can extract
2544 // two subvectors and do the shuffle. The analysis is done by calculating
2545 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00002546 int MinRange[2] = { static_cast<int>(SrcNumElts),
2547 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00002548 int MaxRange[2] = {-1, -1};
2549
Nate Begeman5f829d82009-04-29 05:20:52 +00002550 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002551 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00002552 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002553 if (Idx < 0)
2554 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002555
Nate Begeman5f829d82009-04-29 05:20:52 +00002556 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002557 Input = 1;
2558 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00002559 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002560 if (Idx > MaxRange[Input])
2561 MaxRange[Input] = Idx;
2562 if (Idx < MinRange[Input])
2563 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00002564 }
Mon P Wang25f01062008-11-10 04:46:22 +00002565
Mon P Wang7a824742008-11-16 05:06:27 +00002566 // Check if the access is smaller than the vector size and can we find
2567 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00002568 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2569 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00002570 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00002571 for (unsigned Input = 0; Input < 2; ++Input) {
2572 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002573 RangeUse[Input] = 0; // Unused
2574 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00002575 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00002576 }
Craig Topperc8e2d912012-04-08 17:53:33 +00002577
2578 // Find a good start index that is a multiple of the mask length. Then
2579 // see if the rest of the elements are in range.
2580 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2581 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2582 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2583 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00002584 }
2585
Bill Wendlingdff54ef2009-08-21 18:16:06 +00002586 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00002587 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00002588 return;
2589 }
Craig Topper6148fe62012-04-08 23:15:04 +00002590 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002591 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00002592 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00002593 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002594 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00002595 Src = DAG.getUNDEF(VT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002596 else {
2597 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002598 Src = DAG.getNode(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002599 ISD::EXTRACT_SUBVECTOR, dl, VT, Src,
2600 DAG.getConstant(StartIdx[Input], dl, TLI.getVectorIdxTy()));
2601 }
Mon P Wang25f01062008-11-10 04:46:22 +00002602 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002603
Mon P Wang7a824742008-11-16 05:06:27 +00002604 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002605 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002606 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002607 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002608 if (Idx >= 0) {
2609 if (Idx < (int)SrcNumElts)
2610 Idx -= StartIdx[0];
2611 else
2612 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2613 }
2614 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00002615 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002616
Andrew Trickef9de2a2013-05-25 02:42:55 +00002617 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002618 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00002619 return;
Mon P Wang25f01062008-11-10 04:46:22 +00002620 }
2621 }
2622
Mon P Wang7a824742008-11-16 05:06:27 +00002623 // We can't use either concat vectors or extract subvectors so fall back to
2624 // replacing the shuffle with extract and build vector.
2625 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002626 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00002627 EVT IdxVT = TLI.getVectorIdxTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002628 SDLoc dl = getCurSDLoc();
Mon P Wang25f01062008-11-10 04:46:22 +00002629 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00002630 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002631 int Idx = Mask[i];
2632 SDValue Res;
2633
2634 if (Idx < 0) {
2635 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002636 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002637 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2638 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002639
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002640 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2641 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00002642 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00002643
2644 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00002645 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002646
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002647 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00002648}
2649
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002650void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002651 const Value *Op0 = I.getOperand(0);
2652 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00002653 Type *AggTy = I.getType();
2654 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002655 bool IntoUndef = isa<UndefValue>(Op0);
2656 bool FromUndef = isa<UndefValue>(Op1);
2657
Jay Foad57aa6362011-07-13 10:26:04 +00002658 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002659
Eric Christopher58a24612014-10-08 09:50:54 +00002660 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002661 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002662 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002663 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002664 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002665
2666 unsigned NumAggValues = AggValueVTs.size();
2667 unsigned NumValValues = ValValueVTs.size();
2668 SmallVector<SDValue, 4> Values(NumAggValues);
2669
Peter Collingbourne97572632014-09-20 00:10:47 +00002670 // Ignore an insertvalue that produces an empty object
2671 if (!NumAggValues) {
2672 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2673 return;
2674 }
2675
Dan Gohman575fad32008-09-03 16:12:24 +00002676 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00002677 unsigned i = 0;
2678 // Copy the beginning value(s) from the original aggregate.
2679 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002680 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002681 SDValue(Agg.getNode(), Agg.getResNo() + i);
2682 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002683 if (NumValValues) {
2684 SDValue Val = getValue(Op1);
2685 for (; i != LinearIndex + NumValValues; ++i)
2686 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2687 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2688 }
Dan Gohman575fad32008-09-03 16:12:24 +00002689 // Copy remaining value(s) from the original aggregate.
2690 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002691 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002692 SDValue(Agg.getNode(), Agg.getResNo() + i);
2693
Andrew Trickef9de2a2013-05-25 02:42:55 +00002694 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002695 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002696}
2697
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002698void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002699 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002700 Type *AggTy = Op0->getType();
2701 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002702 bool OutOfUndef = isa<UndefValue>(Op0);
2703
Jay Foad57aa6362011-07-13 10:26:04 +00002704 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002705
Eric Christopher58a24612014-10-08 09:50:54 +00002706 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002707 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002708 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002709
2710 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002711
2712 // Ignore a extractvalue that produces an empty object
2713 if (!NumValValues) {
2714 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2715 return;
2716 }
2717
Dan Gohman575fad32008-09-03 16:12:24 +00002718 SmallVector<SDValue, 4> Values(NumValValues);
2719
2720 SDValue Agg = getValue(Op0);
2721 // Copy out the selected value(s).
2722 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2723 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00002724 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00002725 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00002726 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00002727
Andrew Trickef9de2a2013-05-25 02:42:55 +00002728 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002729 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002730}
2731
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002732void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00002733 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00002734 // Note that the pointer operand may be a vector of pointers. Take the scalar
2735 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00002736 Type *Ty = Op0->getType()->getScalarType();
2737 unsigned AS = Ty->getPointerAddressSpace();
2738 SDValue N = getValue(Op0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002739 SDLoc dl = getCurSDLoc();
Dan Gohman575fad32008-09-03 16:12:24 +00002740
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002741 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00002742 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002743 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00002744 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00002745 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002746 if (Field) {
2747 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00002748 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002749 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
2750 DAG.getConstant(Offset, dl, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002751 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002752
Dan Gohman575fad32008-09-03 16:12:24 +00002753 Ty = StTy->getElementType(Field);
2754 } else {
2755 Ty = cast<SequentialType>(Ty)->getElementType();
Reid Kleckner016c6b22015-03-11 23:36:10 +00002756 MVT PtrTy = DAG.getTargetLoweringInfo().getPointerTy(AS);
2757 unsigned PtrSize = PtrTy.getSizeInBits();
2758 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00002759
2760 // If this is a constant subscript, handle it quickly.
Reid Kleckner016c6b22015-03-11 23:36:10 +00002761 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
2762 if (CI->isZero())
2763 continue;
2764 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002765 SDValue OffsVal = DAG.getConstant(Offs, dl, PtrTy);
2766 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00002767 continue;
2768 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002769
Dan Gohman575fad32008-09-03 16:12:24 +00002770 // N = N + Idx * ElementSize;
Dan Gohman575fad32008-09-03 16:12:24 +00002771 SDValue IdxN = getValue(Idx);
2772
2773 // If the index is smaller or larger than intptr_t, truncate or extend
2774 // it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002775 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00002776
2777 // If this is a multiply by a power of two, turn it into a shl
2778 // immediately. This is a very common case.
2779 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00002780 if (ElementSize.isPowerOf2()) {
2781 unsigned Amt = ElementSize.logBase2();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002782 IdxN = DAG.getNode(ISD::SHL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002783 N.getValueType(), IdxN,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002784 DAG.getConstant(Amt, dl, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002785 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002786 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType());
2787 IdxN = DAG.getNode(ISD::MUL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002788 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00002789 }
2790 }
2791
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002792 N = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002793 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00002794 }
2795 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002796
Dan Gohman575fad32008-09-03 16:12:24 +00002797 setValue(&I, N);
2798}
2799
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002800void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002801 // If this is a fixed sized alloca in the entry block of the function,
2802 // allocate it statically on the stack.
2803 if (FuncInfo.StaticAllocaMap.count(&I))
2804 return; // getValue will auto-populate this.
2805
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002806 SDLoc dl = getCurSDLoc();
Chris Lattner229907c2011-07-18 04:54:35 +00002807 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00002808 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2809 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00002810 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00002811 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
2812 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00002813
2814 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002815
Eric Christopher58a24612014-10-08 09:50:54 +00002816 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00002817 if (AllocSize.getValueType() != IntPtr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002818 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00002819
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002820 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00002821 AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002822 DAG.getConstant(TySize, dl, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002823
Dan Gohman575fad32008-09-03 16:12:24 +00002824 // Handle alignment. If the requested alignment is less than or equal to
2825 // the stack alignment, ignore it. If the size is greater than or equal to
2826 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00002827 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00002828 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00002829 if (Align <= StackAlign)
2830 Align = 0;
2831
2832 // Round the size of the allocation up to the stack alignment size
2833 // by add SA-1 to the size.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002834 AllocSize = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002835 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002836 DAG.getIntPtrConstant(StackAlign - 1, dl));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002837
Dan Gohman575fad32008-09-03 16:12:24 +00002838 // Mask out the low bits for alignment purposes.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002839 AllocSize = DAG.getNode(ISD::AND, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002840 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002841 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1),
2842 dl));
Dan Gohman575fad32008-09-03 16:12:24 +00002843
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002844 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) };
Owen Anderson9f944592009-08-11 20:47:22 +00002845 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002846 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00002847 setValue(&I, DSA);
2848 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002849
Hans Wennborgacb842d2014-03-05 02:43:26 +00002850 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00002851}
2852
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002853void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002854 if (I.isAtomic())
2855 return visitAtomicLoad(I);
2856
Dan Gohman575fad32008-09-03 16:12:24 +00002857 const Value *SV = I.getOperand(0);
2858 SDValue Ptr = getValue(SV);
2859
Chris Lattner229907c2011-07-18 04:54:35 +00002860 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00002861
Dan Gohman575fad32008-09-03 16:12:24 +00002862 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002863 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Sanjoy Das513aade2015-06-02 22:33:30 +00002864
2865 // The IR notion of invariant_load only guarantees that all *non-faulting*
2866 // invariant loads result in the same value. The MI notion of invariant load
2867 // guarantees that the load can be legally moved to any location within its
2868 // containing function. The MI notion of invariant_load is stronger than the
2869 // IR notion of invariant_load -- an MI invariant_load is an IR invariant_load
2870 // with a guarantee that the location being loaded from is dereferenceable
2871 // throughout the function's lifetime.
2872
2873 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr &&
2874 isDereferenceablePointer(SV, *DAG.getTarget().getDataLayout());
Dan Gohman575fad32008-09-03 16:12:24 +00002875 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00002876
2877 AAMDNodes AAInfo;
2878 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002879 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00002880
Eric Christopher58a24612014-10-08 09:50:54 +00002881 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002882 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002883 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00002884 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002885 unsigned NumValues = ValueVTs.size();
2886 if (NumValues == 0)
2887 return;
2888
2889 SDValue Root;
2890 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00002891 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00002892 // Serialize volatile loads with other side effects.
2893 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00002894 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00002895 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00002896 // Do not serialize (non-volatile) loads of constant memory with anything.
2897 Root = DAG.getEntryNode();
2898 ConstantMemory = true;
2899 } else {
2900 // Do not serialize non-volatile loads against each other.
2901 Root = DAG.getRoot();
2902 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002903
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002904 SDLoc dl = getCurSDLoc();
2905
Richard Sandiford9afe6132013-12-10 10:36:34 +00002906 if (isVolatile)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002907 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00002908
Dan Gohman575fad32008-09-03 16:12:24 +00002909 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00002910 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
2911 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002912 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00002913 unsigned ChainI = 0;
2914 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2915 // Serializing loads here may result in excessive register pressure, and
2916 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
2917 // could recover a bit by hoisting nodes upward in the chain by recognizing
2918 // they are side-effect free or do not alias. The optimizer should really
2919 // avoid this case by converting large object/array copies to llvm.memcpy
2920 // (MaxParallelChains should always remain as failsafe).
2921 if (ChainI == MaxParallelChains) {
2922 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002923 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002924 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002925 Root = Chain;
2926 ChainI = 0;
2927 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002928 SDValue A = DAG.getNode(ISD::ADD, dl,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002929 PtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002930 DAG.getConstant(Offsets[i], dl, PtrVT));
2931 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00002932 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00002933 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00002934 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002935
Dan Gohman575fad32008-09-03 16:12:24 +00002936 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00002937 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002938 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002939
Dan Gohman575fad32008-09-03 16:12:24 +00002940 if (!ConstantMemory) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002941 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002942 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00002943 if (isVolatile)
2944 DAG.setRoot(Chain);
2945 else
2946 PendingLoads.push_back(Chain);
2947 }
2948
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002949 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002950 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002951}
Dan Gohman575fad32008-09-03 16:12:24 +00002952
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002953void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002954 if (I.isAtomic())
2955 return visitAtomicStore(I);
2956
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002957 const Value *SrcV = I.getOperand(0);
2958 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002959
Owen Anderson53aa7a92009-08-10 22:56:29 +00002960 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002961 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00002962 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00002963 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002964 unsigned NumValues = ValueVTs.size();
2965 if (NumValues == 0)
2966 return;
2967
2968 // Get the lowered operands. Note that we do this after
2969 // checking if NumResults is zero, because with zero results
2970 // the operands won't have values in the map.
2971 SDValue Src = getValue(SrcV);
2972 SDValue Ptr = getValue(PtrV);
2973
2974 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00002975 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
2976 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002977 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00002978 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002979 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002980 unsigned Alignment = I.getAlignment();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002981 SDLoc dl = getCurSDLoc();
Hal Finkelcc39b672014-07-24 12:16:19 +00002982
2983 AAMDNodes AAInfo;
2984 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002985
Andrew Trick116efac2010-11-12 17:50:46 +00002986 unsigned ChainI = 0;
2987 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2988 // See visitLoad comments.
2989 if (ChainI == MaxParallelChains) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002990 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002991 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002992 Root = Chain;
2993 ChainI = 0;
2994 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002995 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr,
2996 DAG.getConstant(Offsets[i], dl, PtrVT));
2997 SDValue St = DAG.getStore(Root, dl,
Andrew Trick116efac2010-11-12 17:50:46 +00002998 SDValue(Src.getNode(), Src.getResNo() + i),
2999 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003000 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003001 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003002 }
3003
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003004 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003005 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003006 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003007}
3008
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003009void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3010 SDLoc sdl = getCurSDLoc();
3011
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003012 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
3013 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003014 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003015 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003016 SDValue Mask = getValue(I.getArgOperand(3));
3017 EVT VT = Src0.getValueType();
3018 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3019 if (!Alignment)
3020 Alignment = DAG.getEVTAlignment(VT);
3021
3022 AAMDNodes AAInfo;
3023 I.getAAMetadata(AAInfo);
3024
3025 MachineMemOperand *MMO =
3026 DAG.getMachineFunction().
3027 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3028 MachineMemOperand::MOStore, VT.getStoreSize(),
3029 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003030 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3031 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003032 DAG.setRoot(StoreNode);
3033 setValue(&I, StoreNode);
3034}
3035
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003036// Gather/scatter receive a vector of pointers.
3037// This vector of pointers may be represented as a base pointer + vector of
3038// indices, it depends on GEP and instruction preceeding GEP
3039// that calculates indices
3040static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index,
3041 SelectionDAGBuilder* SDB) {
3042
3043 assert (Ptr->getType()->isVectorTy() && "Uexpected pointer type");
3044 GetElementPtrInst *Gep = dyn_cast<GetElementPtrInst>(Ptr);
3045 if (!Gep || Gep->getNumOperands() > 2)
3046 return false;
3047 ShuffleVectorInst *ShuffleInst =
3048 dyn_cast<ShuffleVectorInst>(Gep->getPointerOperand());
3049 if (!ShuffleInst || !ShuffleInst->getMask()->isNullValue() ||
3050 cast<Instruction>(ShuffleInst->getOperand(0))->getOpcode() !=
3051 Instruction::InsertElement)
3052 return false;
3053
3054 Ptr = cast<InsertElementInst>(ShuffleInst->getOperand(0))->getOperand(1);
3055
3056 SelectionDAG& DAG = SDB->DAG;
3057 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3058 // Check is the Ptr is inside current basic block
3059 // If not, look for the shuffle instruction
3060 if (SDB->findValue(Ptr))
3061 Base = SDB->getValue(Ptr);
3062 else if (SDB->findValue(ShuffleInst)) {
3063 SDValue ShuffleNode = SDB->getValue(ShuffleInst);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003064 SDLoc sdl = ShuffleNode;
3065 Base = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, sdl,
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003066 ShuffleNode.getValueType().getScalarType(), ShuffleNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003067 DAG.getConstant(0, sdl, TLI.getVectorIdxTy()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003068 SDB->setValue(Ptr, Base);
3069 }
3070 else
3071 return false;
3072
3073 Value *IndexVal = Gep->getOperand(1);
3074 if (SDB->findValue(IndexVal)) {
3075 Index = SDB->getValue(IndexVal);
3076
3077 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) {
3078 IndexVal = Sext->getOperand(0);
3079 if (SDB->findValue(IndexVal))
3080 Index = SDB->getValue(IndexVal);
3081 }
3082 return true;
3083 }
3084 return false;
3085}
3086
3087void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
3088 SDLoc sdl = getCurSDLoc();
3089
3090 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
3091 Value *Ptr = I.getArgOperand(1);
3092 SDValue Src0 = getValue(I.getArgOperand(0));
3093 SDValue Mask = getValue(I.getArgOperand(3));
3094 EVT VT = Src0.getValueType();
3095 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3096 if (!Alignment)
3097 Alignment = DAG.getEVTAlignment(VT);
3098 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3099
3100 AAMDNodes AAInfo;
3101 I.getAAMetadata(AAInfo);
3102
3103 SDValue Base;
3104 SDValue Index;
3105 Value *BasePtr = Ptr;
3106 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3107
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003108 Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003109 MachineMemOperand *MMO = DAG.getMachineFunction().
3110 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
3111 MachineMemOperand::MOStore, VT.getStoreSize(),
3112 Alignment, AAInfo);
3113 if (!UniformBase) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003114 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003115 Index = getValue(Ptr);
3116 }
3117 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index };
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003118 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
3119 Ops, MMO);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003120 DAG.setRoot(Scatter);
3121 setValue(&I, Scatter);
3122}
3123
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003124void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3125 SDLoc sdl = getCurSDLoc();
3126
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003127 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003128 Value *PtrOperand = I.getArgOperand(0);
3129 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003130 SDValue Src0 = getValue(I.getArgOperand(3));
3131 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003132
3133 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3134 EVT VT = TLI.getValueType(I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003135 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003136 if (!Alignment)
3137 Alignment = DAG.getEVTAlignment(VT);
3138
3139 AAMDNodes AAInfo;
3140 I.getAAMetadata(AAInfo);
3141 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3142
3143 SDValue InChain = DAG.getRoot();
3144 if (AA->pointsToConstantMemory(
3145 AliasAnalysis::Location(PtrOperand,
3146 AA->getTypeStoreSize(I.getType()),
3147 AAInfo))) {
3148 // Do not serialize (non-volatile) loads of constant memory with anything.
3149 InChain = DAG.getEntryNode();
3150 }
3151
3152 MachineMemOperand *MMO =
3153 DAG.getMachineFunction().
3154 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3155 MachineMemOperand::MOLoad, VT.getStoreSize(),
3156 Alignment, AAInfo, Ranges);
3157
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003158 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3159 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003160 SDValue OutChain = Load.getValue(1);
3161 DAG.setRoot(OutChain);
3162 setValue(&I, Load);
3163}
3164
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003165void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
3166 SDLoc sdl = getCurSDLoc();
3167
3168 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
3169 Value *Ptr = I.getArgOperand(0);
3170 SDValue Src0 = getValue(I.getArgOperand(3));
3171 SDValue Mask = getValue(I.getArgOperand(2));
3172
3173 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3174 EVT VT = TLI.getValueType(I.getType());
3175 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
3176 if (!Alignment)
3177 Alignment = DAG.getEVTAlignment(VT);
3178
3179 AAMDNodes AAInfo;
3180 I.getAAMetadata(AAInfo);
3181 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3182
3183 SDValue Root = DAG.getRoot();
3184 SDValue Base;
3185 SDValue Index;
3186 Value *BasePtr = Ptr;
3187 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3188 bool ConstantMemory = false;
3189 if (UniformBase && AA->pointsToConstantMemory(
3190 AliasAnalysis::Location(BasePtr,
3191 AA->getTypeStoreSize(I.getType()),
3192 AAInfo))) {
3193 // Do not serialize (non-volatile) loads of constant memory with anything.
3194 Root = DAG.getEntryNode();
3195 ConstantMemory = true;
3196 }
3197
3198 MachineMemOperand *MMO =
3199 DAG.getMachineFunction().
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003200 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
3201 MachineMemOperand::MOLoad, VT.getStoreSize(),
3202 Alignment, AAInfo, Ranges);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003203
3204 if (!UniformBase) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003205 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003206 Index = getValue(Ptr);
3207 }
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003208 SDValue Ops[] = { Root, Src0, Mask, Base, Index };
3209 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
3210 Ops, MMO);
3211
3212 SDValue OutChain = Gather.getValue(1);
3213 if (!ConstantMemory)
3214 PendingLoads.push_back(OutChain);
3215 setValue(&I, Gather);
3216}
3217
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003218void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003219 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003220 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3221 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003222 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003223
3224 SDValue InChain = getRoot();
3225
Tim Northover420a2162014-06-13 14:24:07 +00003226 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3227 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3228 SDValue L = DAG.getAtomicCmpSwap(
3229 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3230 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3231 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003232 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003233
Tim Northover420a2162014-06-13 14:24:07 +00003234 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003235
Eli Friedmanadec5872011-07-29 03:05:32 +00003236 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003237 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003238}
3239
3240void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003241 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003242 ISD::NodeType NT;
3243 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003244 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003245 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3246 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3247 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3248 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3249 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3250 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3251 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3252 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3253 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3254 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3255 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3256 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003257 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003258 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003259
3260 SDValue InChain = getRoot();
3261
Robin Morissete2de06b2014-10-16 20:34:57 +00003262 SDValue L =
3263 DAG.getAtomic(NT, dl,
3264 getValue(I.getValOperand()).getSimpleValueType(),
3265 InChain,
3266 getValue(I.getPointerOperand()),
3267 getValue(I.getValOperand()),
3268 I.getPointerOperand(),
3269 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003270
3271 SDValue OutChain = L.getValue(1);
3272
Eli Friedmanadec5872011-07-29 03:05:32 +00003273 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003274 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003275}
3276
Eli Friedmanfee02c62011-07-25 23:16:38 +00003277void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003278 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003279 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003280 SDValue Ops[3];
3281 Ops[0] = getRoot();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003282 Ops[1] = DAG.getConstant(I.getOrdering(), dl, TLI.getPointerTy());
3283 Ops[2] = DAG.getConstant(I.getSynchScope(), dl, TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003284 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003285}
3286
Eli Friedman342e8df2011-08-24 20:50:09 +00003287void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003288 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003289 AtomicOrdering Order = I.getOrdering();
3290 SynchronizationScope Scope = I.getSynchScope();
3291
3292 SDValue InChain = getRoot();
3293
Eric Christopher58a24612014-10-08 09:50:54 +00003294 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3295 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003296
Evan Chenga72b9702013-02-06 02:06:33 +00003297 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003298 report_fatal_error("Cannot generate unaligned atomic load");
3299
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003300 MachineMemOperand *MMO =
3301 DAG.getMachineFunction().
3302 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3303 MachineMemOperand::MOVolatile |
3304 MachineMemOperand::MOLoad,
3305 VT.getStoreSize(),
3306 I.getAlignment() ? I.getAlignment() :
3307 DAG.getEVTAlignment(VT));
3308
Eric Christopher58a24612014-10-08 09:50:54 +00003309 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003310 SDValue L =
3311 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3312 getValue(I.getPointerOperand()), MMO,
3313 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003314
3315 SDValue OutChain = L.getValue(1);
3316
Eli Friedman342e8df2011-08-24 20:50:09 +00003317 setValue(&I, L);
3318 DAG.setRoot(OutChain);
3319}
3320
3321void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003322 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003323
3324 AtomicOrdering Order = I.getOrdering();
3325 SynchronizationScope Scope = I.getSynchScope();
3326
3327 SDValue InChain = getRoot();
3328
Eric Christopher58a24612014-10-08 09:50:54 +00003329 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3330 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003331
Evan Chenga72b9702013-02-06 02:06:33 +00003332 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003333 report_fatal_error("Cannot generate unaligned atomic store");
3334
Robin Morissete2de06b2014-10-16 20:34:57 +00003335 SDValue OutChain =
3336 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3337 InChain,
3338 getValue(I.getPointerOperand()),
3339 getValue(I.getValueOperand()),
3340 I.getPointerOperand(), I.getAlignment(),
3341 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003342
3343 DAG.setRoot(OutChain);
3344}
3345
Dan Gohman575fad32008-09-03 16:12:24 +00003346/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3347/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003348void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003349 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003350 bool HasChain = !I.doesNotAccessMemory();
3351 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3352
3353 // Build the operand list.
3354 SmallVector<SDValue, 8> Ops;
3355 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3356 if (OnlyLoad) {
3357 // We don't need to serialize loads against other loads.
3358 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003359 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003360 Ops.push_back(getRoot());
3361 }
3362 }
Mon P Wang769134b2008-11-01 20:24:53 +00003363
3364 // Info is set by getTgtMemInstrinsic
3365 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003366 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3367 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003368
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003369 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003370 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3371 Info.opc == ISD::INTRINSIC_W_CHAIN)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003372 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
3373 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003374
3375 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003376 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3377 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003378 Ops.push_back(Op);
3379 }
3380
Owen Anderson53aa7a92009-08-10 22:56:29 +00003381 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003382 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003383
Dan Gohman575fad32008-09-03 16:12:24 +00003384 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003385 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003386
Craig Topperabb4ac72014-04-16 06:10:51 +00003387 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003388
3389 // Create the node.
3390 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003391 if (IsTgtIntrinsic) {
3392 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003393 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003394 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003395 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003396 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003397 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003398 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003399 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003400 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003401 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003402 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003403 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003404 }
3405
Dan Gohman575fad32008-09-03 16:12:24 +00003406 if (HasChain) {
3407 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3408 if (OnlyLoad)
3409 PendingLoads.push_back(Chain);
3410 else
3411 DAG.setRoot(Chain);
3412 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003413
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003414 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003415 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003416 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003417 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003418 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003419
Dan Gohman575fad32008-09-03 16:12:24 +00003420 setValue(&I, Result);
3421 }
3422}
3423
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003424/// GetSignificand - Get the significand and build it into a floating-point
3425/// number with exponent of 1:
3426///
3427/// Op = (Op & 0x007fffff) | 0x3f800000;
3428///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003429/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003430static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003431GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003432 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003433 DAG.getConstant(0x007fffff, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003434 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003435 DAG.getConstant(0x3f800000, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003436 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003437}
3438
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003439/// GetExponent - Get the exponent:
3440///
Bill Wendling23959162009-01-20 21:17:57 +00003441/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003442///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003443/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003444static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003445GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003446 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003447 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003448 DAG.getConstant(0x7f800000, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003449 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003450 DAG.getConstant(23, dl, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003451 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003452 DAG.getConstant(127, dl, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003453 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003454}
3455
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003456/// getF32Constant - Get 32-bit floating point constant.
3457static SDValue
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003458getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) {
3459 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl,
Tim Northover29178a32013-01-22 09:46:31 +00003460 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003461}
3462
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003463static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl,
3464 SelectionDAG &DAG) {
3465 // IntegerPartOfX = ((int32_t)(t0);
3466 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
3467
3468 // FractionalPartOfX = t0 - (float)IntegerPartOfX;
3469 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3470 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
3471
3472 // IntegerPartOfX <<= 23;
3473 IntegerPartOfX = DAG.getNode(
3474 ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003475 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy()));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003476
3477 SDValue TwoToFractionalPartOfX;
3478 if (LimitFloatPrecision <= 6) {
3479 // For floating-point precision of 6:
3480 //
3481 // TwoToFractionalPartOfX =
3482 // 0.997535578f +
3483 // (0.735607626f + 0.252464424f * x) * x;
3484 //
3485 // error 0.0144103317, which is 6 bits
3486 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003487 getF32Constant(DAG, 0x3e814304, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003488 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003489 getF32Constant(DAG, 0x3f3c50c8, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003490 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3491 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003492 getF32Constant(DAG, 0x3f7f5e7e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003493 } else if (LimitFloatPrecision <= 12) {
3494 // For floating-point precision of 12:
3495 //
3496 // TwoToFractionalPartOfX =
3497 // 0.999892986f +
3498 // (0.696457318f +
3499 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3500 //
3501 // error 0.000107046256, which is 13 to 14 bits
3502 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003503 getF32Constant(DAG, 0x3da235e3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003504 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003505 getF32Constant(DAG, 0x3e65b8f3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003506 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3507 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003508 getF32Constant(DAG, 0x3f324b07, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003509 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3510 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003511 getF32Constant(DAG, 0x3f7ff8fd, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003512 } else { // LimitFloatPrecision <= 18
3513 // For floating-point precision of 18:
3514 //
3515 // TwoToFractionalPartOfX =
3516 // 0.999999982f +
3517 // (0.693148872f +
3518 // (0.240227044f +
3519 // (0.554906021e-1f +
3520 // (0.961591928e-2f +
3521 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3522 // error 2.47208000*10^(-7), which is better than 18 bits
3523 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003524 getF32Constant(DAG, 0x3924b03e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003525 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003526 getF32Constant(DAG, 0x3ab24b87, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003527 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3528 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003529 getF32Constant(DAG, 0x3c1d8c17, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003530 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3531 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003532 getF32Constant(DAG, 0x3d634a1d, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003533 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3534 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003535 getF32Constant(DAG, 0x3e75fe14, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003536 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3537 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003538 getF32Constant(DAG, 0x3f317234, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003539 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3540 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003541 getF32Constant(DAG, 0x3f800000, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003542 }
3543
3544 // Add the exponent into the result in integer domain.
3545 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
3546 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3547 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
3548}
3549
Craig Topperd2638c12012-11-24 18:52:06 +00003550/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003551/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003552static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003553 const TargetLowering &TLI) {
3554 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003555 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003556
3557 // Put the exponent in the right bit position for later addition to the
3558 // final result:
3559 //
3560 // #define LOG2OFe 1.4426950f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003561 // t0 = Op * LOG2OFe
Owen Anderson9f944592009-08-11 20:47:22 +00003562 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003563 getF32Constant(DAG, 0x3fb8aa3b, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003564 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling48217d82008-09-09 22:13:54 +00003565 }
3566
Craig Topperd2638c12012-11-24 18:52:06 +00003567 // No special expansion.
3568 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003569}
3570
Craig Topperbef254a2012-11-23 18:38:31 +00003571/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003572/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003573static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003574 const TargetLowering &TLI) {
3575 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003576 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003577 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003578
3579 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003580 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003581 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003582 getF32Constant(DAG, 0x3f317218, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003583
3584 // Get the significand and build it into a floating-point number with
3585 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003586 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003587
Craig Topper3669de42012-11-16 19:08:44 +00003588 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003589 if (LimitFloatPrecision <= 6) {
3590 // For floating-point precision of 6:
3591 //
3592 // LogofMantissa =
3593 // -1.1609546f +
3594 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003595 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003596 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003597 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003598 getF32Constant(DAG, 0xbe74c456, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003599 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003600 getF32Constant(DAG, 0x3fb3a2b1, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003601 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003602 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003603 getF32Constant(DAG, 0x3f949a29, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003604 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003605 // For floating-point precision of 12:
3606 //
3607 // LogOfMantissa =
3608 // -1.7417939f +
3609 // (2.8212026f +
3610 // (-1.4699568f +
3611 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3612 //
3613 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003614 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003615 getF32Constant(DAG, 0xbd67b6d6, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003616 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003617 getF32Constant(DAG, 0x3ee4f4b8, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003618 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3619 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003620 getF32Constant(DAG, 0x3fbc278b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003621 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3622 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003623 getF32Constant(DAG, 0x40348e95, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003624 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003625 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003626 getF32Constant(DAG, 0x3fdef31a, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003627 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00003628 // For floating-point precision of 18:
3629 //
3630 // LogOfMantissa =
3631 // -2.1072184f +
3632 // (4.2372794f +
3633 // (-3.7029485f +
3634 // (2.2781945f +
3635 // (-0.87823314f +
3636 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3637 //
3638 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003639 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003640 getF32Constant(DAG, 0xbc91e5ac, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003641 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003642 getF32Constant(DAG, 0x3e4350aa, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003643 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3644 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003645 getF32Constant(DAG, 0x3f60d3e3, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003646 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3647 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003648 getF32Constant(DAG, 0x4011cdf0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003649 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3650 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003651 getF32Constant(DAG, 0x406cfd1c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003652 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3653 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003654 getF32Constant(DAG, 0x408797cb, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003655 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003656 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003657 getF32Constant(DAG, 0x4006dcab, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003658 }
Craig Topper3669de42012-11-16 19:08:44 +00003659
Craig Topperbef254a2012-11-23 18:38:31 +00003660 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003661 }
3662
Craig Topperbef254a2012-11-23 18:38:31 +00003663 // No special expansion.
3664 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003665}
3666
Craig Topperbef254a2012-11-23 18:38:31 +00003667/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003668/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003669static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003670 const TargetLowering &TLI) {
3671 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003672 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003673 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003674
Bill Wendlinged3bb782008-09-09 20:39:27 +00003675 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003676 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003677
Bill Wendling48416782008-09-09 00:28:24 +00003678 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003679 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003680 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003681
Bill Wendling48416782008-09-09 00:28:24 +00003682 // Different possible minimax approximations of significand in
3683 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00003684 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003685 if (LimitFloatPrecision <= 6) {
3686 // For floating-point precision of 6:
3687 //
3688 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3689 //
3690 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003691 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003692 getF32Constant(DAG, 0xbeb08fe0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003693 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003694 getF32Constant(DAG, 0x40019463, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003695 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003696 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003697 getF32Constant(DAG, 0x3fd6633d, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003698 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003699 // For floating-point precision of 12:
3700 //
3701 // Log2ofMantissa =
3702 // -2.51285454f +
3703 // (4.07009056f +
3704 // (-2.12067489f +
3705 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003706 //
Bill Wendling48416782008-09-09 00:28:24 +00003707 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003708 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003709 getF32Constant(DAG, 0xbda7262e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003710 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003711 getF32Constant(DAG, 0x3f25280b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003712 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3713 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003714 getF32Constant(DAG, 0x4007b923, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003715 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3716 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003717 getF32Constant(DAG, 0x40823e2f, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003718 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003719 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003720 getF32Constant(DAG, 0x4020d29c, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003721 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00003722 // For floating-point precision of 18:
3723 //
3724 // Log2ofMantissa =
3725 // -3.0400495f +
3726 // (6.1129976f +
3727 // (-5.3420409f +
3728 // (3.2865683f +
3729 // (-1.2669343f +
3730 // (0.27515199f -
3731 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3732 //
3733 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003734 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003735 getF32Constant(DAG, 0xbcd2769e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003736 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003737 getF32Constant(DAG, 0x3e8ce0b9, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003738 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3739 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003740 getF32Constant(DAG, 0x3fa22ae7, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003741 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3742 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003743 getF32Constant(DAG, 0x40525723, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003744 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3745 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003746 getF32Constant(DAG, 0x40aaf200, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003747 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3748 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003749 getF32Constant(DAG, 0x40c39dad, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003750 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003751 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003752 getF32Constant(DAG, 0x4042902c, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003753 }
Craig Topper3669de42012-11-16 19:08:44 +00003754
Craig Topperbef254a2012-11-23 18:38:31 +00003755 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00003756 }
Bill Wendling48416782008-09-09 00:28:24 +00003757
Craig Topperbef254a2012-11-23 18:38:31 +00003758 // No special expansion.
3759 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003760}
3761
Craig Topperbef254a2012-11-23 18:38:31 +00003762/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003763/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003764static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003765 const TargetLowering &TLI) {
3766 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003767 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003768 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003769
Bill Wendlinged3bb782008-09-09 20:39:27 +00003770 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003771 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003772 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003773 getF32Constant(DAG, 0x3e9a209a, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003774
3775 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003776 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003777 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00003778
Craig Topper3669de42012-11-16 19:08:44 +00003779 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003780 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003781 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003782 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003783 // Log10ofMantissa =
3784 // -0.50419619f +
3785 // (0.60948995f - 0.10380950f * x) * x;
3786 //
3787 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003788 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003789 getF32Constant(DAG, 0xbdd49a13, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003790 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003791 getF32Constant(DAG, 0x3f1c0789, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003792 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003793 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003794 getF32Constant(DAG, 0x3f011300, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003795 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003796 // For floating-point precision of 12:
3797 //
3798 // Log10ofMantissa =
3799 // -0.64831180f +
3800 // (0.91751397f +
3801 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3802 //
3803 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003804 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003805 getF32Constant(DAG, 0x3d431f31, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003806 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003807 getF32Constant(DAG, 0x3ea21fb2, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003808 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3809 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003810 getF32Constant(DAG, 0x3f6ae232, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003811 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00003812 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003813 getF32Constant(DAG, 0x3f25f7c3, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003814 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003815 // For floating-point precision of 18:
3816 //
3817 // Log10ofMantissa =
3818 // -0.84299375f +
3819 // (1.5327582f +
3820 // (-1.0688956f +
3821 // (0.49102474f +
3822 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3823 //
3824 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003825 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003826 getF32Constant(DAG, 0x3c5d51ce, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003827 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003828 getF32Constant(DAG, 0x3e00685a, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003829 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3830 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003831 getF32Constant(DAG, 0x3efb6798, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003832 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3833 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003834 getF32Constant(DAG, 0x3f88d192, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003835 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3836 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003837 getF32Constant(DAG, 0x3fc4316c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003838 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00003839 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003840 getF32Constant(DAG, 0x3f57ce70, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003841 }
Craig Topper3669de42012-11-16 19:08:44 +00003842
Craig Topperbef254a2012-11-23 18:38:31 +00003843 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00003844 }
Bill Wendling48416782008-09-09 00:28:24 +00003845
Craig Topperbef254a2012-11-23 18:38:31 +00003846 // No special expansion.
3847 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003848}
3849
Craig Topperd2638c12012-11-24 18:52:06 +00003850/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00003851/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003852static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003853 const TargetLowering &TLI) {
3854 if (Op.getValueType() == MVT::f32 &&
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003855 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
3856 return getLimitedPrecisionExp2(Op, dl, DAG);
Bill Wendlingab6676a2008-09-09 22:39:21 +00003857
Craig Topperd2638c12012-11-24 18:52:06 +00003858 // No special expansion.
3859 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00003860}
3861
Bill Wendling648930b2008-09-10 00:20:20 +00003862/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3863/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003864static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00003865 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00003866 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00003867 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00003868 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00003869 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
3870 APFloat Ten(10.0f);
3871 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00003872 }
3873 }
3874
Craig Topper268b6222012-11-25 00:48:58 +00003875 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00003876 // Put the exponent in the right bit position for later addition to the
3877 // final result:
3878 //
3879 // #define LOG2OF10 3.3219281f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003880 // t0 = Op * LOG2OF10;
Craig Topper79bd2052012-11-25 08:08:58 +00003881 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003882 getF32Constant(DAG, 0x40549a78, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003883 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling648930b2008-09-10 00:20:20 +00003884 }
3885
Craig Topper79bd2052012-11-25 08:08:58 +00003886 // No special expansion.
3887 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00003888}
3889
Chris Lattner39f18e52010-01-01 03:32:16 +00003890
3891/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003892static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00003893 SelectionDAG &DAG) {
3894 // If RHS is a constant, we can expand this out to a multiplication tree,
3895 // otherwise we end up lowering to a call to __powidf2 (for example). When
3896 // optimizing for size, we only want to do this if the expansion would produce
3897 // a small number of multiplies, otherwise we do the full expansion.
3898 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3899 // Get the exponent as a positive value.
3900 unsigned Val = RHSC->getSExtValue();
3901 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003902
Chris Lattner39f18e52010-01-01 03:32:16 +00003903 // powi(x, 0) -> 1.0
3904 if (Val == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003905 return DAG.getConstantFP(1.0, DL, LHS.getValueType());
Chris Lattner39f18e52010-01-01 03:32:16 +00003906
Dan Gohman913c9982010-04-15 04:33:49 +00003907 const Function *F = DAG.getMachineFunction().getFunction();
Duncan P. N. Exon Smith70eb9c52015-02-14 01:44:41 +00003908 if (!F->hasFnAttribute(Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00003909 // If optimizing for size, don't insert too many multiplies. This
3910 // inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00003911 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003912 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003913 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00003914 // powi(x,15) generates one more multiply than it should), but this has
3915 // the benefit of being both really simple and much better than a libcall.
3916 SDValue Res; // Logically starts equal to 1.0
3917 SDValue CurSquare = LHS;
3918 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003919 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003920 if (Res.getNode())
3921 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3922 else
3923 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003924 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003925
Chris Lattner39f18e52010-01-01 03:32:16 +00003926 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3927 CurSquare, CurSquare);
3928 Val >>= 1;
3929 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003930
Chris Lattner39f18e52010-01-01 03:32:16 +00003931 // If the original was negative, invert the result, producing 1/(x*x*x).
3932 if (RHSC->getSExtValue() < 0)
3933 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003934 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
Chris Lattner39f18e52010-01-01 03:32:16 +00003935 return Res;
3936 }
3937 }
3938
3939 // Otherwise, expand to a libcall.
3940 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3941}
3942
Devang Patel8e60ff12011-05-16 21:24:05 +00003943// getTruncatedArgReg - Find underlying register used for an truncated
3944// argument.
3945static unsigned getTruncatedArgReg(const SDValue &N) {
3946 if (N.getOpcode() != ISD::TRUNCATE)
3947 return 0;
3948
3949 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00003950 if (Ext.getOpcode() == ISD::AssertZext ||
3951 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00003952 const SDValue &CFR = Ext.getOperand(0);
3953 if (CFR.getOpcode() == ISD::CopyFromReg)
3954 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00003955 if (CFR.getOpcode() == ISD::TRUNCATE)
3956 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00003957 }
3958 return 0;
3959}
3960
Evan Cheng6e822452010-04-28 23:08:54 +00003961/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3962/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3963/// At the end of instruction selection, they will be inserted to the entry BB.
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00003964bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00003965 const Value *V, DILocalVariable *Variable, DIExpression *Expr,
3966 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00003967 const Argument *Arg = dyn_cast<Argument>(V);
3968 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00003969 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00003970
Devang Patel03955532010-04-29 20:40:36 +00003971 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00003972 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00003973
Devang Patela46953d2010-04-29 18:50:36 +00003974 // Ignore inlined function arguments here.
Duncan P. N. Exon Smith745a5db2015-04-13 21:38:48 +00003975 //
3976 // FIXME: Should we be checking DL->inlinedAt() to determine this?
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00003977 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00003978 return false;
3979
David Blaikie0252265b2013-06-16 20:34:15 +00003980 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00003981 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00003982 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
3983 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00003984
David Blaikie0252265b2013-06-16 20:34:15 +00003985 if (!Op && N.getNode()) {
3986 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00003987 if (N.getOpcode() == ISD::CopyFromReg)
3988 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
3989 else
3990 Reg = getTruncatedArgReg(N);
3991 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00003992 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3993 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3994 if (PR)
3995 Reg = PR;
3996 }
David Blaikie0252265b2013-06-16 20:34:15 +00003997 if (Reg)
3998 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00003999 }
4000
David Blaikie0252265b2013-06-16 20:34:15 +00004001 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004002 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004003 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004004 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004005 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004006 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004007
David Blaikie0252265b2013-06-16 20:34:15 +00004008 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004009 // Check if frame index is available.
4010 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004011 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004012 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4013 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004014
David Blaikie0252265b2013-06-16 20:34:15 +00004015 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004016 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004017
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004018 assert(Variable->isValidLocationForIntrinsic(DL) &&
4019 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +00004020 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004021 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004022 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
4023 Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004024 else
4025 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004026 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004027 .addOperand(*Op)
4028 .addImm(Offset)
4029 .addMetadata(Variable)
4030 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004031
Evan Cheng5fb45a22010-04-29 01:40:30 +00004032 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004033}
Chris Lattner39f18e52010-01-01 03:32:16 +00004034
Douglas Gregor6739a892010-05-11 06:17:44 +00004035// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004036#if defined(_MSC_VER) && defined(setjmp) && \
4037 !defined(setjmp_undefined_for_msvc)
4038# pragma push_macro("setjmp")
4039# undef setjmp
4040# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004041#endif
4042
Dan Gohman575fad32008-09-03 16:12:24 +00004043/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4044/// we want to emit this as a call to a named external function, return the name
4045/// otherwise lower it and return null.
4046const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004047SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004048 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004049 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004050 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004051 SDValue Res;
4052
Dan Gohman575fad32008-09-03 16:12:24 +00004053 switch (Intrinsic) {
4054 default:
4055 // By default, turn this into a target intrinsic node.
4056 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004057 return nullptr;
4058 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4059 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4060 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004061 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004062 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004063 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004064 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004065 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004066 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004067 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004068 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004069 case Intrinsic::read_register: {
4070 Value *Reg = I.getArgOperand(0);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004071 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004072 SDValue RegName =
4073 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Eric Christopher58a24612014-10-08 09:50:54 +00004074 EVT VT = TLI.getValueType(I.getType());
Hal Finkel44b81ee2015-05-18 16:42:10 +00004075 Res = DAG.getNode(ISD::READ_REGISTER, sdl,
4076 DAG.getVTList(VT, MVT::Other), Chain, RegName);
4077 setValue(&I, Res);
4078 DAG.setRoot(Res.getValue(1));
Renato Golinc7aea402014-05-06 16:51:25 +00004079 return nullptr;
4080 }
4081 case Intrinsic::write_register: {
4082 Value *Reg = I.getArgOperand(0);
4083 Value *RegValue = I.getArgOperand(1);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004084 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004085 SDValue RegName =
4086 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Oliver Stannard6cb23462015-05-18 16:39:16 +00004087 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
Renato Golinc7aea402014-05-06 16:51:25 +00004088 RegName, getValue(RegValue)));
4089 return nullptr;
4090 }
Dan Gohman575fad32008-09-03 16:12:24 +00004091 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004092 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004093 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004094 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004095 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004096 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004097 // Assert for address < 256 since we support only user defined address
4098 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004099 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004100 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004101 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004102 < 256 &&
4103 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004104 SDValue Op1 = getValue(I.getArgOperand(0));
4105 SDValue Op2 = getValue(I.getArgOperand(1));
4106 SDValue Op3 = getValue(I.getArgOperand(2));
4107 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004108 if (!Align)
4109 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004110 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004111 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4112 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4113 false, isTC,
4114 MachinePointerInfo(I.getArgOperand(0)),
4115 MachinePointerInfo(I.getArgOperand(1)));
4116 updateDAGForMaybeTailCall(MC);
Craig Topperc0196b12014-04-14 00:51:57 +00004117 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004118 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004119 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004120 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004121 // Assert for address < 256 since we support only user defined address
4122 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004123 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004124 < 256 &&
4125 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004126 SDValue Op1 = getValue(I.getArgOperand(0));
4127 SDValue Op2 = getValue(I.getArgOperand(1));
4128 SDValue Op3 = getValue(I.getArgOperand(2));
4129 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004130 if (!Align)
4131 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004132 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004133 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4134 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4135 isTC, MachinePointerInfo(I.getArgOperand(0)));
4136 updateDAGForMaybeTailCall(MS);
Craig Topperc0196b12014-04-14 00:51:57 +00004137 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004138 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004139 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004140 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004141 // Assert for address < 256 since we support only user defined address
4142 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004143 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004144 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004145 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004146 < 256 &&
4147 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004148 SDValue Op1 = getValue(I.getArgOperand(0));
4149 SDValue Op2 = getValue(I.getArgOperand(1));
4150 SDValue Op3 = getValue(I.getArgOperand(2));
4151 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004152 if (!Align)
4153 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004154 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004155 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4156 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4157 isTC, MachinePointerInfo(I.getArgOperand(0)),
4158 MachinePointerInfo(I.getArgOperand(1)));
4159 updateDAGForMaybeTailCall(MM);
Craig Topperc0196b12014-04-14 00:51:57 +00004160 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004161 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004162 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004163 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004164 DILocalVariable *Variable = DI.getVariable();
4165 DIExpression *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004166 const Value *Address = DI.getAddress();
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004167 assert(Variable && "Missing variable");
4168 if (!Address) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004169 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004170 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004171 }
Dale Johannesene0983522010-04-26 20:06:49 +00004172
Devang Patel3bffd522010-09-02 21:29:42 +00004173 // Check if address has undef value.
4174 if (isa<UndefValue>(Address) ||
4175 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004176 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004177 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004178 }
4179
Dale Johannesene0983522010-04-26 20:06:49 +00004180 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004181 if (!N.getNode() && isa<Argument>(Address))
4182 // Check unused arguments map.
4183 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004184 SDDbgValue *SDV;
4185 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004186 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4187 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004188 // Parameters are handled specially.
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004189 bool isParameter = Variable->getTag() == dwarf::DW_TAG_arg_variable ||
4190 isa<Argument>(Address);
Eric Christopherda970542012-02-24 01:59:08 +00004191
Devang Patel98d3edf2010-09-02 21:02:27 +00004192 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4193
Dale Johannesene0983522010-04-26 20:06:49 +00004194 if (isParameter && !AI) {
4195 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4196 if (FINode)
4197 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004198 SDV = DAG.getFrameIndexDbgValue(
4199 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004200 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004201 // Address is an argument, so try to emit its dbg value using
4202 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004203 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
4204 N);
Craig Topperc0196b12014-04-14 00:51:57 +00004205 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004206 }
Dale Johannesene0983522010-04-26 20:06:49 +00004207 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004208 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004209 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004210 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004211 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004212 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004213 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4214 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004215 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004216 }
Dale Johannesene0983522010-04-26 20:06:49 +00004217 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4218 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004219 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004220 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004221 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004222 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004223 // If variable is pinned by a alloca in dominating bb then
4224 // use StaticAllocaMap.
4225 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004226 if (AI->getParent() != DI.getParent()) {
4227 DenseMap<const AllocaInst*, int>::iterator SI =
4228 FuncInfo.StaticAllocaMap.find(AI);
4229 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004230 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004231 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004232 DAG.AddDbgValue(SDV, nullptr, false);
4233 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004234 }
Devang Patelda25de82010-09-15 14:48:53 +00004235 }
4236 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004237 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004238 }
Dale Johannesene0983522010-04-26 20:06:49 +00004239 }
Craig Topperc0196b12014-04-14 00:51:57 +00004240 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004241 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004242 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004243 const DbgValueInst &DI = cast<DbgValueInst>(I);
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004244 assert(DI.getVariable() && "Missing variable");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004245
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004246 DILocalVariable *Variable = DI.getVariable();
4247 DIExpression *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004248 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004249 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004250 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004251 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004252
Dale Johannesene0983522010-04-26 20:06:49 +00004253 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004254 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004255 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4256 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004257 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004258 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004259 // Do not use getValue() in here; we don't want to generate code at
4260 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004261 SDValue N = NodeMap[V];
4262 if (!N.getNode() && isa<Argument>(V))
4263 // Check unused arguments map.
4264 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004265 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004266 // A dbg.value for an alloca is always indirect.
4267 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004268 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004269 IsIndirect, N)) {
4270 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4271 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004272 DAG.AddDbgValue(SDV, N.getNode(), false);
4273 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004274 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004275 // Do not call getValue(V) yet, as we don't want to generate code.
4276 // Remember it for later.
4277 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4278 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004279 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004280 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004281 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004282 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004283 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004284 }
4285
4286 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004287 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004288 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004289 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004290 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004291 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004292 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4293 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004294 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004295 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004296 DenseMap<const AllocaInst*, int>::iterator SI =
4297 FuncInfo.StaticAllocaMap.find(AI);
4298 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004299 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004300 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004301 }
Dan Gohman575fad32008-09-03 16:12:24 +00004302
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004303 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004304 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004305 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004306 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004307 Res = DAG.getConstant(TypeID, sdl, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004308 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004309 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004310 }
4311
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004312 case Intrinsic::eh_return_i32:
4313 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004314 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004315 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004316 MVT::Other,
4317 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004318 getValue(I.getArgOperand(0)),
4319 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004320 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004321 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004322 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004323 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004324 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004325 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004326 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004327 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004328 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004329 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004330 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004331 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00004332 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004333 DAG.getConstant(0, sdl, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004334 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004335 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004336 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004337 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004338 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004339 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004340 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004341 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004342 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004343
Chris Lattnerfb964e52010-04-05 06:19:28 +00004344 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004345 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004346 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004347 case Intrinsic::eh_sjlj_functioncontext: {
4348 // Get and store the index of the function context.
4349 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004350 AllocaInst *FnCtx =
4351 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004352 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4353 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004354 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004355 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004356 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004357 SDValue Ops[2];
4358 Ops[0] = getRoot();
4359 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004360 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004361 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004362 setValue(&I, Op.getValue(0));
4363 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004364 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004365 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004366 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004367 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004368 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004369 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004370 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004371
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004372 case Intrinsic::masked_gather:
4373 visitMaskedGather(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004374 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004375 case Intrinsic::masked_load:
4376 visitMaskedLoad(I);
4377 return nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004378 case Intrinsic::masked_scatter:
4379 visitMaskedScatter(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004380 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004381 case Intrinsic::masked_store:
4382 visitMaskedStore(I);
4383 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004384 case Intrinsic::x86_mmx_pslli_w:
4385 case Intrinsic::x86_mmx_pslli_d:
4386 case Intrinsic::x86_mmx_pslli_q:
4387 case Intrinsic::x86_mmx_psrli_w:
4388 case Intrinsic::x86_mmx_psrli_d:
4389 case Intrinsic::x86_mmx_psrli_q:
4390 case Intrinsic::x86_mmx_psrai_w:
4391 case Intrinsic::x86_mmx_psrai_d: {
4392 SDValue ShAmt = getValue(I.getArgOperand(1));
4393 if (isa<ConstantSDNode>(ShAmt)) {
4394 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004395 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004396 }
4397 unsigned NewIntrinsic = 0;
4398 EVT ShAmtVT = MVT::v2i32;
4399 switch (Intrinsic) {
4400 case Intrinsic::x86_mmx_pslli_w:
4401 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4402 break;
4403 case Intrinsic::x86_mmx_pslli_d:
4404 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4405 break;
4406 case Intrinsic::x86_mmx_pslli_q:
4407 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4408 break;
4409 case Intrinsic::x86_mmx_psrli_w:
4410 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4411 break;
4412 case Intrinsic::x86_mmx_psrli_d:
4413 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4414 break;
4415 case Intrinsic::x86_mmx_psrli_q:
4416 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4417 break;
4418 case Intrinsic::x86_mmx_psrai_w:
4419 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4420 break;
4421 case Intrinsic::x86_mmx_psrai_d:
4422 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4423 break;
4424 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4425 }
4426
4427 // The vector shift intrinsics with scalars uses 32b shift amounts but
4428 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4429 // to be zero.
4430 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004431 SDValue ShOps[2];
4432 ShOps[0] = ShAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004433 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004434 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00004435 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004436 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4437 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004438 DAG.getConstant(NewIntrinsic, sdl, MVT::i32),
Dale Johannesendd224d22010-09-30 23:57:10 +00004439 getValue(I.getArgOperand(0)), ShAmt);
4440 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004441 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004442 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004443 case Intrinsic::convertff:
4444 case Intrinsic::convertfsi:
4445 case Intrinsic::convertfui:
4446 case Intrinsic::convertsif:
4447 case Intrinsic::convertuif:
4448 case Intrinsic::convertss:
4449 case Intrinsic::convertsu:
4450 case Intrinsic::convertus:
4451 case Intrinsic::convertuu: {
4452 ISD::CvtCode Code = ISD::CVT_INVALID;
4453 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004454 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004455 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4456 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4457 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4458 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4459 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4460 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4461 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4462 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4463 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4464 }
Eric Christopher58a24612014-10-08 09:50:54 +00004465 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004466 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004467 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004468 DAG.getValueType(DestVT),
4469 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004470 getValue(I.getArgOperand(1)),
4471 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004472 Code);
4473 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004474 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00004475 }
Dan Gohman575fad32008-09-03 16:12:24 +00004476 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004477 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004478 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00004479 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004480 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00004481 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004482 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004483 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00004484 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004485 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004486 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00004487 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004488 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004489 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00004490 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004491 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004492 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00004493 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004494 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004495 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004496 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004497 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004498 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004499 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00004500 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00004501 case Intrinsic::sin:
4502 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00004503 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00004504 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00004505 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00004506 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00004507 case Intrinsic::nearbyint:
4508 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00004509 unsigned Opcode;
4510 switch (Intrinsic) {
4511 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4512 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4513 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4514 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4515 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4516 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4517 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4518 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4519 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4520 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00004521 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00004522 }
4523
Andrew Trickef9de2a2013-05-25 02:42:55 +00004524 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00004525 getValue(I.getArgOperand(0)).getValueType(),
4526 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004527 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004528 }
Matt Arsenault7c936902014-10-21 23:01:01 +00004529 case Intrinsic::minnum:
4530 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
4531 getValue(I.getArgOperand(0)).getValueType(),
4532 getValue(I.getArgOperand(0)),
4533 getValue(I.getArgOperand(1))));
4534 return nullptr;
4535 case Intrinsic::maxnum:
4536 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
4537 getValue(I.getArgOperand(0)).getValueType(),
4538 getValue(I.getArgOperand(0)),
4539 getValue(I.getArgOperand(1))));
4540 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00004541 case Intrinsic::copysign:
4542 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
4543 getValue(I.getArgOperand(0)).getValueType(),
4544 getValue(I.getArgOperand(0)),
4545 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004546 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004547 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004548 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004549 getValue(I.getArgOperand(0)).getValueType(),
4550 getValue(I.getArgOperand(0)),
4551 getValue(I.getArgOperand(1)),
4552 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00004553 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004554 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00004555 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00004556 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00004557 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004558 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004559 getValue(I.getArgOperand(0)).getValueType(),
4560 getValue(I.getArgOperand(0)),
4561 getValue(I.getArgOperand(1)),
4562 getValue(I.getArgOperand(2))));
4563 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004564 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004565 getValue(I.getArgOperand(0)).getValueType(),
4566 getValue(I.getArgOperand(0)),
4567 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004568 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004569 getValue(I.getArgOperand(0)).getValueType(),
4570 Mul,
4571 getValue(I.getArgOperand(2)));
4572 setValue(&I, Add);
4573 }
Craig Topperc0196b12014-04-14 00:51:57 +00004574 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004575 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004576 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00004577 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
4578 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
4579 getValue(I.getArgOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004580 DAG.getTargetConstant(0, sdl,
4581 MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00004582 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004583 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00004584 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00004585 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00004586 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
4587 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00004588 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004589 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004590 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004591 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00004592 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004593 }
4594 case Intrinsic::readcyclecounter: {
4595 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004596 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004597 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004598 setValue(&I, Res);
4599 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004600 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004601 }
Dan Gohman575fad32008-09-03 16:12:24 +00004602 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004603 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00004604 getValue(I.getArgOperand(0)).getValueType(),
4605 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004606 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004607 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004608 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004609 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004610 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004611 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004612 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004613 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004614 }
4615 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004616 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004617 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004618 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004619 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004620 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004621 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004622 }
4623 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004624 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004625 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004626 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004627 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004628 }
4629 case Intrinsic::stacksave: {
4630 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004631 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004632 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004633 setValue(&I, Res);
4634 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004635 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004636 }
4637 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004638 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004639 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00004640 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004641 }
Bill Wendling13020d22008-11-18 11:01:33 +00004642 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00004643 // Emit code into the DAG to store the stack guard onto the stack.
4644 MachineFunction &MF = DAG.getMachineFunction();
4645 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00004646 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004647 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004648 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
4649 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00004650
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004651 // See if Ptr is a bitcast. If it is, look through it and see if we can get
4652 // global variable __stack_chk_guard.
4653 if (!GV)
4654 if (const Operator *BC = dyn_cast<Operator>(Ptr))
4655 if (BC->getOpcode() == Instruction::BitCast)
4656 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
4657
Eric Christopher58a24612014-10-08 09:50:54 +00004658 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004659 // Emit a LOAD_STACK_GUARD node.
4660 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
4661 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004662 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004663 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
4664 unsigned Flags = MachineMemOperand::MOLoad |
4665 MachineMemOperand::MOInvariant;
4666 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
4667 PtrTy.getSizeInBits() / 8,
4668 DAG.getEVTAlignment(PtrTy));
4669 Node->setMemRefs(MemRefs, MemRefs + 1);
4670
4671 // Copy the guard value to a virtual register so that it can be
4672 // retrieved in the epilogue.
4673 Src = SDValue(Node, 0);
4674 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00004675 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004676 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
4677
4678 SPDescriptor.setGuardReg(Reg);
4679 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
4680 } else {
4681 Src = getValue(I.getArgOperand(0)); // The guard's value.
4682 }
4683
Gabor Greifeba0be72010-06-25 09:38:13 +00004684 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00004685
Bill Wendlingeb4268d2008-11-07 01:23:58 +00004686 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00004687 MFI->setStackProtectorIndex(FI);
4688
4689 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4690
4691 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004692 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00004693 MachinePointerInfo::getFixedStack(FI),
4694 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004695 setValue(&I, Res);
4696 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004697 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00004698 }
Eric Christopher7a50b282009-10-27 00:52:25 +00004699 case Intrinsic::objectsize: {
4700 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00004701 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00004702
4703 assert(CI && "Non-constant type in __builtin_object_size?");
4704
Gabor Greifeba0be72010-06-25 09:38:13 +00004705 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00004706 EVT Ty = Arg.getValueType();
4707
Dan Gohmanf1d83042010-06-18 14:22:04 +00004708 if (CI->isZero())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004709 Res = DAG.getConstant(-1ULL, sdl, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00004710 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004711 Res = DAG.getConstant(0, sdl, Ty);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004712
4713 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004714 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00004715 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00004716 case Intrinsic::annotation:
4717 case Intrinsic::ptr_annotation:
4718 // Drop the intrinsic, but forward the value
4719 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004720 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00004721 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00004722 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00004723 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00004724 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004725
4726 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004727 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00004728
4729 SDValue Ops[6];
4730 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004731 Ops[1] = getValue(I.getArgOperand(0));
4732 Ops[2] = getValue(I.getArgOperand(1));
4733 Ops[3] = getValue(I.getArgOperand(2));
4734 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00004735 Ops[5] = DAG.getSrcValue(F);
4736
Craig Topper48d114b2014-04-26 18:35:24 +00004737 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00004738
Duncan Sandsa0984362011-09-06 13:37:06 +00004739 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004740 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00004741 }
4742 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004743 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004744 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00004745 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004746 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004747 }
Dan Gohman575fad32008-09-03 16:12:24 +00004748 case Intrinsic::gcroot:
4749 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00004750 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00004751 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004752
Dan Gohman575fad32008-09-03 16:12:24 +00004753 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4754 GFI->addStackRoot(FI->getIndex(), TypeMap);
4755 }
Craig Topperc0196b12014-04-14 00:51:57 +00004756 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004757 case Intrinsic::gcread:
4758 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00004759 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00004760 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004761 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00004762 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004763
4764 case Intrinsic::expect: {
4765 // Just replace __builtin_expect(exp, c) with EXP.
4766 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004767 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004768 }
4769
Shuxin Yangcdde0592012-10-19 20:11:16 +00004770 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00004771 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004772 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00004773 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00004774 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00004775 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00004776 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00004777 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004778 }
4779 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004780
4781 TargetLowering::CallLoweringInfo CLI(DAG);
4782 CLI.setDebugLoc(sdl).setChain(getRoot())
4783 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00004784 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00004785 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004786
Eric Christopher58a24612014-10-08 09:50:54 +00004787 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00004788 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00004789 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004790 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00004791
Bill Wendling5eee7442008-11-21 02:38:44 +00004792 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004793 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004794 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004795 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004796 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00004797 case Intrinsic::smul_with_overflow: {
4798 ISD::NodeType Op;
4799 switch (Intrinsic) {
4800 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4801 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
4802 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
4803 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
4804 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
4805 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
4806 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
4807 }
4808 SDValue Op1 = getValue(I.getArgOperand(0));
4809 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00004810
Craig Topperbc680062012-04-11 04:34:11 +00004811 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004812 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00004813 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00004814 }
Dan Gohman575fad32008-09-03 16:12:24 +00004815 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004816 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00004817 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00004818 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004819 Ops[1] = getValue(I.getArgOperand(0));
4820 Ops[2] = getValue(I.getArgOperand(1));
4821 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004822 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004823 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00004824 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00004825 EVT::getIntegerVT(*Context, 8),
4826 MachinePointerInfo(I.getArgOperand(0)),
4827 0, /* align */
4828 false, /* volatile */
4829 rw==0, /* read */
4830 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00004831 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004832 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00004833 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00004834 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00004835 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00004836 // Stack coloring is not enabled in O0, discard region information.
4837 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00004838 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004839
Nadav Rotemd753a952012-09-10 08:43:23 +00004840 SmallVector<Value *, 4> Allocas;
Mehdi Aminia28d91d2015-03-10 02:37:25 +00004841 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00004842
Craig Toppere1c1d362013-07-03 05:11:49 +00004843 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
4844 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00004845 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
4846
4847 // Could not find an Alloca.
4848 if (!LifetimeObject)
4849 continue;
4850
Pete Cooper230332f2014-10-17 22:59:33 +00004851 // First check that the Alloca is static, otherwise it won't have a
4852 // valid frame index.
4853 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
4854 if (SI == FuncInfo.StaticAllocaMap.end())
4855 return nullptr;
4856
4857 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00004858
4859 SDValue Ops[2];
4860 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00004861 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00004862 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
4863
Craig Topper48d114b2014-04-26 18:35:24 +00004864 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00004865 DAG.setRoot(Res);
4866 }
Craig Topperc0196b12014-04-14 00:51:57 +00004867 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004868 }
4869 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004870 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00004871 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00004872 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00004873 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004874 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00004875 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004876 case Intrinsic::stackprotectorcheck: {
4877 // Do not actually emit anything for this basic block. Instead we initialize
4878 // the stack protector descriptor and export the guard variable so we can
4879 // access it in FinishBasicBlock.
4880 const BasicBlock *BB = I.getParent();
4881 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
4882 ExportFromCurrentBlock(SPDescriptor.getGuard());
4883
4884 // Flush our exports since we are going to process a terminator.
4885 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00004886 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004887 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00004888 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00004889 return TLI.getClearCacheBuiltinName();
David Majnemercde33032015-03-30 22:58:10 +00004890 case Intrinsic::eh_actions:
4891 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
4892 return nullptr;
Nuno Lopesec9653b2012-06-28 22:30:12 +00004893 case Intrinsic::donothing:
4894 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00004895 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004896 case Intrinsic::experimental_stackmap: {
4897 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00004898 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004899 }
4900 case Intrinsic::experimental_patchpoint_void:
4901 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00004902 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00004903 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004904 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00004905 case Intrinsic::experimental_gc_statepoint: {
4906 visitStatepoint(I);
4907 return nullptr;
4908 }
4909 case Intrinsic::experimental_gc_result_int:
4910 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00004911 case Intrinsic::experimental_gc_result_ptr:
4912 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00004913 visitGCResult(I);
4914 return nullptr;
4915 }
4916 case Intrinsic::experimental_gc_relocate: {
4917 visitGCRelocate(I);
4918 return nullptr;
4919 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00004920 case Intrinsic::instrprof_increment:
4921 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00004922
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004923 case Intrinsic::frameescape: {
Reid Klecknere9b89312015-01-13 00:48:10 +00004924 MachineFunction &MF = DAG.getMachineFunction();
4925 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
4926
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004927 // Directly emit some FRAME_ALLOC machine instrs. Label assignment emission
4928 // is the same on all targets.
4929 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
Reid Klecknerb4019412015-04-06 18:50:38 +00004930 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
4931 if (isa<ConstantPointerNull>(Arg))
4932 continue; // Skip null pointers. They represent a hole in index space.
4933 AllocaInst *Slot = cast<AllocaInst>(Arg);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004934 assert(FuncInfo.StaticAllocaMap.count(Slot) &&
4935 "can only escape static allocas");
4936 int FI = FuncInfo.StaticAllocaMap[Slot];
4937 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004938 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4939 GlobalValue::getRealLinkageName(MF.getName()), Idx);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004940 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
4941 TII->get(TargetOpcode::FRAME_ALLOC))
4942 .addSym(FrameAllocSym)
4943 .addFrameIndex(FI);
4944 }
Reid Klecknere9b89312015-01-13 00:48:10 +00004945
4946 return nullptr;
4947 }
4948
Reid Kleckner3542ace2015-01-13 01:51:34 +00004949 case Intrinsic::framerecover: {
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004950 // i8* @llvm.framerecover(i8* %fn, i8* %fp, i32 %idx)
Reid Klecknere9b89312015-01-13 00:48:10 +00004951 MachineFunction &MF = DAG.getMachineFunction();
4952 MVT PtrVT = TLI.getPointerTy(0);
4953
4954 // Get the symbol that defines the frame offset.
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004955 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
4956 auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
4957 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX));
Reid Klecknere9b89312015-01-13 00:48:10 +00004958 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004959 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4960 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal);
Reid Klecknere9b89312015-01-13 00:48:10 +00004961
4962 // Create a TargetExternalSymbol for the label to avoid any target lowering
4963 // that would make this PC relative.
4964 StringRef Name = FrameAllocSym->getName();
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004965 assert(Name.data()[Name.size()] == '\0' && "not null terminated");
Reid Klecknere9b89312015-01-13 00:48:10 +00004966 SDValue OffsetSym = DAG.getTargetExternalSymbol(Name.data(), PtrVT);
4967 SDValue OffsetVal =
Reid Kleckner3542ace2015-01-13 01:51:34 +00004968 DAG.getNode(ISD::FRAME_ALLOC_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00004969
4970 // Add the offset to the FP.
4971 Value *FP = I.getArgOperand(1);
4972 SDValue FPVal = getValue(FP);
4973 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
4974 setValue(&I, Add);
4975
4976 return nullptr;
4977 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00004978 case Intrinsic::eh_begincatch:
4979 case Intrinsic::eh_endcatch:
4980 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00004981 case Intrinsic::eh_exceptioncode: {
4982 unsigned Reg = TLI.getExceptionPointerRegister();
4983 assert(Reg && "cannot get exception code on this platform");
4984 MVT PtrVT = TLI.getPointerTy();
4985 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
4986 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC);
4987 SDValue N =
4988 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
4989 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
4990 setValue(&I, N);
4991 return nullptr;
4992 }
Dan Gohman575fad32008-09-03 16:12:24 +00004993 }
4994}
4995
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00004996std::pair<SDValue, SDValue>
4997SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
4998 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004999 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005000 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005001
Chris Lattnerfb964e52010-04-05 06:19:28 +00005002 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005003 // Insert a label before the invoke call to mark the try range. This can be
5004 // used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005005 BeginLabel = MMI.getContext().createTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005006
Jim Grosbach54c05302010-01-28 01:45:32 +00005007 // For SjLj, keep track of which landing pads go with which invokes
5008 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005009 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005010 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005011 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005012 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005013
Jim Grosbach54c05302010-01-28 01:45:32 +00005014 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005015 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005016 }
5017
Dan Gohman575fad32008-09-03 16:12:24 +00005018 // Both PendingLoads and PendingExports must be flushed here;
5019 // this call might not return.
5020 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005021 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005022
5023 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005024 }
Eric Christopher2b214e72015-01-27 01:01:36 +00005025 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5026 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005027
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005028 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005029 "Non-null chain expected with non-tail call!");
5030 assert((Result.second.getNode() || !Result.first.getNode()) &&
5031 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005032
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005033 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005034 // As a special case, a null chain means that a tail call has been emitted
5035 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005036 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005037
5038 // Since there's no actual continuation from this block, nothing can be
5039 // relying on us setting vregs for them.
5040 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005041 } else {
5042 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005043 }
Dan Gohman575fad32008-09-03 16:12:24 +00005044
Chris Lattnerfb964e52010-04-05 06:19:28 +00005045 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005046 // Insert a label at the end of the invoke call to mark the try range. This
5047 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005048 MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005049 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005050
5051 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005052 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005053 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005054
5055 return Result;
5056}
5057
5058void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5059 bool isTailCall,
5060 MachineBasicBlock *LandingPad) {
5061 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5062 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5063 Type *RetTy = FTy->getReturnType();
5064
5065 TargetLowering::ArgListTy Args;
5066 TargetLowering::ArgListEntry Entry;
5067 Args.reserve(CS.arg_size());
5068
5069 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5070 i != e; ++i) {
5071 const Value *V = *i;
5072
5073 // Skip empty types
5074 if (V->getType()->isEmptyTy())
5075 continue;
5076
5077 SDValue ArgNode = getValue(V);
5078 Entry.Node = ArgNode; Entry.Ty = V->getType();
5079
5080 // Skip the first return-type Attribute to get to params.
5081 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5082 Args.push_back(Entry);
Ahmed Bougachafaf80652015-03-27 20:35:49 +00005083
5084 // If we have an explicit sret argument that is an Instruction, (i.e., it
5085 // might point to function-local memory), we can't meaningfully tail-call.
5086 if (Entry.isSRet && isa<Instruction>(V))
5087 isTailCall = false;
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005088 }
5089
5090 // Check if target-independent constraints permit a tail call here.
5091 // Target-dependent constraints are checked within TLI->LowerCallTo.
5092 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5093 isTailCall = false;
5094
5095 TargetLowering::CallLoweringInfo CLI(DAG);
5096 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5097 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5098 .setTailCall(isTailCall);
5099 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5100
5101 if (Result.first.getNode())
5102 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005103}
5104
Chris Lattner1a32ede2009-12-24 00:37:38 +00005105/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5106/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005107static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005108 for (const User *U : V->users()) {
5109 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005110 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005111 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005112 if (C->isNullValue())
5113 continue;
5114 // Unknown instruction.
5115 return false;
5116 }
5117 return true;
5118}
5119
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005120static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005121 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005122 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005123
Chris Lattner1a32ede2009-12-24 00:37:38 +00005124 // Check to see if this load can be trivially constant folded, e.g. if the
5125 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005126 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005127 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005128 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005129 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005130
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005131 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
5132 const_cast<Constant *>(LoadInput), *Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005133 return Builder.getValue(LoadCst);
5134 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005135
Chris Lattner1a32ede2009-12-24 00:37:38 +00005136 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5137 // still constant memory, the input chain can be the entry node.
5138 SDValue Root;
5139 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005140
Chris Lattner1a32ede2009-12-24 00:37:38 +00005141 // Do not serialize (non-volatile) loads of constant memory with anything.
5142 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5143 Root = Builder.DAG.getEntryNode();
5144 ConstantMemory = true;
5145 } else {
5146 // Do not serialize non-volatile loads against each other.
5147 Root = Builder.DAG.getRoot();
5148 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005149
Chris Lattner1a32ede2009-12-24 00:37:38 +00005150 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005151 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005152 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005153 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005154 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005155 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005156
Chris Lattner1a32ede2009-12-24 00:37:38 +00005157 if (!ConstantMemory)
5158 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5159 return LoadVal;
5160}
5161
Richard Sandiforde3827752013-08-16 10:55:47 +00005162/// processIntegerCallValue - Record the value for an instruction that
5163/// produces an integer result, converting the type where necessary.
5164void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5165 SDValue Value,
5166 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005167 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005168 if (IsSigned)
5169 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5170 else
5171 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5172 setValue(&I, Value);
5173}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005174
5175/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5176/// If so, return true and lower it, otherwise return false and it will be
5177/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005178bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005179 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005180 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005181 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005182
Gabor Greifeba0be72010-06-25 09:38:13 +00005183 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005184 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005185 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005186 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005187 return false;
5188
Richard Sandiforde3827752013-08-16 10:55:47 +00005189 const Value *Size = I.getArgOperand(2);
5190 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5191 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005192 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005193 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
Richard Sandiford564681c2013-08-12 10:28:10 +00005194 return true;
5195 }
5196
Richard Sandiford564681c2013-08-12 10:28:10 +00005197 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5198 std::pair<SDValue, SDValue> Res =
5199 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005200 getValue(LHS), getValue(RHS), getValue(Size),
5201 MachinePointerInfo(LHS),
5202 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005203 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005204 processIntegerCallValue(I, Res.first, true);
5205 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005206 return true;
5207 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005208
Chris Lattner1a32ede2009-12-24 00:37:38 +00005209 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5210 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005211 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005212 bool ActuallyDoIt = true;
5213 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005214 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005215 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005216 default:
5217 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005218 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005219 ActuallyDoIt = false;
5220 break;
5221 case 2:
5222 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005223 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005224 break;
5225 case 4:
5226 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005227 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005228 break;
5229 case 8:
5230 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005231 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005232 break;
5233 /*
5234 case 16:
5235 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005236 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005237 LoadTy = VectorType::get(LoadTy, 4);
5238 break;
5239 */
5240 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005241
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005242 // This turns into unaligned loads. We only do this if the target natively
5243 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5244 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005245
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005246 // Require that we can find a legal MVT, and only do this if the target
5247 // supports unaligned loads of that type. Expanding into byte loads would
5248 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005249 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005250 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005251 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5252 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005253 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5254 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005255 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005256 if (!TLI.isTypeLegal(LoadVT) ||
5257 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5258 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005259 ActuallyDoIt = false;
5260 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005261
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005262 if (ActuallyDoIt) {
5263 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5264 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005265
Andrew Trickef9de2a2013-05-25 02:42:55 +00005266 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005267 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005268 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005269 return true;
5270 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005271 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005272
5273
Chris Lattner1a32ede2009-12-24 00:37:38 +00005274 return false;
5275}
5276
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005277/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5278/// form. If so, return true and lower it, otherwise return false and it
5279/// will be lowered like a normal call.
5280bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5281 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5282 if (I.getNumArgOperands() != 3)
5283 return false;
5284
5285 const Value *Src = I.getArgOperand(0);
5286 const Value *Char = I.getArgOperand(1);
5287 const Value *Length = I.getArgOperand(2);
5288 if (!Src->getType()->isPointerTy() ||
5289 !Char->getType()->isIntegerTy() ||
5290 !Length->getType()->isIntegerTy() ||
5291 !I.getType()->isPointerTy())
5292 return false;
5293
5294 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5295 std::pair<SDValue, SDValue> Res =
5296 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5297 getValue(Src), getValue(Char), getValue(Length),
5298 MachinePointerInfo(Src));
5299 if (Res.first.getNode()) {
5300 setValue(&I, Res.first);
5301 PendingLoads.push_back(Res.second);
5302 return true;
5303 }
5304
5305 return false;
5306}
5307
Richard Sandifordbb83a502013-08-16 11:29:37 +00005308/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5309/// optimized form. If so, return true and lower it, otherwise return false
5310/// and it will be lowered like a normal call.
5311bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5312 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5313 if (I.getNumArgOperands() != 2)
5314 return false;
5315
5316 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5317 if (!Arg0->getType()->isPointerTy() ||
5318 !Arg1->getType()->isPointerTy() ||
5319 !I.getType()->isPointerTy())
5320 return false;
5321
5322 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5323 std::pair<SDValue, SDValue> Res =
5324 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5325 getValue(Arg0), getValue(Arg1),
5326 MachinePointerInfo(Arg0),
5327 MachinePointerInfo(Arg1), isStpcpy);
5328 if (Res.first.getNode()) {
5329 setValue(&I, Res.first);
5330 DAG.setRoot(Res.second);
5331 return true;
5332 }
5333
5334 return false;
5335}
5336
Richard Sandifordca232712013-08-16 11:21:54 +00005337/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5338/// If so, return true and lower it, otherwise return false and it will be
5339/// lowered like a normal call.
5340bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5341 // Verify that the prototype makes sense. int strcmp(void*,void*)
5342 if (I.getNumArgOperands() != 2)
5343 return false;
5344
5345 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5346 if (!Arg0->getType()->isPointerTy() ||
5347 !Arg1->getType()->isPointerTy() ||
5348 !I.getType()->isIntegerTy())
5349 return false;
5350
5351 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5352 std::pair<SDValue, SDValue> Res =
5353 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5354 getValue(Arg0), getValue(Arg1),
5355 MachinePointerInfo(Arg0),
5356 MachinePointerInfo(Arg1));
5357 if (Res.first.getNode()) {
5358 processIntegerCallValue(I, Res.first, true);
5359 PendingLoads.push_back(Res.second);
5360 return true;
5361 }
5362
5363 return false;
5364}
5365
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005366/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5367/// form. If so, return true and lower it, otherwise return false and it
5368/// will be lowered like a normal call.
5369bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5370 // Verify that the prototype makes sense. size_t strlen(char *)
5371 if (I.getNumArgOperands() != 1)
5372 return false;
5373
5374 const Value *Arg0 = I.getArgOperand(0);
5375 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5376 return false;
5377
5378 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5379 std::pair<SDValue, SDValue> Res =
5380 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5381 getValue(Arg0), MachinePointerInfo(Arg0));
5382 if (Res.first.getNode()) {
5383 processIntegerCallValue(I, Res.first, false);
5384 PendingLoads.push_back(Res.second);
5385 return true;
5386 }
5387
5388 return false;
5389}
5390
5391/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5392/// form. If so, return true and lower it, otherwise return false and it
5393/// will be lowered like a normal call.
5394bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5395 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5396 if (I.getNumArgOperands() != 2)
5397 return false;
5398
5399 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5400 if (!Arg0->getType()->isPointerTy() ||
5401 !Arg1->getType()->isIntegerTy() ||
5402 !I.getType()->isIntegerTy())
5403 return false;
5404
5405 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5406 std::pair<SDValue, SDValue> Res =
5407 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5408 getValue(Arg0), getValue(Arg1),
5409 MachinePointerInfo(Arg0));
5410 if (Res.first.getNode()) {
5411 processIntegerCallValue(I, Res.first, false);
5412 PendingLoads.push_back(Res.second);
5413 return true;
5414 }
5415
5416 return false;
5417}
5418
Bob Wilson874886c2012-08-03 23:29:17 +00005419/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5420/// operation (as expected), translate it to an SDNode with the specified opcode
5421/// and return true.
5422bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5423 unsigned Opcode) {
5424 // Sanity check that it really is a unary floating-point call.
5425 if (I.getNumArgOperands() != 1 ||
5426 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5427 I.getType() != I.getArgOperand(0)->getType() ||
5428 !I.onlyReadsMemory())
5429 return false;
5430
5431 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005432 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005433 return true;
5434}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005435
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005436/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005437/// operation (as expected), translate it to an SDNode with the specified opcode
5438/// and return true.
5439bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5440 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005441 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005442 if (I.getNumArgOperands() != 2 ||
5443 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5444 I.getType() != I.getArgOperand(0)->getType() ||
5445 I.getType() != I.getArgOperand(1)->getType() ||
5446 !I.onlyReadsMemory())
5447 return false;
5448
5449 SDValue Tmp0 = getValue(I.getArgOperand(0));
5450 SDValue Tmp1 = getValue(I.getArgOperand(1));
5451 EVT VT = Tmp0.getValueType();
5452 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5453 return true;
5454}
5455
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005456void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005457 // Handle inline assembly differently.
5458 if (isa<InlineAsm>(I.getCalledValue())) {
5459 visitInlineAsm(&I);
5460 return;
5461 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005462
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005463 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005464 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005465
Craig Topperc0196b12014-04-14 00:51:57 +00005466 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005467 if (Function *F = I.getCalledFunction()) {
5468 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005469 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005470 if (unsigned IID = II->getIntrinsicID(F)) {
5471 RenameFn = visitIntrinsicCall(I, IID);
5472 if (!RenameFn)
5473 return;
5474 }
5475 }
Pete Cooper9e1d3352015-05-20 17:16:39 +00005476 if (Intrinsic::ID IID = F->getIntrinsicID()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005477 RenameFn = visitIntrinsicCall(I, IID);
5478 if (!RenameFn)
5479 return;
5480 }
5481 }
5482
5483 // Check for well-known libc/libm calls. If the function is internal, it
5484 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005485 LibFunc::Func Func;
5486 if (!F->hasLocalLinkage() && F->hasName() &&
5487 LibInfo->getLibFunc(F->getName(), Func) &&
5488 LibInfo->hasOptimizedCodeGen(Func)) {
5489 switch (Func) {
5490 default: break;
5491 case LibFunc::copysign:
5492 case LibFunc::copysignf:
5493 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005494 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005495 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5496 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005497 I.getType() == I.getArgOperand(1)->getType() &&
5498 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005499 SDValue LHS = getValue(I.getArgOperand(0));
5500 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005501 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005502 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005503 return;
5504 }
Bob Wilson871701c2012-08-03 21:26:24 +00005505 break;
5506 case LibFunc::fabs:
5507 case LibFunc::fabsf:
5508 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005509 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005510 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005511 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005512 case LibFunc::fmin:
5513 case LibFunc::fminf:
5514 case LibFunc::fminl:
5515 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5516 return;
5517 break;
5518 case LibFunc::fmax:
5519 case LibFunc::fmaxf:
5520 case LibFunc::fmaxl:
5521 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5522 return;
5523 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005524 case LibFunc::sin:
5525 case LibFunc::sinf:
5526 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005527 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005528 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005529 break;
5530 case LibFunc::cos:
5531 case LibFunc::cosf:
5532 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005533 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005534 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005535 break;
5536 case LibFunc::sqrt:
5537 case LibFunc::sqrtf:
5538 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005539 case LibFunc::sqrt_finite:
5540 case LibFunc::sqrtf_finite:
5541 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005542 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005543 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005544 break;
5545 case LibFunc::floor:
5546 case LibFunc::floorf:
5547 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005548 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005549 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005550 break;
5551 case LibFunc::nearbyint:
5552 case LibFunc::nearbyintf:
5553 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005554 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005555 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005556 break;
5557 case LibFunc::ceil:
5558 case LibFunc::ceilf:
5559 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005560 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005561 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005562 break;
5563 case LibFunc::rint:
5564 case LibFunc::rintf:
5565 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005566 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005567 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005568 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005569 case LibFunc::round:
5570 case LibFunc::roundf:
5571 case LibFunc::roundl:
5572 if (visitUnaryFloatCall(I, ISD::FROUND))
5573 return;
5574 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005575 case LibFunc::trunc:
5576 case LibFunc::truncf:
5577 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005578 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005579 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005580 break;
5581 case LibFunc::log2:
5582 case LibFunc::log2f:
5583 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005584 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005585 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005586 break;
5587 case LibFunc::exp2:
5588 case LibFunc::exp2f:
5589 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005590 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005591 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005592 break;
5593 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005594 if (visitMemCmpCall(I))
5595 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005596 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005597 case LibFunc::memchr:
5598 if (visitMemChrCall(I))
5599 return;
5600 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005601 case LibFunc::strcpy:
5602 if (visitStrCpyCall(I, false))
5603 return;
5604 break;
5605 case LibFunc::stpcpy:
5606 if (visitStrCpyCall(I, true))
5607 return;
5608 break;
Richard Sandifordca232712013-08-16 11:21:54 +00005609 case LibFunc::strcmp:
5610 if (visitStrCmpCall(I))
5611 return;
5612 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005613 case LibFunc::strlen:
5614 if (visitStrLenCall(I))
5615 return;
5616 break;
5617 case LibFunc::strnlen:
5618 if (visitStrNLenCall(I))
5619 return;
5620 break;
Dan Gohman575fad32008-09-03 16:12:24 +00005621 }
5622 }
Dan Gohman575fad32008-09-03 16:12:24 +00005623 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005624
Dan Gohman575fad32008-09-03 16:12:24 +00005625 SDValue Callee;
5626 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00005627 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005628 else
Eric Christopher58a24612014-10-08 09:50:54 +00005629 Callee = DAG.getExternalSymbol(RenameFn,
5630 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00005631
Bill Wendling0602f392009-12-23 01:28:19 +00005632 // Check if we can potentially perform a tail call. More detailed checking is
5633 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00005634 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00005635}
5636
Benjamin Kramer355ce072011-03-26 16:35:10 +00005637namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00005638
Dan Gohman575fad32008-09-03 16:12:24 +00005639/// AsmOperandInfo - This contains information for each constraint that we are
5640/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00005641class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00005642public:
Dan Gohman575fad32008-09-03 16:12:24 +00005643 /// CallOperand - If this is the result output operand or a clobber
5644 /// this is null, otherwise it is the incoming operand to the CallInst.
5645 /// This gets modified as the asm is processed.
5646 SDValue CallOperand;
5647
5648 /// AssignedRegs - If this is a register or register class operand, this
5649 /// contains the set of register corresponding to the operand.
5650 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005651
John Thompson1094c802010-09-13 18:15:37 +00005652 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00005653 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00005654 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005655
Owen Anderson53aa7a92009-08-10 22:56:29 +00005656 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00005657 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00005658 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005659 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00005660 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00005661 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00005662 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005663
Chris Lattner3b1833c2008-10-17 17:05:25 +00005664 if (isa<BasicBlock>(CallOperandVal))
5665 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005666
Chris Lattner229907c2011-07-18 04:54:35 +00005667 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005668
Eric Christopher44804282011-05-09 20:04:43 +00005669 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00005670 // If this is an indirect operand, the operand is a pointer to the
5671 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005672 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00005673 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005674 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00005675 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005676 OpTy = PtrTy->getElementType();
5677 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005678
Eric Christopher44804282011-05-09 20:04:43 +00005679 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00005680 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00005681 if (STy->getNumElements() == 1)
5682 OpTy = STy->getElementType(0);
5683
Chris Lattner3b1833c2008-10-17 17:05:25 +00005684 // If OpTy is not a single value, it may be a struct/union that we
5685 // can tile with integers.
5686 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00005687 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005688 switch (BitSize) {
5689 default: break;
5690 case 1:
5691 case 8:
5692 case 16:
5693 case 32:
5694 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00005695 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00005696 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005697 break;
5698 }
5699 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005700
Chris Lattner3b1833c2008-10-17 17:05:25 +00005701 return TLI.getValueType(OpTy, true);
5702 }
Dan Gohman575fad32008-09-03 16:12:24 +00005703};
Dan Gohman4db93c92010-05-29 17:53:24 +00005704
John Thompsone8360b72010-10-29 17:29:13 +00005705typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5706
Benjamin Kramer355ce072011-03-26 16:35:10 +00005707} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00005708
Dan Gohman575fad32008-09-03 16:12:24 +00005709/// GetRegistersForValue - Assign registers (virtual or physical) for the
5710/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00005711/// register allocator to handle the assignment process. However, if the asm
5712/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00005713/// allocation. This produces generally horrible, but correct, code.
5714///
5715/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00005716///
Benjamin Kramer355ce072011-03-26 16:35:10 +00005717static void GetRegistersForValue(SelectionDAG &DAG,
5718 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005719 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00005720 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005721 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00005722
Dan Gohman575fad32008-09-03 16:12:24 +00005723 MachineFunction &MF = DAG.getMachineFunction();
5724 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005725
Dan Gohman575fad32008-09-03 16:12:24 +00005726 // If this is a constraint for a single physreg, or a constraint for a
5727 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00005728 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
5729 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
5730 OpInfo.ConstraintCode,
5731 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005732
5733 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00005734 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00005735 // If this is a FP input in an integer register (or visa versa) insert a bit
5736 // cast of the input value. More generally, handle any case where the input
5737 // value disagrees with the register class we plan to stick this in.
5738 if (OpInfo.Type == InlineAsm::isInput &&
5739 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005740 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00005741 // types are identical size, use a bitcast to convert (e.g. two differing
5742 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005743 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00005744 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005745 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005746 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005747 OpInfo.ConstraintVT = RegVT;
5748 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5749 // If the input is a FP value and we want it in FP registers, do a
5750 // bitcast to the corresponding integer type. This turns an f64 value
5751 // into i64, which can be passed with two i32 values on a 32-bit
5752 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005753 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00005754 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005755 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005756 OpInfo.ConstraintVT = RegVT;
5757 }
5758 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005759
Owen Anderson117c9e82009-08-12 00:36:31 +00005760 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005761 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005762
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005763 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00005764 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005765
5766 // If this is a constraint for a specific physical register, like {r17},
5767 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005768 if (unsigned AssignedReg = PhysReg.first) {
5769 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00005770 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00005771 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005772
Dan Gohman575fad32008-09-03 16:12:24 +00005773 // Get the actual register value type. This is important, because the user
5774 // may have asked for (e.g.) the AX register in i32 type. We need to
5775 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005776 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005777
Dan Gohman575fad32008-09-03 16:12:24 +00005778 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005779 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00005780
5781 // If this is an expanded reference, add the rest of the regs to Regs.
5782 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005783 TargetRegisterClass::iterator I = RC->begin();
5784 for (; *I != AssignedReg; ++I)
5785 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005786
Dan Gohman575fad32008-09-03 16:12:24 +00005787 // Already added the first reg.
5788 --NumRegs; ++I;
5789 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005790 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00005791 Regs.push_back(*I);
5792 }
5793 }
Bill Wendlingac087582009-12-22 01:25:10 +00005794
Dan Gohmand16aa542010-05-29 17:03:36 +00005795 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005796 return;
5797 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005798
Dan Gohman575fad32008-09-03 16:12:24 +00005799 // Otherwise, if this was a reference to an LLVM register class, create vregs
5800 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00005801 if (const TargetRegisterClass *RC = PhysReg.second) {
5802 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00005803 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00005804 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005805
Evan Cheng968c3b02009-03-23 08:01:15 +00005806 // Create the appropriate number of virtual registers.
5807 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5808 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00005809 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005810
Dan Gohmand16aa542010-05-29 17:03:36 +00005811 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00005812 return;
Dan Gohman575fad32008-09-03 16:12:24 +00005813 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005814
Dan Gohman575fad32008-09-03 16:12:24 +00005815 // Otherwise, we couldn't allocate enough registers for this.
5816}
5817
Dan Gohman575fad32008-09-03 16:12:24 +00005818/// visitInlineAsm - Handle a call to an InlineAsm object.
5819///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005820void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5821 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005822
5823 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00005824 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005825
Eric Christopher58a24612014-10-08 09:50:54 +00005826 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eric Christopher11e4df72015-02-26 22:38:43 +00005827 TargetLowering::AsmOperandInfoVector TargetConstraints =
5828 TLI.ParseConstraints(DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00005829
John Thompson1094c802010-09-13 18:15:37 +00005830 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005831
Dan Gohman575fad32008-09-03 16:12:24 +00005832 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5833 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00005834 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5835 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00005836 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005837
Patrik Hagglundf9934612012-12-19 15:19:11 +00005838 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00005839
5840 // Compute the value type for each operand.
5841 switch (OpInfo.Type) {
5842 case InlineAsm::isOutput:
5843 // Indirect outputs just consume an argument.
5844 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005845 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005846 break;
5847 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005848
Dan Gohman575fad32008-09-03 16:12:24 +00005849 // The return value of the call is this value. As such, there is no
5850 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00005851 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00005852 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00005853 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00005854 } else {
5855 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00005856 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00005857 }
5858 ++ResNo;
5859 break;
5860 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005861 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005862 break;
5863 case InlineAsm::isClobber:
5864 // Nothing to do.
5865 break;
5866 }
5867
5868 // If this is an input or an indirect output, process the call argument.
5869 // BasicBlocks are labels, currently appearing only in asm's.
5870 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005871 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005872 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005873 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00005874 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00005875 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005876
Eric Christopher58a24612014-10-08 09:50:54 +00005877 OpVT =
5878 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00005879 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005880
Dan Gohman575fad32008-09-03 16:12:24 +00005881 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005882
John Thompson1094c802010-09-13 18:15:37 +00005883 // Indirect operand accesses access memory.
5884 if (OpInfo.isIndirect)
5885 hasMemory = true;
5886 else {
5887 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005888 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00005889 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00005890 if (CType == TargetLowering::C_Memory) {
5891 hasMemory = true;
5892 break;
5893 }
5894 }
5895 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00005896 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005897
John Thompson1094c802010-09-13 18:15:37 +00005898 SDValue Chain, Flag;
5899
5900 // We won't need to flush pending loads if this asm doesn't touch
5901 // memory and is nonvolatile.
5902 if (hasMemory || IA->hasSideEffects())
5903 Chain = getRoot();
5904 else
5905 Chain = DAG.getRoot();
5906
Chris Lattner160e8ab2008-10-18 18:49:30 +00005907 // Second pass over the constraints: compute which constraint option to use
5908 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00005909 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00005910 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005911
John Thompson8118ef82010-09-24 22:24:05 +00005912 // If this is an output operand with a matching input operand, look up the
5913 // matching input. If their types mismatch, e.g. one is an integer, the
5914 // other is floating point, or their sizes are different, flag it as an
5915 // error.
5916 if (OpInfo.hasMatchingInput()) {
5917 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005918
John Thompson8118ef82010-09-24 22:24:05 +00005919 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00005920 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
5921 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
5922 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
5923 OpInfo.ConstraintVT);
5924 std::pair<unsigned, const TargetRegisterClass *> InputRC =
5925 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
5926 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00005927 if ((OpInfo.ConstraintVT.isInteger() !=
5928 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00005929 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00005930 report_fatal_error("Unsupported asm: input constraint"
5931 " with a matching output constraint of"
5932 " incompatible type!");
5933 }
5934 Input.ConstraintVT = OpInfo.ConstraintVT;
5935 }
5936 }
5937
Dan Gohman575fad32008-09-03 16:12:24 +00005938 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00005939 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00005940
Eric Christopher0cb6fd92013-01-11 18:12:39 +00005941 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5942 OpInfo.Type == InlineAsm::isClobber)
5943 continue;
5944
Dan Gohman575fad32008-09-03 16:12:24 +00005945 // If this is a memory input, and if the operand is not indirect, do what we
5946 // need to to provide an address for the memory input.
5947 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5948 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005949 assert((OpInfo.isMultipleAlternative ||
5950 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00005951 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005952
Dan Gohman575fad32008-09-03 16:12:24 +00005953 // Memory operands really want the address of the value. If we don't have
5954 // an indirect input, put it in the constpool if we can, otherwise spill
5955 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00005956 // TODO: This isn't quite right. We need to handle these according to
5957 // the addressing mode that the constraint wants. Also, this may take
5958 // an additional register for the computation and we don't want that
5959 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00005960
Dan Gohman575fad32008-09-03 16:12:24 +00005961 // If the operand is a float, integer, or vector constant, spill to a
5962 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005963 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00005964 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00005965 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005966 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00005967 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00005968 } else {
5969 // Otherwise, create a stack slot and emit a store to it before the
5970 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00005971 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00005972 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
5973 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00005974 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00005975 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00005976 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005977 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00005978 OpInfo.CallOperand, StackSlot,
5979 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00005980 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00005981 OpInfo.CallOperand = StackSlot;
5982 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005983
Dan Gohman575fad32008-09-03 16:12:24 +00005984 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00005985 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00005986
Dan Gohman575fad32008-09-03 16:12:24 +00005987 // It is now an indirect operand.
5988 OpInfo.isIndirect = true;
5989 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005990
Dan Gohman575fad32008-09-03 16:12:24 +00005991 // If this constraint is for a specific register, allocate it before
5992 // anything else.
5993 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00005994 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00005995 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005996
Dan Gohman575fad32008-09-03 16:12:24 +00005997 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00005998 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00005999 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6000 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006001
Dan Gohman575fad32008-09-03 16:12:24 +00006002 // C_Register operands have already been allocated, Other/Memory don't need
6003 // to be.
6004 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006005 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006006 }
6007
Dan Gohman575fad32008-09-03 16:12:24 +00006008 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6009 std::vector<SDValue> AsmNodeOperands;
6010 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6011 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006012 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00006013 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006014
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006015 // If we have a !srcloc metadata node associated with it, we want to attach
6016 // this to the ultimately generated inline asm machineinstr. To do this, we
6017 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006018 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006019 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006020
Chad Rosier9e1274f2012-10-30 19:11:54 +00006021 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6022 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006023 unsigned ExtraInfo = 0;
6024 if (IA->hasSideEffects())
6025 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6026 if (IA->isAlignStack())
6027 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006028 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006029 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006030
6031 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6032 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6033 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6034
6035 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006036 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006037
Chad Rosier86f60502012-10-30 20:01:12 +00006038 // Ideally, we would only check against memory constraints. However, the
6039 // meaning of an other constraint can be target-specific and we can't easily
6040 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6041 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006042 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6043 OpInfo.ConstraintType == TargetLowering::C_Other) {
6044 if (OpInfo.Type == InlineAsm::isInput)
6045 ExtraInfo |= InlineAsm::Extra_MayLoad;
6046 else if (OpInfo.Type == InlineAsm::isOutput)
6047 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006048 else if (OpInfo.Type == InlineAsm::isClobber)
6049 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006050 }
6051 }
6052
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006053 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo, getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006054 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006055
Dan Gohman575fad32008-09-03 16:12:24 +00006056 // Loop over all of the inputs, copying the operand values into the
6057 // appropriate registers and processing the output regs.
6058 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006059
Dan Gohman575fad32008-09-03 16:12:24 +00006060 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6061 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006062
Dan Gohman575fad32008-09-03 16:12:24 +00006063 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6064 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6065
6066 switch (OpInfo.Type) {
6067 case InlineAsm::isOutput: {
6068 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6069 OpInfo.ConstraintType != TargetLowering::C_Register) {
6070 // Memory output, or 'other' output (e.g. 'X' constraint).
6071 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6072
Daniel Sanders60f1db02015-03-13 12:45:09 +00006073 unsigned ConstraintID =
6074 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6075 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6076 "Failed to convert memory constraint code to constraint id.");
6077
Dan Gohman575fad32008-09-03 16:12:24 +00006078 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006079 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006080 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006081 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
6082 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006083 AsmNodeOperands.push_back(OpInfo.CallOperand);
6084 break;
6085 }
6086
6087 // Otherwise, this is a register or register class output.
6088
6089 // Copy the output from the appropriate register. Find a register that
6090 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006091 if (OpInfo.AssignedRegs.Regs.empty()) {
6092 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006093 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006094 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006095 Twine(OpInfo.ConstraintCode) + "'");
6096 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006097 }
Dan Gohman575fad32008-09-03 16:12:24 +00006098
6099 // If this is an indirect operand, store through the pointer after the
6100 // asm.
6101 if (OpInfo.isIndirect) {
6102 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6103 OpInfo.CallOperandVal));
6104 } else {
6105 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006106 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006107 // Concatenate this output onto the outputs list.
6108 RetValRegs.append(OpInfo.AssignedRegs);
6109 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006110
Dan Gohman575fad32008-09-03 16:12:24 +00006111 // Add information to the INLINEASM node to know that this register is
6112 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006113 OpInfo.AssignedRegs
6114 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6115 ? InlineAsm::Kind_RegDefEarlyClobber
6116 : InlineAsm::Kind_RegDef,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006117 false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006118 break;
6119 }
6120 case InlineAsm::isInput: {
6121 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006122
Chris Lattner860df6e2008-10-17 16:47:46 +00006123 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006124 // If this is required to match an output register we have already set,
6125 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006126 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006127
Dan Gohman575fad32008-09-03 16:12:24 +00006128 // Scan until we find the definition we already emitted of this operand.
6129 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006130 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006131 for (; OperandNo; --OperandNo) {
6132 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006133 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006134 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006135 assert((InlineAsm::isRegDefKind(OpFlag) ||
6136 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6137 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006138 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006139 }
6140
Evan Cheng2e559232009-03-20 18:03:34 +00006141 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006142 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006143 if (InlineAsm::isRegDefKind(OpFlag) ||
6144 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006145 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006146 if (OpInfo.isIndirect) {
6147 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006148 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006149 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6150 " don't know how to handle tied "
6151 "indirect register inputs");
6152 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006153 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006154
Dan Gohman575fad32008-09-03 16:12:24 +00006155 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006156 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006157 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006158 MatchedRegs.RegVTs.push_back(RegVT);
6159 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006160 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006161 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006162 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006163 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6164 else {
6165 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006166 Ctx.emitError(CS.getInstruction(),
6167 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006168 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006169 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006170 }
6171 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006172 SDLoc dl = getCurSDLoc();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006173 // Use the produced MatchedRegs object to
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006174 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006175 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006176 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006177 true, OpInfo.getMatchedOperand(), dl,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006178 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006179 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006180 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006181
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006182 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6183 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6184 "Unexpected number of operands");
6185 // Add information to the INLINEASM node to know about this input.
6186 // See InlineAsm.h isUseOperandTiedToDef.
Daniel Sanders60f1db02015-03-13 12:45:09 +00006187 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006188 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6189 OpInfo.getMatchedOperand());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006190 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag, getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006191 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006192 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6193 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006194 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006195
Dale Johannesencaca5482010-07-13 20:17:05 +00006196 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006197 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6198 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006199 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006200
Dale Johannesencaca5482010-07-13 20:17:05 +00006201 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006202 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006203 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006204 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006205 if (Ops.empty()) {
6206 LLVMContext &Ctx = *DAG.getContext();
6207 Ctx.emitError(CS.getInstruction(),
6208 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006209 Twine(OpInfo.ConstraintCode) + "'");
6210 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006211 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006212
Dan Gohman575fad32008-09-03 16:12:24 +00006213 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006214 unsigned ResOpType =
6215 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006216 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006217 getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006218 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006219 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6220 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006221 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006222
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006223 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006224 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006225 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006226 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006227
Daniel Sanders60f1db02015-03-13 12:45:09 +00006228 unsigned ConstraintID =
6229 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6230 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6231 "Failed to convert memory constraint code to constraint id.");
6232
Dan Gohman575fad32008-09-03 16:12:24 +00006233 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006234 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006235 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006236 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
6237 getCurSDLoc(),
6238 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006239 AsmNodeOperands.push_back(InOperandVal);
6240 break;
6241 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006242
Dan Gohman575fad32008-09-03 16:12:24 +00006243 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6244 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6245 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006246
6247 // TODO: Support this.
6248 if (OpInfo.isIndirect) {
6249 LLVMContext &Ctx = *DAG.getContext();
6250 Ctx.emitError(CS.getInstruction(),
6251 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006252 "for constraint '" +
6253 Twine(OpInfo.ConstraintCode) + "'");
6254 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006255 }
Dan Gohman575fad32008-09-03 16:12:24 +00006256
6257 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006258 if (OpInfo.AssignedRegs.Regs.empty()) {
6259 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006260 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006261 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006262 Twine(OpInfo.ConstraintCode) + "'");
6263 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006264 }
Dan Gohman575fad32008-09-03 16:12:24 +00006265
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006266 SDLoc dl = getCurSDLoc();
6267
6268 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006269 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006270
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006271 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006272 dl, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006273 break;
6274 }
6275 case InlineAsm::isClobber: {
6276 // Add the clobbered value to the operand list, so that the register
6277 // allocator is aware that the physreg got clobbered.
6278 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006279 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006280 false, 0, getCurSDLoc(), DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006281 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006282 break;
6283 }
6284 }
6285 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006286
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006287 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006288 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006289 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006290
Andrew Trickef9de2a2013-05-25 02:42:55 +00006291 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006292 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006293 Flag = Chain.getValue(1);
6294
6295 // If this asm returns a register value, copy the result from that register
6296 // and set it as the value of the call.
6297 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006298 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006299 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006300
Chris Lattner160e8ab2008-10-18 18:49:30 +00006301 // FIXME: Why don't we do this for inline asms with MRVs?
6302 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006303 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006304
Chris Lattner160e8ab2008-10-18 18:49:30 +00006305 // If any of the results of the inline asm is a vector, it may have the
6306 // wrong width/num elts. This can happen for register classes that can
6307 // contain multiple different value types. The preg or vreg allocated may
6308 // not have the same VT as was expected. Convert it to the right type
6309 // with bit_convert.
6310 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006311 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006312 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006313
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006314 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006315 ResultType.isInteger() && Val.getValueType().isInteger()) {
6316 // If a result value was tied to an input value, the computed result may
6317 // have a wider width than the expected result. Extract the relevant
6318 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006319 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006320 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006321
Chris Lattner160e8ab2008-10-18 18:49:30 +00006322 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006323 }
Dan Gohman6de25562008-10-18 01:03:45 +00006324
Dan Gohman575fad32008-09-03 16:12:24 +00006325 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006326 // Don't need to use this as a chain in this case.
6327 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6328 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006329 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006330
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006331 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006332
Dan Gohman575fad32008-09-03 16:12:24 +00006333 // Process indirect outputs, first output all of the flagged copies out of
6334 // physregs.
6335 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6336 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006337 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006338 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006339 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006340 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6341 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006342
Dan Gohman575fad32008-09-03 16:12:24 +00006343 // Emit the non-flagged stores from the physregs.
6344 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006345 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006346 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006347 StoresToEmit[i].first,
6348 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006349 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006350 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006351 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006352 }
6353
Dan Gohman575fad32008-09-03 16:12:24 +00006354 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006355 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006356
Dan Gohman575fad32008-09-03 16:12:24 +00006357 DAG.setRoot(Chain);
6358}
6359
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006360void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006361 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006362 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006363 getValue(I.getArgOperand(0)),
6364 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006365}
6366
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006367void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006368 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6369 const DataLayout &DL = *TLI.getDataLayout();
6370 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006371 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006372 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006373 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006374 setValue(&I, V);
6375 DAG.setRoot(V.getValue(1));
6376}
6377
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006378void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006379 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006380 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006381 getValue(I.getArgOperand(0)),
6382 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006383}
6384
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006385void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006386 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006387 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006388 getValue(I.getArgOperand(0)),
6389 getValue(I.getArgOperand(1)),
6390 DAG.getSrcValue(I.getArgOperand(0)),
6391 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006392}
6393
Andrew Trick74f4c742013-10-31 17:18:24 +00006394/// \brief Lower an argument list according to the target calling convention.
6395///
6396/// \return A tuple of <return-value, token-chain>
6397///
6398/// This is a helper for lowering intrinsics that follow a target calling
6399/// convention or require stack pointer adjustment. Only a subset of the
6400/// intrinsic's operands need to participate in the calling convention.
6401std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006402SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006403 unsigned NumArgs, SDValue Callee,
Sanjoy Das84153c42015-05-05 23:06:52 +00006404 Type *ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006405 MachineBasicBlock *LandingPad,
6406 bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006407 TargetLowering::ArgListTy Args;
6408 Args.reserve(NumArgs);
6409
6410 // Populate the argument list.
6411 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006412 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6413 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006414 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006415
6416 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6417
6418 TargetLowering::ArgListEntry Entry;
6419 Entry.Node = getValue(V);
6420 Entry.Ty = V->getType();
6421 Entry.setAttributes(&CS, AttrI);
6422 Args.push_back(Entry);
6423 }
6424
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006425 TargetLowering::CallLoweringInfo CLI(DAG);
6426 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Sanjoy Das84153c42015-05-05 23:06:52 +00006427 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00006428 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00006429
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006430 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006431}
6432
Andrew Trick4a1abb72013-11-22 19:07:36 +00006433/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6434/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006435///
6436/// Constants are converted to TargetConstants purely as an optimization to
6437/// avoid constant materialization and register allocation.
6438///
6439/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6440/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6441/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6442/// address materialization and register allocation, but may also be required
6443/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6444/// alloca in the entry block, then the runtime may assume that the alloca's
6445/// StackMap location can be read immediately after compilation and that the
6446/// location is valid at any point during execution (this is similar to the
6447/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6448/// only available in a register, then the runtime would need to trap when
6449/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006450static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006451 SDLoc DL, SmallVectorImpl<SDValue> &Ops,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006452 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006453 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6454 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006455 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6456 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006457 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006458 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006459 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006460 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6461 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6462 Ops.push_back(
6463 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006464 } else
6465 Ops.push_back(OpVal);
6466 }
6467}
6468
Andrew Trick74f4c742013-10-31 17:18:24 +00006469/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6470void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6471 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6472 // [live variables...])
6473
6474 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6475
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006476 SDValue Chain, InFlag, Callee, NullPtr;
6477 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006478
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006479 SDLoc DL = getCurSDLoc();
6480 Callee = getValue(CI.getCalledValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006481 NullPtr = DAG.getIntPtrConstant(0, DL, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006482
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006483 // The stackmap intrinsic only records the live variables (the arguemnts
6484 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6485 // intrinsic, this won't be lowered to a function call. This means we don't
6486 // have to worry about calling conventions and target specific lowering code.
6487 // Instead we perform the call lowering right here.
6488 //
6489 // chain, flag = CALLSEQ_START(chain, 0)
6490 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6491 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6492 //
6493 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6494 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006495
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006496 // Add the <id> and <numBytes> constants.
6497 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6498 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006499 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006500 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6501 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006502 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
6503 MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006504
Andrew Trick74f4c742013-10-31 17:18:24 +00006505 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006506 addStackMapLiveVars(&CI, 2, DL, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006507
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006508 // We are not pushing any register mask info here on the operands list,
6509 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006510
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006511 // Push the chain and the glue flag.
6512 Ops.push_back(Chain);
6513 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006514
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006515 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006516 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006517 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6518 Chain = SDValue(SM, 0);
6519 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006520
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006521 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006522
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006523 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006524
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006525 // Set the root to the target-lowered call chain.
6526 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006527
6528 // Inform the Frame Information that we have a stackmap in this function.
6529 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006530}
6531
6532/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006533void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
6534 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006535 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006536 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006537 // i8* <target>,
6538 // i32 <numArgs>,
6539 // [Args...],
6540 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006541
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006542 CallingConv::ID CC = CS.getCallingConv();
6543 bool IsAnyRegCC = CC == CallingConv::AnyReg;
6544 bool HasDef = !CS->getType()->isVoidTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006545 SDLoc dl = getCurSDLoc();
Lang Hames65613a62015-04-22 06:02:31 +00006546 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
6547
6548 // Handle immediate and symbolic callees.
6549 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006550 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
Lang Hames65613a62015-04-22 06:02:31 +00006551 /*isTarget=*/true);
6552 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
6553 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
6554 SDLoc(SymbolicCallee),
6555 SymbolicCallee->getValueType(0));
Andrew Trick74f4c742013-10-31 17:18:24 +00006556
6557 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006558 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006559 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006560
6561 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006562 // Intrinsics include all meta-operands up to but not including CC.
6563 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006564 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006565 "Not enough arguments provided to the patchpoint intrinsic");
6566
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006567 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006568 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Sanjoy Das84153c42015-05-05 23:06:52 +00006569 Type *ReturnTy =
6570 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Andrew Trick74f4c742013-10-31 17:18:24 +00006571 std::pair<SDValue, SDValue> Result =
Sanjoy Das84153c42015-05-05 23:06:52 +00006572 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006573 LandingPad, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006574
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006575 SDNode *CallEnd = Result.second.getNode();
6576 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006577 CallEnd = CallEnd->getOperand(0).getNode();
6578
Andrew Trick74f4c742013-10-31 17:18:24 +00006579 /// Get a call instruction from the call sequence chain.
6580 /// Tail calls are not allowed.
6581 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6582 "Expected a callseq node.");
6583 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006584 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00006585
6586 // Replace the target specific call node with the patchable intrinsic.
6587 SmallVector<SDValue, 8> Ops;
6588
Andrew Tricka2428e02013-11-22 19:07:33 +00006589 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006590 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006591 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006592 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006593 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006594 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006595 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
6596 MVT::i32));
Andrew Tricka2428e02013-11-22 19:07:33 +00006597
Lang Hames65613a62015-04-22 06:02:31 +00006598 // Add the callee.
6599 Ops.push_back(Callee);
Andrew Trick74f4c742013-10-31 17:18:24 +00006600
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006601 // Adjust <numArgs> to account for any arguments that have been passed on the
6602 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006603 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006604 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
6605 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006606 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006607
6608 // Add the calling convention
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006609 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006610
6611 // Add the arguments we omitted previously. The register allocator should
6612 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006613 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006614 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006615 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006616
Andrew Tricka2428e02013-11-22 19:07:33 +00006617 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006618 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00006619 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00006620
6621 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006622 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006623
6624 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006625 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006626 Ops.push_back(*(Call->op_end()-2));
6627 else
6628 Ops.push_back(*(Call->op_end()-1));
6629
6630 // Push the chain (this is originally the first operand of the call, but
6631 // becomes now the last or second to last operand).
6632 Ops.push_back(*(Call->op_begin()));
6633
6634 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006635 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006636 Ops.push_back(*(Call->op_end()-1));
6637
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006638 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006639 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006640 // Create the return types based on the intrinsic definition
6641 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6642 SmallVector<EVT, 3> ValueVTs;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006643 ComputeValueVTs(TLI, CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006644 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00006645
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006646 // There is always a chain and a glue type at the end
6647 ValueVTs.push_back(MVT::Other);
6648 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00006649 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006650 } else
6651 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6652
6653 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00006654 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006655 dl, NodeTys, Ops);
Andrew Trick6664df12013-11-05 22:44:04 +00006656
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006657 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006658 if (HasDef) {
6659 if (IsAnyRegCC)
6660 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006661 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006662 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006663 }
Andrew Trick6664df12013-11-05 22:44:04 +00006664
6665 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006666 // call sequence. Furthermore the location of the chain and glue can change
6667 // when the AnyReg calling convention is used and the intrinsic returns a
6668 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006669 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006670 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
6671 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
6672 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
6673 } else
6674 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00006675 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006676
6677 // Inform the Frame Information that we have a patchpoint in this function.
6678 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00006679}
6680
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006681/// Returns an AttributeSet representing the attributes applied to the return
6682/// value of the given call.
6683static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
6684 SmallVector<Attribute::AttrKind, 2> Attrs;
6685 if (CLI.RetSExt)
6686 Attrs.push_back(Attribute::SExt);
6687 if (CLI.RetZExt)
6688 Attrs.push_back(Attribute::ZExt);
6689 if (CLI.IsInReg)
6690 Attrs.push_back(Attribute::InReg);
6691
6692 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
6693 Attrs);
6694}
6695
Dan Gohman575fad32008-09-03 16:12:24 +00006696/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006697/// implementation, which just calls LowerCall.
6698/// FIXME: When all targets are
6699/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00006700std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00006701TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00006702 // Handle the incoming return values from the call.
6703 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006704 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00006705 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006706 SmallVector<uint64_t, 4> Offsets;
6707 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
6708
6709 SmallVector<ISD::OutputArg, 4> Outs;
6710 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
6711
6712 bool CanLowerReturn =
6713 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
6714 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
6715
6716 SDValue DemoteStackSlot;
6717 int DemoteStackIdx = -100;
6718 if (!CanLowerReturn) {
6719 // FIXME: equivalent assert?
6720 // assert(!CS.hasInAllocaArgument() &&
6721 // "sret demotion is incompatible with inalloca");
6722 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
6723 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
6724 MachineFunction &MF = CLI.DAG.getMachineFunction();
6725 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
6726 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
6727
6728 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
6729 ArgListEntry Entry;
6730 Entry.Node = DemoteStackSlot;
6731 Entry.Ty = StackSlotPtrType;
6732 Entry.isSExt = false;
6733 Entry.isZExt = false;
6734 Entry.isInReg = false;
6735 Entry.isSRet = true;
6736 Entry.isNest = false;
6737 Entry.isByVal = false;
6738 Entry.isReturned = false;
6739 Entry.Alignment = Align;
6740 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
6741 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
Ahmed Bougachae2bd5d32015-03-27 20:28:30 +00006742
6743 // sret demotion isn't compatible with tail-calls, since the sret argument
6744 // points into the callers stack frame.
6745 CLI.IsTailCall = false;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006746 } else {
6747 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6748 EVT VT = RetTys[I];
6749 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6750 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6751 for (unsigned i = 0; i != NumRegs; ++i) {
6752 ISD::InputArg MyFlags;
6753 MyFlags.VT = RegisterVT;
6754 MyFlags.ArgVT = VT;
6755 MyFlags.Used = CLI.IsReturnValueUsed;
6756 if (CLI.RetSExt)
6757 MyFlags.Flags.setSExt();
6758 if (CLI.RetZExt)
6759 MyFlags.Flags.setZExt();
6760 if (CLI.IsInReg)
6761 MyFlags.Flags.setInReg();
6762 CLI.Ins.push_back(MyFlags);
6763 }
Stephen Lin699808c2013-04-30 22:49:28 +00006764 }
6765 }
6766
Dan Gohman575fad32008-09-03 16:12:24 +00006767 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006768 CLI.Outs.clear();
6769 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00006770 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00006771 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006772 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00006773 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00006774 Type *FinalType = Args[i].Ty;
6775 if (Args[i].isByVal)
6776 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
6777 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
6778 FinalType, CLI.CallConv, CLI.IsVarArg);
6779 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
6780 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006781 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00006782 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00006783 SDValue Op = SDValue(Args[i].Node.getNode(),
6784 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00006785 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00006786 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006787
6788 if (Args[i].isZExt)
6789 Flags.setZExt();
6790 if (Args[i].isSExt)
6791 Flags.setSExt();
6792 if (Args[i].isInReg)
6793 Flags.setInReg();
6794 if (Args[i].isSRet)
6795 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006796 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00006797 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006798 if (Args[i].isInAlloca) {
6799 Flags.setInAlloca();
6800 // Set the byval flag for CCAssignFn callbacks that don't know about
6801 // inalloca. This way we can know how many bytes we should've allocated
6802 // and how many bytes a callee cleanup function will pop. If we port
6803 // inalloca to more targets, we'll have to add custom inalloca handling
6804 // in the various CC lowering callbacks.
6805 Flags.setByVal();
6806 }
6807 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00006808 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6809 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006810 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00006811 // For ByVal, alignment should come from FE. BE will guess if this
6812 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00006813 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00006814 if (Args[i].Alignment)
6815 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00006816 else
6817 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006818 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00006819 }
6820 if (Args[i].isNest)
6821 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00006822 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00006823 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00006824 Flags.setOrigAlign(OriginalAlignment);
6825
Patrik Hagglundbad545c2012-12-19 11:48:16 +00006826 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006827 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00006828 SmallVector<SDValue, 4> Parts(NumParts);
6829 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6830
6831 if (Args[i].isSExt)
6832 ExtendKind = ISD::SIGN_EXTEND;
6833 else if (Args[i].isZExt)
6834 ExtendKind = ISD::ZERO_EXTEND;
6835
Stephen Lin699808c2013-04-30 22:49:28 +00006836 // Conservatively only handle 'returned' on non-vectors for now
6837 if (Args[i].isReturned && !Op.getValueType().isVector()) {
6838 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
6839 "unexpected use of 'returned'");
6840 // Before passing 'returned' to the target lowering code, ensure that
6841 // either the register MVT and the actual EVT are the same size or that
6842 // the return value and argument are extended in the same way; in these
6843 // cases it's safe to pass the argument register value unchanged as the
6844 // return register value (although it's at the target's option whether
6845 // to do so)
6846 // TODO: allow code generation to take advantage of partially preserved
6847 // registers rather than clobbering the entire register when the
6848 // parameter extension method is not compatible with the return
6849 // extension method
6850 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
6851 (ExtendKind != ISD::ANY_EXTEND &&
6852 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
6853 Flags.setReturned();
6854 }
6855
Craig Topperc0196b12014-04-14 00:51:57 +00006856 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
6857 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00006858
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006859 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00006860 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00006861 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00006862 i < CLI.NumFixedArgs,
6863 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006864 if (NumParts > 1 && j == 0)
6865 MyFlags.Flags.setSplit();
6866 else if (j != 0)
6867 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00006868
Justin Holewinskiaa583972012-05-25 16:35:28 +00006869 CLI.Outs.push_back(MyFlags);
6870 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00006871 }
Tim Northovere95c5b32015-02-24 17:22:34 +00006872
6873 if (NeedsRegBlock && Value == NumValues - 1)
6874 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00006875 }
6876 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006877
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006878 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00006879 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00006880
6881 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006882 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00006883 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006884 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006885 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006886 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006887 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006888
6889 // For a tail call, the return value is merely live-out and there aren't
6890 // any nodes in the DAG representing it. Return a special value to
6891 // indicate that a tail call has been emitted and no more Instructions
6892 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006893 if (CLI.IsTailCall) {
6894 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006895 return std::make_pair(SDValue(), SDValue());
6896 }
6897
Justin Holewinskiaa583972012-05-25 16:35:28 +00006898 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00006899 assert(InVals[i].getNode() &&
6900 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006901 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00006902 "LowerCall emitted a value with the wrong type!");
6903 });
6904
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006905 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006906 if (!CanLowerReturn) {
6907 // The instruction result is the result of loading from the
6908 // hidden sret parameter.
6909 SmallVector<EVT, 1> PVTs;
6910 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006911
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006912 ComputeValueVTs(*this, PtrRetTy, PVTs);
6913 assert(PVTs.size() == 1 && "Pointers should fit in one register");
6914 EVT PtrVT = PVTs[0];
6915
6916 unsigned NumValues = RetTys.size();
6917 ReturnValues.resize(NumValues);
6918 SmallVector<SDValue, 4> Chains(NumValues);
6919
6920 for (unsigned i = 0; i < NumValues; ++i) {
6921 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006922 CLI.DAG.getConstant(Offsets[i], CLI.DL,
6923 PtrVT));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006924 SDValue L = CLI.DAG.getLoad(
6925 RetTys[i], CLI.DL, CLI.Chain, Add,
6926 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
6927 false, false, 1);
6928 ReturnValues[i] = L;
6929 Chains[i] = L.getValue(1);
6930 }
6931
6932 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
6933 } else {
6934 // Collect the legal value parts into potentially illegal values
6935 // that correspond to the original function's return values.
6936 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6937 if (CLI.RetSExt)
6938 AssertOp = ISD::AssertSext;
6939 else if (CLI.RetZExt)
6940 AssertOp = ISD::AssertZext;
6941 unsigned CurReg = 0;
6942 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6943 EVT VT = RetTys[I];
6944 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6945 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6946
6947 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
6948 NumRegs, RegisterVT, VT, nullptr,
6949 AssertOp));
6950 CurReg += NumRegs;
6951 }
6952
6953 // For a function returning void, there is no return value. We can't create
6954 // such a node, so we just return a null return value in that case. In
6955 // that case, nothing will actually look at the value.
6956 if (ReturnValues.empty())
6957 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006958 }
6959
Justin Holewinskiaa583972012-05-25 16:35:28 +00006960 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00006961 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006962 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00006963}
6964
Duncan Sandsbe7e4142009-01-21 09:00:29 +00006965void TargetLowering::LowerOperationWrapper(SDNode *N,
6966 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006967 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00006968 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00006969 if (Res.getNode())
6970 Results.push_back(Res);
6971}
6972
Dan Gohman21cea8a2010-04-17 15:26:15 +00006973SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006974 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00006975}
6976
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006977void
6978SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00006979 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00006980 assert((Op.getOpcode() != ISD::CopyFromReg ||
6981 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6982 "Copy from a reg to the same reg!");
6983 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6984
Eric Christopher58a24612014-10-08 09:50:54 +00006985 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6986 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006987 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00006988
6989 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
6990 FuncInfo.PreferredExtendType.end())
6991 ? ISD::ANY_EXTEND
6992 : FuncInfo.PreferredExtendType[V];
6993 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00006994 PendingExports.push_back(Chain);
6995}
6996
6997#include "llvm/CodeGen/SelectionDAGISel.h"
6998
Eli Friedman441a01a2011-05-05 16:53:34 +00006999/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7000/// entry block, return true. This includes arguments used by switches, since
7001/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007002static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007003 // With FastISel active, we may be splitting blocks, so force creation
7004 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007005 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007006 return A->use_empty();
7007
7008 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007009 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007010 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7011 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007012
Eli Friedman441a01a2011-05-05 16:53:34 +00007013 return true;
7014}
7015
Eli Bendersky33ebf832013-02-28 23:09:18 +00007016void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007017 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007018 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007019 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007020 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007021
Dan Gohmand16aa542010-05-29 17:03:36 +00007022 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007023 // Put in an sret pointer parameter before all the other parameters.
7024 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00007025 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007026
7027 // NOTE: Assuming that a pointer will never break down to more than one VT
7028 // or one register.
7029 ISD::ArgFlagsTy Flags;
7030 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007031 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00007032 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
7033 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007034 Ins.push_back(RetArg);
7035 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007036
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007037 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007038 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007039 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007040 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007041 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007042 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007043 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007044 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007045 Type *FinalType = I->getType();
7046 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7047 FinalType = cast<PointerType>(FinalType)->getElementType();
7048 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7049 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007050 for (unsigned Value = 0, NumValues = ValueVTs.size();
7051 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007052 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007053 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007054 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007055 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007056
Bill Wendling94dcaf82012-12-30 12:45:13 +00007057 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007058 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007059 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007060 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007061 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007062 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007063 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007064 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007065 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007066 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007067 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7068 Flags.setInAlloca();
7069 // Set the byval flag for CCAssignFn callbacks that don't know about
7070 // inalloca. This way we can know how many bytes we should've allocated
7071 // and how many bytes a callee cleanup function will pop. If we port
7072 // inalloca to more targets, we'll have to add custom inalloca handling
7073 // in the various CC lowering callbacks.
7074 Flags.setByVal();
7075 }
7076 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007077 PointerType *Ty = cast<PointerType>(I->getType());
7078 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007079 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007080 // For ByVal, alignment should be passed from FE. BE will guess if
7081 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007082 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007083 if (F.getParamAlignment(Idx))
7084 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007085 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007086 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007087 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007088 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007089 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007090 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007091 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007092 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007093 Flags.setOrigAlign(OriginalAlignment);
7094
Bill Wendlingf7719082013-06-06 00:43:09 +00007095 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7096 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007097 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007098 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7099 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007100 if (NumRegs > 1 && i == 0)
7101 MyFlags.Flags.setSplit();
7102 // if it isn't first piece, alignment must be 1
7103 else if (i > 0)
7104 MyFlags.Flags.setOrigAlign(1);
7105 Ins.push_back(MyFlags);
7106 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007107 if (NeedsRegBlock && Value == NumValues - 1)
7108 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007109 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007110 }
7111 }
7112
7113 // Call the target to set up the argument values.
7114 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007115 SDValue NewRoot = TLI->LowerFormalArguments(
7116 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007117
7118 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007119 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007120 "LowerFormalArguments didn't return a valid chain!");
7121 assert(InVals.size() == Ins.size() &&
7122 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007123 DEBUG({
7124 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7125 assert(InVals[i].getNode() &&
7126 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007127 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007128 "LowerFormalArguments emitted a value with the wrong type!");
7129 }
7130 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007131
Dan Gohman695d8112009-08-06 15:37:27 +00007132 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007133 DAG.setRoot(NewRoot);
7134
7135 // Set up the argument values.
7136 unsigned i = 0;
7137 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007138 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007139 // Create a virtual register for the sret pointer, and put in a copy
7140 // from the sret argument into it.
7141 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007142 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007143 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007144 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007145 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007146 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007147 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007148
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007149 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007150 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007151 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007152 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007153 NewRoot =
7154 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007155 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007156
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007157 // i indexes lowered arguments. Bump it past the hidden sret argument.
7158 // Idx indexes LLVM arguments. Don't touch it.
7159 ++i;
7160 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007161
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007162 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007163 ++I, ++Idx) {
7164 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007165 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007166 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007167 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007168
7169 // If this argument is unused then remember its value. It is used to generate
7170 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007171 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007172 SDB->setUnusedArgValue(I, InVals[i]);
7173
Adrian Prantl9c930592013-05-16 23:44:12 +00007174 // Also remember any frame index for use in FastISel.
7175 if (FrameIndexSDNode *FI =
7176 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7177 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7178 }
7179
Eli Friedman441a01a2011-05-05 16:53:34 +00007180 for (unsigned Val = 0; Val != NumValues; ++Val) {
7181 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007182 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7183 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007184
7185 if (!I->use_empty()) {
7186 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007187 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007188 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007189 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007190 AssertOp = ISD::AssertZext;
7191
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007192 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007193 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007194 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007195 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007196
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007197 i += NumParts;
7198 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007199
Eli Friedman441a01a2011-05-05 16:53:34 +00007200 // We don't need to do anything else for unused arguments.
7201 if (ArgValues.empty())
7202 continue;
7203
Devang Patel9d904e12011-09-08 22:59:09 +00007204 // Note down frame index.
7205 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007206 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007207 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007208
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007209 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007210 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007211
Eli Friedman441a01a2011-05-05 16:53:34 +00007212 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007213 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007214 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007215 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7216 if (FrameIndexSDNode *FI =
7217 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7218 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7219 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007220
Eli Friedman441a01a2011-05-05 16:53:34 +00007221 // If this argument is live outside of the entry block, insert a copy from
7222 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007223 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007224 // If we can, though, try to skip creating an unnecessary vreg.
7225 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007226 // general. It's also subtly incompatible with the hacks FastISel
7227 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007228 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7229 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7230 FuncInfo->ValueMap[I] = Reg;
7231 continue;
7232 }
7233 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007234 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007235 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007236 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007237 }
Dan Gohman575fad32008-09-03 16:12:24 +00007238 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007239
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007240 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007241
7242 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007243 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007244}
7245
7246/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7247/// ensure constants are generated when needed. Remember the virtual registers
7248/// that need to be added to the Machine PHI nodes as input. We cannot just
7249/// directly add them, because expansion might result in multiple MBB's for one
7250/// BB. As such, the start of the BB might correspond to a different MBB than
7251/// the end.
7252///
7253void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007254SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007255 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007256
7257 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7258
Hans Wennborg5b646572015-03-19 00:57:51 +00007259 // Check PHI nodes in successors that expect a value to be available from this
7260 // block.
Dan Gohman575fad32008-09-03 16:12:24 +00007261 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007262 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007263 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007264 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007265
Dan Gohman575fad32008-09-03 16:12:24 +00007266 // If this terminator has multiple identical successors (common for
7267 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007268 if (!SuccsHandled.insert(SuccMBB).second)
7269 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007270
Dan Gohman575fad32008-09-03 16:12:24 +00007271 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007272
7273 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7274 // nodes and Machine PHI nodes, but the incoming operands have not been
7275 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007276 for (BasicBlock::const_iterator I = SuccBB->begin();
7277 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007278 // Ignore dead phi's.
7279 if (PN->use_empty()) continue;
7280
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007281 // Skip empty types
7282 if (PN->getType()->isEmptyTy())
7283 continue;
7284
Dan Gohman575fad32008-09-03 16:12:24 +00007285 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007286 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007287
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007288 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007289 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007290 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007291 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007292 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007293 }
7294 Reg = RegOut;
7295 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007296 DenseMap<const Value *, unsigned>::iterator I =
7297 FuncInfo.ValueMap.find(PHIOp);
7298 if (I != FuncInfo.ValueMap.end())
7299 Reg = I->second;
7300 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007301 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007302 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007303 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007304 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007305 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007306 }
7307 }
7308
7309 // Remember that this register needs to added to the machine PHI node as
7310 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007311 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007312 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7313 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007314 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007315 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007316 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007317 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007318 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007319 Reg += NumRegisters;
7320 }
7321 }
7322 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007323
Dan Gohmanc594eab2010-04-22 20:46:50 +00007324 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007325}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007326
7327/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7328/// is 0.
7329MachineBasicBlock *
7330SelectionDAGBuilder::StackProtectorDescriptor::
7331AddSuccessorMBB(const BasicBlock *BB,
7332 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007333 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007334 MachineBasicBlock *SuccMBB) {
7335 // If SuccBB has not been created yet, create it.
7336 if (!SuccMBB) {
7337 MachineFunction *MF = ParentMBB->getParent();
7338 MachineFunction::iterator BBI = ParentMBB;
7339 SuccMBB = MF->CreateMachineBasicBlock(BB);
7340 MF->insert(++BBI, SuccMBB);
7341 }
7342 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007343 ParentMBB->addSuccessor(
7344 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007345 return SuccMBB;
7346}
Hans Wennborgb4db1422015-03-19 20:41:48 +00007347
7348MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
7349 MachineFunction::iterator I = MBB;
7350 if (++I == FuncInfo.MF->end())
7351 return nullptr;
7352 return I;
7353}
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00007354
7355/// During lowering new call nodes can be created (such as memset, etc.).
7356/// Those will become new roots of the current DAG, but complications arise
7357/// when they are tail calls. In such cases, the call lowering will update
7358/// the root, but the builder still needs to know that a tail call has been
7359/// lowered in order to avoid generating an additional return.
7360void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
7361 // If the node is null, we do have a tail call.
7362 if (MaybeTC.getNode() != nullptr)
7363 DAG.setRoot(MaybeTC);
7364 else
7365 HasTailCall = true;
7366}
7367
Hans Wennborg0867b152015-04-23 16:45:24 +00007368bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters,
7369 unsigned *TotalCases, unsigned First,
7370 unsigned Last) {
7371 assert(Last >= First);
7372 assert(TotalCases[Last] >= TotalCases[First]);
7373
7374 APInt LowCase = Clusters[First].Low->getValue();
7375 APInt HighCase = Clusters[Last].High->getValue();
7376 assert(LowCase.getBitWidth() == HighCase.getBitWidth());
7377
7378 // FIXME: A range of consecutive cases has 100% density, but only requires one
7379 // comparison to lower. We should discriminate against such consecutive ranges
7380 // in jump tables.
7381
7382 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100);
7383 uint64_t Range = Diff + 1;
7384
7385 uint64_t NumCases =
7386 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
7387
7388 assert(NumCases < UINT64_MAX / 100);
7389 assert(Range >= NumCases);
7390
7391 return NumCases * 100 >= Range * MinJumpTableDensity;
7392}
7393
7394static inline bool areJTsAllowed(const TargetLowering &TLI) {
7395 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
7396 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
7397}
7398
7399bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters,
7400 unsigned First, unsigned Last,
7401 const SwitchInst *SI,
7402 MachineBasicBlock *DefaultMBB,
7403 CaseCluster &JTCluster) {
7404 assert(First <= Last);
7405
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007406 uint32_t Weight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007407 unsigned NumCmps = 0;
7408 std::vector<MachineBasicBlock*> Table;
7409 DenseMap<MachineBasicBlock*, uint32_t> JTWeights;
7410 for (unsigned I = First; I <= Last; ++I) {
7411 assert(Clusters[I].Kind == CC_Range);
7412 Weight += Clusters[I].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007413 assert(Weight >= Clusters[I].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007414 APInt Low = Clusters[I].Low->getValue();
7415 APInt High = Clusters[I].High->getValue();
7416 NumCmps += (Low == High) ? 1 : 2;
7417 if (I != First) {
7418 // Fill the gap between this and the previous cluster.
7419 APInt PreviousHigh = Clusters[I - 1].High->getValue();
7420 assert(PreviousHigh.slt(Low));
7421 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
7422 for (uint64_t J = 0; J < Gap; J++)
7423 Table.push_back(DefaultMBB);
7424 }
Hans Wennborgec679a82015-04-24 16:53:55 +00007425 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
7426 for (uint64_t J = 0; J < ClusterSize; ++J)
Hans Wennborg0867b152015-04-23 16:45:24 +00007427 Table.push_back(Clusters[I].MBB);
7428 JTWeights[Clusters[I].MBB] += Clusters[I].Weight;
7429 }
7430
7431 unsigned NumDests = JTWeights.size();
7432 if (isSuitableForBitTests(NumDests, NumCmps,
7433 Clusters[First].Low->getValue(),
7434 Clusters[Last].High->getValue())) {
7435 // Clusters[First..Last] should be lowered as bit tests instead.
7436 return false;
7437 }
7438
7439 // Create the MBB that will load from and jump through the table.
7440 // Note: We create it here, but it's not inserted into the function yet.
7441 MachineFunction *CurMF = FuncInfo.MF;
7442 MachineBasicBlock *JumpTableMBB =
7443 CurMF->CreateMachineBasicBlock(SI->getParent());
7444
7445 // Add successors. Note: use table order for determinism.
7446 SmallPtrSet<MachineBasicBlock *, 8> Done;
7447 for (MachineBasicBlock *Succ : Table) {
7448 if (Done.count(Succ))
7449 continue;
7450 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]);
7451 Done.insert(Succ);
7452 }
7453
7454 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7455 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
7456 ->createJumpTableIndex(Table);
7457
7458 // Set up the jump table info.
7459 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
7460 JumpTableHeader JTH(Clusters[First].Low->getValue(),
7461 Clusters[Last].High->getValue(), SI->getCondition(),
7462 nullptr, false);
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007463 JTCases.emplace_back(std::move(JTH), std::move(JT));
Hans Wennborg0867b152015-04-23 16:45:24 +00007464
7465 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
7466 JTCases.size() - 1, Weight);
7467 return true;
7468}
7469
7470void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
7471 const SwitchInst *SI,
7472 MachineBasicBlock *DefaultMBB) {
7473#ifndef NDEBUG
7474 // Clusters must be non-empty, sorted, and only contain Range clusters.
7475 assert(!Clusters.empty());
7476 for (CaseCluster &C : Clusters)
7477 assert(C.Kind == CC_Range);
7478 for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
7479 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
7480#endif
7481
7482 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7483 if (!areJTsAllowed(TLI))
7484 return;
7485
7486 const int64_t N = Clusters.size();
7487 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries();
7488
7489 // Split Clusters into minimum number of dense partitions. The algorithm uses
7490 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
7491 // for the Case Statement'" (1994), but builds the MinPartitions array in
7492 // reverse order to make it easier to reconstruct the partitions in ascending
7493 // order. In the choice between two optimal partitionings, it picks the one
7494 // which yields more jump tables.
7495
7496 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7497 SmallVector<unsigned, 8> MinPartitions(N);
7498 // LastElement[i] is the last element of the partition starting at i.
7499 SmallVector<unsigned, 8> LastElement(N);
7500 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1].
7501 SmallVector<unsigned, 8> NumTables(N);
7502 // TotalCases[i]: Total nbr of cases in Clusters[0..i].
7503 SmallVector<unsigned, 8> TotalCases(N);
7504
7505 for (unsigned i = 0; i < N; ++i) {
7506 APInt Hi = Clusters[i].High->getValue();
7507 APInt Lo = Clusters[i].Low->getValue();
7508 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
7509 if (i != 0)
7510 TotalCases[i] += TotalCases[i - 1];
7511 }
7512
7513 // Base case: There is only one way to partition Clusters[N-1].
7514 MinPartitions[N - 1] = 1;
7515 LastElement[N - 1] = N - 1;
7516 assert(MinJumpTableSize > 1);
7517 NumTables[N - 1] = 0;
7518
7519 // Note: loop indexes are signed to avoid underflow.
7520 for (int64_t i = N - 2; i >= 0; i--) {
7521 // Find optimal partitioning of Clusters[i..N-1].
7522 // Baseline: Put Clusters[i] into a partition on its own.
7523 MinPartitions[i] = MinPartitions[i + 1] + 1;
7524 LastElement[i] = i;
7525 NumTables[i] = NumTables[i + 1];
7526
7527 // Search for a solution that results in fewer partitions.
7528 for (int64_t j = N - 1; j > i; j--) {
7529 // Try building a partition from Clusters[i..j].
7530 if (isDense(Clusters, &TotalCases[0], i, j)) {
7531 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7532 bool IsTable = j - i + 1 >= MinJumpTableSize;
7533 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]);
7534
7535 // If this j leads to fewer partitions, or same number of partitions
7536 // with more lookup tables, it is a better partitioning.
7537 if (NumPartitions < MinPartitions[i] ||
7538 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) {
7539 MinPartitions[i] = NumPartitions;
7540 LastElement[i] = j;
7541 NumTables[i] = Tables;
7542 }
7543 }
7544 }
7545 }
7546
7547 // Iterate over the partitions, replacing some with jump tables in-place.
7548 unsigned DstIndex = 0;
7549 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7550 Last = LastElement[First];
7551 assert(Last >= First);
7552 assert(DstIndex <= First);
7553 unsigned NumClusters = Last - First + 1;
7554
7555 CaseCluster JTCluster;
7556 if (NumClusters >= MinJumpTableSize &&
7557 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
7558 Clusters[DstIndex++] = JTCluster;
7559 } else {
7560 for (unsigned I = First; I <= Last; ++I)
7561 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7562 }
7563 }
7564 Clusters.resize(DstIndex);
7565}
7566
7567bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) {
7568 // FIXME: Using the pointer type doesn't seem ideal.
7569 uint64_t BW = DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits();
7570 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1;
7571 return Range <= BW;
7572}
7573
7574bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests,
7575 unsigned NumCmps,
7576 const APInt &Low,
7577 const APInt &High) {
7578 // FIXME: I don't think NumCmps is the correct metric: a single case and a
7579 // range of cases both require only one branch to lower. Just looking at the
7580 // number of clusters and destinations should be enough to decide whether to
7581 // build bit tests.
7582
7583 // To lower a range with bit tests, the range must fit the bitwidth of a
7584 // machine word.
7585 if (!rangeFitsInWord(Low, High))
7586 return false;
7587
7588 // Decide whether it's profitable to lower this range with bit tests. Each
7589 // destination requires a bit test and branch, and there is an overall range
7590 // check branch. For a small number of clusters, separate comparisons might be
7591 // cheaper, and for many destinations, splitting the range might be better.
7592 return (NumDests == 1 && NumCmps >= 3) ||
7593 (NumDests == 2 && NumCmps >= 5) ||
7594 (NumDests == 3 && NumCmps >= 6);
7595}
7596
7597bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
7598 unsigned First, unsigned Last,
7599 const SwitchInst *SI,
7600 CaseCluster &BTCluster) {
7601 assert(First <= Last);
7602 if (First == Last)
7603 return false;
7604
7605 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7606 unsigned NumCmps = 0;
7607 for (int64_t I = First; I <= Last; ++I) {
7608 assert(Clusters[I].Kind == CC_Range);
7609 Dests.set(Clusters[I].MBB->getNumber());
7610 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
7611 }
7612 unsigned NumDests = Dests.count();
7613
7614 APInt Low = Clusters[First].Low->getValue();
7615 APInt High = Clusters[Last].High->getValue();
7616 assert(Low.slt(High));
7617
7618 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High))
7619 return false;
7620
7621 APInt LowBound;
7622 APInt CmpRange;
7623
7624 const int BitWidth =
7625 DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007626 assert(rangeFitsInWord(Low, High) && "Case range must fit in bit mask!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007627
7628 if (Low.isNonNegative() && High.slt(BitWidth)) {
7629 // Optimize the case where all the case values fit in a
7630 // word without having to subtract minValue. In this case,
7631 // we can optimize away the subtraction.
7632 LowBound = APInt::getNullValue(Low.getBitWidth());
7633 CmpRange = High;
7634 } else {
7635 LowBound = Low;
7636 CmpRange = High - Low;
7637 }
7638
7639 CaseBitsVector CBV;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007640 uint32_t TotalWeight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007641 for (unsigned i = First; i <= Last; ++i) {
7642 // Find the CaseBits for this destination.
7643 unsigned j;
7644 for (j = 0; j < CBV.size(); ++j)
7645 if (CBV[j].BB == Clusters[i].MBB)
7646 break;
7647 if (j == CBV.size())
7648 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0));
7649 CaseBits *CB = &CBV[j];
7650
7651 // Update Mask, Bits and ExtraWeight.
7652 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
7653 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007654 assert(Hi >= Lo && Hi < 64 && "Invalid bit case!");
7655 CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo;
7656 CB->Bits += Hi - Lo + 1;
Hans Wennborg0867b152015-04-23 16:45:24 +00007657 CB->ExtraWeight += Clusters[i].Weight;
7658 TotalWeight += Clusters[i].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007659 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007660 }
7661
7662 BitTestInfo BTI;
7663 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) {
Hans Wennborgba6d2562015-04-27 20:21:17 +00007664 // Sort by weight first, number of bits second.
7665 if (a.ExtraWeight != b.ExtraWeight)
7666 return a.ExtraWeight > b.ExtraWeight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007667 return a.Bits > b.Bits;
7668 });
7669
7670 for (auto &CB : CBV) {
7671 MachineBasicBlock *BitTestBB =
7672 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
7673 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight));
7674 }
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007675 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange),
7676 SI->getCondition(), -1U, MVT::Other, false, nullptr,
7677 nullptr, std::move(BTI));
Hans Wennborg0867b152015-04-23 16:45:24 +00007678
7679 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
7680 BitTestCases.size() - 1, TotalWeight);
7681 return true;
7682}
7683
7684void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
7685 const SwitchInst *SI) {
7686// Partition Clusters into as few subsets as possible, where each subset has a
7687// range that fits in a machine word and has <= 3 unique destinations.
7688
7689#ifndef NDEBUG
7690 // Clusters must be sorted and contain Range or JumpTable clusters.
7691 assert(!Clusters.empty());
7692 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
7693 for (const CaseCluster &C : Clusters)
7694 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
7695 for (unsigned i = 1; i < Clusters.size(); ++i)
7696 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
7697#endif
7698
7699 // If target does not have legal shift left, do not emit bit tests at all.
7700 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7701 EVT PTy = TLI.getPointerTy();
7702 if (!TLI.isOperationLegal(ISD::SHL, PTy))
7703 return;
7704
7705 int BitWidth = PTy.getSizeInBits();
7706 const int64_t N = Clusters.size();
7707
7708 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7709 SmallVector<unsigned, 8> MinPartitions(N);
7710 // LastElement[i] is the last element of the partition starting at i.
7711 SmallVector<unsigned, 8> LastElement(N);
7712
7713 // FIXME: This might not be the best algorithm for finding bit test clusters.
7714
7715 // Base case: There is only one way to partition Clusters[N-1].
7716 MinPartitions[N - 1] = 1;
7717 LastElement[N - 1] = N - 1;
7718
7719 // Note: loop indexes are signed to avoid underflow.
7720 for (int64_t i = N - 2; i >= 0; --i) {
7721 // Find optimal partitioning of Clusters[i..N-1].
7722 // Baseline: Put Clusters[i] into a partition on its own.
7723 MinPartitions[i] = MinPartitions[i + 1] + 1;
7724 LastElement[i] = i;
7725
7726 // Search for a solution that results in fewer partitions.
7727 // Note: the search is limited by BitWidth, reducing time complexity.
7728 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
7729 // Try building a partition from Clusters[i..j].
7730
7731 // Check the range.
7732 if (!rangeFitsInWord(Clusters[i].Low->getValue(),
7733 Clusters[j].High->getValue()))
7734 continue;
7735
7736 // Check nbr of destinations and cluster types.
7737 // FIXME: This works, but doesn't seem very efficient.
7738 bool RangesOnly = true;
7739 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7740 for (int64_t k = i; k <= j; k++) {
7741 if (Clusters[k].Kind != CC_Range) {
7742 RangesOnly = false;
7743 break;
7744 }
7745 Dests.set(Clusters[k].MBB->getNumber());
7746 }
7747 if (!RangesOnly || Dests.count() > 3)
7748 break;
7749
7750 // Check if it's a better partition.
7751 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7752 if (NumPartitions < MinPartitions[i]) {
7753 // Found a better partition.
7754 MinPartitions[i] = NumPartitions;
7755 LastElement[i] = j;
7756 }
7757 }
7758 }
7759
7760 // Iterate over the partitions, replacing with bit-test clusters in-place.
7761 unsigned DstIndex = 0;
7762 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7763 Last = LastElement[First];
7764 assert(First <= Last);
7765 assert(DstIndex <= First);
7766
7767 CaseCluster BitTestCluster;
7768 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
7769 Clusters[DstIndex++] = BitTestCluster;
7770 } else {
Benjamin Kramer185579b2015-06-04 17:07:59 +00007771 size_t NumClusters = Last - First + 1;
7772 std::memmove(&Clusters[DstIndex], &Clusters[First],
7773 sizeof(Clusters[0]) * NumClusters);
7774 DstIndex += NumClusters;
Hans Wennborg0867b152015-04-23 16:45:24 +00007775 }
7776 }
7777 Clusters.resize(DstIndex);
7778}
7779
7780void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
7781 MachineBasicBlock *SwitchMBB,
7782 MachineBasicBlock *DefaultMBB) {
7783 MachineFunction *CurMF = FuncInfo.MF;
7784 MachineBasicBlock *NextMBB = nullptr;
7785 MachineFunction::iterator BBI = W.MBB;
7786 if (++BBI != FuncInfo.MF->end())
7787 NextMBB = BBI;
7788
7789 unsigned Size = W.LastCluster - W.FirstCluster + 1;
7790
7791 BranchProbabilityInfo *BPI = FuncInfo.BPI;
7792
7793 if (Size == 2 && W.MBB == SwitchMBB) {
7794 // If any two of the cases has the same destination, and if one value
7795 // is the same as the other, but has one bit unset that the other has set,
7796 // use bit manipulation to do two compares at once. For example:
7797 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
7798 // TODO: This could be extended to merge any 2 cases in switches with 3
7799 // cases.
7800 // TODO: Handle cases where W.CaseBB != SwitchBB.
7801 CaseCluster &Small = *W.FirstCluster;
7802 CaseCluster &Big = *W.LastCluster;
7803
7804 if (Small.Low == Small.High && Big.Low == Big.High &&
7805 Small.MBB == Big.MBB) {
7806 const APInt &SmallValue = Small.Low->getValue();
7807 const APInt &BigValue = Big.Low->getValue();
7808
7809 // Check that there is only one bit different.
Benjamin Kramerff0fb692015-06-04 22:05:51 +00007810 APInt CommonBit = BigValue ^ SmallValue;
7811 if (CommonBit.isPowerOf2()) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007812 SDValue CondLHS = getValue(Cond);
7813 EVT VT = CondLHS.getValueType();
7814 SDLoc DL = getCurSDLoc();
7815
7816 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007817 DAG.getConstant(CommonBit, DL, VT));
Benjamin Kramerff0fb692015-06-04 22:05:51 +00007818 SDValue Cond = DAG.getSetCC(
7819 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
7820 ISD::SETEQ);
Hans Wennborg0867b152015-04-23 16:45:24 +00007821
7822 // Update successor info.
7823 // Both Small and Big will jump to Small.BB, so we sum up the weights.
7824 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight);
7825 addSuccessorWithWeight(
7826 SwitchMBB, DefaultMBB,
7827 // The default destination is the first successor in IR.
7828 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0)
7829 : 0);
7830
7831 // Insert the true branch.
7832 SDValue BrCond =
7833 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
7834 DAG.getBasicBlock(Small.MBB));
7835 // Insert the false branch.
7836 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
7837 DAG.getBasicBlock(DefaultMBB));
7838
7839 DAG.setRoot(BrCond);
7840 return;
7841 }
7842 }
7843 }
7844
7845 if (TM.getOptLevel() != CodeGenOpt::None) {
7846 // Order cases by weight so the most likely case will be checked first.
7847 std::sort(W.FirstCluster, W.LastCluster + 1,
7848 [](const CaseCluster &a, const CaseCluster &b) {
7849 return a.Weight > b.Weight;
7850 });
7851
Hans Wennborg67c03752015-04-27 23:35:22 +00007852 // Rearrange the case blocks so that the last one falls through if possible
7853 // without without changing the order of weights.
Hans Wennborg0867b152015-04-23 16:45:24 +00007854 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
7855 --I;
Hans Wennborg67c03752015-04-27 23:35:22 +00007856 if (I->Weight > W.LastCluster->Weight)
7857 break;
Hans Wennborg0867b152015-04-23 16:45:24 +00007858 if (I->Kind == CC_Range && I->MBB == NextMBB) {
7859 std::swap(*I, *W.LastCluster);
7860 break;
7861 }
7862 }
7863 }
7864
7865 // Compute total weight.
7866 uint32_t UnhandledWeights = 0;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007867 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007868 UnhandledWeights += I->Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007869 assert(UnhandledWeights >= I->Weight && "Weight overflow!");
7870 }
Hans Wennborg0867b152015-04-23 16:45:24 +00007871
7872 MachineBasicBlock *CurMBB = W.MBB;
7873 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
7874 MachineBasicBlock *Fallthrough;
7875 if (I == W.LastCluster) {
7876 // For the last cluster, fall through to the default destination.
7877 Fallthrough = DefaultMBB;
7878 } else {
7879 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
7880 CurMF->insert(BBI, Fallthrough);
7881 // Put Cond in a virtual register to make it available from the new blocks.
7882 ExportFromCurrentBlock(Cond);
7883 }
7884
7885 switch (I->Kind) {
7886 case CC_JumpTable: {
7887 // FIXME: Optimize away range check based on pivot comparisons.
7888 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
7889 JumpTable *JT = &JTCases[I->JTCasesIndex].second;
7890
7891 // The jump block hasn't been inserted yet; insert it here.
7892 MachineBasicBlock *JumpMBB = JT->MBB;
7893 CurMF->insert(BBI, JumpMBB);
7894 addSuccessorWithWeight(CurMBB, Fallthrough);
7895 addSuccessorWithWeight(CurMBB, JumpMBB);
7896
7897 // The jump table header will be inserted in our current block, do the
7898 // range check, and fall through to our fallthrough block.
7899 JTH->HeaderBB = CurMBB;
7900 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
7901
7902 // If we're in the right place, emit the jump table header right now.
7903 if (CurMBB == SwitchMBB) {
7904 visitJumpTableHeader(*JT, *JTH, SwitchMBB);
7905 JTH->Emitted = true;
7906 }
7907 break;
7908 }
7909 case CC_BitTests: {
7910 // FIXME: Optimize away range check based on pivot comparisons.
7911 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
7912
7913 // The bit test blocks haven't been inserted yet; insert them here.
7914 for (BitTestCase &BTC : BTB->Cases)
7915 CurMF->insert(BBI, BTC.ThisBB);
7916
7917 // Fill in fields of the BitTestBlock.
7918 BTB->Parent = CurMBB;
7919 BTB->Default = Fallthrough;
7920
7921 // If we're in the right place, emit the bit test header header right now.
7922 if (CurMBB ==SwitchMBB) {
7923 visitBitTestHeader(*BTB, SwitchMBB);
7924 BTB->Emitted = true;
7925 }
7926 break;
7927 }
7928 case CC_Range: {
7929 const Value *RHS, *LHS, *MHS;
7930 ISD::CondCode CC;
7931 if (I->Low == I->High) {
7932 // Check Cond == I->Low.
7933 CC = ISD::SETEQ;
7934 LHS = Cond;
7935 RHS=I->Low;
7936 MHS = nullptr;
7937 } else {
7938 // Check I->Low <= Cond <= I->High.
7939 CC = ISD::SETLE;
7940 LHS = I->Low;
7941 MHS = Cond;
7942 RHS = I->High;
7943 }
7944
7945 // The false weight is the sum of all unhandled cases.
7946 UnhandledWeights -= I->Weight;
7947 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight,
7948 UnhandledWeights);
7949
7950 if (CurMBB == SwitchMBB)
7951 visitSwitchCase(CB, SwitchMBB);
7952 else
7953 SwitchCases.push_back(CB);
7954
7955 break;
7956 }
7957 }
7958 CurMBB = Fallthrough;
7959 }
7960}
7961
7962void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
7963 const SwitchWorkListItem &W,
7964 Value *Cond,
7965 MachineBasicBlock *SwitchMBB) {
7966 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
7967 "Clusters not sorted?");
7968
Daniel Jasper0366cd22015-04-30 08:51:13 +00007969 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007970
Hans Wennborg4b828d32015-04-30 00:57:37 +00007971 // Balance the tree based on branch weights to create a near-optimal (in terms
7972 // of search time given key frequency) binary search tree. See e.g. Kurt
7973 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
7974 CaseClusterIt LastLeft = W.FirstCluster;
7975 CaseClusterIt FirstRight = W.LastCluster;
7976 uint32_t LeftWeight = LastLeft->Weight;
7977 uint32_t RightWeight = FirstRight->Weight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007978
Hans Wennborg4b828d32015-04-30 00:57:37 +00007979 // Move LastLeft and FirstRight towards each other from opposite directions to
7980 // find a partitioning of the clusters which balances the weight on both
Hans Wennborg44faaa72015-05-07 15:47:15 +00007981 // sides. If LeftWeight and RightWeight are equal, alternate which side is
7982 // taken to ensure 0-weight nodes are distributed evenly.
7983 unsigned I = 0;
Hans Wennborg4b828d32015-04-30 00:57:37 +00007984 while (LastLeft + 1 < FirstRight) {
Hans Wennborg44faaa72015-05-07 15:47:15 +00007985 if (LeftWeight < RightWeight || (LeftWeight == RightWeight && (I & 1)))
Hans Wennborg4b828d32015-04-30 00:57:37 +00007986 LeftWeight += (++LastLeft)->Weight;
7987 else
7988 RightWeight += (--FirstRight)->Weight;
Hans Wennborg44faaa72015-05-07 15:47:15 +00007989 I++;
Hans Wennborg4b828d32015-04-30 00:57:37 +00007990 }
7991 assert(LastLeft + 1 == FirstRight);
7992 assert(LastLeft >= W.FirstCluster);
7993 assert(FirstRight <= W.LastCluster);
7994
7995 // Use the first element on the right as pivot since we will make less-than
7996 // comparisons against it.
7997 CaseClusterIt PivotCluster = FirstRight;
7998 assert(PivotCluster > W.FirstCluster);
7999 assert(PivotCluster <= W.LastCluster);
8000
Hans Wennborg0867b152015-04-23 16:45:24 +00008001 CaseClusterIt FirstLeft = W.FirstCluster;
Hans Wennborg0867b152015-04-23 16:45:24 +00008002 CaseClusterIt LastRight = W.LastCluster;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008003
Hans Wennborg0867b152015-04-23 16:45:24 +00008004 const ConstantInt *Pivot = PivotCluster->Low;
8005
8006 // New blocks will be inserted immediately after the current one.
8007 MachineFunction::iterator BBI = W.MBB;
8008 ++BBI;
8009
8010 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
8011 // we can branch to its destination directly if it's squeezed exactly in
8012 // between the known lower bound and Pivot - 1.
8013 MachineBasicBlock *LeftMBB;
8014 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
8015 FirstLeft->Low == W.GE &&
8016 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
8017 LeftMBB = FirstLeft->MBB;
8018 } else {
8019 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8020 FuncInfo.MF->insert(BBI, LeftMBB);
8021 WorkList.push_back({LeftMBB, FirstLeft, LastLeft, W.GE, Pivot});
8022 // Put Cond in a virtual register to make it available from the new blocks.
8023 ExportFromCurrentBlock(Cond);
8024 }
8025
8026 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
8027 // single cluster, RHS.Low == Pivot, and we can branch to its destination
8028 // directly if RHS.High equals the current upper bound.
8029 MachineBasicBlock *RightMBB;
8030 if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
8031 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
8032 RightMBB = FirstRight->MBB;
8033 } else {
8034 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8035 FuncInfo.MF->insert(BBI, RightMBB);
8036 WorkList.push_back({RightMBB, FirstRight, LastRight, Pivot, W.LT});
8037 // Put Cond in a virtual register to make it available from the new blocks.
8038 ExportFromCurrentBlock(Cond);
8039 }
8040
8041 // Create the CaseBlock record that will be used to lower the branch.
Hans Wennborg4b828d32015-04-30 00:57:37 +00008042 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
8043 LeftWeight, RightWeight);
Hans Wennborg0867b152015-04-23 16:45:24 +00008044
8045 if (W.MBB == SwitchMBB)
8046 visitSwitchCase(CB, SwitchMBB);
8047 else
8048 SwitchCases.push_back(CB);
8049}
8050
8051void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
8052 // Extract cases from the switch.
8053 BranchProbabilityInfo *BPI = FuncInfo.BPI;
8054 CaseClusterVector Clusters;
8055 Clusters.reserve(SI.getNumCases());
8056 for (auto I : SI.cases()) {
8057 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
8058 const ConstantInt *CaseVal = I.getCaseValue();
Hans Wennborg44faaa72015-05-07 15:47:15 +00008059 uint32_t Weight =
8060 BPI ? BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex()) : 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00008061 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight));
8062 }
8063
8064 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
8065
Hans Wennborgae0254d2015-05-08 21:23:39 +00008066 // Cluster adjacent cases with the same destination. We do this at all
8067 // optimization levels because it's cheap to do and will make codegen faster
8068 // if there are many clusters.
8069 sortAndRangeify(Clusters);
Hans Wennborg0867b152015-04-23 16:45:24 +00008070
Hans Wennborgae0254d2015-05-08 21:23:39 +00008071 if (TM.getOptLevel() != CodeGenOpt::None) {
Hans Wennborg0867b152015-04-23 16:45:24 +00008072 // Replace an unreachable default with the most popular destination.
8073 // FIXME: Exploit unreachable default more aggressively.
8074 bool UnreachableDefault =
8075 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
8076 if (UnreachableDefault && !Clusters.empty()) {
8077 DenseMap<const BasicBlock *, unsigned> Popularity;
8078 unsigned MaxPop = 0;
8079 const BasicBlock *MaxBB = nullptr;
8080 for (auto I : SI.cases()) {
8081 const BasicBlock *BB = I.getCaseSuccessor();
8082 if (++Popularity[BB] > MaxPop) {
8083 MaxPop = Popularity[BB];
8084 MaxBB = BB;
8085 }
8086 }
8087 // Set new default.
8088 assert(MaxPop > 0 && MaxBB);
8089 DefaultMBB = FuncInfo.MBBMap[MaxBB];
8090
8091 // Remove cases that were pointing to the destination that is now the
8092 // default.
8093 CaseClusterVector New;
8094 New.reserve(Clusters.size());
8095 for (CaseCluster &CC : Clusters) {
8096 if (CC.MBB != DefaultMBB)
8097 New.push_back(CC);
8098 }
8099 Clusters = std::move(New);
8100 }
8101 }
8102
8103 // If there is only the default destination, jump there directly.
8104 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
8105 if (Clusters.empty()) {
8106 SwitchMBB->addSuccessor(DefaultMBB);
8107 if (DefaultMBB != NextBlock(SwitchMBB)) {
8108 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
8109 getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
8110 }
8111 return;
8112 }
8113
8114 if (TM.getOptLevel() != CodeGenOpt::None) {
8115 findJumpTables(Clusters, &SI, DefaultMBB);
8116 findBitTestClusters(Clusters, &SI);
8117 }
8118
8119
8120 DEBUG({
8121 dbgs() << "Case clusters: ";
8122 for (const CaseCluster &C : Clusters) {
8123 if (C.Kind == CC_JumpTable) dbgs() << "JT:";
8124 if (C.Kind == CC_BitTests) dbgs() << "BT:";
8125
8126 C.Low->getValue().print(dbgs(), true);
8127 if (C.Low != C.High) {
8128 dbgs() << '-';
8129 C.High->getValue().print(dbgs(), true);
8130 }
8131 dbgs() << ' ';
8132 }
8133 dbgs() << '\n';
8134 });
8135
8136 assert(!Clusters.empty());
8137 SwitchWorkList WorkList;
8138 CaseClusterIt First = Clusters.begin();
8139 CaseClusterIt Last = Clusters.end() - 1;
8140 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr});
8141
8142 while (!WorkList.empty()) {
8143 SwitchWorkListItem W = WorkList.back();
8144 WorkList.pop_back();
8145 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
8146
8147 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) {
8148 // For optimized builds, lower large range as a balanced binary tree.
8149 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
8150 continue;
8151 }
8152
8153 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
8154 }
8155}