blob: cd516b771f81691d5a2797e76f6eac7efeafc1fe [file] [log] [blame]
Valery Pykhtine330cfa2016-09-20 10:41:16 +00001//===-- VOP3Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP3 Classes
12//===----------------------------------------------------------------------===//
13
14class getVOP3ModPat<VOPProfile P, SDPatternOperator node> {
Sam Kolton4685b70a2017-07-18 14:23:26 +000015 dag src0 = !if(P.HasOMod,
16 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
17 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp));
18
Valery Pykhtine330cfa2016-09-20 10:41:16 +000019 list<dag> ret3 = [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +000020 (node (P.Src0VT src0),
Valery Pykhtine330cfa2016-09-20 10:41:16 +000021 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
22 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))];
23
24 list<dag> ret2 = [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +000025 (node (P.Src0VT src0),
Valery Pykhtine330cfa2016-09-20 10:41:16 +000026 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))];
27
28 list<dag> ret1 = [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +000029 (node (P.Src0VT src0)))];
Valery Pykhtine330cfa2016-09-20 10:41:16 +000030
31 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
32 !if(!eq(P.NumSrcArgs, 2), ret2,
33 ret1));
34}
35
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000036class getVOP3PModPat<VOPProfile P, SDPatternOperator node> {
37 list<dag> ret3 = [(set P.DstVT:$vdst,
38 (node (P.Src0VT !if(P.HasClamp, (VOP3PMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp),
39 (VOP3PMods P.Src0VT:$src0, i32:$src0_modifiers))),
40 (P.Src1VT (VOP3PMods P.Src1VT:$src1, i32:$src1_modifiers)),
41 (P.Src2VT (VOP3PMods P.Src2VT:$src2, i32:$src2_modifiers))))];
42
43 list<dag> ret2 = [(set P.DstVT:$vdst,
44 (node !if(P.HasClamp, (P.Src0VT (VOP3PMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp)),
45 (P.Src0VT (VOP3PMods P.Src0VT:$src0, i32:$src0_modifiers))),
46 (P.Src1VT (VOP3PMods P.Src1VT:$src1, i32:$src1_modifiers))))];
47
48 list<dag> ret1 = [(set P.DstVT:$vdst,
49 (node (P.Src0VT (VOP3PMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))))];
50
51 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
52 !if(!eq(P.NumSrcArgs, 2), ret2,
53 ret1));
54}
55
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +000056class getVOP3OpSelPat<VOPProfile P, SDPatternOperator node> {
57 list<dag> ret3 = [(set P.DstVT:$vdst,
58 (node (P.Src0VT !if(P.HasClamp, (VOP3OpSel0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp),
59 (VOP3OpSel P.Src0VT:$src0, i32:$src0_modifiers))),
60 (P.Src1VT (VOP3OpSel P.Src1VT:$src1, i32:$src1_modifiers)),
61 (P.Src2VT (VOP3OpSel P.Src2VT:$src2, i32:$src2_modifiers))))];
62
63 list<dag> ret2 = [(set P.DstVT:$vdst,
64 (node !if(P.HasClamp, (P.Src0VT (VOP3OpSel0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp)),
65 (P.Src0VT (VOP3OpSel P.Src0VT:$src0, i32:$src0_modifiers))),
66 (P.Src1VT (VOP3OpSel P.Src1VT:$src1, i32:$src1_modifiers))))];
67
68 list<dag> ret1 = [(set P.DstVT:$vdst,
69 (node (P.Src0VT (VOP3OpSel0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))))];
70
71 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
72 !if(!eq(P.NumSrcArgs, 2), ret2,
73 ret1));
74}
75
76class getVOP3OpSelModPat<VOPProfile P, SDPatternOperator node> {
77 list<dag> ret3 = [(set P.DstVT:$vdst,
78 (node (P.Src0VT !if(P.HasClamp, (VOP3OpSelMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp),
79 (VOP3OpSelMods P.Src0VT:$src0, i32:$src0_modifiers))),
80 (P.Src1VT (VOP3OpSelMods P.Src1VT:$src1, i32:$src1_modifiers)),
81 (P.Src2VT (VOP3OpSelMods P.Src2VT:$src2, i32:$src2_modifiers))))];
82
83 list<dag> ret2 = [(set P.DstVT:$vdst,
84 (node !if(P.HasClamp, (P.Src0VT (VOP3OpSelMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp)),
85 (P.Src0VT (VOP3OpSelMods P.Src0VT:$src0, i32:$src0_modifiers))),
86 (P.Src1VT (VOP3OpSelMods P.Src1VT:$src1, i32:$src1_modifiers))))];
87
88 list<dag> ret1 = [(set P.DstVT:$vdst,
89 (node (P.Src0VT (VOP3OpSelMods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))))];
90
91 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
92 !if(!eq(P.NumSrcArgs, 2), ret2,
93 ret1));
94}
95
Valery Pykhtine330cfa2016-09-20 10:41:16 +000096class getVOP3Pat<VOPProfile P, SDPatternOperator node> {
97 list<dag> ret3 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1, P.Src2VT:$src2))];
98 list<dag> ret2 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))];
99 list<dag> ret1 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0))];
100 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
101 !if(!eq(P.NumSrcArgs, 2), ret2,
102 ret1));
103}
104
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000105class getVOP3ClampPat<VOPProfile P, SDPatternOperator node> {
106 list<dag> ret3 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1, P.Src2VT:$src2, i1:$clamp))];
107 list<dag> ret2 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1, i1:$clamp))];
108 list<dag> ret1 = [(set P.DstVT:$vdst, (node P.Src0VT:$src0, i1:$clamp))];
109 list<dag> ret = !if(!eq(P.NumSrcArgs, 3), ret3,
110 !if(!eq(P.NumSrcArgs, 2), ret2,
111 ret1));
112}
113
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000114class VOP3Inst<string OpName, VOPProfile P, SDPatternOperator node = null_frag, bit VOP3Only = 0> :
Valery Pykhtin355103f2016-09-23 09:08:07 +0000115 VOP3_Pseudo<OpName, P,
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000116 !if(P.HasModifiers,
117 getVOP3ModPat<P, node>.ret,
118 !if(P.HasIntClamp,
119 getVOP3ClampPat<P, node>.ret,
120 getVOP3Pat<P, node>.ret)),
121 VOP3Only> {
122 let IntClamp = P.HasIntClamp;
123}
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000124
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000125class VOP3OpSelInst<string OpName, VOPProfile P, SDPatternOperator node = null_frag> :
126 VOP3_Pseudo<OpName, P,
127 !if(isFloatType<P.Src0VT>.ret,
128 getVOP3OpSelModPat<P, node>.ret,
129 getVOP3OpSelPat<P, node>.ret),
130 1, 0, 1> {
131
132 let AsmMatchConverter = "cvtVOP3OpSel";
133}
134
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000135// Special case for v_div_fmas_{f32|f64}, since it seems to be the
136// only VOP instruction that implicitly reads VCC.
137let Asm64 = " $vdst, $src0_modifiers, $src1_modifiers, $src2_modifiers$clamp$omod" in {
138def VOP_F32_F32_F32_F32_VCC : VOPProfile<[f32, f32, f32, f32]> {
139 let Outs64 = (outs DstRC.RegClass:$vdst);
140}
141def VOP_F64_F64_F64_F64_VCC : VOPProfile<[f64, f64, f64, f64]> {
142 let Outs64 = (outs DstRC.RegClass:$vdst);
143}
144}
145
146class getVOP3VCC<VOPProfile P, SDPatternOperator node> {
147 list<dag> ret =
148 [(set P.DstVT:$vdst,
149 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
150 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
151 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
152 (i1 VCC)))];
153}
154
155class VOP3_Profile<VOPProfile P> : VOPProfile<P.ArgVT> {
156 // FIXME: Hack to stop printing _e64
157 let Outs64 = (outs DstRC.RegClass:$vdst);
158 let Asm64 = " " # P.Asm64;
159}
160
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000161class VOP3Clamp_Profile<VOPProfile P> : VOPProfile<P.ArgVT> {
162 let HasClamp = 1;
163
164 // FIXME: Hack to stop printing _e64
165 let Outs64 = (outs DstRC.RegClass:$vdst);
166 let Asm64 = " " # getAsm64<HasDst, NumSrcArgs, HasIntClamp, HasModifiers, HasOMod, DstVT>.ret;
167}
168
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000169class VOP3OpSel_Profile<VOPProfile P> : VOP3_Profile<P> {
170 let HasClamp = 1;
171 let HasOpSel = 1;
172}
173
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000174class VOP3b_Profile<ValueType vt> : VOPProfile<[vt, vt, vt, vt]> {
Matt Arsenault3b99f122017-01-19 06:04:12 +0000175 // v_div_scale_{f32|f64} do not support input modifiers.
176 let HasModifiers = 0;
Sam Kolton4685b70a2017-07-18 14:23:26 +0000177 let HasOMod = 0;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000178 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
Matt Arsenault3b99f122017-01-19 06:04:12 +0000179 let Asm64 = " $vdst, $sdst, $src0, $src1, $src2";
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000180}
181
182def VOP3b_F32_I1_F32_F32_F32 : VOP3b_Profile<f32> {
183 // FIXME: Hack to stop printing _e64
184 let DstRC = RegisterOperand<VGPR_32>;
185}
186
187def VOP3b_F64_I1_F64_F64_F64 : VOP3b_Profile<f64> {
188 // FIXME: Hack to stop printing _e64
189 let DstRC = RegisterOperand<VReg_64>;
190}
191
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000192def VOP3b_I64_I1_I32_I32_I64 : VOPProfile<[i64, i32, i32, i64]> {
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000193 let HasClamp = 1;
194
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000195 // FIXME: Hack to stop printing _e64
196 let DstRC = RegisterOperand<VReg_64>;
197
198 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000199 let Asm64 = " $vdst, $sdst, $src0, $src1, $src2$clamp";
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000200}
201
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000202//===----------------------------------------------------------------------===//
Dmitry Preobrazhensky50805a02017-08-07 13:14:12 +0000203// VOP3 INTERP
204//===----------------------------------------------------------------------===//
205
206class VOP3Interp<string OpName, VOPProfile P> : VOP3_Pseudo<OpName, P> {
207 let AsmMatchConverter = "cvtVOP3Interp";
208}
209
210def VOP3_INTERP : VOPProfile<[f32, f32, i32, untyped]> {
211 let Ins64 = (ins Src0Mod:$src0_modifiers, VRegSrc_32:$src0,
212 Attr:$attr, AttrChan:$attrchan,
213 clampmod:$clamp, omod:$omod);
214
215 let Asm64 = "$vdst, $src0_modifiers, $attr$attrchan$clamp$omod";
216}
217
218def VOP3_INTERP_MOV : VOPProfile<[f32, i32, i32, untyped]> {
219 let Ins64 = (ins InterpSlot:$src0,
220 Attr:$attr, AttrChan:$attrchan,
221 clampmod:$clamp, omod:$omod);
222
223 let Asm64 = "$vdst, $src0, $attr$attrchan$clamp$omod";
224
225 let HasClamp = 1;
226}
227
228class getInterp16Asm <bit HasSrc2, bit HasOMod> {
229 string src2 = !if(HasSrc2, ", $src2_modifiers", "");
230 string omod = !if(HasOMod, "$omod", "");
231 string ret =
232 " $vdst, $src0_modifiers, $attr$attrchan"#src2#"$high$clamp"#omod;
233}
234
235class getInterp16Ins <bit HasSrc2, bit HasOMod,
236 Operand Src0Mod, Operand Src2Mod> {
237 dag ret = !if(HasSrc2,
238 !if(HasOMod,
239 (ins Src0Mod:$src0_modifiers, VRegSrc_32:$src0,
240 Attr:$attr, AttrChan:$attrchan,
241 Src2Mod:$src2_modifiers, VRegSrc_32:$src2,
242 highmod:$high, clampmod:$clamp, omod:$omod),
243 (ins Src0Mod:$src0_modifiers, VRegSrc_32:$src0,
244 Attr:$attr, AttrChan:$attrchan,
245 Src2Mod:$src2_modifiers, VRegSrc_32:$src2,
246 highmod:$high, clampmod:$clamp)
247 ),
248 (ins Src0Mod:$src0_modifiers, VRegSrc_32:$src0,
249 Attr:$attr, AttrChan:$attrchan,
250 highmod:$high, clampmod:$clamp, omod:$omod)
251 );
252}
253
254class VOP3_INTERP16 <list<ValueType> ArgVT> : VOPProfile<ArgVT> {
255
256 let HasOMod = !if(!eq(DstVT.Value, f16.Value), 0, 1);
257 let HasHigh = 1;
258
259 let Outs64 = (outs VGPR_32:$vdst);
260 let Ins64 = getInterp16Ins<HasSrc2, HasOMod, Src0Mod, Src2Mod>.ret;
261 let Asm64 = getInterp16Asm<HasSrc2, HasOMod>.ret;
262}
263
264//===----------------------------------------------------------------------===//
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000265// VOP3 Instructions
266//===----------------------------------------------------------------------===//
267
268let isCommutable = 1 in {
269
270def V_MAD_LEGACY_F32 : VOP3Inst <"v_mad_legacy_f32", VOP3_Profile<VOP_F32_F32_F32_F32>>;
271def V_MAD_F32 : VOP3Inst <"v_mad_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, fmad>;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000272def V_MAD_I32_I24 : VOP3Inst <"v_mad_i32_i24", VOP3Clamp_Profile<VOP_I32_I32_I32_I32>>;
273def V_MAD_U32_U24 : VOP3Inst <"v_mad_u32_u24", VOP3Clamp_Profile<VOP_I32_I32_I32_I32>>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000274def V_FMA_F32 : VOP3Inst <"v_fma_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, fma>;
275def V_FMA_F64 : VOP3Inst <"v_fma_f64", VOP3_Profile<VOP_F64_F64_F64_F64>, fma>;
276def V_LERP_U8 : VOP3Inst <"v_lerp_u8", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_lerp>;
277
278let SchedRW = [WriteDoubleAdd] in {
279def V_ADD_F64 : VOP3Inst <"v_add_f64", VOP3_Profile<VOP_F64_F64_F64>, fadd, 1>;
280def V_MUL_F64 : VOP3Inst <"v_mul_f64", VOP3_Profile<VOP_F64_F64_F64>, fmul, 1>;
281def V_MIN_F64 : VOP3Inst <"v_min_f64", VOP3_Profile<VOP_F64_F64_F64>, fminnum, 1>;
282def V_MAX_F64 : VOP3Inst <"v_max_f64", VOP3_Profile<VOP_F64_F64_F64>, fmaxnum, 1>;
283} // End SchedRW = [WriteDoubleAdd]
284
285let SchedRW = [WriteQuarterRate32] in {
286def V_MUL_LO_U32 : VOP3Inst <"v_mul_lo_u32", VOP3_Profile<VOP_I32_I32_I32>>;
287def V_MUL_HI_U32 : VOP3Inst <"v_mul_hi_u32", VOP3_Profile<VOP_I32_I32_I32>, mulhu>;
288def V_MUL_LO_I32 : VOP3Inst <"v_mul_lo_i32", VOP3_Profile<VOP_I32_I32_I32>>;
289def V_MUL_HI_I32 : VOP3Inst <"v_mul_hi_i32", VOP3_Profile<VOP_I32_I32_I32>, mulhs>;
290} // End SchedRW = [WriteQuarterRate32]
291
292let Uses = [VCC, EXEC] in {
293// v_div_fmas_f32:
294// result = src0 * src1 + src2
295// if (vcc)
296// result *= 2^32
297//
Valery Pykhtin355103f2016-09-23 09:08:07 +0000298def V_DIV_FMAS_F32 : VOP3_Pseudo <"v_div_fmas_f32", VOP_F32_F32_F32_F32_VCC,
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000299 getVOP3VCC<VOP_F32_F32_F32_F32_VCC, AMDGPUdiv_fmas>.ret> {
300 let SchedRW = [WriteFloatFMA];
301}
302// v_div_fmas_f64:
303// result = src0 * src1 + src2
304// if (vcc)
305// result *= 2^64
306//
Valery Pykhtin355103f2016-09-23 09:08:07 +0000307def V_DIV_FMAS_F64 : VOP3_Pseudo <"v_div_fmas_f64", VOP_F64_F64_F64_F64_VCC,
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000308 getVOP3VCC<VOP_F64_F64_F64_F64_VCC, AMDGPUdiv_fmas>.ret> {
309 let SchedRW = [WriteDouble];
310}
311} // End Uses = [VCC, EXEC]
312
313} // End isCommutable = 1
314
315def V_CUBEID_F32 : VOP3Inst <"v_cubeid_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubeid>;
316def V_CUBESC_F32 : VOP3Inst <"v_cubesc_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubesc>;
317def V_CUBETC_F32 : VOP3Inst <"v_cubetc_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubetc>;
318def V_CUBEMA_F32 : VOP3Inst <"v_cubema_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, int_amdgcn_cubema>;
319def V_BFE_U32 : VOP3Inst <"v_bfe_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUbfe_u32>;
320def V_BFE_I32 : VOP3Inst <"v_bfe_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUbfe_i32>;
321def V_BFI_B32 : VOP3Inst <"v_bfi_b32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUbfi>;
Stanislav Mekhanoshin1a61ab812017-06-09 19:03:00 +0000322def V_ALIGNBIT_B32 : VOP3Inst <"v_alignbit_b32", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_alignbit>;
323def V_ALIGNBYTE_B32 : VOP3Inst <"v_alignbyte_b32", VOP3_Profile<VOP_I32_I32_I32_I32>, int_amdgcn_alignbyte>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000324def V_MIN3_F32 : VOP3Inst <"v_min3_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUfmin3>;
325def V_MIN3_I32 : VOP3Inst <"v_min3_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUsmin3>;
326def V_MIN3_U32 : VOP3Inst <"v_min3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUumin3>;
327def V_MAX3_F32 : VOP3Inst <"v_max3_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUfmax3>;
328def V_MAX3_I32 : VOP3Inst <"v_max3_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUsmax3>;
329def V_MAX3_U32 : VOP3Inst <"v_max3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUumax3>;
330def V_MED3_F32 : VOP3Inst <"v_med3_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUfmed3>;
331def V_MED3_I32 : VOP3Inst <"v_med3_i32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUsmed3>;
332def V_MED3_U32 : VOP3Inst <"v_med3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>, AMDGPUumed3>;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000333def V_SAD_U8 : VOP3Inst <"v_sad_u8", VOP3Clamp_Profile<VOP_I32_I32_I32_I32>>;
334def V_SAD_HI_U8 : VOP3Inst <"v_sad_hi_u8", VOP3Clamp_Profile<VOP_I32_I32_I32_I32>>;
335def V_SAD_U16 : VOP3Inst <"v_sad_u16", VOP3Clamp_Profile<VOP_I32_I32_I32_I32>>;
336def V_SAD_U32 : VOP3Inst <"v_sad_u32", VOP3Clamp_Profile<VOP_I32_I32_I32_I32>>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000337def V_CVT_PK_U8_F32 : VOP3Inst<"v_cvt_pk_u8_f32", VOP3_Profile<VOP_I32_F32_I32_I32>, int_amdgcn_cvt_pk_u8_f32>;
338def V_DIV_FIXUP_F32 : VOP3Inst <"v_div_fixup_f32", VOP3_Profile<VOP_F32_F32_F32_F32>, AMDGPUdiv_fixup>;
339
340let SchedRW = [WriteDoubleAdd] in {
341def V_DIV_FIXUP_F64 : VOP3Inst <"v_div_fixup_f64", VOP3_Profile<VOP_F64_F64_F64_F64>, AMDGPUdiv_fixup>;
342def V_LDEXP_F64 : VOP3Inst <"v_ldexp_f64", VOP3_Profile<VOP_F64_F64_I32>, AMDGPUldexp, 1>;
343} // End SchedRW = [WriteDoubleAdd]
344
Valery Pykhtin355103f2016-09-23 09:08:07 +0000345def V_DIV_SCALE_F32 : VOP3_Pseudo <"v_div_scale_f32", VOP3b_F32_I1_F32_F32_F32, [], 1> {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000346 let SchedRW = [WriteFloatFMA, WriteSALU];
Matt Arsenault81da1142016-11-15 00:05:42 +0000347 let hasExtraSrcRegAllocReq = 1;
Matt Arsenault3b99f122017-01-19 06:04:12 +0000348 let AsmMatchConverter = "";
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000349}
350
351// Double precision division pre-scale.
Valery Pykhtin355103f2016-09-23 09:08:07 +0000352def V_DIV_SCALE_F64 : VOP3_Pseudo <"v_div_scale_f64", VOP3b_F64_I1_F64_F64_F64, [], 1> {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000353 let SchedRW = [WriteDouble, WriteSALU];
Matt Arsenault81da1142016-11-15 00:05:42 +0000354 let hasExtraSrcRegAllocReq = 1;
Matt Arsenault3b99f122017-01-19 06:04:12 +0000355 let AsmMatchConverter = "";
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000356}
357
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000358def V_MSAD_U8 : VOP3Inst <"v_msad_u8", VOP3Clamp_Profile<VOP_I32_I32_I32_I32>>;
Mark Searlese5c78322017-06-08 18:21:19 +0000359
360let Constraints = "@earlyclobber $vdst" in {
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000361def V_MQSAD_PK_U16_U8 : VOP3Inst <"v_mqsad_pk_u16_u8", VOP3Clamp_Profile<VOP_I64_I64_I32_I64>>;
Mark Searlese5c78322017-06-08 18:21:19 +0000362} // End Constraints = "@earlyclobber $vdst"
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000363
364def V_TRIG_PREOP_F64 : VOP3Inst <"v_trig_preop_f64", VOP3_Profile<VOP_F64_F64_I32>, AMDGPUtrig_preop> {
365 let SchedRW = [WriteDouble];
366}
367
368// These instructions only exist on SI and CI
369let SubtargetPredicate = isSICI in {
370def V_LSHL_B64 : VOP3Inst <"v_lshl_b64", VOP3_Profile<VOP_I64_I64_I32>>;
371def V_LSHR_B64 : VOP3Inst <"v_lshr_b64", VOP3_Profile<VOP_I64_I64_I32>>;
372def V_ASHR_I64 : VOP3Inst <"v_ashr_i64", VOP3_Profile<VOP_I64_I64_I32>>;
373def V_MULLIT_F32 : VOP3Inst <"v_mullit_f32", VOP3_Profile<VOP_F32_F32_F32_F32>>;
374} // End SubtargetPredicate = isSICI
375
376let SubtargetPredicate = isVI in {
377def V_LSHLREV_B64 : VOP3Inst <"v_lshlrev_b64", VOP3_Profile<VOP_I64_I32_I64>>;
378def V_LSHRREV_B64 : VOP3Inst <"v_lshrrev_b64", VOP3_Profile<VOP_I64_I32_I64>>;
379def V_ASHRREV_I64 : VOP3Inst <"v_ashrrev_i64", VOP3_Profile<VOP_I64_I32_I64>>;
380} // End SubtargetPredicate = isVI
381
382
383let SubtargetPredicate = isCIVI in {
384
Mark Searlese5c78322017-06-08 18:21:19 +0000385let Constraints = "@earlyclobber $vdst" in {
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000386def V_QSAD_PK_U16_U8 : VOP3Inst <"v_qsad_pk_u16_u8", VOP3Clamp_Profile<VOP_I64_I64_I32_I64>>;
387def V_MQSAD_U32_U8 : VOP3Inst <"v_mqsad_u32_u8", VOP3Clamp_Profile<VOP_V4I32_I64_I32_V4I32>>;
Mark Searlese5c78322017-06-08 18:21:19 +0000388} // End Constraints = "@earlyclobber $vdst"
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000389
390let isCommutable = 1 in {
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000391def V_MAD_U64_U32 : VOP3Inst <"v_mad_u64_u32", VOP3b_I64_I1_I32_I32_I64>;
392def V_MAD_I64_I32 : VOP3Inst <"v_mad_i64_i32", VOP3b_I64_I1_I32_I32_I64>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000393} // End isCommutable = 1
394
395} // End SubtargetPredicate = isCIVI
396
397
Sam Koltonf7659d712017-05-23 10:08:55 +0000398let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000399
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000400let F16_ZFILL = 1 in {
401def V_DIV_FIXUP_F16 : VOP3Inst <"v_div_fixup_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, AMDGPUdiv_fixup>;
402}
403let SubtargetPredicate = isGFX9 in {
404def V_DIV_FIXUP_F16_gfx9 : VOP3Inst <"v_div_fixup_f16_gfx9", VOP3_Profile<VOP_F16_F16_F16_F16>>;
405}
Stanislav Mekhanoshinca5d2ef2017-06-03 00:16:44 +0000406
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000407let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000408
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000409let F16_ZFILL = 1 in {
410def V_MAD_F16 : VOP3Inst <"v_mad_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, fmad>;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000411def V_MAD_U16 : VOP3Inst <"v_mad_u16", VOP3Clamp_Profile<VOP_I16_I16_I16_I16>>;
412def V_MAD_I16 : VOP3Inst <"v_mad_i16", VOP3Clamp_Profile<VOP_I16_I16_I16_I16>>;
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000413def V_FMA_F16 : VOP3Inst <"v_fma_f16", VOP3_Profile<VOP_F16_F16_F16_F16>, fma>;
414}
415
416let SubtargetPredicate = isGFX9 in {
417def V_MAD_F16_gfx9 : VOP3Inst <"v_mad_f16_gfx9", VOP3_Profile<VOP_F16_F16_F16_F16>>;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000418def V_MAD_U16_gfx9 : VOP3Inst <"v_mad_u16_gfx9", VOP3Clamp_Profile<VOP_I16_I16_I16_I16>>;
419def V_MAD_I16_gfx9 : VOP3Inst <"v_mad_i16_gfx9", VOP3Clamp_Profile<VOP_I16_I16_I16_I16>>;
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000420def V_FMA_F16_gfx9 : VOP3Inst <"v_fma_f16_gfx9", VOP3_Profile<VOP_F16_F16_F16_F16>>;
421} // End SubtargetPredicate = isGFX9
Dmitry Preobrazhensky50805a02017-08-07 13:14:12 +0000422
423def V_INTERP_P1LL_F16 : VOP3Interp <"v_interp_p1ll_f16", VOP3_INTERP16<[f32, f32, i32, untyped]>>;
424def V_INTERP_P1LV_F16 : VOP3Interp <"v_interp_p1lv_f16", VOP3_INTERP16<[f32, f32, i32, f16]>>;
425def V_INTERP_P2_F16 : VOP3Interp <"v_interp_p2_f16", VOP3_INTERP16<[f16, f32, i32, f32]>>;
426
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000427} // End isCommutable = 1
Sam Koltonf7659d712017-05-23 10:08:55 +0000428} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000429
Sam Koltonf7659d712017-05-23 10:08:55 +0000430let SubtargetPredicate = isVI in {
Dmitry Preobrazhensky50805a02017-08-07 13:14:12 +0000431def V_INTERP_P1_F32_e64 : VOP3Interp <"v_interp_p1_f32", VOP3_INTERP>;
432def V_INTERP_P2_F32_e64 : VOP3Interp <"v_interp_p2_f32", VOP3_INTERP>;
433def V_INTERP_MOV_F32_e64 : VOP3Interp <"v_interp_mov_f32", VOP3_INTERP_MOV>;
434
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000435def V_PERM_B32 : VOP3Inst <"v_perm_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000436} // End SubtargetPredicate = isVI
437
Sam Koltonf7659d712017-05-23 10:08:55 +0000438let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000439
Matt Arsenault10268f92017-02-27 22:40:39 +0000440multiclass Ternary_i16_Pats <SDPatternOperator op1, SDPatternOperator op2,
441 Instruction inst, SDPatternOperator op3> {
Tom Stellard115a6152016-11-10 16:02:37 +0000442def : Pat<
443 (op2 (op1 i16:$src0, i16:$src1), i16:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000444 (inst i16:$src0, i16:$src1, i16:$src2, (i1 0))
Tom Stellard115a6152016-11-10 16:02:37 +0000445>;
446
447def : Pat<
448 (i32 (op3 (op2 (op1 i16:$src0, i16:$src1), i16:$src2))),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000449 (inst i16:$src0, i16:$src1, i16:$src2, (i1 0))
Tom Stellard115a6152016-11-10 16:02:37 +0000450>;
451
452def : Pat<
453 (i64 (op3 (op2 (op1 i16:$src0, i16:$src1), i16:$src2))),
454 (REG_SEQUENCE VReg_64,
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000455 (inst i16:$src0, i16:$src1, i16:$src2, (i1 0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000456 (V_MOV_B32_e32 (i32 0)), sub1)
457>;
458}
459
Matt Arsenault10268f92017-02-27 22:40:39 +0000460defm: Ternary_i16_Pats<mul, add, V_MAD_U16, zext>;
461defm: Ternary_i16_Pats<mul, add, V_MAD_I16, sext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000462
Sam Koltonf7659d712017-05-23 10:08:55 +0000463} // End Predicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +0000464
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000465let SubtargetPredicate = isGFX9 in {
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000466def V_PACK_B32_F16 : VOP3OpSelInst <"v_pack_b32_f16", VOP3OpSel_Profile<VOP_B32_F16_F16>>;
Matt Arsenaultc9f25172017-02-27 21:04:41 +0000467def V_LSHL_ADD_U32 : VOP3Inst <"v_lshl_add_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
468def V_ADD_LSHL_U32 : VOP3Inst <"v_add_lshl_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
469def V_ADD3_U32 : VOP3Inst <"v_add3_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
470def V_LSHL_OR_B32 : VOP3Inst <"v_lshl_or_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
471def V_AND_OR_B32 : VOP3Inst <"v_and_or_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
472def V_OR3_B32 : VOP3Inst <"v_or3_b32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
Matt Arsenault10268f92017-02-27 22:40:39 +0000473
Matt Arsenault03612632017-02-28 20:27:30 +0000474def V_XAD_U32 : VOP3Inst <"v_xad_u32", VOP3_Profile<VOP_I32_I32_I32_I32>>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000475
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000476def V_MED3_F16 : VOP3OpSelInst <"v_med3_f16", VOP3OpSel_Profile<VOP_F16_F16_F16_F16>, AMDGPUfmed3>;
477def V_MED3_I16 : VOP3OpSelInst <"v_med3_i16", VOP3OpSel_Profile<VOP_I16_I16_I16_I16>, AMDGPUsmed3>;
478def V_MED3_U16 : VOP3OpSelInst <"v_med3_u16", VOP3OpSel_Profile<VOP_I16_I16_I16_I16>, AMDGPUumed3>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000479
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000480def V_MIN3_F16 : VOP3OpSelInst <"v_min3_f16", VOP3OpSel_Profile<VOP_F16_F16_F16_F16>, AMDGPUfmin3>;
481def V_MIN3_I16 : VOP3OpSelInst <"v_min3_i16", VOP3OpSel_Profile<VOP_I16_I16_I16_I16>, AMDGPUsmin3>;
482def V_MIN3_U16 : VOP3OpSelInst <"v_min3_u16", VOP3OpSel_Profile<VOP_I16_I16_I16_I16>, AMDGPUumin3>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000483
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000484def V_MAX3_F16 : VOP3OpSelInst <"v_max3_f16", VOP3OpSel_Profile<VOP_F16_F16_F16_F16>, AMDGPUfmax3>;
485def V_MAX3_I16 : VOP3OpSelInst <"v_max3_i16", VOP3OpSel_Profile<VOP_I16_I16_I16_I16>, AMDGPUsmax3>;
486def V_MAX3_U16 : VOP3OpSelInst <"v_max3_u16", VOP3OpSel_Profile<VOP_I16_I16_I16_I16>, AMDGPUumax3>;
487
488def V_ADD_I16 : VOP3OpSelInst <"v_add_i16", VOP3OpSel_Profile<VOP_I16_I16_I16>>;
489def V_SUB_I16 : VOP3OpSelInst <"v_sub_i16", VOP3OpSel_Profile<VOP_I16_I16_I16>>;
490
491def V_MAD_U32_U16 : VOP3OpSelInst <"v_mad_u32_u16", VOP3OpSel_Profile<VOP_I32_I16_I16_I32>>;
492def V_MAD_I32_I16 : VOP3OpSelInst <"v_mad_i32_i16", VOP3OpSel_Profile<VOP_I32_I16_I16_I32>>;
493
494def V_CVT_PKNORM_I16_F16 : VOP3OpSelInst <"v_cvt_pknorm_i16_f16", VOP3OpSel_Profile<VOP_B32_F16_F16>>;
495def V_CVT_PKNORM_U16_F16 : VOP3OpSelInst <"v_cvt_pknorm_u16_f16", VOP3OpSel_Profile<VOP_B32_F16_F16>>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000496} // End SubtargetPredicate = isGFX9
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000497
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000498//===----------------------------------------------------------------------===//
499// Integer Clamp Patterns
500//===----------------------------------------------------------------------===//
501
502class getClampPat<VOPProfile P, SDPatternOperator node> {
503 dag ret3 = (P.DstVT (node P.Src0VT:$src0, P.Src1VT:$src1, P.Src2VT:$src2));
504 dag ret2 = (P.DstVT (node P.Src0VT:$src0, P.Src1VT:$src1));
505 dag ret1 = (P.DstVT (node P.Src0VT:$src0));
506 dag ret = !if(!eq(P.NumSrcArgs, 3), ret3,
507 !if(!eq(P.NumSrcArgs, 2), ret2,
508 ret1));
509}
510
511class getClampRes<VOPProfile P, Instruction inst> {
512 dag ret3 = (inst P.Src0VT:$src0, P.Src1VT:$src1, P.Src2VT:$src2, (i1 0));
513 dag ret2 = (inst P.Src0VT:$src0, P.Src1VT:$src1, (i1 0));
514 dag ret1 = (inst P.Src0VT:$src0, (i1 0));
515 dag ret = !if(!eq(P.NumSrcArgs, 3), ret3,
516 !if(!eq(P.NumSrcArgs, 2), ret2,
517 ret1));
518}
519
520class IntClampPat<VOP3Inst inst, SDPatternOperator node> : Pat<
521 getClampPat<inst.Pfl, node>.ret,
522 getClampRes<inst.Pfl, inst>.ret
523>;
524
525def : IntClampPat<V_MAD_I32_I24, AMDGPUmad_i24>;
526def : IntClampPat<V_MAD_U32_U24, AMDGPUmad_u24>;
527
528def : IntClampPat<V_SAD_U8, int_amdgcn_sad_u8>;
529def : IntClampPat<V_SAD_HI_U8, int_amdgcn_sad_hi_u8>;
530def : IntClampPat<V_SAD_U16, int_amdgcn_sad_u16>;
531
532def : IntClampPat<V_MSAD_U8, int_amdgcn_msad_u8>;
533def : IntClampPat<V_MQSAD_PK_U16_U8, int_amdgcn_mqsad_pk_u16_u8>;
534
535def : IntClampPat<V_QSAD_PK_U16_U8, int_amdgcn_qsad_pk_u16_u8>;
536def : IntClampPat<V_MQSAD_U32_U8, int_amdgcn_mqsad_u32_u8>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000537
538//===----------------------------------------------------------------------===//
539// Target
540//===----------------------------------------------------------------------===//
541
542//===----------------------------------------------------------------------===//
543// SI
544//===----------------------------------------------------------------------===//
545
546let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
547
548multiclass VOP3_Real_si<bits<9> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000549 def _si : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
550 VOP3e_si <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000551}
552
553multiclass VOP3be_Real_si<bits<9> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000554 def _si : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
555 VOP3be_si <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000556}
557
558} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
559
560defm V_MAD_LEGACY_F32 : VOP3_Real_si <0x140>;
561defm V_MAD_F32 : VOP3_Real_si <0x141>;
562defm V_MAD_I32_I24 : VOP3_Real_si <0x142>;
563defm V_MAD_U32_U24 : VOP3_Real_si <0x143>;
564defm V_CUBEID_F32 : VOP3_Real_si <0x144>;
565defm V_CUBESC_F32 : VOP3_Real_si <0x145>;
566defm V_CUBETC_F32 : VOP3_Real_si <0x146>;
567defm V_CUBEMA_F32 : VOP3_Real_si <0x147>;
568defm V_BFE_U32 : VOP3_Real_si <0x148>;
569defm V_BFE_I32 : VOP3_Real_si <0x149>;
570defm V_BFI_B32 : VOP3_Real_si <0x14a>;
571defm V_FMA_F32 : VOP3_Real_si <0x14b>;
572defm V_FMA_F64 : VOP3_Real_si <0x14c>;
573defm V_LERP_U8 : VOP3_Real_si <0x14d>;
574defm V_ALIGNBIT_B32 : VOP3_Real_si <0x14e>;
575defm V_ALIGNBYTE_B32 : VOP3_Real_si <0x14f>;
576defm V_MULLIT_F32 : VOP3_Real_si <0x150>;
577defm V_MIN3_F32 : VOP3_Real_si <0x151>;
578defm V_MIN3_I32 : VOP3_Real_si <0x152>;
579defm V_MIN3_U32 : VOP3_Real_si <0x153>;
580defm V_MAX3_F32 : VOP3_Real_si <0x154>;
581defm V_MAX3_I32 : VOP3_Real_si <0x155>;
582defm V_MAX3_U32 : VOP3_Real_si <0x156>;
583defm V_MED3_F32 : VOP3_Real_si <0x157>;
584defm V_MED3_I32 : VOP3_Real_si <0x158>;
585defm V_MED3_U32 : VOP3_Real_si <0x159>;
586defm V_SAD_U8 : VOP3_Real_si <0x15a>;
587defm V_SAD_HI_U8 : VOP3_Real_si <0x15b>;
588defm V_SAD_U16 : VOP3_Real_si <0x15c>;
589defm V_SAD_U32 : VOP3_Real_si <0x15d>;
590defm V_CVT_PK_U8_F32 : VOP3_Real_si <0x15e>;
591defm V_DIV_FIXUP_F32 : VOP3_Real_si <0x15f>;
592defm V_DIV_FIXUP_F64 : VOP3_Real_si <0x160>;
593defm V_LSHL_B64 : VOP3_Real_si <0x161>;
594defm V_LSHR_B64 : VOP3_Real_si <0x162>;
595defm V_ASHR_I64 : VOP3_Real_si <0x163>;
596defm V_ADD_F64 : VOP3_Real_si <0x164>;
597defm V_MUL_F64 : VOP3_Real_si <0x165>;
598defm V_MIN_F64 : VOP3_Real_si <0x166>;
599defm V_MAX_F64 : VOP3_Real_si <0x167>;
600defm V_LDEXP_F64 : VOP3_Real_si <0x168>;
601defm V_MUL_LO_U32 : VOP3_Real_si <0x169>;
602defm V_MUL_HI_U32 : VOP3_Real_si <0x16a>;
603defm V_MUL_LO_I32 : VOP3_Real_si <0x16b>;
604defm V_MUL_HI_I32 : VOP3_Real_si <0x16c>;
605defm V_DIV_SCALE_F32 : VOP3be_Real_si <0x16d>;
606defm V_DIV_SCALE_F64 : VOP3be_Real_si <0x16e>;
607defm V_DIV_FMAS_F32 : VOP3_Real_si <0x16f>;
608defm V_DIV_FMAS_F64 : VOP3_Real_si <0x170>;
609defm V_MSAD_U8 : VOP3_Real_si <0x171>;
610defm V_MQSAD_PK_U16_U8 : VOP3_Real_si <0x173>;
611defm V_TRIG_PREOP_F64 : VOP3_Real_si <0x174>;
612
613//===----------------------------------------------------------------------===//
614// CI
615//===----------------------------------------------------------------------===//
616
617multiclass VOP3_Real_ci<bits<9> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000618 def _ci : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
619 VOP3e_si <op, !cast<VOP3_Pseudo>(NAME).Pfl> {
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000620 let AssemblerPredicates = [isCIOnly];
621 let DecoderNamespace = "CI";
622 }
623}
624
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000625multiclass VOP3be_Real_ci<bits<9> op> {
626 def _ci : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.SI>,
627 VOP3be_si <op, !cast<VOP3_Pseudo>(NAME).Pfl> {
628 let AssemblerPredicates = [isCIOnly];
629 let DecoderNamespace = "CI";
630 }
631}
632
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000633defm V_QSAD_PK_U16_U8 : VOP3_Real_ci <0x172>;
Dmitry Preobrazhensky3bff0c82017-04-12 15:36:09 +0000634defm V_MQSAD_U32_U8 : VOP3_Real_ci <0x175>;
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000635defm V_MAD_U64_U32 : VOP3be_Real_ci <0x176>;
636defm V_MAD_I64_I32 : VOP3be_Real_ci <0x177>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000637
638//===----------------------------------------------------------------------===//
639// VI
640//===----------------------------------------------------------------------===//
641
642let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
643
644multiclass VOP3_Real_vi<bits<10> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000645 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
646 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000647}
648
649multiclass VOP3be_Real_vi<bits<10> op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000650 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
651 VOP3be_vi <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000652}
653
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000654multiclass VOP3OpSel_Real_gfx9<bits<10> op> {
655 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
656 VOP3OpSel_gfx9 <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
657}
658
Dmitry Preobrazhensky50805a02017-08-07 13:14:12 +0000659multiclass VOP3Interp_Real_vi<bits<10> op> {
660 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
661 VOP3Interp_vi <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
662}
663
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000664} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
665
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000666let AssemblerPredicates = [isVIOnly], DecoderNamespace = "VI" in {
667
668multiclass VOP3_F16_Real_vi<bits<10> op> {
669 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(NAME), SIEncodingFamily.VI>,
670 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME).Pfl>;
671}
672
673} // End AssemblerPredicates = [isVIOnly], DecoderNamespace = "VI"
674
675let AssemblerPredicates = [isGFX9], DecoderNamespace = "GFX9" in {
676
677multiclass VOP3_F16_Real_gfx9<bits<10> op, string OpName, string AsmName> {
678 def _vi : VOP3_Real<!cast<VOP3_Pseudo>(OpName), SIEncodingFamily.GFX9>,
679 VOP3e_vi <op, !cast<VOP3_Pseudo>(OpName).Pfl> {
680 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName);
681 let AsmString = AsmName # ps.AsmOperands;
682 }
683}
684
685} // End AssemblerPredicates = [isGFX9], DecoderNamespace = "GFX9"
686
Dmitry Preobrazhensky895d3772017-03-22 13:31:01 +0000687defm V_MAD_U64_U32 : VOP3be_Real_vi <0x1E8>;
688defm V_MAD_I64_I32 : VOP3be_Real_vi <0x1E9>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000689
690defm V_MAD_LEGACY_F32 : VOP3_Real_vi <0x1c0>;
691defm V_MAD_F32 : VOP3_Real_vi <0x1c1>;
692defm V_MAD_I32_I24 : VOP3_Real_vi <0x1c2>;
693defm V_MAD_U32_U24 : VOP3_Real_vi <0x1c3>;
694defm V_CUBEID_F32 : VOP3_Real_vi <0x1c4>;
695defm V_CUBESC_F32 : VOP3_Real_vi <0x1c5>;
696defm V_CUBETC_F32 : VOP3_Real_vi <0x1c6>;
697defm V_CUBEMA_F32 : VOP3_Real_vi <0x1c7>;
698defm V_BFE_U32 : VOP3_Real_vi <0x1c8>;
699defm V_BFE_I32 : VOP3_Real_vi <0x1c9>;
700defm V_BFI_B32 : VOP3_Real_vi <0x1ca>;
701defm V_FMA_F32 : VOP3_Real_vi <0x1cb>;
702defm V_FMA_F64 : VOP3_Real_vi <0x1cc>;
703defm V_LERP_U8 : VOP3_Real_vi <0x1cd>;
704defm V_ALIGNBIT_B32 : VOP3_Real_vi <0x1ce>;
705defm V_ALIGNBYTE_B32 : VOP3_Real_vi <0x1cf>;
706defm V_MIN3_F32 : VOP3_Real_vi <0x1d0>;
707defm V_MIN3_I32 : VOP3_Real_vi <0x1d1>;
708defm V_MIN3_U32 : VOP3_Real_vi <0x1d2>;
709defm V_MAX3_F32 : VOP3_Real_vi <0x1d3>;
710defm V_MAX3_I32 : VOP3_Real_vi <0x1d4>;
711defm V_MAX3_U32 : VOP3_Real_vi <0x1d5>;
712defm V_MED3_F32 : VOP3_Real_vi <0x1d6>;
713defm V_MED3_I32 : VOP3_Real_vi <0x1d7>;
714defm V_MED3_U32 : VOP3_Real_vi <0x1d8>;
715defm V_SAD_U8 : VOP3_Real_vi <0x1d9>;
716defm V_SAD_HI_U8 : VOP3_Real_vi <0x1da>;
717defm V_SAD_U16 : VOP3_Real_vi <0x1db>;
718defm V_SAD_U32 : VOP3_Real_vi <0x1dc>;
719defm V_CVT_PK_U8_F32 : VOP3_Real_vi <0x1dd>;
720defm V_DIV_FIXUP_F32 : VOP3_Real_vi <0x1de>;
721defm V_DIV_FIXUP_F64 : VOP3_Real_vi <0x1df>;
722defm V_DIV_SCALE_F32 : VOP3be_Real_vi <0x1e0>;
723defm V_DIV_SCALE_F64 : VOP3be_Real_vi <0x1e1>;
724defm V_DIV_FMAS_F32 : VOP3_Real_vi <0x1e2>;
725defm V_DIV_FMAS_F64 : VOP3_Real_vi <0x1e3>;
726defm V_MSAD_U8 : VOP3_Real_vi <0x1e4>;
727defm V_QSAD_PK_U16_U8 : VOP3_Real_vi <0x1e5>;
728defm V_MQSAD_PK_U16_U8 : VOP3_Real_vi <0x1e6>;
729defm V_MQSAD_U32_U8 : VOP3_Real_vi <0x1e7>;
730
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000731defm V_PERM_B32 : VOP3_Real_vi <0x1ed>;
732
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000733defm V_MAD_F16 : VOP3_F16_Real_vi <0x1ea>;
734defm V_MAD_U16 : VOP3_F16_Real_vi <0x1eb>;
735defm V_MAD_I16 : VOP3_F16_Real_vi <0x1ec>;
736defm V_FMA_F16 : VOP3_F16_Real_vi <0x1ee>;
737defm V_DIV_FIXUP_F16 : VOP3_F16_Real_vi <0x1ef>;
738
739defm V_MAD_LEGACY_F16 : VOP3_F16_Real_gfx9 <0x1ea, "V_MAD_F16", "v_mad_legacy_f16">;
740defm V_MAD_LEGACY_U16 : VOP3_F16_Real_gfx9 <0x1eb, "V_MAD_U16", "v_mad_legacy_u16">;
741defm V_MAD_LEGACY_I16 : VOP3_F16_Real_gfx9 <0x1ec, "V_MAD_I16", "v_mad_legacy_i16">;
742defm V_FMA_LEGACY_F16 : VOP3_F16_Real_gfx9 <0x1ee, "V_FMA_F16", "v_fma_legacy_f16">;
743defm V_DIV_FIXUP_LEGACY_F16 : VOP3_F16_Real_gfx9 <0x1ef, "V_DIV_FIXUP_F16", "v_div_fixup_legacy_f16">;
744
745defm V_MAD_F16_gfx9 : VOP3_F16_Real_gfx9 <0x203, "V_MAD_F16_gfx9", "v_mad_f16">;
746defm V_MAD_U16_gfx9 : VOP3_F16_Real_gfx9 <0x204, "V_MAD_U16_gfx9", "v_mad_u16">;
747defm V_MAD_I16_gfx9 : VOP3_F16_Real_gfx9 <0x205, "V_MAD_I16_gfx9", "v_mad_i16">;
748defm V_FMA_F16_gfx9 : VOP3_F16_Real_gfx9 <0x206, "V_FMA_F16_gfx9", "v_fma_f16">;
749defm V_DIV_FIXUP_F16_gfx9 : VOP3_F16_Real_gfx9 <0x207, "V_DIV_FIXUP_F16_gfx9", "v_div_fixup_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000750
Dmitry Preobrazhensky50805a02017-08-07 13:14:12 +0000751defm V_INTERP_P1_F32_e64 : VOP3Interp_Real_vi <0x270>;
752defm V_INTERP_P2_F32_e64 : VOP3Interp_Real_vi <0x271>;
753defm V_INTERP_MOV_F32_e64 : VOP3Interp_Real_vi <0x272>;
754
755defm V_INTERP_P1LL_F16 : VOP3Interp_Real_vi <0x274>;
756defm V_INTERP_P1LV_F16 : VOP3Interp_Real_vi <0x275>;
757defm V_INTERP_P2_F16 : VOP3Interp_Real_vi <0x276>;
Valery Pykhtine330cfa2016-09-20 10:41:16 +0000758defm V_ADD_F64 : VOP3_Real_vi <0x280>;
759defm V_MUL_F64 : VOP3_Real_vi <0x281>;
760defm V_MIN_F64 : VOP3_Real_vi <0x282>;
761defm V_MAX_F64 : VOP3_Real_vi <0x283>;
762defm V_LDEXP_F64 : VOP3_Real_vi <0x284>;
763defm V_MUL_LO_U32 : VOP3_Real_vi <0x285>;
764
765// removed from VI as identical to V_MUL_LO_U32
766let isAsmParserOnly = 1 in {
767defm V_MUL_LO_I32 : VOP3_Real_vi <0x285>;
768}
769
770defm V_MUL_HI_U32 : VOP3_Real_vi <0x286>;
771defm V_MUL_HI_I32 : VOP3_Real_vi <0x287>;
772
773defm V_LSHLREV_B64 : VOP3_Real_vi <0x28f>;
774defm V_LSHRREV_B64 : VOP3_Real_vi <0x290>;
775defm V_ASHRREV_I64 : VOP3_Real_vi <0x291>;
776defm V_TRIG_PREOP_F64 : VOP3_Real_vi <0x292>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000777
Matt Arsenaultc9f25172017-02-27 21:04:41 +0000778defm V_LSHL_ADD_U32 : VOP3_Real_vi <0x1fd>;
779defm V_ADD_LSHL_U32 : VOP3_Real_vi <0x1fe>;
780defm V_ADD3_U32 : VOP3_Real_vi <0x1ff>;
781defm V_LSHL_OR_B32 : VOP3_Real_vi <0x200>;
782defm V_AND_OR_B32 : VOP3_Real_vi <0x201>;
783defm V_OR3_B32 : VOP3_Real_vi <0x202>;
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000784defm V_PACK_B32_F16 : VOP3OpSel_Real_gfx9 <0x2a0>;
Matt Arsenault10268f92017-02-27 22:40:39 +0000785
Matt Arsenault03612632017-02-28 20:27:30 +0000786defm V_XAD_U32 : VOP3_Real_vi <0x1f3>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000787
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000788defm V_MIN3_F16 : VOP3OpSel_Real_gfx9 <0x1f4>;
789defm V_MIN3_I16 : VOP3OpSel_Real_gfx9 <0x1f5>;
790defm V_MIN3_U16 : VOP3OpSel_Real_gfx9 <0x1f6>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000791
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000792defm V_MAX3_F16 : VOP3OpSel_Real_gfx9 <0x1f7>;
793defm V_MAX3_I16 : VOP3OpSel_Real_gfx9 <0x1f8>;
794defm V_MAX3_U16 : VOP3OpSel_Real_gfx9 <0x1f9>;
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000795
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000796defm V_MED3_F16 : VOP3OpSel_Real_gfx9 <0x1fa>;
797defm V_MED3_I16 : VOP3OpSel_Real_gfx9 <0x1fb>;
798defm V_MED3_U16 : VOP3OpSel_Real_gfx9 <0x1fc>;
799
800defm V_ADD_I16 : VOP3OpSel_Real_gfx9 <0x29e>;
801defm V_SUB_I16 : VOP3OpSel_Real_gfx9 <0x29f>;
802
803defm V_MAD_U32_U16 : VOP3OpSel_Real_gfx9 <0x1f1>;
804defm V_MAD_I32_I16 : VOP3OpSel_Real_gfx9 <0x1f2>;
805
806defm V_CVT_PKNORM_I16_F16 : VOP3OpSel_Real_gfx9 <0x299>;
807defm V_CVT_PKNORM_U16_F16 : VOP3OpSel_Real_gfx9 <0x29a>;