blob: bfbcdf25f151b59f5592ba1522423b5e8a7adfe3 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
2//
Chris Lattnerb4299832006-06-16 20:22:01 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattnerb4299832006-06-16 20:22:01 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner2d4e8f72006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner7ecbd302006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +000020 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +000021 let ParserMatchClass = PPCS16ImmAsmOperand;
Chris Lattner7ecbd302006-06-26 23:53:10 +000022}
23def u16imm64 : Operand<i64> {
24 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +000025 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +000026 let ParserMatchClass = PPCU16ImmAsmOperand;
Chris Lattner7ecbd302006-06-26 23:53:10 +000027}
Ulrich Weigand5a02a022013-06-26 13:49:53 +000028def s17imm64 : Operand<i64> {
29 // This operand type is used for addis/lis to allow the assembler parser
30 // to accept immediates in the range -65536..65535 for compatibility with
31 // the GNU assembler. The operand is treated as 16-bit otherwise.
32 let PrintMethod = "printS16ImmOperand";
33 let EncoderMethod = "getImm16Encoding";
34 let ParserMatchClass = PPCS17ImmAsmOperand;
35}
Hal Finkelefe4a442012-09-05 19:22:27 +000036def tocentry : Operand<iPTR> {
Ulrich Weigandfd245442013-03-19 19:50:30 +000037 let MIOperandInfo = (ops i64imm:$imm);
Hal Finkelefe4a442012-09-05 19:22:27 +000038}
Ulrich Weigand5b427592013-07-05 12:22:36 +000039def PPCTLSRegOperand : AsmOperandClass {
40 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
41 let RenderMethod = "addTLSRegOperands";
42}
Bill Schmidtca4a0c92012-12-04 16:18:08 +000043def tlsreg : Operand<i64> {
44 let EncoderMethod = "getTLSRegEncoding";
Ulrich Weigand5b427592013-07-05 12:22:36 +000045 let ParserMatchClass = PPCTLSRegOperand;
Bill Schmidtca4a0c92012-12-04 16:18:08 +000046}
Bill Schmidtc56f1d32012-12-11 20:30:11 +000047def tlsgd : Operand<i64> {}
Ulrich Weigand5143bab2013-07-02 21:31:04 +000048def tlscall : Operand<i64> {
49 let PrintMethod = "printTLSCall";
50 let MIOperandInfo = (ops calltarget:$func, tlsgd:$sym);
51 let EncoderMethod = "getTLSCallEncoding";
52}
Chris Lattner2d4e8f72006-06-20 21:23:06 +000053
Chris Lattner52a956d2006-06-20 23:18:58 +000054//===----------------------------------------------------------------------===//
55// 64-bit transformation functions.
56//
Chris Lattner2d4e8f72006-06-20 21:23:06 +000057
Chris Lattner52a956d2006-06-20 23:18:58 +000058def SHL64 : SDNodeXForm<imm, [{
59 // Transformation function: 63 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +000060 return getI32Imm(63 - N->getZExtValue());
Chris Lattner52a956d2006-06-20 23:18:58 +000061}]>;
62
63def SRL64 : SDNodeXForm<imm, [{
64 // Transformation function: 64 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +000065 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattner52a956d2006-06-20 23:18:58 +000066}]>;
67
68def HI32_48 : SDNodeXForm<imm, [{
69 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +000070 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattner52a956d2006-06-20 23:18:58 +000071}]>;
72
73def HI48_64 : SDNodeXForm<imm, [{
74 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +000075 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattner52a956d2006-06-20 23:18:58 +000076}]>;
Chris Lattner2d4e8f72006-06-20 21:23:06 +000077
Chris Lattnerb4299832006-06-16 20:22:01 +000078
79//===----------------------------------------------------------------------===//
Chris Lattner44dbdbe2006-11-14 18:44:47 +000080// Calls.
81//
82
Hal Finkelb4b99e52013-12-17 23:05:18 +000083let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Ulrich Weigand410a40b2013-03-26 10:53:03 +000084let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Hal Finkel500b0042013-04-10 06:42:34 +000085 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR8] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +000086 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
87 []>,
Ulrich Weigand410a40b2013-03-26 10:53:03 +000088 Requires<[In64BitMode]>;
Hal Finkel500b0042013-04-10 06:42:34 +000089 def BCCTR8 : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +000090 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
91 []>,
Hal Finkel500b0042013-04-10 06:42:34 +000092 Requires<[In64BitMode]>;
93 }
Ulrich Weigand410a40b2013-03-26 10:53:03 +000094}
95
Chris Lattner44dbdbe2006-11-14 18:44:47 +000096let Defs = [LR8] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +000097 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +000098 PPC970_Unit_BRU;
99
Ulrich Weigand410a40b2013-03-26 10:53:03 +0000100let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
101 let Defs = [CTR8], Uses = [CTR8] in {
102 def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
103 "bdz $dst">;
104 def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
105 "bdnz $dst">;
106 }
Hal Finkel5711eca2013-04-09 22:58:37 +0000107
108 let isReturn = 1, Defs = [CTR8], Uses = [CTR8, LR8, RM] in {
109 def BDZLR8 : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000110 "bdzlr", IIC_BrB, []>;
Hal Finkel5711eca2013-04-09 22:58:37 +0000111 def BDNZLR8 : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000112 "bdnzlr", IIC_BrB, []>;
Hal Finkel5711eca2013-04-09 22:58:37 +0000113 }
Ulrich Weigand410a40b2013-03-26 10:53:03 +0000114}
115
Hal Finkel5711eca2013-04-09 22:58:37 +0000116
117
Roman Divackyef21be22012-03-06 16:41:49 +0000118let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000119 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000120 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000121 def BL8 : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000122 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000123
Ulrich Weigand42a09dc2013-07-02 21:31:59 +0000124 def BL8_TLS : IForm<18, 0, 1, (outs), (ins tlscall:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000125 "bl $func", IIC_BrB, []>;
Ulrich Weigand42a09dc2013-07-02 21:31:59 +0000126
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000127 def BLA8 : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000128 "bla $func", IIC_BrB, [(PPCcall (i64 imm:$func))]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000129 }
130 let Uses = [RM], isCodeGenOnly = 1 in {
131 def BL8_NOP : IForm_and_DForm_4_zero<18, 0, 1, 24,
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000132 (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000133 "bl $func\n\tnop", IIC_BrB, []>;
Hal Finkel51861b42012-03-31 14:45:15 +0000134
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000135 def BL8_NOP_TLS : IForm_and_DForm_4_zero<18, 0, 1, 24,
136 (outs), (ins tlscall:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000137 "bl $func\n\tnop", IIC_BrB, []>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000138
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000139 def BLA8_NOP : IForm_and_DForm_4_zero<18, 1, 1, 24,
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000140 (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000141 "bla $func\n\tnop", IIC_BrB,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000142 [(PPCcall_nop (i64 imm:$func))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000143 }
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000144 let Uses = [CTR8, RM] in {
145 def BCTRL8 : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000146 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000147 Requires<[In64BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +0000148
149 let isCodeGenOnly = 1 in
Hal Finkel500b0042013-04-10 06:42:34 +0000150 def BCCTRL8 : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000151 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
152 []>,
Hal Finkel500b0042013-04-10 06:42:34 +0000153 Requires<[In64BitMode]>;
Dale Johannesene395d782008-10-23 20:41:28 +0000154 }
Chris Lattner43df5b32007-02-25 05:34:32 +0000155}
Hal Finkel654d43b2013-04-12 02:18:09 +0000156} // Interpretation64Bit
Chris Lattner43df5b32007-02-25 05:34:32 +0000157
Hal Finkelb4b99e52013-12-17 23:05:18 +0000158// FIXME: Duplicating this for the asm parser should be unnecessary, but the
159// previous definition must be marked as CodeGen only to prevent decoding
160// conflicts.
161let Interpretation64Bit = 1, isAsmParserOnly = 1 in
162let isCall = 1, PPC970_Unit = 7, Defs = [LR8], Uses = [RM] in
163def BL8_TLS_ : IForm<18, 0, 1, (outs), (ins tlscall:$func),
164 "bl $func", IIC_BrB, []>;
165
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000166// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000167def : Pat<(PPCcall (i64 tglobaladdr:$dst)),
168 (BL8 tglobaladdr:$dst)>;
169def : Pat<(PPCcall_nop (i64 tglobaladdr:$dst)),
170 (BL8_NOP tglobaladdr:$dst)>;
Nicolas Geoffray89d81872007-02-27 13:01:19 +0000171
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000172def : Pat<(PPCcall (i64 texternalsym:$dst)),
173 (BL8 texternalsym:$dst)>;
174def : Pat<(PPCcall_nop (i64 texternalsym:$dst)),
175 (BL8_NOP texternalsym:$dst)>;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000176
Evan Cheng32e376f2008-07-12 02:23:19 +0000177// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +0000178let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +0000179 let Defs = [CR0] in {
Evan Cheng32e376f2008-07-12 02:23:19 +0000180 def ATOMIC_LOAD_ADD_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000181 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_ADD_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000182 [(set i64:$dst, (atomic_load_add_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000183 def ATOMIC_LOAD_SUB_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000184 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_SUB_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000185 [(set i64:$dst, (atomic_load_sub_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000186 def ATOMIC_LOAD_OR_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000187 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_OR_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000188 [(set i64:$dst, (atomic_load_or_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000189 def ATOMIC_LOAD_XOR_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000190 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_XOR_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000191 [(set i64:$dst, (atomic_load_xor_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000192 def ATOMIC_LOAD_AND_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000193 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_AND_i64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000194 [(set i64:$dst, (atomic_load_and_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000195 def ATOMIC_LOAD_NAND_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000196 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_NAND_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000197 [(set i64:$dst, (atomic_load_nand_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000198
Dale Johannesendec51702008-08-22 03:49:10 +0000199 def ATOMIC_CMP_SWAP_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000200 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$old, g8rc:$new), "#ATOMIC_CMP_SWAP_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000201 [(set i64:$dst, (atomic_cmp_swap_64 xoaddr:$ptr, i64:$old, i64:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000202
Dale Johannesen765065c2008-08-25 21:09:52 +0000203 def ATOMIC_SWAP_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000204 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$new), "#ATOMIC_SWAP_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000205 [(set i64:$dst, (atomic_swap_64 xoaddr:$ptr, i64:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +0000206 }
Evan Cheng5102bd92008-04-19 02:30:38 +0000207}
208
Evan Cheng32e376f2008-07-12 02:23:19 +0000209// Instructions to support atomic operations
Ulrich Weigand136ac222013-04-26 16:53:15 +0000210def LDARX : XForm_1<31, 84, (outs g8rc:$rD), (ins memrr:$ptr),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000211 "ldarx $rD, $ptr", IIC_LdStLDARX,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000212 [(set i64:$rD, (PPClarx xoaddr:$ptr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +0000213
214let Defs = [CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000215def STDCX : XForm_1<31, 214, (outs), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000216 "stdcx. $rS, $dst", IIC_LdStSTDCX,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000217 [(PPCstcx i64:$rS, xoaddr:$dst)]>,
Evan Cheng32e376f2008-07-12 02:23:19 +0000218 isDOT;
219
Hal Finkelb4b99e52013-12-17 23:05:18 +0000220let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000221let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000222def TCRETURNdi8 :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000223 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000224 "#TC_RETURNd8 $dst $offset",
225 []>;
226
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000227let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000228def TCRETURNai8 :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000229 "#TC_RETURNa8 $func $offset",
230 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
231
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000232let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000233def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000234 "#TC_RETURNr8 $dst $offset",
235 []>;
236
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000237let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Ulrich Weigand410a40b2013-03-26 10:53:03 +0000238 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR8, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +0000239def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
240 []>,
Ulrich Weigand410a40b2013-03-26 10:53:03 +0000241 Requires<[In64BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000242
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000243let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000244 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000245def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000246 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000247 []>;
248
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000249let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000250 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000251def TAILBA8 : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000252 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000253 []>;
Hal Finkel654d43b2013-04-12 02:18:09 +0000254} // Interpretation64Bit
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000255
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000256def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
257 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
258
259def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
260 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
261
262def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
263 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
264
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000265
Hal Finkel25aab012013-03-28 03:38:08 +0000266// 64-bit CR instructions
Hal Finkelb4b99e52013-12-17 23:05:18 +0000267let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Hal Finkelb47a69a2013-04-07 14:33:13 +0000268let neverHasSideEffects = 1 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000269def MTOCRF8: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins g8rc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000270 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000271 PPC970_DGroup_First, PPC970_Unit_CRU;
272
273def MTCRF8 : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000274 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Hal Finkelac9df3d2011-12-07 06:34:06 +0000275 PPC970_MicroCode, PPC970_Unit_CRU;
276
Hal Finkel7fe6a532013-09-12 05:24:49 +0000277let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000278def MFOCRF8: XFXForm_5a<31, 19, (outs g8rc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +0000279 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000280 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +0000281
Ulrich Weigand136ac222013-04-26 16:53:15 +0000282def MFCR8 : XFXForm_3<31, 19, (outs g8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000283 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelac9df3d2011-12-07 06:34:06 +0000284 PPC970_MicroCode, PPC970_Unit_CRU;
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000285} // neverHasSideEffects = 1
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000286
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000287let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +0000288 let Defs = [CTR8] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000289 def EH_SjLj_SetJmp64 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +0000290 "#EH_SJLJ_SETJMP64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000291 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +0000292 Requires<[In64BitMode]>;
293 let isTerminator = 1 in
294 def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf),
295 "#EH_SJLJ_LONGJMP64",
296 [(PPCeh_sjlj_longjmp addr:$buf)]>,
297 Requires<[In64BitMode]>;
298}
299
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000300//===----------------------------------------------------------------------===//
301// 64-bit SPR manipulation instrs.
302
Dale Johannesene395d782008-10-23 20:41:28 +0000303let Uses = [CTR8] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000304def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs g8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000305 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000306 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +0000307}
Ulrich Weigandc8868102013-03-25 19:05:30 +0000308let Pattern = [(PPCmtctr i64:$rS)], Defs = [CTR8] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000309def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000310 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000311 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner3b587342006-06-27 18:36:44 +0000312}
Hal Finkelb4b99e52013-12-17 23:05:18 +0000313let hasSideEffects = 1, Defs = [CTR8] in {
Hal Finkel25c19922013-05-15 21:37:41 +0000314let Pattern = [(int_ppc_mtctr i64:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +0000315def MTCTR8loop : XFXForm_7_ext<31, 467, 9, (outs), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000316 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +0000317 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +0000318}
Chris Lattnerd48ce272006-06-27 18:18:41 +0000319
Hal Finkelb4b99e52013-12-17 23:05:18 +0000320let Pattern = [(set i64:$rT, readcyclecounter)] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000321def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs g8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000322 "mfspr $rT, 268", IIC_SprMFTB>,
Hal Finkel70381a72012-08-04 14:10:46 +0000323 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel895a5f52012-08-07 17:04:20 +0000324// Note that encoding mftb using mfspr is now the preferred form,
325// and has been since at least ISA v2.03. The mftb instruction has
326// now been phased out. Using mfspr, however, is known not to work on
327// the POWER3.
Hal Finkel70381a72012-08-04 14:10:46 +0000328
Evan Cheng3e18e502007-09-11 19:55:27 +0000329let Defs = [X1], Uses = [X1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000330def DYNALLOC8 : Pseudo<(outs g8rc:$result), (ins g8rc:$negsize, memri:$fpsi),"#DYNALLOC8",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000331 [(set i64:$result,
332 (PPCdynalloc i64:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000333
Dale Johannesene395d782008-10-23 20:41:28 +0000334let Defs = [LR8] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000335def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000336 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000337 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +0000338}
339let Uses = [LR8] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000340def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs g8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000341 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000342 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +0000343}
Hal Finkel654d43b2013-04-12 02:18:09 +0000344} // Interpretation64Bit
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000345
Chris Lattnerd48ce272006-06-27 18:18:41 +0000346//===----------------------------------------------------------------------===//
Chris Lattnerb4299832006-06-16 20:22:01 +0000347// Fixed point instructions.
348//
349
350let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel654d43b2013-04-12 02:18:09 +0000351let Interpretation64Bit = 1 in {
352let neverHasSideEffects = 1 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +0000353let isCodeGenOnly = 1 in {
Chris Lattnerb4299832006-06-16 20:22:01 +0000354
Hal Finkel686f2ee2012-08-28 02:10:33 +0000355let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +0000356def LI8 : DForm_2_r0<14, (outs g8rc:$rD), (ins s16imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000357 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +0000358 [(set i64:$rD, imm64SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000359def LIS8 : DForm_2_r0<15, (outs g8rc:$rD), (ins s17imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000360 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000361 [(set i64:$rD, imm16ShiftedSExt:$imm)]>;
Hal Finkel686f2ee2012-08-28 02:10:33 +0000362}
Chris Lattner7e742e42006-06-20 22:34:10 +0000363
364// Logical ops.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000365defm NAND8: XForm_6r<31, 476, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000366 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000367 [(set i64:$rA, (not (and i64:$rS, i64:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000368defm AND8 : XForm_6r<31, 28, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000369 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000370 [(set i64:$rA, (and i64:$rS, i64:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000371defm ANDC8: XForm_6r<31, 60, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000372 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000373 [(set i64:$rA, (and i64:$rS, (not i64:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000374defm OR8 : XForm_6r<31, 444, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000375 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000376 [(set i64:$rA, (or i64:$rS, i64:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000377defm NOR8 : XForm_6r<31, 124, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000378 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000379 [(set i64:$rA, (not (or i64:$rS, i64:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000380defm ORC8 : XForm_6r<31, 412, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000381 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000382 [(set i64:$rA, (or i64:$rS, (not i64:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000383defm EQV8 : XForm_6r<31, 284, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000384 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000385 [(set i64:$rA, (not (xor i64:$rS, i64:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000386defm XOR8 : XForm_6r<31, 316, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000387 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000388 [(set i64:$rA, (xor i64:$rS, i64:$rB))]>;
Chris Lattner9d65f352006-06-20 23:11:59 +0000389
390// Logical ops with immediate.
Hal Finkel1b58f332013-04-12 18:17:57 +0000391let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000392def ANDIo8 : DForm_4<28, (outs g8rc:$dst), (ins g8rc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000393 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000394 [(set i64:$dst, (and i64:$src1, immZExt16:$src2))]>,
Chris Lattner7e742e42006-06-20 22:34:10 +0000395 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000396def ANDISo8 : DForm_4<29, (outs g8rc:$dst), (ins g8rc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000397 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000398 [(set i64:$dst, (and i64:$src1, imm16ShiftedZExt:$src2))]>,
Chris Lattner7e742e42006-06-20 22:34:10 +0000399 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +0000400}
Ulrich Weigand136ac222013-04-26 16:53:15 +0000401def ORI8 : DForm_4<24, (outs g8rc:$dst), (ins g8rc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000402 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000403 [(set i64:$dst, (or i64:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000404def ORIS8 : DForm_4<25, (outs g8rc:$dst), (ins g8rc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000405 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000406 [(set i64:$dst, (or i64:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000407def XORI8 : DForm_4<26, (outs g8rc:$dst), (ins g8rc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000408 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000409 [(set i64:$dst, (xor i64:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000410def XORIS8 : DForm_4<27, (outs g8rc:$dst), (ins g8rc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000411 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000412 [(set i64:$dst, (xor i64:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner7e742e42006-06-20 22:34:10 +0000413
Ulrich Weigand136ac222013-04-26 16:53:15 +0000414defm ADD8 : XOForm_1r<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000415 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000416 [(set i64:$rT, (add i64:$rA, i64:$rB))]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000417// ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the
418// initial-exec thread-local storage model.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000419def ADD8TLS : XOForm_1<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, tlsreg:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000420 "add $rT, $rA, $rB", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000421 [(set i64:$rT, (add i64:$rA, tglobaltlsaddr:$rB))]>;
Chris Lattner3e549e92007-05-17 06:52:46 +0000422
Ulrich Weigand136ac222013-04-26 16:53:15 +0000423defm ADDC8 : XOForm_1rc<31, 10, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000424 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000425 [(set i64:$rT, (addc i64:$rA, i64:$rB))]>,
426 PPC970_DGroup_Cracked;
427let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000428def ADDIC8 : DForm_2<12, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000429 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +0000430 [(set i64:$rD, (addc i64:$rA, imm64SExt16:$imm))]>;
Ulrich Weigand99485462013-05-23 22:48:06 +0000431def ADDI8 : DForm_2<14, (outs g8rc:$rD), (ins g8rc_nox0:$rA, s16imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000432 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +0000433 [(set i64:$rD, (add i64:$rA, imm64SExt16:$imm))]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000434def ADDIS8 : DForm_2<15, (outs g8rc:$rD), (ins g8rc_nox0:$rA, s17imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000435 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000436 [(set i64:$rD, (add i64:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner7e742e42006-06-20 22:34:10 +0000437
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000438let Defs = [CARRY] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000439def SUBFIC8: DForm_2< 8, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000440 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +0000441 [(set i64:$rD, (subc imm64SExt16:$imm, i64:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000442defm SUBFC8 : XOForm_1r<31, 8, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000443 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +0000444 [(set i64:$rT, (subc i64:$rB, i64:$rA))]>,
445 PPC970_DGroup_Cracked;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000446}
Ulrich Weigand136ac222013-04-26 16:53:15 +0000447defm SUBF8 : XOForm_1r<31, 40, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000448 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +0000449 [(set i64:$rT, (sub i64:$rB, i64:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000450defm NEG8 : XOForm_3r<31, 104, 0, (outs g8rc:$rT), (ins g8rc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000451 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000452 [(set i64:$rT, (ineg i64:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +0000453let Uses = [CARRY] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000454defm ADDE8 : XOForm_1rc<31, 138, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000455 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000456 [(set i64:$rT, (adde i64:$rA, i64:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000457defm ADDME8 : XOForm_3rc<31, 234, 0, (outs g8rc:$rT), (ins g8rc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000458 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000459 [(set i64:$rT, (adde i64:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000460defm ADDZE8 : XOForm_3rc<31, 202, 0, (outs g8rc:$rT), (ins g8rc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000461 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000462 [(set i64:$rT, (adde i64:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000463defm SUBFE8 : XOForm_1rc<31, 136, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000464 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000465 [(set i64:$rT, (sube i64:$rB, i64:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000466defm SUBFME8 : XOForm_3rc<31, 232, 0, (outs g8rc:$rT), (ins g8rc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000467 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000468 [(set i64:$rT, (sube -1, i64:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000469defm SUBFZE8 : XOForm_3rc<31, 200, 0, (outs g8rc:$rT), (ins g8rc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000470 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000471 [(set i64:$rT, (sube 0, i64:$rA))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000472}
Hal Finkelb4b99e52013-12-17 23:05:18 +0000473} // isCodeGenOnly
Chris Lattner3e549e92007-05-17 06:52:46 +0000474
Hal Finkelb4b99e52013-12-17 23:05:18 +0000475// FIXME: Duplicating this for the asm parser should be unnecessary, but the
476// previous definition must be marked as CodeGen only to prevent decoding
477// conflicts.
478let isAsmParserOnly = 1 in
479def ADD8TLS_ : XOForm_1<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, tlsreg:$rB),
480 "add $rT, $rA, $rB", IIC_IntSimple, []>;
Chris Lattner2d4e8f72006-06-20 21:23:06 +0000481
Ulrich Weigand136ac222013-04-26 16:53:15 +0000482defm MULHD : XOForm_1r<31, 73, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000483 "mulhd", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +0000484 [(set i64:$rT, (mulhs i64:$rA, i64:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000485defm MULHDU : XOForm_1r<31, 9, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000486 "mulhdu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +0000487 [(set i64:$rT, (mulhu i64:$rA, i64:$rB))]>;
488}
489} // Interpretation64Bit
Chris Lattnerb4299832006-06-16 20:22:01 +0000490
Hal Finkel95e6ea62013-04-15 02:37:46 +0000491let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000492 def CMPD : XForm_16_ext<31, 0, (outs crrc:$crD), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000493 "cmpd $crD, $rA, $rB", IIC_IntCompare>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000494 def CMPLD : XForm_16_ext<31, 32, (outs crrc:$crD), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000495 "cmpld $crD, $rA, $rB", IIC_IntCompare>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000496 def CMPDI : DForm_5_ext<11, (outs crrc:$crD), (ins g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000497 "cmpdi $crD, $rA, $imm", IIC_IntCompare>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000498 def CMPLDI : DForm_6_ext<10, (outs crrc:$dst), (ins g8rc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000499 "cmpldi $dst, $src1, $src2",
500 IIC_IntCompare>, isPPC64;
Hal Finkel95e6ea62013-04-15 02:37:46 +0000501}
Chris Lattnerb4299832006-06-16 20:22:01 +0000502
Hal Finkel654d43b2013-04-12 02:18:09 +0000503let neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000504defm SLD : XForm_6r<31, 27, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000505 "sld", "$rA, $rS, $rB", IIC_IntRotateD,
Hal Finkel654d43b2013-04-12 02:18:09 +0000506 [(set i64:$rA, (PPCshl i64:$rS, i32:$rB))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000507defm SRD : XForm_6r<31, 539, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000508 "srd", "$rA, $rS, $rB", IIC_IntRotateD,
Hal Finkel654d43b2013-04-12 02:18:09 +0000509 [(set i64:$rA, (PPCsrl i64:$rS, i32:$rB))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000510defm SRAD : XForm_6rc<31, 794, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000511 "srad", "$rA, $rS, $rB", IIC_IntRotateD,
Hal Finkel1b58f332013-04-12 18:17:57 +0000512 [(set i64:$rA, (PPCsra i64:$rS, i32:$rB))]>, isPPC64;
Chris Lattner43c0eb82006-12-06 21:46:13 +0000513
Hal Finkelb4b99e52013-12-17 23:05:18 +0000514let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000515defm EXTSB8 : XForm_11r<31, 954, (outs g8rc:$rA), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000516 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000517 [(set i64:$rA, (sext_inreg i64:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000518defm EXTSH8 : XForm_11r<31, 922, (outs g8rc:$rA), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000519 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000520 [(set i64:$rA, (sext_inreg i64:$rS, i16))]>;
521} // Interpretation64Bit
522
Bill Schmidtd89f6782013-08-26 19:42:51 +0000523// For fast-isel:
524let isCodeGenOnly = 1 in {
525def EXTSB8_32_64 : XForm_11<31, 954, (outs g8rc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000526 "extsb $rA, $rS", IIC_IntSimple, []>, isPPC64;
Bill Schmidtd89f6782013-08-26 19:42:51 +0000527def EXTSH8_32_64 : XForm_11<31, 922, (outs g8rc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000528 "extsh $rA, $rS", IIC_IntSimple, []>, isPPC64;
Bill Schmidtd89f6782013-08-26 19:42:51 +0000529} // isCodeGenOnly for fast-isel
530
Ulrich Weigand136ac222013-04-26 16:53:15 +0000531defm EXTSW : XForm_11r<31, 986, (outs g8rc:$rA), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000532 "extsw", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000533 [(set i64:$rA, (sext_inreg i64:$rS, i32))]>, isPPC64;
Hal Finkelb4b99e52013-12-17 23:05:18 +0000534let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000535defm EXTSW_32_64 : XForm_11r<31, 986, (outs g8rc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000536 "extsw", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000537 [(set i64:$rA, (sext i32:$rS))]>, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000538
Ulrich Weigand136ac222013-04-26 16:53:15 +0000539defm SRADI : XSForm_1rc<31, 413, (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000540 "sradi", "$rA, $rS, $SH", IIC_IntRotateDI,
Hal Finkel1b58f332013-04-12 18:17:57 +0000541 [(set i64:$rA, (sra i64:$rS, (i32 imm:$SH)))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000542defm CNTLZD : XForm_11r<31, 58, (outs g8rc:$rA), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000543 "cntlzd", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +0000544 [(set i64:$rA, (ctlz i64:$rS))]>;
Hal Finkel884bde302013-11-20 20:54:55 +0000545def POPCNTD : XForm_11<31, 506, (outs g8rc:$rA), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000546 "popcntd $rA, $rS", IIC_IntGeneral,
Hal Finkel884bde302013-11-20 20:54:55 +0000547 [(set i64:$rA, (ctpop i64:$rS))]>;
Chris Lattner88102412007-03-25 04:44:03 +0000548
Hal Finkel290376d2013-04-01 15:58:15 +0000549// popcntw also does a population count on the high 32 bits (storing the
550// results in the high 32-bits of the output). We'll ignore that here (which is
551// safe because we never separately use the high part of the 64-bit registers).
Hal Finkel884bde302013-11-20 20:54:55 +0000552def POPCNTW : XForm_11<31, 378, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000553 "popcntw $rA, $rS", IIC_IntGeneral,
Hal Finkel884bde302013-11-20 20:54:55 +0000554 [(set i32:$rA, (ctpop i32:$rS))]>;
Hal Finkel290376d2013-04-01 15:58:15 +0000555
Ulrich Weigand136ac222013-04-26 16:53:15 +0000556defm DIVD : XOForm_1r<31, 489, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000557 "divd", "$rT, $rA, $rB", IIC_IntDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +0000558 [(set i64:$rT, (sdiv i64:$rA, i64:$rB))]>, isPPC64,
559 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000560defm DIVDU : XOForm_1r<31, 457, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000561 "divdu", "$rT, $rA, $rB", IIC_IntDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +0000562 [(set i64:$rT, (udiv i64:$rA, i64:$rB))]>, isPPC64,
563 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000564defm MULLD : XOForm_1r<31, 233, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000565 "mulld", "$rT, $rA, $rB", IIC_IntMulHD,
Hal Finkel654d43b2013-04-12 02:18:09 +0000566 [(set i64:$rT, (mul i64:$rA, i64:$rB))]>, isPPC64;
Hal Finkelb4b99e52013-12-17 23:05:18 +0000567let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel11b9e4522013-08-06 17:03:03 +0000568def MULLI8 : DForm_2<7, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000569 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Hal Finkel11b9e4522013-08-06 17:03:03 +0000570 [(set i64:$rD, (mul i64:$rA, imm64SExt16:$imm))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +0000571}
Chris Lattner7ecbd302006-06-26 23:53:10 +0000572
Hal Finkel7795e472013-04-07 15:06:53 +0000573let neverHasSideEffects = 1 in {
Chris Lattner57711562006-11-15 23:24:18 +0000574let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000575defm RLDIMI : MDForm_1r<30, 3, (outs g8rc:$rA),
576 (ins g8rc:$rSi, g8rc:$rS, u6imm:$SH, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000577 "rldimi", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI,
Hal Finkel654d43b2013-04-12 02:18:09 +0000578 []>, isPPC64, RegConstraint<"$rSi = $rA">,
579 NoEncode<"$rSi">;
Chris Lattnerb4299832006-06-16 20:22:01 +0000580}
581
582// Rotate instructions.
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000583defm RLDCL : MDSForm_1r<30, 8,
Ulrich Weigand136ac222013-04-26 16:53:15 +0000584 (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000585 "rldcl", "$rA, $rS, $rB, $MBE", IIC_IntRotateD,
Hal Finkel654d43b2013-04-12 02:18:09 +0000586 []>, isPPC64;
Ulrich Weigand6c31c4a2013-06-25 13:17:10 +0000587defm RLDCR : MDSForm_1r<30, 9,
588 (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000589 "rldcr", "$rA, $rS, $rB, $MBE", IIC_IntRotateD,
Ulrich Weigand6c31c4a2013-06-25 13:17:10 +0000590 []>, isPPC64;
Hal Finkel654d43b2013-04-12 02:18:09 +0000591defm RLDICL : MDForm_1r<30, 0,
Ulrich Weigand136ac222013-04-26 16:53:15 +0000592 (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000593 "rldicl", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI,
Hal Finkel654d43b2013-04-12 02:18:09 +0000594 []>, isPPC64;
Bill Schmidtd89f6782013-08-26 19:42:51 +0000595// For fast-isel:
596let isCodeGenOnly = 1 in
597def RLDICL_32_64 : MDForm_1<30, 0,
598 (outs g8rc:$rA),
599 (ins gprc:$rS, u6imm:$SH, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000600 "rldicl $rA, $rS, $SH, $MBE", IIC_IntRotateDI,
Bill Schmidtd89f6782013-08-26 19:42:51 +0000601 []>, isPPC64;
602// End fast-isel.
Hal Finkel654d43b2013-04-12 02:18:09 +0000603defm RLDICR : MDForm_1r<30, 1,
Ulrich Weigand136ac222013-04-26 16:53:15 +0000604 (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000605 "rldicr", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI,
Hal Finkel654d43b2013-04-12 02:18:09 +0000606 []>, isPPC64;
Ulrich Weigand6c31c4a2013-06-25 13:17:10 +0000607defm RLDIC : MDForm_1r<30, 2,
608 (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000609 "rldic", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI,
Ulrich Weigand6c31c4a2013-06-25 13:17:10 +0000610 []>, isPPC64;
Hal Finkelac9df3d2011-12-07 06:34:06 +0000611
Hal Finkelb4b99e52013-12-17 23:05:18 +0000612let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000613defm RLWINM8 : MForm_2r<21, (outs g8rc:$rA),
614 (ins g8rc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000615 "rlwinm", "$rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +0000616 []>;
Hal Finkelac9df3d2011-12-07 06:34:06 +0000617
Hal Finkel7795e472013-04-07 15:06:53 +0000618let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +0000619def ISEL8 : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +0000620 (outs g8rc:$rT), (ins g8rc_nox0:$rA, g8rc:$rB, crbitrc:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000621 "isel $rT, $rA, $rB, $cond", IIC_IntGeneral,
Hal Finkel460e94d2012-06-22 23:10:08 +0000622 []>;
Hal Finkel654d43b2013-04-12 02:18:09 +0000623} // Interpretation64Bit
Hal Finkel7795e472013-04-07 15:06:53 +0000624} // neverHasSideEffects = 1
Chris Lattner7ecbd302006-06-26 23:53:10 +0000625} // End FXU Operations.
Chris Lattnerb4299832006-06-16 20:22:01 +0000626
627
628//===----------------------------------------------------------------------===//
629// Load/Store instructions.
630//
631
632
Chris Lattner96aecb52006-07-14 04:42:02 +0000633// Sign extending loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000634let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +0000635let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000636def LHA8: DForm_1<42, (outs g8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000637 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000638 [(set i64:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000639 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000640def LWA : DSForm_1<58, 2, (outs g8rc:$rD), (ins memrix:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000641 "lwa $rD, $src", IIC_LdStLWA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000642 [(set i64:$rD,
Hal Finkelb09680b2013-03-18 23:00:58 +0000643 (aligned4sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner94d18df2006-06-20 00:38:36 +0000644 PPC970_DGroup_Cracked;
Hal Finkelb4b99e52013-12-17 23:05:18 +0000645let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000646def LHAX8: XForm_1<31, 343, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000647 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000648 [(set i64:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000649 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000650def LWAX : XForm_1<31, 341, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000651 "lwax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000652 [(set i64:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattnerb4299832006-06-16 20:22:01 +0000653 PPC970_DGroup_Cracked;
Bill Schmidtccecf262013-08-30 02:29:45 +0000654// For fast-isel:
655let isCodeGenOnly = 1, mayLoad = 1 in {
656def LWA_32 : DSForm_1<58, 2, (outs gprc:$rD), (ins memrix:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000657 "lwa $rD, $src", IIC_LdStLWA, []>, isPPC64,
Bill Schmidtccecf262013-08-30 02:29:45 +0000658 PPC970_DGroup_Cracked;
659def LWAX_32 : XForm_1<31, 341, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000660 "lwax $rD, $src", IIC_LdStLHA, []>, isPPC64,
Bill Schmidtccecf262013-08-30 02:29:45 +0000661 PPC970_DGroup_Cracked;
662} // end fast-isel isCodeGenOnly
Chris Lattner96aecb52006-07-14 04:42:02 +0000663
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000664// Update forms.
Hal Finkeld71cc3a2013-04-07 06:30:47 +0000665let mayLoad = 1, neverHasSideEffects = 1 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +0000666let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000667def LHAU8 : DForm_1<43, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Ulrich Weigandf8030092013-03-19 19:52:30 +0000668 (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000669 "lhau $rD, $addr", IIC_LdStLHAU,
Ulrich Weigandf8030092013-03-19 19:52:30 +0000670 []>, RegConstraint<"$addr.reg = $ea_result">,
Chris Lattner57711562006-11-15 23:24:18 +0000671 NoEncode<"$ea_result">;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000672// NO LWAU!
673
Hal Finkelb4b99e52013-12-17 23:05:18 +0000674let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000675def LHAUX8 : XForm_1<31, 375, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000676 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +0000677 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000678 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000679 NoEncode<"$ea_result">;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000680def LWAUX : XForm_1<31, 373, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000681 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +0000682 "lwaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000683 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000684 NoEncode<"$ea_result">, isPPC64;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000685}
Ulrich Weigand01dd4c12013-03-19 19:53:27 +0000686}
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000687
Hal Finkelb4b99e52013-12-17 23:05:18 +0000688let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Chris Lattner96aecb52006-07-14 04:42:02 +0000689// Zero extending loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000690let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000691def LBZ8 : DForm_1<34, (outs g8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000692 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000693 [(set i64:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000694def LHZ8 : DForm_1<40, (outs g8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000695 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000696 [(set i64:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000697def LWZ8 : DForm_1<32, (outs g8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000698 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000699 [(set i64:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner96aecb52006-07-14 04:42:02 +0000700
Ulrich Weigand136ac222013-04-26 16:53:15 +0000701def LBZX8 : XForm_1<31, 87, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000702 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000703 [(set i64:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000704def LHZX8 : XForm_1<31, 279, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000705 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000706 [(set i64:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000707def LWZX8 : XForm_1<31, 23, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000708 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000709 [(set i64:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000710
711
712// Update forms.
Hal Finkel6efd45e2013-04-07 05:46:58 +0000713let mayLoad = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000714def LBZU8 : DForm_1<35, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000715 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +0000716 []>, RegConstraint<"$addr.reg = $ea_result">,
717 NoEncode<"$ea_result">;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000718def LHZU8 : DForm_1<41, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000719 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +0000720 []>, RegConstraint<"$addr.reg = $ea_result">,
721 NoEncode<"$ea_result">;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000722def LWZU8 : DForm_1<33, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000723 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +0000724 []>, RegConstraint<"$addr.reg = $ea_result">,
725 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +0000726
Ulrich Weigand136ac222013-04-26 16:53:15 +0000727def LBZUX8 : XForm_1<31, 119, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000728 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +0000729 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000730 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000731 NoEncode<"$ea_result">;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000732def LHZUX8 : XForm_1<31, 311, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000733 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +0000734 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000735 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000736 NoEncode<"$ea_result">;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000737def LWZUX8 : XForm_1<31, 55, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000738 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +0000739 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000740 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000741 NoEncode<"$ea_result">;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000742}
Dan Gohmanae3ba452008-12-03 02:30:17 +0000743}
Hal Finkel654d43b2013-04-12 02:18:09 +0000744} // Interpretation64Bit
Chris Lattner96aecb52006-07-14 04:42:02 +0000745
746
747// Full 8-byte loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000748let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000749def LD : DSForm_1<58, 0, (outs g8rc:$rD), (ins memrix:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000750 "ld $rD, $src", IIC_LdStLD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000751 [(set i64:$rD, (aligned4load ixaddr:$src))]>, isPPC64;
Bill Schmidt34627e32012-11-27 17:35:46 +0000752// The following three definitions are selected for small code model only.
753// Otherwise, we need to create two instructions to form a 32-bit offset,
754// so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select().
Ulrich Weigand136ac222013-04-26 16:53:15 +0000755def LDtoc: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000756 "#LDtoc",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000757 [(set i64:$rD,
758 (PPCtoc_entry tglobaladdr:$disp, i64:$reg))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000759def LDtocJTI: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000760 "#LDtocJTI",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000761 [(set i64:$rD,
762 (PPCtoc_entry tjumptable:$disp, i64:$reg))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000763def LDtocCPT: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000764 "#LDtocCPT",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000765 [(set i64:$rD,
766 (PPCtoc_entry tconstpool:$disp, i64:$reg))]>, isPPC64;
Hal Finkela3e6ed22012-02-24 17:54:01 +0000767
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000768let hasSideEffects = 1, isCodeGenOnly = 1 in {
Adhemerval Zanella1be10dc2012-10-25 14:29:13 +0000769let RST = 2, DS = 2 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000770def LDinto_toc: DSForm_1a<58, 0, (outs), (ins g8rc:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000771 "ld 2, 8($reg)", IIC_LdStLD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000772 [(PPCload_toc i64:$reg)]>, isPPC64;
Chris Lattner7077efe2010-11-14 22:48:15 +0000773
Adhemerval Zanella1be10dc2012-10-25 14:29:13 +0000774let RST = 2, DS = 10, RA = 1 in
775def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000776 "ld 2, 40(1)", IIC_LdStLD,
Chris Lattner94f0c142010-11-14 22:22:59 +0000777 [(PPCtoc_restore)]>, isPPC64;
Hal Finkela3e6ed22012-02-24 17:54:01 +0000778}
Ulrich Weigand136ac222013-04-26 16:53:15 +0000779def LDX : XForm_1<31, 21, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000780 "ldx $rD, $src", IIC_LdStLD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000781 [(set i64:$rD, (load xaddr:$src))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000782def LDBRX : XForm_1<31, 532, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000783 "ldbrx $rD, $src", IIC_LdStLoad,
Hal Finkel31d29562013-03-28 19:25:55 +0000784 [(set i64:$rD, (PPClbrx xoaddr:$src, i64))]>, isPPC64;
785
Hal Finkeld71cc3a2013-04-07 06:30:47 +0000786let mayLoad = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000787def LDU : DSForm_1<58, 1, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000788 "ldu $rD, $addr", IIC_LdStLDU,
Chris Lattner57711562006-11-15 23:24:18 +0000789 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
790 NoEncode<"$ea_result">;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000791
Ulrich Weigand136ac222013-04-26 16:53:15 +0000792def LDUX : XForm_1<31, 53, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000793 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +0000794 "ldux $rD, $addr", IIC_LdStLDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000795 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000796 NoEncode<"$ea_result">, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000797}
Hal Finkeld71cc3a2013-04-07 06:30:47 +0000798}
Chris Lattner96aecb52006-07-14 04:42:02 +0000799
Tilmann Scheller79fef932009-12-18 13:00:15 +0000800def : Pat<(PPCload ixaddr:$src),
801 (LD ixaddr:$src)>;
802def : Pat<(PPCload xaddr:$src),
803 (LDX xaddr:$src)>;
804
Bill Schmidt27917782013-02-21 17:12:27 +0000805// Support for medium and large code model.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000806def ADDIStocHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, tocentry:$disp),
Bill Schmidt34627e32012-11-27 17:35:46 +0000807 "#ADDIStocHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000808 [(set i64:$rD,
809 (PPCaddisTocHA i64:$reg, tglobaladdr:$disp))]>,
Bill Schmidt34627e32012-11-27 17:35:46 +0000810 isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000811def LDtocL: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc_nox0:$reg),
Bill Schmidt34627e32012-11-27 17:35:46 +0000812 "#LDtocL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000813 [(set i64:$rD,
814 (PPCldTocL tglobaladdr:$disp, i64:$reg))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000815def ADDItocL: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, tocentry:$disp),
Bill Schmidt34627e32012-11-27 17:35:46 +0000816 "#ADDItocL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000817 [(set i64:$rD,
818 (PPCaddiTocL i64:$reg, tglobaladdr:$disp))]>, isPPC64;
Bill Schmidt34627e32012-11-27 17:35:46 +0000819
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000820// Support for thread-local storage.
Ulrich Weigand99485462013-05-23 22:48:06 +0000821def ADDISgotTprelHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000822 "#ADDISgotTprelHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000823 [(set i64:$rD,
824 (PPCaddisGotTprelHA i64:$reg,
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000825 tglobaltlsaddr:$disp))]>,
826 isPPC64;
Ulrich Weigand99485462013-05-23 22:48:06 +0000827def LDgotTprelL: Pseudo<(outs g8rc:$rD), (ins s16imm64:$disp, g8rc_nox0:$reg),
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000828 "#LDgotTprelL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000829 [(set i64:$rD,
830 (PPCldGotTprelL tglobaltlsaddr:$disp, i64:$reg))]>,
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000831 isPPC64;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000832def : Pat<(PPCaddTls i64:$in, tglobaltlsaddr:$g),
833 (ADD8TLS $in, tglobaltlsaddr:$g)>;
Ulrich Weigand99485462013-05-23 22:48:06 +0000834def ADDIStlsgdHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000835 "#ADDIStlsgdHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000836 [(set i64:$rD,
837 (PPCaddisTlsgdHA i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000838 isPPC64;
Ulrich Weigand99485462013-05-23 22:48:06 +0000839def ADDItlsgdL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000840 "#ADDItlsgdL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000841 [(set i64:$rD,
842 (PPCaddiTlsgdL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000843 isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000844def GETtlsADDR : Pseudo<(outs g8rc:$rD), (ins g8rc:$reg, tlsgd:$sym),
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000845 "#GETtlsADDR",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000846 [(set i64:$rD,
847 (PPCgetTlsAddr i64:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000848 isPPC64;
Ulrich Weigand99485462013-05-23 22:48:06 +0000849def ADDIStlsldHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000850 "#ADDIStlsldHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000851 [(set i64:$rD,
852 (PPCaddisTlsldHA i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000853 isPPC64;
Ulrich Weigand99485462013-05-23 22:48:06 +0000854def ADDItlsldL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000855 "#ADDItlsldL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000856 [(set i64:$rD,
857 (PPCaddiTlsldL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000858 isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000859def GETtlsldADDR : Pseudo<(outs g8rc:$rD), (ins g8rc:$reg, tlsgd:$sym),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000860 "#GETtlsldADDR",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000861 [(set i64:$rD,
862 (PPCgetTlsldAddr i64:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000863 isPPC64;
Ulrich Weigand99485462013-05-23 22:48:06 +0000864def ADDISdtprelHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000865 "#ADDISdtprelHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000866 [(set i64:$rD,
867 (PPCaddisDtprelHA i64:$reg,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +0000868 tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000869 isPPC64;
Ulrich Weigand99485462013-05-23 22:48:06 +0000870def ADDIdtprelL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000871 "#ADDIdtprelL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000872 [(set i64:$rD,
873 (PPCaddiDtprelL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000874 isPPC64;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000875
Chris Lattnere20f3802008-01-06 05:53:26 +0000876let PPC970_Unit = 2 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +0000877let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Chris Lattner96aecb52006-07-14 04:42:02 +0000878// Truncating stores.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000879def STB8 : DForm_1<38, (outs), (ins g8rc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000880 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000881 [(truncstorei8 i64:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000882def STH8 : DForm_1<44, (outs), (ins g8rc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000883 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000884 [(truncstorei16 i64:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000885def STW8 : DForm_1<36, (outs), (ins g8rc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000886 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000887 [(truncstorei32 i64:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000888def STBX8 : XForm_8<31, 215, (outs), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000889 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000890 [(truncstorei8 i64:$rS, xaddr:$dst)]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000891 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000892def STHX8 : XForm_8<31, 407, (outs), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000893 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000894 [(truncstorei16 i64:$rS, xaddr:$dst)]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000895 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000896def STWX8 : XForm_8<31, 151, (outs), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000897 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000898 [(truncstorei32 i64:$rS, xaddr:$dst)]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000899 PPC970_DGroup_Cracked;
Hal Finkel654d43b2013-04-12 02:18:09 +0000900} // Interpretation64Bit
901
Chris Lattnere742d9a2006-11-16 00:57:19 +0000902// Normal 8-byte stores.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000903def STD : DSForm_1<62, 0, (outs), (ins g8rc:$rS, memrix:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000904 "std $rS, $dst", IIC_LdStSTD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000905 [(aligned4store i64:$rS, ixaddr:$dst)]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000906def STDX : XForm_8<31, 149, (outs), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000907 "stdx $rS, $dst", IIC_LdStSTD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000908 [(store i64:$rS, xaddr:$dst)]>, isPPC64,
Chris Lattnere742d9a2006-11-16 00:57:19 +0000909 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000910def STDBRX: XForm_8<31, 660, (outs), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000911 "stdbrx $rS, $dst", IIC_LdStStore,
Hal Finkel31d29562013-03-28 19:25:55 +0000912 [(PPCstbrx i64:$rS, xoaddr:$dst, i64)]>, isPPC64,
913 PPC970_DGroup_Cracked;
Chris Lattnerb4299832006-06-16 20:22:01 +0000914}
915
Ulrich Weigandd8501672013-03-19 19:52:04 +0000916// Stores with Update (pre-inc).
917let PPC970_Unit = 2, mayStore = 1 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +0000918let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000919def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000920 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000921 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000922def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000923 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000924 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000925def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000926 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000927 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigandd8501672013-03-19 19:52:04 +0000928
Ulrich Weigand136ac222013-04-26 16:53:15 +0000929def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000930 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000931 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000932 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000933def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000934 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000935 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000936 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000937def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000938 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000939 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000940 PPC970_DGroup_Cracked;
Hal Finkel654d43b2013-04-12 02:18:09 +0000941} // Interpretation64Bit
942
Hal Finkelb4b99e52013-12-17 23:05:18 +0000943def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrix:$dst),
944 "stdu $rS, $dst", IIC_LdStSTDU, []>,
945 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">,
946 isPPC64;
947
Ulrich Weigand136ac222013-04-26 16:53:15 +0000948def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst),
Hal Finkel46402a42013-11-30 20:41:13 +0000949 "stdux $rS, $dst", IIC_LdStSTDUX, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000950 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000951 PPC970_DGroup_Cracked, isPPC64;
952}
953
954// Patterns to match the pre-inc stores. We can't put the patterns on
955// the instruction definitions directly as ISel wants the address base
956// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000957def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
958 (STBU8 $rS, iaddroff:$ptroff, $ptrreg)>;
959def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
960 (STHU8 $rS, iaddroff:$ptroff, $ptrreg)>;
961def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
962 (STWU8 $rS, iaddroff:$ptroff, $ptrreg)>;
963def : Pat<(aligned4pre_store i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
964 (STDU $rS, iaddroff:$ptroff, $ptrreg)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +0000965
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000966def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
967 (STBUX8 $rS, $ptrreg, $ptroff)>;
968def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
969 (STHUX8 $rS, $ptrreg, $ptroff)>;
970def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
971 (STWUX8 $rS, $ptrreg, $ptroff)>;
972def : Pat<(pre_store i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
973 (STDUX $rS, $ptrreg, $ptroff)>;
Chris Lattnerb4299832006-06-16 20:22:01 +0000974
975
976//===----------------------------------------------------------------------===//
977// Floating point instructions.
978//
979
980
Hal Finkel654d43b2013-04-12 02:18:09 +0000981let PPC970_Unit = 3, neverHasSideEffects = 1,
982 Uses = [RM] in { // FPU Operations.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000983defm FCFID : XForm_26r<63, 846, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000984 "fcfid", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +0000985 [(set f64:$frD, (PPCfcfid f64:$frB))]>, isPPC64;
David Majnemer6ad26d32013-09-26 04:11:24 +0000986defm FCTID : XForm_26r<63, 814, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000987 "fctid", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +0000988 []>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000989defm FCTIDZ : XForm_26r<63, 815, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000990 "fctidz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +0000991 [(set f64:$frD, (PPCfctidz f64:$frB))]>, isPPC64;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000992
Ulrich Weigand136ac222013-04-26 16:53:15 +0000993defm FCFIDU : XForm_26r<63, 974, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000994 "fcfidu", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +0000995 [(set f64:$frD, (PPCfcfidu f64:$frB))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000996defm FCFIDS : XForm_26r<59, 846, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000997 "fcfids", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +0000998 [(set f32:$frD, (PPCfcfids f64:$frB))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000999defm FCFIDUS : XForm_26r<59, 974, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001000 "fcfidus", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001001 [(set f32:$frD, (PPCfcfidus f64:$frB))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001002defm FCTIDUZ : XForm_26r<63, 943, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001003 "fctiduz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001004 [(set f64:$frD, (PPCfctiduz f64:$frB))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001005defm FCTIWUZ : XForm_26r<63, 143, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001006 "fctiwuz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001007 [(set f64:$frD, (PPCfctiwuz f64:$frB))]>, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +00001008}
1009
1010
1011//===----------------------------------------------------------------------===//
1012// Instruction Patterns
1013//
Chris Lattner7e742e42006-06-20 22:34:10 +00001014
Chris Lattnerb4299832006-06-16 20:22:01 +00001015// Extensions and truncates to/from 32-bit regs.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001016def : Pat<(i64 (zext i32:$in)),
1017 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32),
Hal Finkel2edfbdd2012-06-09 22:10:19 +00001018 0, 32)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001019def : Pat<(i64 (anyext i32:$in)),
1020 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32)>;
1021def : Pat<(i32 (trunc i64:$in)),
1022 (EXTRACT_SUBREG $in, sub_32)>;
Chris Lattnerb4299832006-06-16 20:22:01 +00001023
Chris Lattner96aecb52006-07-14 04:42:02 +00001024// Extending loads with i64 targets.
Evan Chenge71fe34d2006-10-09 20:57:25 +00001025def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001026 (LBZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001027def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001028 (LBZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001029def : Pat<(extloadi1 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001030 (LBZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001031def : Pat<(extloadi1 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001032 (LBZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001033def : Pat<(extloadi8 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001034 (LBZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001035def : Pat<(extloadi8 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001036 (LBZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001037def : Pat<(extloadi16 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001038 (LHZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001039def : Pat<(extloadi16 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001040 (LHZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001041def : Pat<(extloadi32 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001042 (LWZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001043def : Pat<(extloadi32 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001044 (LWZX8 xaddr:$src)>;
1045
Chris Lattner20b5a2b2008-03-07 20:18:24 +00001046// Standard shifts. These are represented separately from the real shifts above
1047// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
1048// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001049def : Pat<(sra i64:$rS, i32:$rB),
1050 (SRAD $rS, $rB)>;
1051def : Pat<(srl i64:$rS, i32:$rB),
1052 (SRD $rS, $rB)>;
1053def : Pat<(shl i64:$rS, i32:$rB),
1054 (SLD $rS, $rB)>;
Chris Lattner20b5a2b2008-03-07 20:18:24 +00001055
Chris Lattnerb4299832006-06-16 20:22:01 +00001056// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001057def : Pat<(shl i64:$in, (i32 imm:$imm)),
1058 (RLDICR $in, imm:$imm, (SHL64 imm:$imm))>;
1059def : Pat<(srl i64:$in, (i32 imm:$imm)),
1060 (RLDICL $in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattner2d4e8f72006-06-20 21:23:06 +00001061
Evan Cheng4dbd9f22007-09-04 20:20:29 +00001062// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001063def : Pat<(rotl i64:$in, i32:$sh),
1064 (RLDCL $in, $sh, 0)>;
1065def : Pat<(rotl i64:$in, (i32 imm:$imm)),
1066 (RLDICL $in, imm:$imm, 0)>;
Evan Cheng4dbd9f22007-09-04 20:20:29 +00001067
Chris Lattner2d4e8f72006-06-20 21:23:06 +00001068// Hi and Lo for Darwin Global Addresses.
1069def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
1070def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
1071def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
1072def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
1073def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
1074def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00001075def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
1076def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001077def : Pat<(PPChi tglobaltlsaddr:$g, i64:$in),
1078 (ADDIS8 $in, tglobaltlsaddr:$g)>;
1079def : Pat<(PPClo tglobaltlsaddr:$g, i64:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00001080 (ADDI8 $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001081def : Pat<(add i64:$in, (PPChi tglobaladdr:$g, 0)),
1082 (ADDIS8 $in, tglobaladdr:$g)>;
1083def : Pat<(add i64:$in, (PPChi tconstpool:$g, 0)),
1084 (ADDIS8 $in, tconstpool:$g)>;
1085def : Pat<(add i64:$in, (PPChi tjumptable:$g, 0)),
1086 (ADDIS8 $in, tjumptable:$g)>;
1087def : Pat<(add i64:$in, (PPChi tblockaddress:$g, 0)),
1088 (ADDIS8 $in, tblockaddress:$g)>;
Hal Finkelb09680b2013-03-18 23:00:58 +00001089
1090// Patterns to match r+r indexed loads and stores for
1091// addresses without at least 4-byte alignment.
1092def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)),
1093 (LWAX xoaddr:$src)>;
1094def : Pat<(i64 (unaligned4load xoaddr:$src)),
1095 (LDX xoaddr:$src)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001096def : Pat<(unaligned4store i64:$rS, xoaddr:$dst),
1097 (STDX $rS, xoaddr:$dst)>;
Hal Finkelb09680b2013-03-18 23:00:58 +00001098