blob: bc6bdde3019f8d8205ed599e0a0110f5b523abe5 [file] [log] [blame]
Mark Brown9a76f1f2010-08-05 13:20:59 +01001/*
2 * wm8962.c -- WM8962 ALSA SoC Audio driver
3 *
4 * Copyright 2010 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/gcd.h>
Mark Brown3367b8d2010-09-20 17:34:58 +010020#include <linux/gpio.h>
Mark Brown9a76f1f2010-08-05 13:20:59 +010021#include <linux/i2c.h>
22#include <linux/input.h>
23#include <linux/platform_device.h>
24#include <linux/regulator/consumer.h>
25#include <linux/slab.h>
26#include <linux/workqueue.h>
27#include <sound/core.h>
Mark Brown77113082010-09-30 15:37:53 -070028#include <sound/jack.h>
Mark Brown9a76f1f2010-08-05 13:20:59 +010029#include <sound/pcm.h>
30#include <sound/pcm_params.h>
31#include <sound/soc.h>
Mark Brown9a76f1f2010-08-05 13:20:59 +010032#include <sound/initval.h>
33#include <sound/tlv.h>
34#include <sound/wm8962.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000035#include <trace/events/asoc.h>
Mark Brown9a76f1f2010-08-05 13:20:59 +010036
37#include "wm8962.h"
38
Mark Brown9a76f1f2010-08-05 13:20:59 +010039#define WM8962_NUM_SUPPLIES 8
40static const char *wm8962_supply_names[WM8962_NUM_SUPPLIES] = {
41 "DCVDD",
42 "DBVDD",
43 "AVDD",
44 "CPVDD",
45 "MICVDD",
46 "PLLVDD",
47 "SPKVDD1",
48 "SPKVDD2",
49};
50
51/* codec private data */
52struct wm8962_priv {
Mark Brown54d8d0a2010-08-12 15:02:11 +010053 struct snd_soc_codec *codec;
54
Mark Brown9a76f1f2010-08-05 13:20:59 +010055 int sysclk;
56 int sysclk_rate;
57
58 int bclk; /* Desired BCLK */
59 int lrclk;
60
Mark Brown3b8a6d82011-04-25 17:53:43 +010061 struct completion fll_lock;
Mark Brown9a76f1f2010-08-05 13:20:59 +010062 int fll_src;
63 int fll_fref;
64 int fll_fout;
65
Mark Brown6f88a4e2011-08-17 10:03:51 +090066 u16 dsp2_ena;
67
Mark Brown77113082010-09-30 15:37:53 -070068 struct delayed_work mic_work;
69 struct snd_soc_jack *jack;
70
Mark Brown9a76f1f2010-08-05 13:20:59 +010071 struct regulator_bulk_data supplies[WM8962_NUM_SUPPLIES];
72 struct notifier_block disable_nb[WM8962_NUM_SUPPLIES];
73
74#if defined(CONFIG_INPUT) || defined(CONFIG_INPUT_MODULE)
75 struct input_dev *beep;
76 struct work_struct beep_work;
77 int beep_rate;
78#endif
Mark Brown3367b8d2010-09-20 17:34:58 +010079
80#ifdef CONFIG_GPIOLIB
81 struct gpio_chip gpio_chip;
82#endif
Mark Brownc7356da2011-06-07 23:13:53 +010083
84 int irq;
Mark Brown9a76f1f2010-08-05 13:20:59 +010085};
86
87/* We can't use the same notifier block for more than one supply and
88 * there's no way I can see to get from a callback to the caller
89 * except container_of().
90 */
91#define WM8962_REGULATOR_EVENT(n) \
92static int wm8962_regulator_event_##n(struct notifier_block *nb, \
93 unsigned long event, void *data) \
94{ \
95 struct wm8962_priv *wm8962 = container_of(nb, struct wm8962_priv, \
96 disable_nb[n]); \
97 if (event & REGULATOR_EVENT_DISABLE) { \
Mark Brown54d8d0a2010-08-12 15:02:11 +010098 wm8962->codec->cache_sync = 1; \
Mark Brown9a76f1f2010-08-05 13:20:59 +010099 } \
100 return 0; \
101}
102
103WM8962_REGULATOR_EVENT(0)
104WM8962_REGULATOR_EVENT(1)
105WM8962_REGULATOR_EVENT(2)
106WM8962_REGULATOR_EVENT(3)
107WM8962_REGULATOR_EVENT(4)
108WM8962_REGULATOR_EVENT(5)
109WM8962_REGULATOR_EVENT(6)
110WM8962_REGULATOR_EVENT(7)
111
Mark Brownf57f6c02010-10-07 17:41:04 -0700112static const u16 wm8962_reg[WM8962_MAX_REGISTER + 1] = {
113 [0] = 0x009F, /* R0 - Left Input volume */
114 [1] = 0x049F, /* R1 - Right Input volume */
115 [2] = 0x0000, /* R2 - HPOUTL volume */
116 [3] = 0x0000, /* R3 - HPOUTR volume */
117 [4] = 0x0020, /* R4 - Clocking1 */
118 [5] = 0x0018, /* R5 - ADC & DAC Control 1 */
119 [6] = 0x2008, /* R6 - ADC & DAC Control 2 */
120 [7] = 0x000A, /* R7 - Audio Interface 0 */
121 [8] = 0x01E4, /* R8 - Clocking2 */
122 [9] = 0x0300, /* R9 - Audio Interface 1 */
123 [10] = 0x00C0, /* R10 - Left DAC volume */
124 [11] = 0x00C0, /* R11 - Right DAC volume */
125
126 [14] = 0x0040, /* R14 - Audio Interface 2 */
127 [15] = 0x6243, /* R15 - Software Reset */
128
129 [17] = 0x007B, /* R17 - ALC1 */
130 [18] = 0x0000, /* R18 - ALC2 */
131 [19] = 0x1C32, /* R19 - ALC3 */
132 [20] = 0x3200, /* R20 - Noise Gate */
133 [21] = 0x00C0, /* R21 - Left ADC volume */
134 [22] = 0x00C0, /* R22 - Right ADC volume */
135 [23] = 0x0160, /* R23 - Additional control(1) */
136 [24] = 0x0000, /* R24 - Additional control(2) */
137 [25] = 0x0000, /* R25 - Pwr Mgmt (1) */
138 [26] = 0x0000, /* R26 - Pwr Mgmt (2) */
139 [27] = 0x0010, /* R27 - Additional Control (3) */
140 [28] = 0x0000, /* R28 - Anti-pop */
141
142 [30] = 0x005E, /* R30 - Clocking 3 */
143 [31] = 0x0000, /* R31 - Input mixer control (1) */
144 [32] = 0x0145, /* R32 - Left input mixer volume */
145 [33] = 0x0145, /* R33 - Right input mixer volume */
146 [34] = 0x0009, /* R34 - Input mixer control (2) */
147 [35] = 0x0003, /* R35 - Input bias control */
148 [37] = 0x0008, /* R37 - Left input PGA control */
149 [38] = 0x0008, /* R38 - Right input PGA control */
150
151 [40] = 0x0000, /* R40 - SPKOUTL volume */
152 [41] = 0x0000, /* R41 - SPKOUTR volume */
153
154 [47] = 0x0000, /* R47 - Thermal Shutdown Status */
155 [48] = 0x8027, /* R48 - Additional Control (4) */
156 [49] = 0x0010, /* R49 - Class D Control 1 */
157
158 [51] = 0x0003, /* R51 - Class D Control 2 */
159
160 [56] = 0x0506, /* R56 - Clocking 4 */
161 [57] = 0x0000, /* R57 - DAC DSP Mixing (1) */
162 [58] = 0x0000, /* R58 - DAC DSP Mixing (2) */
163
164 [60] = 0x0300, /* R60 - DC Servo 0 */
165 [61] = 0x0300, /* R61 - DC Servo 1 */
166
167 [64] = 0x0810, /* R64 - DC Servo 4 */
168
169 [66] = 0x0000, /* R66 - DC Servo 6 */
170
171 [68] = 0x001B, /* R68 - Analogue PGA Bias */
172 [69] = 0x0000, /* R69 - Analogue HP 0 */
173
174 [71] = 0x01FB, /* R71 - Analogue HP 2 */
175 [72] = 0x0000, /* R72 - Charge Pump 1 */
176
177 [82] = 0x0004, /* R82 - Charge Pump B */
178
179 [87] = 0x0000, /* R87 - Write Sequencer Control 1 */
180
181 [90] = 0x0000, /* R90 - Write Sequencer Control 2 */
182
183 [93] = 0x0000, /* R93 - Write Sequencer Control 3 */
184 [94] = 0x0000, /* R94 - Control Interface */
185
186 [99] = 0x0000, /* R99 - Mixer Enables */
187 [100] = 0x0000, /* R100 - Headphone Mixer (1) */
188 [101] = 0x0000, /* R101 - Headphone Mixer (2) */
189 [102] = 0x013F, /* R102 - Headphone Mixer (3) */
190 [103] = 0x013F, /* R103 - Headphone Mixer (4) */
191
192 [105] = 0x0000, /* R105 - Speaker Mixer (1) */
193 [106] = 0x0000, /* R106 - Speaker Mixer (2) */
194 [107] = 0x013F, /* R107 - Speaker Mixer (3) */
195 [108] = 0x013F, /* R108 - Speaker Mixer (4) */
196 [109] = 0x0003, /* R109 - Speaker Mixer (5) */
197 [110] = 0x0002, /* R110 - Beep Generator (1) */
198
199 [115] = 0x0006, /* R115 - Oscillator Trim (3) */
200 [116] = 0x0026, /* R116 - Oscillator Trim (4) */
201
202 [119] = 0x0000, /* R119 - Oscillator Trim (7) */
203
204 [124] = 0x0011, /* R124 - Analogue Clocking1 */
205 [125] = 0x004B, /* R125 - Analogue Clocking2 */
206 [126] = 0x000D, /* R126 - Analogue Clocking3 */
207 [127] = 0x0000, /* R127 - PLL Software Reset */
208
209 [129] = 0x0000, /* R129 - PLL2 */
210
211 [131] = 0x0000, /* R131 - PLL 4 */
212
213 [136] = 0x0067, /* R136 - PLL 9 */
214 [137] = 0x001C, /* R137 - PLL 10 */
215 [138] = 0x0071, /* R138 - PLL 11 */
216 [139] = 0x00C7, /* R139 - PLL 12 */
217 [140] = 0x0067, /* R140 - PLL 13 */
218 [141] = 0x0048, /* R141 - PLL 14 */
219 [142] = 0x0022, /* R142 - PLL 15 */
220 [143] = 0x0097, /* R143 - PLL 16 */
221
222 [155] = 0x000C, /* R155 - FLL Control (1) */
223 [156] = 0x0039, /* R156 - FLL Control (2) */
224 [157] = 0x0180, /* R157 - FLL Control (3) */
225
226 [159] = 0x0032, /* R159 - FLL Control (5) */
227 [160] = 0x0018, /* R160 - FLL Control (6) */
228 [161] = 0x007D, /* R161 - FLL Control (7) */
229 [162] = 0x0008, /* R162 - FLL Control (8) */
230
231 [252] = 0x0005, /* R252 - General test 1 */
232
233 [256] = 0x0000, /* R256 - DF1 */
234 [257] = 0x0000, /* R257 - DF2 */
235 [258] = 0x0000, /* R258 - DF3 */
236 [259] = 0x0000, /* R259 - DF4 */
237 [260] = 0x0000, /* R260 - DF5 */
238 [261] = 0x0000, /* R261 - DF6 */
239 [262] = 0x0000, /* R262 - DF7 */
240
241 [264] = 0x0000, /* R264 - LHPF1 */
242 [265] = 0x0000, /* R265 - LHPF2 */
243
244 [268] = 0x0000, /* R268 - THREED1 */
245 [269] = 0x0000, /* R269 - THREED2 */
246 [270] = 0x0000, /* R270 - THREED3 */
247 [271] = 0x0000, /* R271 - THREED4 */
248
249 [276] = 0x000C, /* R276 - DRC 1 */
250 [277] = 0x0925, /* R277 - DRC 2 */
251 [278] = 0x0000, /* R278 - DRC 3 */
252 [279] = 0x0000, /* R279 - DRC 4 */
253 [280] = 0x0000, /* R280 - DRC 5 */
254
255 [285] = 0x0000, /* R285 - Tloopback */
256
257 [335] = 0x0004, /* R335 - EQ1 */
258 [336] = 0x6318, /* R336 - EQ2 */
259 [337] = 0x6300, /* R337 - EQ3 */
260 [338] = 0x0FCA, /* R338 - EQ4 */
261 [339] = 0x0400, /* R339 - EQ5 */
262 [340] = 0x00D8, /* R340 - EQ6 */
263 [341] = 0x1EB5, /* R341 - EQ7 */
264 [342] = 0xF145, /* R342 - EQ8 */
265 [343] = 0x0B75, /* R343 - EQ9 */
266 [344] = 0x01C5, /* R344 - EQ10 */
267 [345] = 0x1C58, /* R345 - EQ11 */
268 [346] = 0xF373, /* R346 - EQ12 */
269 [347] = 0x0A54, /* R347 - EQ13 */
270 [348] = 0x0558, /* R348 - EQ14 */
271 [349] = 0x168E, /* R349 - EQ15 */
272 [350] = 0xF829, /* R350 - EQ16 */
273 [351] = 0x07AD, /* R351 - EQ17 */
274 [352] = 0x1103, /* R352 - EQ18 */
275 [353] = 0x0564, /* R353 - EQ19 */
276 [354] = 0x0559, /* R354 - EQ20 */
277 [355] = 0x4000, /* R355 - EQ21 */
278 [356] = 0x6318, /* R356 - EQ22 */
279 [357] = 0x6300, /* R357 - EQ23 */
280 [358] = 0x0FCA, /* R358 - EQ24 */
281 [359] = 0x0400, /* R359 - EQ25 */
282 [360] = 0x00D8, /* R360 - EQ26 */
283 [361] = 0x1EB5, /* R361 - EQ27 */
284 [362] = 0xF145, /* R362 - EQ28 */
285 [363] = 0x0B75, /* R363 - EQ29 */
286 [364] = 0x01C5, /* R364 - EQ30 */
287 [365] = 0x1C58, /* R365 - EQ31 */
288 [366] = 0xF373, /* R366 - EQ32 */
289 [367] = 0x0A54, /* R367 - EQ33 */
290 [368] = 0x0558, /* R368 - EQ34 */
291 [369] = 0x168E, /* R369 - EQ35 */
292 [370] = 0xF829, /* R370 - EQ36 */
293 [371] = 0x07AD, /* R371 - EQ37 */
294 [372] = 0x1103, /* R372 - EQ38 */
295 [373] = 0x0564, /* R373 - EQ39 */
296 [374] = 0x0559, /* R374 - EQ40 */
297 [375] = 0x4000, /* R375 - EQ41 */
298
299 [513] = 0x0000, /* R513 - GPIO 2 */
300 [514] = 0x0000, /* R514 - GPIO 3 */
301
302 [516] = 0x8100, /* R516 - GPIO 5 */
303 [517] = 0x8100, /* R517 - GPIO 6 */
304
305 [560] = 0x0000, /* R560 - Interrupt Status 1 */
306 [561] = 0x0000, /* R561 - Interrupt Status 2 */
307
308 [568] = 0x0030, /* R568 - Interrupt Status 1 Mask */
309 [569] = 0xFFED, /* R569 - Interrupt Status 2 Mask */
310
311 [576] = 0x0000, /* R576 - Interrupt Control */
312
313 [584] = 0x002D, /* R584 - IRQ Debounce */
314
315 [586] = 0x0000, /* R586 - MICINT Source Pol */
316
317 [768] = 0x1C00, /* R768 - DSP2 Power Management */
318
319 [1037] = 0x0000, /* R1037 - DSP2_ExecControl */
320
321 [8192] = 0x0000, /* R8192 - DSP2 Instruction RAM 0 */
322
323 [9216] = 0x0030, /* R9216 - DSP2 Address RAM 2 */
324 [9217] = 0x0000, /* R9217 - DSP2 Address RAM 1 */
325 [9218] = 0x0000, /* R9218 - DSP2 Address RAM 0 */
326
327 [12288] = 0x0000, /* R12288 - DSP2 Data1 RAM 1 */
328 [12289] = 0x0000, /* R12289 - DSP2 Data1 RAM 0 */
329
330 [13312] = 0x0000, /* R13312 - DSP2 Data2 RAM 1 */
331 [13313] = 0x0000, /* R13313 - DSP2 Data2 RAM 0 */
332
333 [14336] = 0x0000, /* R14336 - DSP2 Data3 RAM 1 */
334 [14337] = 0x0000, /* R14337 - DSP2 Data3 RAM 0 */
335
336 [15360] = 0x000A, /* R15360 - DSP2 Coeff RAM 0 */
337
338 [16384] = 0x0000, /* R16384 - RETUNEADC_SHARED_COEFF_1 */
339 [16385] = 0x0000, /* R16385 - RETUNEADC_SHARED_COEFF_0 */
340 [16386] = 0x0000, /* R16386 - RETUNEDAC_SHARED_COEFF_1 */
341 [16387] = 0x0000, /* R16387 - RETUNEDAC_SHARED_COEFF_0 */
342 [16388] = 0x0000, /* R16388 - SOUNDSTAGE_ENABLES_1 */
343 [16389] = 0x0000, /* R16389 - SOUNDSTAGE_ENABLES_0 */
344
345 [16896] = 0x0002, /* R16896 - HDBASS_AI_1 */
346 [16897] = 0xBD12, /* R16897 - HDBASS_AI_0 */
347 [16898] = 0x007C, /* R16898 - HDBASS_AR_1 */
348 [16899] = 0x586C, /* R16899 - HDBASS_AR_0 */
349 [16900] = 0x0053, /* R16900 - HDBASS_B_1 */
350 [16901] = 0x8121, /* R16901 - HDBASS_B_0 */
351 [16902] = 0x003F, /* R16902 - HDBASS_K_1 */
352 [16903] = 0x8BD8, /* R16903 - HDBASS_K_0 */
353 [16904] = 0x0032, /* R16904 - HDBASS_N1_1 */
354 [16905] = 0xF52D, /* R16905 - HDBASS_N1_0 */
355 [16906] = 0x0065, /* R16906 - HDBASS_N2_1 */
356 [16907] = 0xAC8C, /* R16907 - HDBASS_N2_0 */
357 [16908] = 0x006B, /* R16908 - HDBASS_N3_1 */
358 [16909] = 0xE087, /* R16909 - HDBASS_N3_0 */
359 [16910] = 0x0072, /* R16910 - HDBASS_N4_1 */
360 [16911] = 0x1483, /* R16911 - HDBASS_N4_0 */
361 [16912] = 0x0072, /* R16912 - HDBASS_N5_1 */
362 [16913] = 0x1483, /* R16913 - HDBASS_N5_0 */
363 [16914] = 0x0043, /* R16914 - HDBASS_X1_1 */
364 [16915] = 0x3525, /* R16915 - HDBASS_X1_0 */
365 [16916] = 0x0006, /* R16916 - HDBASS_X2_1 */
366 [16917] = 0x6A4A, /* R16917 - HDBASS_X2_0 */
367 [16918] = 0x0043, /* R16918 - HDBASS_X3_1 */
368 [16919] = 0x6079, /* R16919 - HDBASS_X3_0 */
369 [16920] = 0x0008, /* R16920 - HDBASS_ATK_1 */
370 [16921] = 0x0000, /* R16921 - HDBASS_ATK_0 */
371 [16922] = 0x0001, /* R16922 - HDBASS_DCY_1 */
372 [16923] = 0x0000, /* R16923 - HDBASS_DCY_0 */
373 [16924] = 0x0059, /* R16924 - HDBASS_PG_1 */
374 [16925] = 0x999A, /* R16925 - HDBASS_PG_0 */
375
376 [17048] = 0x0083, /* R17408 - HPF_C_1 */
377 [17049] = 0x98AD, /* R17409 - HPF_C_0 */
378
379 [17920] = 0x007F, /* R17920 - ADCL_RETUNE_C1_1 */
380 [17921] = 0xFFFF, /* R17921 - ADCL_RETUNE_C1_0 */
381 [17922] = 0x0000, /* R17922 - ADCL_RETUNE_C2_1 */
382 [17923] = 0x0000, /* R17923 - ADCL_RETUNE_C2_0 */
383 [17924] = 0x0000, /* R17924 - ADCL_RETUNE_C3_1 */
384 [17925] = 0x0000, /* R17925 - ADCL_RETUNE_C3_0 */
385 [17926] = 0x0000, /* R17926 - ADCL_RETUNE_C4_1 */
386 [17927] = 0x0000, /* R17927 - ADCL_RETUNE_C4_0 */
387 [17928] = 0x0000, /* R17928 - ADCL_RETUNE_C5_1 */
388 [17929] = 0x0000, /* R17929 - ADCL_RETUNE_C5_0 */
389 [17930] = 0x0000, /* R17930 - ADCL_RETUNE_C6_1 */
390 [17931] = 0x0000, /* R17931 - ADCL_RETUNE_C6_0 */
391 [17932] = 0x0000, /* R17932 - ADCL_RETUNE_C7_1 */
392 [17933] = 0x0000, /* R17933 - ADCL_RETUNE_C7_0 */
393 [17934] = 0x0000, /* R17934 - ADCL_RETUNE_C8_1 */
394 [17935] = 0x0000, /* R17935 - ADCL_RETUNE_C8_0 */
395 [17936] = 0x0000, /* R17936 - ADCL_RETUNE_C9_1 */
396 [17937] = 0x0000, /* R17937 - ADCL_RETUNE_C9_0 */
397 [17938] = 0x0000, /* R17938 - ADCL_RETUNE_C10_1 */
398 [17939] = 0x0000, /* R17939 - ADCL_RETUNE_C10_0 */
399 [17940] = 0x0000, /* R17940 - ADCL_RETUNE_C11_1 */
400 [17941] = 0x0000, /* R17941 - ADCL_RETUNE_C11_0 */
401 [17942] = 0x0000, /* R17942 - ADCL_RETUNE_C12_1 */
402 [17943] = 0x0000, /* R17943 - ADCL_RETUNE_C12_0 */
403 [17944] = 0x0000, /* R17944 - ADCL_RETUNE_C13_1 */
404 [17945] = 0x0000, /* R17945 - ADCL_RETUNE_C13_0 */
405 [17946] = 0x0000, /* R17946 - ADCL_RETUNE_C14_1 */
406 [17947] = 0x0000, /* R17947 - ADCL_RETUNE_C14_0 */
407 [17948] = 0x0000, /* R17948 - ADCL_RETUNE_C15_1 */
408 [17949] = 0x0000, /* R17949 - ADCL_RETUNE_C15_0 */
409 [17950] = 0x0000, /* R17950 - ADCL_RETUNE_C16_1 */
410 [17951] = 0x0000, /* R17951 - ADCL_RETUNE_C16_0 */
411 [17952] = 0x0000, /* R17952 - ADCL_RETUNE_C17_1 */
412 [17953] = 0x0000, /* R17953 - ADCL_RETUNE_C17_0 */
413 [17954] = 0x0000, /* R17954 - ADCL_RETUNE_C18_1 */
414 [17955] = 0x0000, /* R17955 - ADCL_RETUNE_C18_0 */
415 [17956] = 0x0000, /* R17956 - ADCL_RETUNE_C19_1 */
416 [17957] = 0x0000, /* R17957 - ADCL_RETUNE_C19_0 */
417 [17958] = 0x0000, /* R17958 - ADCL_RETUNE_C20_1 */
418 [17959] = 0x0000, /* R17959 - ADCL_RETUNE_C20_0 */
419 [17960] = 0x0000, /* R17960 - ADCL_RETUNE_C21_1 */
420 [17961] = 0x0000, /* R17961 - ADCL_RETUNE_C21_0 */
421 [17962] = 0x0000, /* R17962 - ADCL_RETUNE_C22_1 */
422 [17963] = 0x0000, /* R17963 - ADCL_RETUNE_C22_0 */
423 [17964] = 0x0000, /* R17964 - ADCL_RETUNE_C23_1 */
424 [17965] = 0x0000, /* R17965 - ADCL_RETUNE_C23_0 */
425 [17966] = 0x0000, /* R17966 - ADCL_RETUNE_C24_1 */
426 [17967] = 0x0000, /* R17967 - ADCL_RETUNE_C24_0 */
427 [17968] = 0x0000, /* R17968 - ADCL_RETUNE_C25_1 */
428 [17969] = 0x0000, /* R17969 - ADCL_RETUNE_C25_0 */
429 [17970] = 0x0000, /* R17970 - ADCL_RETUNE_C26_1 */
430 [17971] = 0x0000, /* R17971 - ADCL_RETUNE_C26_0 */
431 [17972] = 0x0000, /* R17972 - ADCL_RETUNE_C27_1 */
432 [17973] = 0x0000, /* R17973 - ADCL_RETUNE_C27_0 */
433 [17974] = 0x0000, /* R17974 - ADCL_RETUNE_C28_1 */
434 [17975] = 0x0000, /* R17975 - ADCL_RETUNE_C28_0 */
435 [17976] = 0x0000, /* R17976 - ADCL_RETUNE_C29_1 */
436 [17977] = 0x0000, /* R17977 - ADCL_RETUNE_C29_0 */
437 [17978] = 0x0000, /* R17978 - ADCL_RETUNE_C30_1 */
438 [17979] = 0x0000, /* R17979 - ADCL_RETUNE_C30_0 */
439 [17980] = 0x0000, /* R17980 - ADCL_RETUNE_C31_1 */
440 [17981] = 0x0000, /* R17981 - ADCL_RETUNE_C31_0 */
441 [17982] = 0x0000, /* R17982 - ADCL_RETUNE_C32_1 */
442 [17983] = 0x0000, /* R17983 - ADCL_RETUNE_C32_0 */
443
444 [18432] = 0x0020, /* R18432 - RETUNEADC_PG2_1 */
445 [18433] = 0x0000, /* R18433 - RETUNEADC_PG2_0 */
446 [18434] = 0x0040, /* R18434 - RETUNEADC_PG_1 */
447 [18435] = 0x0000, /* R18435 - RETUNEADC_PG_0 */
448
449 [18944] = 0x007F, /* R18944 - ADCR_RETUNE_C1_1 */
450 [18945] = 0xFFFF, /* R18945 - ADCR_RETUNE_C1_0 */
451 [18946] = 0x0000, /* R18946 - ADCR_RETUNE_C2_1 */
452 [18947] = 0x0000, /* R18947 - ADCR_RETUNE_C2_0 */
453 [18948] = 0x0000, /* R18948 - ADCR_RETUNE_C3_1 */
454 [18949] = 0x0000, /* R18949 - ADCR_RETUNE_C3_0 */
455 [18950] = 0x0000, /* R18950 - ADCR_RETUNE_C4_1 */
456 [18951] = 0x0000, /* R18951 - ADCR_RETUNE_C4_0 */
457 [18952] = 0x0000, /* R18952 - ADCR_RETUNE_C5_1 */
458 [18953] = 0x0000, /* R18953 - ADCR_RETUNE_C5_0 */
459 [18954] = 0x0000, /* R18954 - ADCR_RETUNE_C6_1 */
460 [18955] = 0x0000, /* R18955 - ADCR_RETUNE_C6_0 */
461 [18956] = 0x0000, /* R18956 - ADCR_RETUNE_C7_1 */
462 [18957] = 0x0000, /* R18957 - ADCR_RETUNE_C7_0 */
463 [18958] = 0x0000, /* R18958 - ADCR_RETUNE_C8_1 */
464 [18959] = 0x0000, /* R18959 - ADCR_RETUNE_C8_0 */
465 [18960] = 0x0000, /* R18960 - ADCR_RETUNE_C9_1 */
466 [18961] = 0x0000, /* R18961 - ADCR_RETUNE_C9_0 */
467 [18962] = 0x0000, /* R18962 - ADCR_RETUNE_C10_1 */
468 [18963] = 0x0000, /* R18963 - ADCR_RETUNE_C10_0 */
469 [18964] = 0x0000, /* R18964 - ADCR_RETUNE_C11_1 */
470 [18965] = 0x0000, /* R18965 - ADCR_RETUNE_C11_0 */
471 [18966] = 0x0000, /* R18966 - ADCR_RETUNE_C12_1 */
472 [18967] = 0x0000, /* R18967 - ADCR_RETUNE_C12_0 */
473 [18968] = 0x0000, /* R18968 - ADCR_RETUNE_C13_1 */
474 [18969] = 0x0000, /* R18969 - ADCR_RETUNE_C13_0 */
475 [18970] = 0x0000, /* R18970 - ADCR_RETUNE_C14_1 */
476 [18971] = 0x0000, /* R18971 - ADCR_RETUNE_C14_0 */
477 [18972] = 0x0000, /* R18972 - ADCR_RETUNE_C15_1 */
478 [18973] = 0x0000, /* R18973 - ADCR_RETUNE_C15_0 */
479 [18974] = 0x0000, /* R18974 - ADCR_RETUNE_C16_1 */
480 [18975] = 0x0000, /* R18975 - ADCR_RETUNE_C16_0 */
481 [18976] = 0x0000, /* R18976 - ADCR_RETUNE_C17_1 */
482 [18977] = 0x0000, /* R18977 - ADCR_RETUNE_C17_0 */
483 [18978] = 0x0000, /* R18978 - ADCR_RETUNE_C18_1 */
484 [18979] = 0x0000, /* R18979 - ADCR_RETUNE_C18_0 */
485 [18980] = 0x0000, /* R18980 - ADCR_RETUNE_C19_1 */
486 [18981] = 0x0000, /* R18981 - ADCR_RETUNE_C19_0 */
487 [18982] = 0x0000, /* R18982 - ADCR_RETUNE_C20_1 */
488 [18983] = 0x0000, /* R18983 - ADCR_RETUNE_C20_0 */
489 [18984] = 0x0000, /* R18984 - ADCR_RETUNE_C21_1 */
490 [18985] = 0x0000, /* R18985 - ADCR_RETUNE_C21_0 */
491 [18986] = 0x0000, /* R18986 - ADCR_RETUNE_C22_1 */
492 [18987] = 0x0000, /* R18987 - ADCR_RETUNE_C22_0 */
493 [18988] = 0x0000, /* R18988 - ADCR_RETUNE_C23_1 */
494 [18989] = 0x0000, /* R18989 - ADCR_RETUNE_C23_0 */
495 [18990] = 0x0000, /* R18990 - ADCR_RETUNE_C24_1 */
496 [18991] = 0x0000, /* R18991 - ADCR_RETUNE_C24_0 */
497 [18992] = 0x0000, /* R18992 - ADCR_RETUNE_C25_1 */
498 [18993] = 0x0000, /* R18993 - ADCR_RETUNE_C25_0 */
499 [18994] = 0x0000, /* R18994 - ADCR_RETUNE_C26_1 */
500 [18995] = 0x0000, /* R18995 - ADCR_RETUNE_C26_0 */
501 [18996] = 0x0000, /* R18996 - ADCR_RETUNE_C27_1 */
502 [18997] = 0x0000, /* R18997 - ADCR_RETUNE_C27_0 */
503 [18998] = 0x0000, /* R18998 - ADCR_RETUNE_C28_1 */
504 [18999] = 0x0000, /* R18999 - ADCR_RETUNE_C28_0 */
505 [19000] = 0x0000, /* R19000 - ADCR_RETUNE_C29_1 */
506 [19001] = 0x0000, /* R19001 - ADCR_RETUNE_C29_0 */
507 [19002] = 0x0000, /* R19002 - ADCR_RETUNE_C30_1 */
508 [19003] = 0x0000, /* R19003 - ADCR_RETUNE_C30_0 */
509 [19004] = 0x0000, /* R19004 - ADCR_RETUNE_C31_1 */
510 [19005] = 0x0000, /* R19005 - ADCR_RETUNE_C31_0 */
511 [19006] = 0x0000, /* R19006 - ADCR_RETUNE_C32_1 */
512 [19007] = 0x0000, /* R19007 - ADCR_RETUNE_C32_0 */
513
514 [19456] = 0x007F, /* R19456 - DACL_RETUNE_C1_1 */
515 [19457] = 0xFFFF, /* R19457 - DACL_RETUNE_C1_0 */
516 [19458] = 0x0000, /* R19458 - DACL_RETUNE_C2_1 */
517 [19459] = 0x0000, /* R19459 - DACL_RETUNE_C2_0 */
518 [19460] = 0x0000, /* R19460 - DACL_RETUNE_C3_1 */
519 [19461] = 0x0000, /* R19461 - DACL_RETUNE_C3_0 */
520 [19462] = 0x0000, /* R19462 - DACL_RETUNE_C4_1 */
521 [19463] = 0x0000, /* R19463 - DACL_RETUNE_C4_0 */
522 [19464] = 0x0000, /* R19464 - DACL_RETUNE_C5_1 */
523 [19465] = 0x0000, /* R19465 - DACL_RETUNE_C5_0 */
524 [19466] = 0x0000, /* R19466 - DACL_RETUNE_C6_1 */
525 [19467] = 0x0000, /* R19467 - DACL_RETUNE_C6_0 */
526 [19468] = 0x0000, /* R19468 - DACL_RETUNE_C7_1 */
527 [19469] = 0x0000, /* R19469 - DACL_RETUNE_C7_0 */
528 [19470] = 0x0000, /* R19470 - DACL_RETUNE_C8_1 */
529 [19471] = 0x0000, /* R19471 - DACL_RETUNE_C8_0 */
530 [19472] = 0x0000, /* R19472 - DACL_RETUNE_C9_1 */
531 [19473] = 0x0000, /* R19473 - DACL_RETUNE_C9_0 */
532 [19474] = 0x0000, /* R19474 - DACL_RETUNE_C10_1 */
533 [19475] = 0x0000, /* R19475 - DACL_RETUNE_C10_0 */
534 [19476] = 0x0000, /* R19476 - DACL_RETUNE_C11_1 */
535 [19477] = 0x0000, /* R19477 - DACL_RETUNE_C11_0 */
536 [19478] = 0x0000, /* R19478 - DACL_RETUNE_C12_1 */
537 [19479] = 0x0000, /* R19479 - DACL_RETUNE_C12_0 */
538 [19480] = 0x0000, /* R19480 - DACL_RETUNE_C13_1 */
539 [19481] = 0x0000, /* R19481 - DACL_RETUNE_C13_0 */
540 [19482] = 0x0000, /* R19482 - DACL_RETUNE_C14_1 */
541 [19483] = 0x0000, /* R19483 - DACL_RETUNE_C14_0 */
542 [19484] = 0x0000, /* R19484 - DACL_RETUNE_C15_1 */
543 [19485] = 0x0000, /* R19485 - DACL_RETUNE_C15_0 */
544 [19486] = 0x0000, /* R19486 - DACL_RETUNE_C16_1 */
545 [19487] = 0x0000, /* R19487 - DACL_RETUNE_C16_0 */
546 [19488] = 0x0000, /* R19488 - DACL_RETUNE_C17_1 */
547 [19489] = 0x0000, /* R19489 - DACL_RETUNE_C17_0 */
548 [19490] = 0x0000, /* R19490 - DACL_RETUNE_C18_1 */
549 [19491] = 0x0000, /* R19491 - DACL_RETUNE_C18_0 */
550 [19492] = 0x0000, /* R19492 - DACL_RETUNE_C19_1 */
551 [19493] = 0x0000, /* R19493 - DACL_RETUNE_C19_0 */
552 [19494] = 0x0000, /* R19494 - DACL_RETUNE_C20_1 */
553 [19495] = 0x0000, /* R19495 - DACL_RETUNE_C20_0 */
554 [19496] = 0x0000, /* R19496 - DACL_RETUNE_C21_1 */
555 [19497] = 0x0000, /* R19497 - DACL_RETUNE_C21_0 */
556 [19498] = 0x0000, /* R19498 - DACL_RETUNE_C22_1 */
557 [19499] = 0x0000, /* R19499 - DACL_RETUNE_C22_0 */
558 [19500] = 0x0000, /* R19500 - DACL_RETUNE_C23_1 */
559 [19501] = 0x0000, /* R19501 - DACL_RETUNE_C23_0 */
560 [19502] = 0x0000, /* R19502 - DACL_RETUNE_C24_1 */
561 [19503] = 0x0000, /* R19503 - DACL_RETUNE_C24_0 */
562 [19504] = 0x0000, /* R19504 - DACL_RETUNE_C25_1 */
563 [19505] = 0x0000, /* R19505 - DACL_RETUNE_C25_0 */
564 [19506] = 0x0000, /* R19506 - DACL_RETUNE_C26_1 */
565 [19507] = 0x0000, /* R19507 - DACL_RETUNE_C26_0 */
566 [19508] = 0x0000, /* R19508 - DACL_RETUNE_C27_1 */
567 [19509] = 0x0000, /* R19509 - DACL_RETUNE_C27_0 */
568 [19510] = 0x0000, /* R19510 - DACL_RETUNE_C28_1 */
569 [19511] = 0x0000, /* R19511 - DACL_RETUNE_C28_0 */
570 [19512] = 0x0000, /* R19512 - DACL_RETUNE_C29_1 */
571 [19513] = 0x0000, /* R19513 - DACL_RETUNE_C29_0 */
572 [19514] = 0x0000, /* R19514 - DACL_RETUNE_C30_1 */
573 [19515] = 0x0000, /* R19515 - DACL_RETUNE_C30_0 */
574 [19516] = 0x0000, /* R19516 - DACL_RETUNE_C31_1 */
575 [19517] = 0x0000, /* R19517 - DACL_RETUNE_C31_0 */
576 [19518] = 0x0000, /* R19518 - DACL_RETUNE_C32_1 */
577 [19519] = 0x0000, /* R19519 - DACL_RETUNE_C32_0 */
578
579 [19968] = 0x0020, /* R19968 - RETUNEDAC_PG2_1 */
580 [19969] = 0x0000, /* R19969 - RETUNEDAC_PG2_0 */
581 [19970] = 0x0040, /* R19970 - RETUNEDAC_PG_1 */
582 [19971] = 0x0000, /* R19971 - RETUNEDAC_PG_0 */
583
584 [20480] = 0x007F, /* R20480 - DACR_RETUNE_C1_1 */
585 [20481] = 0xFFFF, /* R20481 - DACR_RETUNE_C1_0 */
586 [20482] = 0x0000, /* R20482 - DACR_RETUNE_C2_1 */
587 [20483] = 0x0000, /* R20483 - DACR_RETUNE_C2_0 */
588 [20484] = 0x0000, /* R20484 - DACR_RETUNE_C3_1 */
589 [20485] = 0x0000, /* R20485 - DACR_RETUNE_C3_0 */
590 [20486] = 0x0000, /* R20486 - DACR_RETUNE_C4_1 */
591 [20487] = 0x0000, /* R20487 - DACR_RETUNE_C4_0 */
592 [20488] = 0x0000, /* R20488 - DACR_RETUNE_C5_1 */
593 [20489] = 0x0000, /* R20489 - DACR_RETUNE_C5_0 */
594 [20490] = 0x0000, /* R20490 - DACR_RETUNE_C6_1 */
595 [20491] = 0x0000, /* R20491 - DACR_RETUNE_C6_0 */
596 [20492] = 0x0000, /* R20492 - DACR_RETUNE_C7_1 */
597 [20493] = 0x0000, /* R20493 - DACR_RETUNE_C7_0 */
598 [20494] = 0x0000, /* R20494 - DACR_RETUNE_C8_1 */
599 [20495] = 0x0000, /* R20495 - DACR_RETUNE_C8_0 */
600 [20496] = 0x0000, /* R20496 - DACR_RETUNE_C9_1 */
601 [20497] = 0x0000, /* R20497 - DACR_RETUNE_C9_0 */
602 [20498] = 0x0000, /* R20498 - DACR_RETUNE_C10_1 */
603 [20499] = 0x0000, /* R20499 - DACR_RETUNE_C10_0 */
604 [20500] = 0x0000, /* R20500 - DACR_RETUNE_C11_1 */
605 [20501] = 0x0000, /* R20501 - DACR_RETUNE_C11_0 */
606 [20502] = 0x0000, /* R20502 - DACR_RETUNE_C12_1 */
607 [20503] = 0x0000, /* R20503 - DACR_RETUNE_C12_0 */
608 [20504] = 0x0000, /* R20504 - DACR_RETUNE_C13_1 */
609 [20505] = 0x0000, /* R20505 - DACR_RETUNE_C13_0 */
610 [20506] = 0x0000, /* R20506 - DACR_RETUNE_C14_1 */
611 [20507] = 0x0000, /* R20507 - DACR_RETUNE_C14_0 */
612 [20508] = 0x0000, /* R20508 - DACR_RETUNE_C15_1 */
613 [20509] = 0x0000, /* R20509 - DACR_RETUNE_C15_0 */
614 [20510] = 0x0000, /* R20510 - DACR_RETUNE_C16_1 */
615 [20511] = 0x0000, /* R20511 - DACR_RETUNE_C16_0 */
616 [20512] = 0x0000, /* R20512 - DACR_RETUNE_C17_1 */
617 [20513] = 0x0000, /* R20513 - DACR_RETUNE_C17_0 */
618 [20514] = 0x0000, /* R20514 - DACR_RETUNE_C18_1 */
619 [20515] = 0x0000, /* R20515 - DACR_RETUNE_C18_0 */
620 [20516] = 0x0000, /* R20516 - DACR_RETUNE_C19_1 */
621 [20517] = 0x0000, /* R20517 - DACR_RETUNE_C19_0 */
622 [20518] = 0x0000, /* R20518 - DACR_RETUNE_C20_1 */
623 [20519] = 0x0000, /* R20519 - DACR_RETUNE_C20_0 */
624 [20520] = 0x0000, /* R20520 - DACR_RETUNE_C21_1 */
625 [20521] = 0x0000, /* R20521 - DACR_RETUNE_C21_0 */
626 [20522] = 0x0000, /* R20522 - DACR_RETUNE_C22_1 */
627 [20523] = 0x0000, /* R20523 - DACR_RETUNE_C22_0 */
628 [20524] = 0x0000, /* R20524 - DACR_RETUNE_C23_1 */
629 [20525] = 0x0000, /* R20525 - DACR_RETUNE_C23_0 */
630 [20526] = 0x0000, /* R20526 - DACR_RETUNE_C24_1 */
631 [20527] = 0x0000, /* R20527 - DACR_RETUNE_C24_0 */
632 [20528] = 0x0000, /* R20528 - DACR_RETUNE_C25_1 */
633 [20529] = 0x0000, /* R20529 - DACR_RETUNE_C25_0 */
634 [20530] = 0x0000, /* R20530 - DACR_RETUNE_C26_1 */
635 [20531] = 0x0000, /* R20531 - DACR_RETUNE_C26_0 */
636 [20532] = 0x0000, /* R20532 - DACR_RETUNE_C27_1 */
637 [20533] = 0x0000, /* R20533 - DACR_RETUNE_C27_0 */
638 [20534] = 0x0000, /* R20534 - DACR_RETUNE_C28_1 */
639 [20535] = 0x0000, /* R20535 - DACR_RETUNE_C28_0 */
640 [20536] = 0x0000, /* R20536 - DACR_RETUNE_C29_1 */
641 [20537] = 0x0000, /* R20537 - DACR_RETUNE_C29_0 */
642 [20538] = 0x0000, /* R20538 - DACR_RETUNE_C30_1 */
643 [20539] = 0x0000, /* R20539 - DACR_RETUNE_C30_0 */
644 [20540] = 0x0000, /* R20540 - DACR_RETUNE_C31_1 */
645 [20541] = 0x0000, /* R20541 - DACR_RETUNE_C31_0 */
646 [20542] = 0x0000, /* R20542 - DACR_RETUNE_C32_1 */
647 [20543] = 0x0000, /* R20543 - DACR_RETUNE_C32_0 */
648
649 [20992] = 0x008C, /* R20992 - VSS_XHD2_1 */
650 [20993] = 0x0200, /* R20993 - VSS_XHD2_0 */
651 [20994] = 0x0035, /* R20994 - VSS_XHD3_1 */
652 [20995] = 0x0700, /* R20995 - VSS_XHD3_0 */
653 [20996] = 0x003A, /* R20996 - VSS_XHN1_1 */
654 [20997] = 0x4100, /* R20997 - VSS_XHN1_0 */
655 [20998] = 0x008B, /* R20998 - VSS_XHN2_1 */
656 [20999] = 0x7D00, /* R20999 - VSS_XHN2_0 */
657 [21000] = 0x003A, /* R21000 - VSS_XHN3_1 */
658 [21001] = 0x4100, /* R21001 - VSS_XHN3_0 */
659 [21002] = 0x008C, /* R21002 - VSS_XLA_1 */
660 [21003] = 0xFEE8, /* R21003 - VSS_XLA_0 */
661 [21004] = 0x0078, /* R21004 - VSS_XLB_1 */
662 [21005] = 0x0000, /* R21005 - VSS_XLB_0 */
663 [21006] = 0x003F, /* R21006 - VSS_XLG_1 */
664 [21007] = 0xB260, /* R21007 - VSS_XLG_0 */
665 [21008] = 0x002D, /* R21008 - VSS_PG2_1 */
666 [21009] = 0x1818, /* R21009 - VSS_PG2_0 */
667 [21010] = 0x0020, /* R21010 - VSS_PG_1 */
668 [21011] = 0x0000, /* R21011 - VSS_PG_0 */
669 [21012] = 0x00F1, /* R21012 - VSS_XTD1_1 */
670 [21013] = 0x8340, /* R21013 - VSS_XTD1_0 */
671 [21014] = 0x00FB, /* R21014 - VSS_XTD2_1 */
672 [21015] = 0x8300, /* R21015 - VSS_XTD2_0 */
673 [21016] = 0x00EE, /* R21016 - VSS_XTD3_1 */
674 [21017] = 0xAEC0, /* R21017 - VSS_XTD3_0 */
675 [21018] = 0x00FB, /* R21018 - VSS_XTD4_1 */
676 [21019] = 0xAC40, /* R21019 - VSS_XTD4_0 */
677 [21020] = 0x00F1, /* R21020 - VSS_XTD5_1 */
678 [21021] = 0x7F80, /* R21021 - VSS_XTD5_0 */
679 [21022] = 0x00F4, /* R21022 - VSS_XTD6_1 */
680 [21023] = 0x3B40, /* R21023 - VSS_XTD6_0 */
681 [21024] = 0x00F5, /* R21024 - VSS_XTD7_1 */
682 [21025] = 0xFB00, /* R21025 - VSS_XTD7_0 */
683 [21026] = 0x00EA, /* R21026 - VSS_XTD8_1 */
684 [21027] = 0x10C0, /* R21027 - VSS_XTD8_0 */
685 [21028] = 0x00FC, /* R21028 - VSS_XTD9_1 */
686 [21029] = 0xC580, /* R21029 - VSS_XTD9_0 */
687 [21030] = 0x00E2, /* R21030 - VSS_XTD10_1 */
688 [21031] = 0x75C0, /* R21031 - VSS_XTD10_0 */
689 [21032] = 0x0004, /* R21032 - VSS_XTD11_1 */
690 [21033] = 0xB480, /* R21033 - VSS_XTD11_0 */
691 [21034] = 0x00D4, /* R21034 - VSS_XTD12_1 */
692 [21035] = 0xF980, /* R21035 - VSS_XTD12_0 */
693 [21036] = 0x0004, /* R21036 - VSS_XTD13_1 */
694 [21037] = 0x9140, /* R21037 - VSS_XTD13_0 */
695 [21038] = 0x00D8, /* R21038 - VSS_XTD14_1 */
696 [21039] = 0xA480, /* R21039 - VSS_XTD14_0 */
697 [21040] = 0x0002, /* R21040 - VSS_XTD15_1 */
698 [21041] = 0x3DC0, /* R21041 - VSS_XTD15_0 */
699 [21042] = 0x00CF, /* R21042 - VSS_XTD16_1 */
700 [21043] = 0x7A80, /* R21043 - VSS_XTD16_0 */
701 [21044] = 0x00DC, /* R21044 - VSS_XTD17_1 */
702 [21045] = 0x0600, /* R21045 - VSS_XTD17_0 */
703 [21046] = 0x00F2, /* R21046 - VSS_XTD18_1 */
704 [21047] = 0xDAC0, /* R21047 - VSS_XTD18_0 */
705 [21048] = 0x00BA, /* R21048 - VSS_XTD19_1 */
706 [21049] = 0xF340, /* R21049 - VSS_XTD19_0 */
707 [21050] = 0x000A, /* R21050 - VSS_XTD20_1 */
708 [21051] = 0x7940, /* R21051 - VSS_XTD20_0 */
709 [21052] = 0x001C, /* R21052 - VSS_XTD21_1 */
710 [21053] = 0x0680, /* R21053 - VSS_XTD21_0 */
711 [21054] = 0x00FD, /* R21054 - VSS_XTD22_1 */
712 [21055] = 0x2D00, /* R21055 - VSS_XTD22_0 */
713 [21056] = 0x001C, /* R21056 - VSS_XTD23_1 */
714 [21057] = 0xE840, /* R21057 - VSS_XTD23_0 */
715 [21058] = 0x000D, /* R21058 - VSS_XTD24_1 */
716 [21059] = 0xDC40, /* R21059 - VSS_XTD24_0 */
717 [21060] = 0x00FC, /* R21060 - VSS_XTD25_1 */
718 [21061] = 0x9D00, /* R21061 - VSS_XTD25_0 */
719 [21062] = 0x0009, /* R21062 - VSS_XTD26_1 */
720 [21063] = 0x5580, /* R21063 - VSS_XTD26_0 */
721 [21064] = 0x00FE, /* R21064 - VSS_XTD27_1 */
722 [21065] = 0x7E80, /* R21065 - VSS_XTD27_0 */
723 [21066] = 0x000E, /* R21066 - VSS_XTD28_1 */
724 [21067] = 0xAB40, /* R21067 - VSS_XTD28_0 */
725 [21068] = 0x00F9, /* R21068 - VSS_XTD29_1 */
726 [21069] = 0x9880, /* R21069 - VSS_XTD29_0 */
727 [21070] = 0x0009, /* R21070 - VSS_XTD30_1 */
728 [21071] = 0x87C0, /* R21071 - VSS_XTD30_0 */
729 [21072] = 0x00FD, /* R21072 - VSS_XTD31_1 */
730 [21073] = 0x2C40, /* R21073 - VSS_XTD31_0 */
731 [21074] = 0x0009, /* R21074 - VSS_XTD32_1 */
732 [21075] = 0x4800, /* R21075 - VSS_XTD32_0 */
733 [21076] = 0x0003, /* R21076 - VSS_XTS1_1 */
734 [21077] = 0x5F40, /* R21077 - VSS_XTS1_0 */
735 [21078] = 0x0000, /* R21078 - VSS_XTS2_1 */
736 [21079] = 0x8700, /* R21079 - VSS_XTS2_0 */
737 [21080] = 0x00FA, /* R21080 - VSS_XTS3_1 */
738 [21081] = 0xE4C0, /* R21081 - VSS_XTS3_0 */
739 [21082] = 0x0000, /* R21082 - VSS_XTS4_1 */
740 [21083] = 0x0B40, /* R21083 - VSS_XTS4_0 */
741 [21084] = 0x0004, /* R21084 - VSS_XTS5_1 */
742 [21085] = 0xE180, /* R21085 - VSS_XTS5_0 */
743 [21086] = 0x0001, /* R21086 - VSS_XTS6_1 */
744 [21087] = 0x1F40, /* R21087 - VSS_XTS6_0 */
745 [21088] = 0x00F8, /* R21088 - VSS_XTS7_1 */
746 [21089] = 0xB000, /* R21089 - VSS_XTS7_0 */
747 [21090] = 0x00FB, /* R21090 - VSS_XTS8_1 */
748 [21091] = 0xCBC0, /* R21091 - VSS_XTS8_0 */
749 [21092] = 0x0004, /* R21092 - VSS_XTS9_1 */
750 [21093] = 0xF380, /* R21093 - VSS_XTS9_0 */
751 [21094] = 0x0007, /* R21094 - VSS_XTS10_1 */
752 [21095] = 0xDF40, /* R21095 - VSS_XTS10_0 */
753 [21096] = 0x00FF, /* R21096 - VSS_XTS11_1 */
754 [21097] = 0x0700, /* R21097 - VSS_XTS11_0 */
755 [21098] = 0x00EF, /* R21098 - VSS_XTS12_1 */
756 [21099] = 0xD700, /* R21099 - VSS_XTS12_0 */
757 [21100] = 0x00FB, /* R21100 - VSS_XTS13_1 */
758 [21101] = 0xAF40, /* R21101 - VSS_XTS13_0 */
759 [21102] = 0x0010, /* R21102 - VSS_XTS14_1 */
760 [21103] = 0x8A80, /* R21103 - VSS_XTS14_0 */
761 [21104] = 0x0011, /* R21104 - VSS_XTS15_1 */
762 [21105] = 0x07C0, /* R21105 - VSS_XTS15_0 */
763 [21106] = 0x00E0, /* R21106 - VSS_XTS16_1 */
764 [21107] = 0x0800, /* R21107 - VSS_XTS16_0 */
765 [21108] = 0x00D2, /* R21108 - VSS_XTS17_1 */
766 [21109] = 0x7600, /* R21109 - VSS_XTS17_0 */
767 [21110] = 0x0020, /* R21110 - VSS_XTS18_1 */
768 [21111] = 0xCF40, /* R21111 - VSS_XTS18_0 */
769 [21112] = 0x0030, /* R21112 - VSS_XTS19_1 */
770 [21113] = 0x2340, /* R21113 - VSS_XTS19_0 */
771 [21114] = 0x00FD, /* R21114 - VSS_XTS20_1 */
772 [21115] = 0x69C0, /* R21115 - VSS_XTS20_0 */
773 [21116] = 0x0028, /* R21116 - VSS_XTS21_1 */
774 [21117] = 0x3500, /* R21117 - VSS_XTS21_0 */
775 [21118] = 0x0006, /* R21118 - VSS_XTS22_1 */
776 [21119] = 0x3300, /* R21119 - VSS_XTS22_0 */
777 [21120] = 0x00D9, /* R21120 - VSS_XTS23_1 */
778 [21121] = 0xF6C0, /* R21121 - VSS_XTS23_0 */
779 [21122] = 0x00F3, /* R21122 - VSS_XTS24_1 */
780 [21123] = 0x3340, /* R21123 - VSS_XTS24_0 */
781 [21124] = 0x000F, /* R21124 - VSS_XTS25_1 */
782 [21125] = 0x4200, /* R21125 - VSS_XTS25_0 */
783 [21126] = 0x0004, /* R21126 - VSS_XTS26_1 */
784 [21127] = 0x0C80, /* R21127 - VSS_XTS26_0 */
785 [21128] = 0x00FB, /* R21128 - VSS_XTS27_1 */
786 [21129] = 0x3F80, /* R21129 - VSS_XTS27_0 */
787 [21130] = 0x00F7, /* R21130 - VSS_XTS28_1 */
788 [21131] = 0x57C0, /* R21131 - VSS_XTS28_0 */
789 [21132] = 0x0003, /* R21132 - VSS_XTS29_1 */
790 [21133] = 0x5400, /* R21133 - VSS_XTS29_0 */
791 [21134] = 0x0000, /* R21134 - VSS_XTS30_1 */
792 [21135] = 0xC6C0, /* R21135 - VSS_XTS30_0 */
793 [21136] = 0x0003, /* R21136 - VSS_XTS31_1 */
794 [21137] = 0x12C0, /* R21137 - VSS_XTS31_0 */
795 [21138] = 0x00FD, /* R21138 - VSS_XTS32_1 */
796 [21139] = 0x8580, /* R21139 - VSS_XTS32_0 */
797};
798
Mark Brownc969f192010-10-07 20:41:04 -0700799static const struct wm8962_reg_access {
800 u16 read;
801 u16 write;
802 u16 vol;
803} wm8962_reg_access[WM8962_MAX_REGISTER + 1] = {
804 [0] = { 0x00FF, 0x01FF, 0x0000 }, /* R0 - Left Input volume */
805 [1] = { 0xFEFF, 0x01FF, 0xFFFF }, /* R1 - Right Input volume */
806 [2] = { 0x00FF, 0x01FF, 0x0000 }, /* R2 - HPOUTL volume */
807 [3] = { 0x00FF, 0x01FF, 0x0000 }, /* R3 - HPOUTR volume */
808 [4] = { 0x07FE, 0x07FE, 0xFFFF }, /* R4 - Clocking1 */
809 [5] = { 0x007F, 0x007F, 0x0000 }, /* R5 - ADC & DAC Control 1 */
810 [6] = { 0x37ED, 0x37ED, 0x0000 }, /* R6 - ADC & DAC Control 2 */
811 [7] = { 0x1FFF, 0x1FFF, 0x0000 }, /* R7 - Audio Interface 0 */
812 [8] = { 0x0FEF, 0x0FEF, 0xFFFF }, /* R8 - Clocking2 */
813 [9] = { 0x0B9F, 0x039F, 0x0000 }, /* R9 - Audio Interface 1 */
814 [10] = { 0x00FF, 0x01FF, 0x0000 }, /* R10 - Left DAC volume */
815 [11] = { 0x00FF, 0x01FF, 0x0000 }, /* R11 - Right DAC volume */
816 [14] = { 0x07FF, 0x07FF, 0x0000 }, /* R14 - Audio Interface 2 */
817 [15] = { 0xFFFF, 0xFFFF, 0xFFFF }, /* R15 - Software Reset */
818 [17] = { 0x07FF, 0x07FF, 0x0000 }, /* R17 - ALC1 */
819 [18] = { 0xF8FF, 0x00FF, 0xFFFF }, /* R18 - ALC2 */
820 [19] = { 0x1DFF, 0x1DFF, 0x0000 }, /* R19 - ALC3 */
821 [20] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20 - Noise Gate */
822 [21] = { 0x00FF, 0x01FF, 0x0000 }, /* R21 - Left ADC volume */
823 [22] = { 0x00FF, 0x01FF, 0x0000 }, /* R22 - Right ADC volume */
824 [23] = { 0x0161, 0x0161, 0x0000 }, /* R23 - Additional control(1) */
825 [24] = { 0x0008, 0x0008, 0x0000 }, /* R24 - Additional control(2) */
826 [25] = { 0x07FE, 0x07FE, 0x0000 }, /* R25 - Pwr Mgmt (1) */
827 [26] = { 0x01FB, 0x01FB, 0x0000 }, /* R26 - Pwr Mgmt (2) */
828 [27] = { 0x0017, 0x0017, 0x0000 }, /* R27 - Additional Control (3) */
829 [28] = { 0x001C, 0x001C, 0x0000 }, /* R28 - Anti-pop */
830
831 [30] = { 0xFFFE, 0xFFFE, 0x0000 }, /* R30 - Clocking 3 */
832 [31] = { 0x000F, 0x000F, 0x0000 }, /* R31 - Input mixer control (1) */
833 [32] = { 0x01FF, 0x01FF, 0x0000 }, /* R32 - Left input mixer volume */
834 [33] = { 0x01FF, 0x01FF, 0x0000 }, /* R33 - Right input mixer volume */
835 [34] = { 0x003F, 0x003F, 0x0000 }, /* R34 - Input mixer control (2) */
836 [35] = { 0x003F, 0x003F, 0x0000 }, /* R35 - Input bias control */
837 [37] = { 0x001F, 0x001F, 0x0000 }, /* R37 - Left input PGA control */
838 [38] = { 0x001F, 0x001F, 0x0000 }, /* R38 - Right input PGA control */
839 [40] = { 0x00FF, 0x01FF, 0x0000 }, /* R40 - SPKOUTL volume */
840 [41] = { 0x00FF, 0x01FF, 0x0000 }, /* R41 - SPKOUTR volume */
841
Mark Brownfbf04072011-08-21 18:07:44 +0100842 [47] = { 0x000F, 0x0000, 0xFFFF }, /* R47 - Thermal Shutdown Status */
Mark Brownc969f192010-10-07 20:41:04 -0700843 [48] = { 0x7EC7, 0x7E07, 0xFFFF }, /* R48 - Additional Control (4) */
844 [49] = { 0x00D3, 0x00D7, 0xFFFF }, /* R49 - Class D Control 1 */
845 [51] = { 0x0047, 0x0047, 0x0000 }, /* R51 - Class D Control 2 */
846 [56] = { 0x001E, 0x001E, 0x0000 }, /* R56 - Clocking 4 */
847 [57] = { 0x02FC, 0x02FC, 0x0000 }, /* R57 - DAC DSP Mixing (1) */
848 [58] = { 0x00FC, 0x00FC, 0x0000 }, /* R58 - DAC DSP Mixing (2) */
849 [60] = { 0x00CC, 0x00CC, 0x0000 }, /* R60 - DC Servo 0 */
850 [61] = { 0x00DD, 0x00DD, 0x0000 }, /* R61 - DC Servo 1 */
851 [64] = { 0x3F80, 0x3F80, 0x0000 }, /* R64 - DC Servo 4 */
852 [66] = { 0x0780, 0x0000, 0xFFFF }, /* R66 - DC Servo 6 */
853 [68] = { 0x0007, 0x0007, 0x0000 }, /* R68 - Analogue PGA Bias */
854 [69] = { 0x00FF, 0x00FF, 0x0000 }, /* R69 - Analogue HP 0 */
855 [71] = { 0x01FF, 0x01FF, 0x0000 }, /* R71 - Analogue HP 2 */
856 [72] = { 0x0001, 0x0001, 0x0000 }, /* R72 - Charge Pump 1 */
857 [82] = { 0x0001, 0x0001, 0x0000 }, /* R82 - Charge Pump B */
858 [87] = { 0x00A0, 0x00A0, 0x0000 }, /* R87 - Write Sequencer Control 1 */
859 [90] = { 0x007F, 0x01FF, 0x0000 }, /* R90 - Write Sequencer Control 2 */
860 [93] = { 0x03F9, 0x0000, 0x0000 }, /* R93 - Write Sequencer Control 3 */
861 [94] = { 0x0070, 0x0070, 0x0000 }, /* R94 - Control Interface */
862 [99] = { 0x000F, 0x000F, 0x0000 }, /* R99 - Mixer Enables */
863 [100] = { 0x00BF, 0x00BF, 0x0000 }, /* R100 - Headphone Mixer (1) */
864 [101] = { 0x00BF, 0x00BF, 0x0000 }, /* R101 - Headphone Mixer (2) */
865 [102] = { 0x01FF, 0x01FF, 0x0000 }, /* R102 - Headphone Mixer (3) */
866 [103] = { 0x01FF, 0x01FF, 0x0000 }, /* R103 - Headphone Mixer (4) */
867 [105] = { 0x00BF, 0x00BF, 0x0000 }, /* R105 - Speaker Mixer (1) */
868 [106] = { 0x00BF, 0x00BF, 0x0000 }, /* R106 - Speaker Mixer (2) */
869 [107] = { 0x01FF, 0x01FF, 0x0000 }, /* R107 - Speaker Mixer (3) */
870 [108] = { 0x01FF, 0x01FF, 0x0000 }, /* R108 - Speaker Mixer (4) */
871 [109] = { 0x00F0, 0x00F0, 0x0000 }, /* R109 - Speaker Mixer (5) */
872 [110] = { 0x00F7, 0x00F7, 0x0000 }, /* R110 - Beep Generator (1) */
873 [115] = { 0x001F, 0x001F, 0x0000 }, /* R115 - Oscillator Trim (3) */
874 [116] = { 0x001F, 0x001F, 0x0000 }, /* R116 - Oscillator Trim (4) */
875 [119] = { 0x00FF, 0x00FF, 0x0000 }, /* R119 - Oscillator Trim (7) */
876 [124] = { 0x0079, 0x0079, 0x0000 }, /* R124 - Analogue Clocking1 */
877 [125] = { 0x00DF, 0x00DF, 0x0000 }, /* R125 - Analogue Clocking2 */
878 [126] = { 0x000D, 0x000D, 0x0000 }, /* R126 - Analogue Clocking3 */
879 [127] = { 0x0000, 0xFFFF, 0x0000 }, /* R127 - PLL Software Reset */
880 [129] = { 0x00B0, 0x00B0, 0x0000 }, /* R129 - PLL2 */
881 [131] = { 0x0003, 0x0003, 0x0000 }, /* R131 - PLL 4 */
882 [136] = { 0x005F, 0x005F, 0x0000 }, /* R136 - PLL 9 */
883 [137] = { 0x00FF, 0x00FF, 0x0000 }, /* R137 - PLL 10 */
884 [138] = { 0x00FF, 0x00FF, 0x0000 }, /* R138 - PLL 11 */
885 [139] = { 0x00FF, 0x00FF, 0x0000 }, /* R139 - PLL 12 */
886 [140] = { 0x005F, 0x005F, 0x0000 }, /* R140 - PLL 13 */
887 [141] = { 0x00FF, 0x00FF, 0x0000 }, /* R141 - PLL 14 */
888 [142] = { 0x00FF, 0x00FF, 0x0000 }, /* R142 - PLL 15 */
889 [143] = { 0x00FF, 0x00FF, 0x0000 }, /* R143 - PLL 16 */
890 [155] = { 0x0067, 0x0067, 0x0000 }, /* R155 - FLL Control (1) */
891 [156] = { 0x01FB, 0x01FB, 0x0000 }, /* R156 - FLL Control (2) */
892 [157] = { 0x0007, 0x0007, 0x0000 }, /* R157 - FLL Control (3) */
893 [159] = { 0x007F, 0x007F, 0x0000 }, /* R159 - FLL Control (5) */
894 [160] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R160 - FLL Control (6) */
895 [161] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R161 - FLL Control (7) */
896 [162] = { 0x03FF, 0x03FF, 0x0000 }, /* R162 - FLL Control (8) */
897 [252] = { 0x0005, 0x0005, 0x0000 }, /* R252 - General test 1 */
898 [256] = { 0x000F, 0x000F, 0x0000 }, /* R256 - DF1 */
899 [257] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R257 - DF2 */
900 [258] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R258 - DF3 */
901 [259] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R259 - DF4 */
902 [260] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R260 - DF5 */
903 [261] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R261 - DF6 */
904 [262] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R262 - DF7 */
905 [264] = { 0x0003, 0x0003, 0x0000 }, /* R264 - LHPF1 */
906 [265] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R265 - LHPF2 */
907 [268] = { 0x0077, 0x0077, 0x0000 }, /* R268 - THREED1 */
908 [269] = { 0xFFFC, 0xFFFC, 0x0000 }, /* R269 - THREED2 */
909 [270] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R270 - THREED3 */
910 [271] = { 0xFFFC, 0xFFFC, 0x0000 }, /* R271 - THREED4 */
911 [276] = { 0x7FFF, 0x7FFF, 0x0000 }, /* R276 - DRC 1 */
912 [277] = { 0x1FFF, 0x1FFF, 0x0000 }, /* R277 - DRC 2 */
913 [278] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R278 - DRC 3 */
914 [279] = { 0x07FF, 0x07FF, 0x0000 }, /* R279 - DRC 4 */
915 [280] = { 0x03FF, 0x03FF, 0x0000 }, /* R280 - DRC 5 */
916 [285] = { 0x0003, 0x0003, 0x0000 }, /* R285 - Tloopback */
917 [335] = { 0x0007, 0x0007, 0x0000 }, /* R335 - EQ1 */
918 [336] = { 0xFFFE, 0xFFFE, 0x0000 }, /* R336 - EQ2 */
919 [337] = { 0xFFC0, 0xFFC0, 0x0000 }, /* R337 - EQ3 */
920 [338] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R338 - EQ4 */
921 [339] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R339 - EQ5 */
922 [340] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R340 - EQ6 */
923 [341] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R341 - EQ7 */
924 [342] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R342 - EQ8 */
925 [343] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R343 - EQ9 */
926 [344] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R344 - EQ10 */
927 [345] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R345 - EQ11 */
928 [346] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R346 - EQ12 */
929 [347] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R347 - EQ13 */
930 [348] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R348 - EQ14 */
931 [349] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R349 - EQ15 */
932 [350] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R350 - EQ16 */
933 [351] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R351 - EQ17 */
934 [352] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R352 - EQ18 */
935 [353] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R353 - EQ19 */
936 [354] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R354 - EQ20 */
937 [355] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R355 - EQ21 */
938 [356] = { 0xFFFE, 0xFFFE, 0x0000 }, /* R356 - EQ22 */
939 [357] = { 0xFFC0, 0xFFC0, 0x0000 }, /* R357 - EQ23 */
940 [358] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R358 - EQ24 */
941 [359] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R359 - EQ25 */
942 [360] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R360 - EQ26 */
943 [361] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R361 - EQ27 */
944 [362] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R362 - EQ28 */
945 [363] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R363 - EQ29 */
946 [364] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R364 - EQ30 */
947 [365] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R365 - EQ31 */
948 [366] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R366 - EQ32 */
949 [367] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R367 - EQ33 */
950 [368] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R368 - EQ34 */
951 [369] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R369 - EQ35 */
952 [370] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R370 - EQ36 */
953 [371] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R371 - EQ37 */
954 [372] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R372 - EQ38 */
955 [373] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R373 - EQ39 */
956 [374] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R374 - EQ40 */
957 [375] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R375 - EQ41 */
958 [513] = { 0x045F, 0x045F, 0x0000 }, /* R513 - GPIO 2 */
959 [514] = { 0x045F, 0x045F, 0x0000 }, /* R514 - GPIO 3 */
960 [516] = { 0xE75F, 0xE75F, 0x0000 }, /* R516 - GPIO 5 */
961 [517] = { 0xE75F, 0xE75F, 0x0000 }, /* R517 - GPIO 6 */
962 [560] = { 0x0030, 0x0030, 0xFFFF }, /* R560 - Interrupt Status 1 */
963 [561] = { 0xFFED, 0xFFED, 0xFFFF }, /* R561 - Interrupt Status 2 */
964 [568] = { 0x0030, 0x0030, 0x0000 }, /* R568 - Interrupt Status 1 Mask */
965 [569] = { 0xFFED, 0xFFED, 0x0000 }, /* R569 - Interrupt Status 2 Mask */
966 [576] = { 0x0001, 0x0001, 0x0000 }, /* R576 - Interrupt Control */
967 [584] = { 0x002D, 0x002D, 0x0000 }, /* R584 - IRQ Debounce */
968 [586] = { 0xC000, 0xC000, 0x0000 }, /* R586 - MICINT Source Pol */
969 [768] = { 0x0001, 0x0001, 0x0000 }, /* R768 - DSP2 Power Management */
Mark Brown6f88a4e2011-08-17 10:03:51 +0900970 [1037] = { 0x0000, 0x003F, 0xFFFF }, /* R1037 - DSP2_ExecControl */
Mark Brownc969f192010-10-07 20:41:04 -0700971 [4096] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4096 - Write Sequencer 0 */
972 [4097] = { 0x00FF, 0x00FF, 0x0000 }, /* R4097 - Write Sequencer 1 */
973 [4098] = { 0x070F, 0x070F, 0x0000 }, /* R4098 - Write Sequencer 2 */
974 [4099] = { 0x010F, 0x010F, 0x0000 }, /* R4099 - Write Sequencer 3 */
975 [4100] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4100 - Write Sequencer 4 */
976 [4101] = { 0x00FF, 0x00FF, 0x0000 }, /* R4101 - Write Sequencer 5 */
977 [4102] = { 0x070F, 0x070F, 0x0000 }, /* R4102 - Write Sequencer 6 */
978 [4103] = { 0x010F, 0x010F, 0x0000 }, /* R4103 - Write Sequencer 7 */
979 [4104] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4104 - Write Sequencer 8 */
980 [4105] = { 0x00FF, 0x00FF, 0x0000 }, /* R4105 - Write Sequencer 9 */
981 [4106] = { 0x070F, 0x070F, 0x0000 }, /* R4106 - Write Sequencer 10 */
982 [4107] = { 0x010F, 0x010F, 0x0000 }, /* R4107 - Write Sequencer 11 */
983 [4108] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4108 - Write Sequencer 12 */
984 [4109] = { 0x00FF, 0x00FF, 0x0000 }, /* R4109 - Write Sequencer 13 */
985 [4110] = { 0x070F, 0x070F, 0x0000 }, /* R4110 - Write Sequencer 14 */
986 [4111] = { 0x010F, 0x010F, 0x0000 }, /* R4111 - Write Sequencer 15 */
987 [4112] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4112 - Write Sequencer 16 */
988 [4113] = { 0x00FF, 0x00FF, 0x0000 }, /* R4113 - Write Sequencer 17 */
989 [4114] = { 0x070F, 0x070F, 0x0000 }, /* R4114 - Write Sequencer 18 */
990 [4115] = { 0x010F, 0x010F, 0x0000 }, /* R4115 - Write Sequencer 19 */
991 [4116] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4116 - Write Sequencer 20 */
992 [4117] = { 0x00FF, 0x00FF, 0x0000 }, /* R4117 - Write Sequencer 21 */
993 [4118] = { 0x070F, 0x070F, 0x0000 }, /* R4118 - Write Sequencer 22 */
994 [4119] = { 0x010F, 0x010F, 0x0000 }, /* R4119 - Write Sequencer 23 */
995 [4120] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4120 - Write Sequencer 24 */
996 [4121] = { 0x00FF, 0x00FF, 0x0000 }, /* R4121 - Write Sequencer 25 */
997 [4122] = { 0x070F, 0x070F, 0x0000 }, /* R4122 - Write Sequencer 26 */
998 [4123] = { 0x010F, 0x010F, 0x0000 }, /* R4123 - Write Sequencer 27 */
999 [4124] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4124 - Write Sequencer 28 */
1000 [4125] = { 0x00FF, 0x00FF, 0x0000 }, /* R4125 - Write Sequencer 29 */
1001 [4126] = { 0x070F, 0x070F, 0x0000 }, /* R4126 - Write Sequencer 30 */
1002 [4127] = { 0x010F, 0x010F, 0x0000 }, /* R4127 - Write Sequencer 31 */
1003 [4128] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4128 - Write Sequencer 32 */
1004 [4129] = { 0x00FF, 0x00FF, 0x0000 }, /* R4129 - Write Sequencer 33 */
1005 [4130] = { 0x070F, 0x070F, 0x0000 }, /* R4130 - Write Sequencer 34 */
1006 [4131] = { 0x010F, 0x010F, 0x0000 }, /* R4131 - Write Sequencer 35 */
1007 [4132] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4132 - Write Sequencer 36 */
1008 [4133] = { 0x00FF, 0x00FF, 0x0000 }, /* R4133 - Write Sequencer 37 */
1009 [4134] = { 0x070F, 0x070F, 0x0000 }, /* R4134 - Write Sequencer 38 */
1010 [4135] = { 0x010F, 0x010F, 0x0000 }, /* R4135 - Write Sequencer 39 */
1011 [4136] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4136 - Write Sequencer 40 */
1012 [4137] = { 0x00FF, 0x00FF, 0x0000 }, /* R4137 - Write Sequencer 41 */
1013 [4138] = { 0x070F, 0x070F, 0x0000 }, /* R4138 - Write Sequencer 42 */
1014 [4139] = { 0x010F, 0x010F, 0x0000 }, /* R4139 - Write Sequencer 43 */
1015 [4140] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4140 - Write Sequencer 44 */
1016 [4141] = { 0x00FF, 0x00FF, 0x0000 }, /* R4141 - Write Sequencer 45 */
1017 [4142] = { 0x070F, 0x070F, 0x0000 }, /* R4142 - Write Sequencer 46 */
1018 [4143] = { 0x010F, 0x010F, 0x0000 }, /* R4143 - Write Sequencer 47 */
1019 [4144] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4144 - Write Sequencer 48 */
1020 [4145] = { 0x00FF, 0x00FF, 0x0000 }, /* R4145 - Write Sequencer 49 */
1021 [4146] = { 0x070F, 0x070F, 0x0000 }, /* R4146 - Write Sequencer 50 */
1022 [4147] = { 0x010F, 0x010F, 0x0000 }, /* R4147 - Write Sequencer 51 */
1023 [4148] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4148 - Write Sequencer 52 */
1024 [4149] = { 0x00FF, 0x00FF, 0x0000 }, /* R4149 - Write Sequencer 53 */
1025 [4150] = { 0x070F, 0x070F, 0x0000 }, /* R4150 - Write Sequencer 54 */
1026 [4151] = { 0x010F, 0x010F, 0x0000 }, /* R4151 - Write Sequencer 55 */
1027 [4152] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4152 - Write Sequencer 56 */
1028 [4153] = { 0x00FF, 0x00FF, 0x0000 }, /* R4153 - Write Sequencer 57 */
1029 [4154] = { 0x070F, 0x070F, 0x0000 }, /* R4154 - Write Sequencer 58 */
1030 [4155] = { 0x010F, 0x010F, 0x0000 }, /* R4155 - Write Sequencer 59 */
1031 [4156] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4156 - Write Sequencer 60 */
1032 [4157] = { 0x00FF, 0x00FF, 0x0000 }, /* R4157 - Write Sequencer 61 */
1033 [4158] = { 0x070F, 0x070F, 0x0000 }, /* R4158 - Write Sequencer 62 */
1034 [4159] = { 0x010F, 0x010F, 0x0000 }, /* R4159 - Write Sequencer 63 */
1035 [4160] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4160 - Write Sequencer 64 */
1036 [4161] = { 0x00FF, 0x00FF, 0x0000 }, /* R4161 - Write Sequencer 65 */
1037 [4162] = { 0x070F, 0x070F, 0x0000 }, /* R4162 - Write Sequencer 66 */
1038 [4163] = { 0x010F, 0x010F, 0x0000 }, /* R4163 - Write Sequencer 67 */
1039 [4164] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4164 - Write Sequencer 68 */
1040 [4165] = { 0x00FF, 0x00FF, 0x0000 }, /* R4165 - Write Sequencer 69 */
1041 [4166] = { 0x070F, 0x070F, 0x0000 }, /* R4166 - Write Sequencer 70 */
1042 [4167] = { 0x010F, 0x010F, 0x0000 }, /* R4167 - Write Sequencer 71 */
1043 [4168] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4168 - Write Sequencer 72 */
1044 [4169] = { 0x00FF, 0x00FF, 0x0000 }, /* R4169 - Write Sequencer 73 */
1045 [4170] = { 0x070F, 0x070F, 0x0000 }, /* R4170 - Write Sequencer 74 */
1046 [4171] = { 0x010F, 0x010F, 0x0000 }, /* R4171 - Write Sequencer 75 */
1047 [4172] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4172 - Write Sequencer 76 */
1048 [4173] = { 0x00FF, 0x00FF, 0x0000 }, /* R4173 - Write Sequencer 77 */
1049 [4174] = { 0x070F, 0x070F, 0x0000 }, /* R4174 - Write Sequencer 78 */
1050 [4175] = { 0x010F, 0x010F, 0x0000 }, /* R4175 - Write Sequencer 79 */
1051 [4176] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4176 - Write Sequencer 80 */
1052 [4177] = { 0x00FF, 0x00FF, 0x0000 }, /* R4177 - Write Sequencer 81 */
1053 [4178] = { 0x070F, 0x070F, 0x0000 }, /* R4178 - Write Sequencer 82 */
1054 [4179] = { 0x010F, 0x010F, 0x0000 }, /* R4179 - Write Sequencer 83 */
1055 [4180] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4180 - Write Sequencer 84 */
1056 [4181] = { 0x00FF, 0x00FF, 0x0000 }, /* R4181 - Write Sequencer 85 */
1057 [4182] = { 0x070F, 0x070F, 0x0000 }, /* R4182 - Write Sequencer 86 */
1058 [4183] = { 0x010F, 0x010F, 0x0000 }, /* R4183 - Write Sequencer 87 */
1059 [4184] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4184 - Write Sequencer 88 */
1060 [4185] = { 0x00FF, 0x00FF, 0x0000 }, /* R4185 - Write Sequencer 89 */
1061 [4186] = { 0x070F, 0x070F, 0x0000 }, /* R4186 - Write Sequencer 90 */
1062 [4187] = { 0x010F, 0x010F, 0x0000 }, /* R4187 - Write Sequencer 91 */
1063 [4188] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4188 - Write Sequencer 92 */
1064 [4189] = { 0x00FF, 0x00FF, 0x0000 }, /* R4189 - Write Sequencer 93 */
1065 [4190] = { 0x070F, 0x070F, 0x0000 }, /* R4190 - Write Sequencer 94 */
1066 [4191] = { 0x010F, 0x010F, 0x0000 }, /* R4191 - Write Sequencer 95 */
1067 [4192] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4192 - Write Sequencer 96 */
1068 [4193] = { 0x00FF, 0x00FF, 0x0000 }, /* R4193 - Write Sequencer 97 */
1069 [4194] = { 0x070F, 0x070F, 0x0000 }, /* R4194 - Write Sequencer 98 */
1070 [4195] = { 0x010F, 0x010F, 0x0000 }, /* R4195 - Write Sequencer 99 */
1071 [4196] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4196 - Write Sequencer 100 */
1072 [4197] = { 0x00FF, 0x00FF, 0x0000 }, /* R4197 - Write Sequencer 101 */
1073 [4198] = { 0x070F, 0x070F, 0x0000 }, /* R4198 - Write Sequencer 102 */
1074 [4199] = { 0x010F, 0x010F, 0x0000 }, /* R4199 - Write Sequencer 103 */
1075 [4200] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4200 - Write Sequencer 104 */
1076 [4201] = { 0x00FF, 0x00FF, 0x0000 }, /* R4201 - Write Sequencer 105 */
1077 [4202] = { 0x070F, 0x070F, 0x0000 }, /* R4202 - Write Sequencer 106 */
1078 [4203] = { 0x010F, 0x010F, 0x0000 }, /* R4203 - Write Sequencer 107 */
1079 [4204] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4204 - Write Sequencer 108 */
1080 [4205] = { 0x00FF, 0x00FF, 0x0000 }, /* R4205 - Write Sequencer 109 */
1081 [4206] = { 0x070F, 0x070F, 0x0000 }, /* R4206 - Write Sequencer 110 */
1082 [4207] = { 0x010F, 0x010F, 0x0000 }, /* R4207 - Write Sequencer 111 */
1083 [4208] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4208 - Write Sequencer 112 */
1084 [4209] = { 0x00FF, 0x00FF, 0x0000 }, /* R4209 - Write Sequencer 113 */
1085 [4210] = { 0x070F, 0x070F, 0x0000 }, /* R4210 - Write Sequencer 114 */
1086 [4211] = { 0x010F, 0x010F, 0x0000 }, /* R4211 - Write Sequencer 115 */
1087 [4212] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4212 - Write Sequencer 116 */
1088 [4213] = { 0x00FF, 0x00FF, 0x0000 }, /* R4213 - Write Sequencer 117 */
1089 [4214] = { 0x070F, 0x070F, 0x0000 }, /* R4214 - Write Sequencer 118 */
1090 [4215] = { 0x010F, 0x010F, 0x0000 }, /* R4215 - Write Sequencer 119 */
1091 [4216] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4216 - Write Sequencer 120 */
1092 [4217] = { 0x00FF, 0x00FF, 0x0000 }, /* R4217 - Write Sequencer 121 */
1093 [4218] = { 0x070F, 0x070F, 0x0000 }, /* R4218 - Write Sequencer 122 */
1094 [4219] = { 0x010F, 0x010F, 0x0000 }, /* R4219 - Write Sequencer 123 */
1095 [4220] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4220 - Write Sequencer 124 */
1096 [4221] = { 0x00FF, 0x00FF, 0x0000 }, /* R4221 - Write Sequencer 125 */
1097 [4222] = { 0x070F, 0x070F, 0x0000 }, /* R4222 - Write Sequencer 126 */
1098 [4223] = { 0x010F, 0x010F, 0x0000 }, /* R4223 - Write Sequencer 127 */
1099 [4224] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4224 - Write Sequencer 128 */
1100 [4225] = { 0x00FF, 0x00FF, 0x0000 }, /* R4225 - Write Sequencer 129 */
1101 [4226] = { 0x070F, 0x070F, 0x0000 }, /* R4226 - Write Sequencer 130 */
1102 [4227] = { 0x010F, 0x010F, 0x0000 }, /* R4227 - Write Sequencer 131 */
1103 [4228] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4228 - Write Sequencer 132 */
1104 [4229] = { 0x00FF, 0x00FF, 0x0000 }, /* R4229 - Write Sequencer 133 */
1105 [4230] = { 0x070F, 0x070F, 0x0000 }, /* R4230 - Write Sequencer 134 */
1106 [4231] = { 0x010F, 0x010F, 0x0000 }, /* R4231 - Write Sequencer 135 */
1107 [4232] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4232 - Write Sequencer 136 */
1108 [4233] = { 0x00FF, 0x00FF, 0x0000 }, /* R4233 - Write Sequencer 137 */
1109 [4234] = { 0x070F, 0x070F, 0x0000 }, /* R4234 - Write Sequencer 138 */
1110 [4235] = { 0x010F, 0x010F, 0x0000 }, /* R4235 - Write Sequencer 139 */
1111 [4236] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4236 - Write Sequencer 140 */
1112 [4237] = { 0x00FF, 0x00FF, 0x0000 }, /* R4237 - Write Sequencer 141 */
1113 [4238] = { 0x070F, 0x070F, 0x0000 }, /* R4238 - Write Sequencer 142 */
1114 [4239] = { 0x010F, 0x010F, 0x0000 }, /* R4239 - Write Sequencer 143 */
1115 [4240] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4240 - Write Sequencer 144 */
1116 [4241] = { 0x00FF, 0x00FF, 0x0000 }, /* R4241 - Write Sequencer 145 */
1117 [4242] = { 0x070F, 0x070F, 0x0000 }, /* R4242 - Write Sequencer 146 */
1118 [4243] = { 0x010F, 0x010F, 0x0000 }, /* R4243 - Write Sequencer 147 */
1119 [4244] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4244 - Write Sequencer 148 */
1120 [4245] = { 0x00FF, 0x00FF, 0x0000 }, /* R4245 - Write Sequencer 149 */
1121 [4246] = { 0x070F, 0x070F, 0x0000 }, /* R4246 - Write Sequencer 150 */
1122 [4247] = { 0x010F, 0x010F, 0x0000 }, /* R4247 - Write Sequencer 151 */
1123 [4248] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4248 - Write Sequencer 152 */
1124 [4249] = { 0x00FF, 0x00FF, 0x0000 }, /* R4249 - Write Sequencer 153 */
1125 [4250] = { 0x070F, 0x070F, 0x0000 }, /* R4250 - Write Sequencer 154 */
1126 [4251] = { 0x010F, 0x010F, 0x0000 }, /* R4251 - Write Sequencer 155 */
1127 [4252] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4252 - Write Sequencer 156 */
1128 [4253] = { 0x00FF, 0x00FF, 0x0000 }, /* R4253 - Write Sequencer 157 */
1129 [4254] = { 0x070F, 0x070F, 0x0000 }, /* R4254 - Write Sequencer 158 */
1130 [4255] = { 0x010F, 0x010F, 0x0000 }, /* R4255 - Write Sequencer 159 */
1131 [4256] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4256 - Write Sequencer 160 */
1132 [4257] = { 0x00FF, 0x00FF, 0x0000 }, /* R4257 - Write Sequencer 161 */
1133 [4258] = { 0x070F, 0x070F, 0x0000 }, /* R4258 - Write Sequencer 162 */
1134 [4259] = { 0x010F, 0x010F, 0x0000 }, /* R4259 - Write Sequencer 163 */
1135 [4260] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4260 - Write Sequencer 164 */
1136 [4261] = { 0x00FF, 0x00FF, 0x0000 }, /* R4261 - Write Sequencer 165 */
1137 [4262] = { 0x070F, 0x070F, 0x0000 }, /* R4262 - Write Sequencer 166 */
1138 [4263] = { 0x010F, 0x010F, 0x0000 }, /* R4263 - Write Sequencer 167 */
1139 [4264] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4264 - Write Sequencer 168 */
1140 [4265] = { 0x00FF, 0x00FF, 0x0000 }, /* R4265 - Write Sequencer 169 */
1141 [4266] = { 0x070F, 0x070F, 0x0000 }, /* R4266 - Write Sequencer 170 */
1142 [4267] = { 0x010F, 0x010F, 0x0000 }, /* R4267 - Write Sequencer 171 */
1143 [4268] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4268 - Write Sequencer 172 */
1144 [4269] = { 0x00FF, 0x00FF, 0x0000 }, /* R4269 - Write Sequencer 173 */
1145 [4270] = { 0x070F, 0x070F, 0x0000 }, /* R4270 - Write Sequencer 174 */
1146 [4271] = { 0x010F, 0x010F, 0x0000 }, /* R4271 - Write Sequencer 175 */
1147 [4272] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4272 - Write Sequencer 176 */
1148 [4273] = { 0x00FF, 0x00FF, 0x0000 }, /* R4273 - Write Sequencer 177 */
1149 [4274] = { 0x070F, 0x070F, 0x0000 }, /* R4274 - Write Sequencer 178 */
1150 [4275] = { 0x010F, 0x010F, 0x0000 }, /* R4275 - Write Sequencer 179 */
1151 [4276] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4276 - Write Sequencer 180 */
1152 [4277] = { 0x00FF, 0x00FF, 0x0000 }, /* R4277 - Write Sequencer 181 */
1153 [4278] = { 0x070F, 0x070F, 0x0000 }, /* R4278 - Write Sequencer 182 */
1154 [4279] = { 0x010F, 0x010F, 0x0000 }, /* R4279 - Write Sequencer 183 */
1155 [4280] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4280 - Write Sequencer 184 */
1156 [4281] = { 0x00FF, 0x00FF, 0x0000 }, /* R4281 - Write Sequencer 185 */
1157 [4282] = { 0x070F, 0x070F, 0x0000 }, /* R4282 - Write Sequencer 186 */
1158 [4283] = { 0x010F, 0x010F, 0x0000 }, /* R4283 - Write Sequencer 187 */
1159 [4284] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4284 - Write Sequencer 188 */
1160 [4285] = { 0x00FF, 0x00FF, 0x0000 }, /* R4285 - Write Sequencer 189 */
1161 [4286] = { 0x070F, 0x070F, 0x0000 }, /* R4286 - Write Sequencer 190 */
1162 [4287] = { 0x010F, 0x010F, 0x0000 }, /* R4287 - Write Sequencer 191 */
1163 [4288] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4288 - Write Sequencer 192 */
1164 [4289] = { 0x00FF, 0x00FF, 0x0000 }, /* R4289 - Write Sequencer 193 */
1165 [4290] = { 0x070F, 0x070F, 0x0000 }, /* R4290 - Write Sequencer 194 */
1166 [4291] = { 0x010F, 0x010F, 0x0000 }, /* R4291 - Write Sequencer 195 */
1167 [4292] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4292 - Write Sequencer 196 */
1168 [4293] = { 0x00FF, 0x00FF, 0x0000 }, /* R4293 - Write Sequencer 197 */
1169 [4294] = { 0x070F, 0x070F, 0x0000 }, /* R4294 - Write Sequencer 198 */
1170 [4295] = { 0x010F, 0x010F, 0x0000 }, /* R4295 - Write Sequencer 199 */
1171 [4296] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4296 - Write Sequencer 200 */
1172 [4297] = { 0x00FF, 0x00FF, 0x0000 }, /* R4297 - Write Sequencer 201 */
1173 [4298] = { 0x070F, 0x070F, 0x0000 }, /* R4298 - Write Sequencer 202 */
1174 [4299] = { 0x010F, 0x010F, 0x0000 }, /* R4299 - Write Sequencer 203 */
1175 [4300] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4300 - Write Sequencer 204 */
1176 [4301] = { 0x00FF, 0x00FF, 0x0000 }, /* R4301 - Write Sequencer 205 */
1177 [4302] = { 0x070F, 0x070F, 0x0000 }, /* R4302 - Write Sequencer 206 */
1178 [4303] = { 0x010F, 0x010F, 0x0000 }, /* R4303 - Write Sequencer 207 */
1179 [4304] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4304 - Write Sequencer 208 */
1180 [4305] = { 0x00FF, 0x00FF, 0x0000 }, /* R4305 - Write Sequencer 209 */
1181 [4306] = { 0x070F, 0x070F, 0x0000 }, /* R4306 - Write Sequencer 210 */
1182 [4307] = { 0x010F, 0x010F, 0x0000 }, /* R4307 - Write Sequencer 211 */
1183 [4308] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4308 - Write Sequencer 212 */
1184 [4309] = { 0x00FF, 0x00FF, 0x0000 }, /* R4309 - Write Sequencer 213 */
1185 [4310] = { 0x070F, 0x070F, 0x0000 }, /* R4310 - Write Sequencer 214 */
1186 [4311] = { 0x010F, 0x010F, 0x0000 }, /* R4311 - Write Sequencer 215 */
1187 [4312] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4312 - Write Sequencer 216 */
1188 [4313] = { 0x00FF, 0x00FF, 0x0000 }, /* R4313 - Write Sequencer 217 */
1189 [4314] = { 0x070F, 0x070F, 0x0000 }, /* R4314 - Write Sequencer 218 */
1190 [4315] = { 0x010F, 0x010F, 0x0000 }, /* R4315 - Write Sequencer 219 */
1191 [4316] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4316 - Write Sequencer 220 */
1192 [4317] = { 0x00FF, 0x00FF, 0x0000 }, /* R4317 - Write Sequencer 221 */
1193 [4318] = { 0x070F, 0x070F, 0x0000 }, /* R4318 - Write Sequencer 222 */
1194 [4319] = { 0x010F, 0x010F, 0x0000 }, /* R4319 - Write Sequencer 223 */
1195 [4320] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4320 - Write Sequencer 224 */
1196 [4321] = { 0x00FF, 0x00FF, 0x0000 }, /* R4321 - Write Sequencer 225 */
1197 [4322] = { 0x070F, 0x070F, 0x0000 }, /* R4322 - Write Sequencer 226 */
1198 [4323] = { 0x010F, 0x010F, 0x0000 }, /* R4323 - Write Sequencer 227 */
1199 [4324] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4324 - Write Sequencer 228 */
1200 [4325] = { 0x00FF, 0x00FF, 0x0000 }, /* R4325 - Write Sequencer 229 */
1201 [4326] = { 0x070F, 0x070F, 0x0000 }, /* R4326 - Write Sequencer 230 */
1202 [4327] = { 0x010F, 0x010F, 0x0000 }, /* R4327 - Write Sequencer 231 */
1203 [4328] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4328 - Write Sequencer 232 */
1204 [4329] = { 0x00FF, 0x00FF, 0x0000 }, /* R4329 - Write Sequencer 233 */
1205 [4330] = { 0x070F, 0x070F, 0x0000 }, /* R4330 - Write Sequencer 234 */
1206 [4331] = { 0x010F, 0x010F, 0x0000 }, /* R4331 - Write Sequencer 235 */
1207 [4332] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4332 - Write Sequencer 236 */
1208 [4333] = { 0x00FF, 0x00FF, 0x0000 }, /* R4333 - Write Sequencer 237 */
1209 [4334] = { 0x070F, 0x070F, 0x0000 }, /* R4334 - Write Sequencer 238 */
1210 [4335] = { 0x010F, 0x010F, 0x0000 }, /* R4335 - Write Sequencer 239 */
1211 [4336] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4336 - Write Sequencer 240 */
1212 [4337] = { 0x00FF, 0x00FF, 0x0000 }, /* R4337 - Write Sequencer 241 */
1213 [4338] = { 0x070F, 0x070F, 0x0000 }, /* R4338 - Write Sequencer 242 */
1214 [4339] = { 0x010F, 0x010F, 0x0000 }, /* R4339 - Write Sequencer 243 */
1215 [4340] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4340 - Write Sequencer 244 */
1216 [4341] = { 0x00FF, 0x00FF, 0x0000 }, /* R4341 - Write Sequencer 245 */
1217 [4342] = { 0x070F, 0x070F, 0x0000 }, /* R4342 - Write Sequencer 246 */
1218 [4343] = { 0x010F, 0x010F, 0x0000 }, /* R4343 - Write Sequencer 247 */
1219 [4344] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4344 - Write Sequencer 248 */
1220 [4345] = { 0x00FF, 0x00FF, 0x0000 }, /* R4345 - Write Sequencer 249 */
1221 [4346] = { 0x070F, 0x070F, 0x0000 }, /* R4346 - Write Sequencer 250 */
1222 [4347] = { 0x010F, 0x010F, 0x0000 }, /* R4347 - Write Sequencer 251 */
1223 [4348] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4348 - Write Sequencer 252 */
1224 [4349] = { 0x00FF, 0x00FF, 0x0000 }, /* R4349 - Write Sequencer 253 */
1225 [4350] = { 0x070F, 0x070F, 0x0000 }, /* R4350 - Write Sequencer 254 */
1226 [4351] = { 0x010F, 0x010F, 0x0000 }, /* R4351 - Write Sequencer 255 */
1227 [4352] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4352 - Write Sequencer 256 */
1228 [4353] = { 0x00FF, 0x00FF, 0x0000 }, /* R4353 - Write Sequencer 257 */
1229 [4354] = { 0x070F, 0x070F, 0x0000 }, /* R4354 - Write Sequencer 258 */
1230 [4355] = { 0x010F, 0x010F, 0x0000 }, /* R4355 - Write Sequencer 259 */
1231 [4356] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4356 - Write Sequencer 260 */
1232 [4357] = { 0x00FF, 0x00FF, 0x0000 }, /* R4357 - Write Sequencer 261 */
1233 [4358] = { 0x070F, 0x070F, 0x0000 }, /* R4358 - Write Sequencer 262 */
1234 [4359] = { 0x010F, 0x010F, 0x0000 }, /* R4359 - Write Sequencer 263 */
1235 [4360] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4360 - Write Sequencer 264 */
1236 [4361] = { 0x00FF, 0x00FF, 0x0000 }, /* R4361 - Write Sequencer 265 */
1237 [4362] = { 0x070F, 0x070F, 0x0000 }, /* R4362 - Write Sequencer 266 */
1238 [4363] = { 0x010F, 0x010F, 0x0000 }, /* R4363 - Write Sequencer 267 */
1239 [4364] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4364 - Write Sequencer 268 */
1240 [4365] = { 0x00FF, 0x00FF, 0x0000 }, /* R4365 - Write Sequencer 269 */
1241 [4366] = { 0x070F, 0x070F, 0x0000 }, /* R4366 - Write Sequencer 270 */
1242 [4367] = { 0x010F, 0x010F, 0x0000 }, /* R4367 - Write Sequencer 271 */
1243 [4368] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4368 - Write Sequencer 272 */
1244 [4369] = { 0x00FF, 0x00FF, 0x0000 }, /* R4369 - Write Sequencer 273 */
1245 [4370] = { 0x070F, 0x070F, 0x0000 }, /* R4370 - Write Sequencer 274 */
1246 [4371] = { 0x010F, 0x010F, 0x0000 }, /* R4371 - Write Sequencer 275 */
1247 [4372] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4372 - Write Sequencer 276 */
1248 [4373] = { 0x00FF, 0x00FF, 0x0000 }, /* R4373 - Write Sequencer 277 */
1249 [4374] = { 0x070F, 0x070F, 0x0000 }, /* R4374 - Write Sequencer 278 */
1250 [4375] = { 0x010F, 0x010F, 0x0000 }, /* R4375 - Write Sequencer 279 */
1251 [4376] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4376 - Write Sequencer 280 */
1252 [4377] = { 0x00FF, 0x00FF, 0x0000 }, /* R4377 - Write Sequencer 281 */
1253 [4378] = { 0x070F, 0x070F, 0x0000 }, /* R4378 - Write Sequencer 282 */
1254 [4379] = { 0x010F, 0x010F, 0x0000 }, /* R4379 - Write Sequencer 283 */
1255 [4380] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4380 - Write Sequencer 284 */
1256 [4381] = { 0x00FF, 0x00FF, 0x0000 }, /* R4381 - Write Sequencer 285 */
1257 [4382] = { 0x070F, 0x070F, 0x0000 }, /* R4382 - Write Sequencer 286 */
1258 [4383] = { 0x010F, 0x010F, 0x0000 }, /* R4383 - Write Sequencer 287 */
1259 [4384] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4384 - Write Sequencer 288 */
1260 [4385] = { 0x00FF, 0x00FF, 0x0000 }, /* R4385 - Write Sequencer 289 */
1261 [4386] = { 0x070F, 0x070F, 0x0000 }, /* R4386 - Write Sequencer 290 */
1262 [4387] = { 0x010F, 0x010F, 0x0000 }, /* R4387 - Write Sequencer 291 */
1263 [4388] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4388 - Write Sequencer 292 */
1264 [4389] = { 0x00FF, 0x00FF, 0x0000 }, /* R4389 - Write Sequencer 293 */
1265 [4390] = { 0x070F, 0x070F, 0x0000 }, /* R4390 - Write Sequencer 294 */
1266 [4391] = { 0x010F, 0x010F, 0x0000 }, /* R4391 - Write Sequencer 295 */
1267 [4392] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4392 - Write Sequencer 296 */
1268 [4393] = { 0x00FF, 0x00FF, 0x0000 }, /* R4393 - Write Sequencer 297 */
1269 [4394] = { 0x070F, 0x070F, 0x0000 }, /* R4394 - Write Sequencer 298 */
1270 [4395] = { 0x010F, 0x010F, 0x0000 }, /* R4395 - Write Sequencer 299 */
1271 [4396] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4396 - Write Sequencer 300 */
1272 [4397] = { 0x00FF, 0x00FF, 0x0000 }, /* R4397 - Write Sequencer 301 */
1273 [4398] = { 0x070F, 0x070F, 0x0000 }, /* R4398 - Write Sequencer 302 */
1274 [4399] = { 0x010F, 0x010F, 0x0000 }, /* R4399 - Write Sequencer 303 */
1275 [4400] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4400 - Write Sequencer 304 */
1276 [4401] = { 0x00FF, 0x00FF, 0x0000 }, /* R4401 - Write Sequencer 305 */
1277 [4402] = { 0x070F, 0x070F, 0x0000 }, /* R4402 - Write Sequencer 306 */
1278 [4403] = { 0x010F, 0x010F, 0x0000 }, /* R4403 - Write Sequencer 307 */
1279 [4404] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4404 - Write Sequencer 308 */
1280 [4405] = { 0x00FF, 0x00FF, 0x0000 }, /* R4405 - Write Sequencer 309 */
1281 [4406] = { 0x070F, 0x070F, 0x0000 }, /* R4406 - Write Sequencer 310 */
1282 [4407] = { 0x010F, 0x010F, 0x0000 }, /* R4407 - Write Sequencer 311 */
1283 [4408] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4408 - Write Sequencer 312 */
1284 [4409] = { 0x00FF, 0x00FF, 0x0000 }, /* R4409 - Write Sequencer 313 */
1285 [4410] = { 0x070F, 0x070F, 0x0000 }, /* R4410 - Write Sequencer 314 */
1286 [4411] = { 0x010F, 0x010F, 0x0000 }, /* R4411 - Write Sequencer 315 */
1287 [4412] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4412 - Write Sequencer 316 */
1288 [4413] = { 0x00FF, 0x00FF, 0x0000 }, /* R4413 - Write Sequencer 317 */
1289 [4414] = { 0x070F, 0x070F, 0x0000 }, /* R4414 - Write Sequencer 318 */
1290 [4415] = { 0x010F, 0x010F, 0x0000 }, /* R4415 - Write Sequencer 319 */
1291 [4416] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4416 - Write Sequencer 320 */
1292 [4417] = { 0x00FF, 0x00FF, 0x0000 }, /* R4417 - Write Sequencer 321 */
1293 [4418] = { 0x070F, 0x070F, 0x0000 }, /* R4418 - Write Sequencer 322 */
1294 [4419] = { 0x010F, 0x010F, 0x0000 }, /* R4419 - Write Sequencer 323 */
1295 [4420] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4420 - Write Sequencer 324 */
1296 [4421] = { 0x00FF, 0x00FF, 0x0000 }, /* R4421 - Write Sequencer 325 */
1297 [4422] = { 0x070F, 0x070F, 0x0000 }, /* R4422 - Write Sequencer 326 */
1298 [4423] = { 0x010F, 0x010F, 0x0000 }, /* R4423 - Write Sequencer 327 */
1299 [4424] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4424 - Write Sequencer 328 */
1300 [4425] = { 0x00FF, 0x00FF, 0x0000 }, /* R4425 - Write Sequencer 329 */
1301 [4426] = { 0x070F, 0x070F, 0x0000 }, /* R4426 - Write Sequencer 330 */
1302 [4427] = { 0x010F, 0x010F, 0x0000 }, /* R4427 - Write Sequencer 331 */
1303 [4428] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4428 - Write Sequencer 332 */
1304 [4429] = { 0x00FF, 0x00FF, 0x0000 }, /* R4429 - Write Sequencer 333 */
1305 [4430] = { 0x070F, 0x070F, 0x0000 }, /* R4430 - Write Sequencer 334 */
1306 [4431] = { 0x010F, 0x010F, 0x0000 }, /* R4431 - Write Sequencer 335 */
1307 [4432] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4432 - Write Sequencer 336 */
1308 [4433] = { 0x00FF, 0x00FF, 0x0000 }, /* R4433 - Write Sequencer 337 */
1309 [4434] = { 0x070F, 0x070F, 0x0000 }, /* R4434 - Write Sequencer 338 */
1310 [4435] = { 0x010F, 0x010F, 0x0000 }, /* R4435 - Write Sequencer 339 */
1311 [4436] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4436 - Write Sequencer 340 */
1312 [4437] = { 0x00FF, 0x00FF, 0x0000 }, /* R4437 - Write Sequencer 341 */
1313 [4438] = { 0x070F, 0x070F, 0x0000 }, /* R4438 - Write Sequencer 342 */
1314 [4439] = { 0x010F, 0x010F, 0x0000 }, /* R4439 - Write Sequencer 343 */
1315 [4440] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4440 - Write Sequencer 344 */
1316 [4441] = { 0x00FF, 0x00FF, 0x0000 }, /* R4441 - Write Sequencer 345 */
1317 [4442] = { 0x070F, 0x070F, 0x0000 }, /* R4442 - Write Sequencer 346 */
1318 [4443] = { 0x010F, 0x010F, 0x0000 }, /* R4443 - Write Sequencer 347 */
1319 [4444] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4444 - Write Sequencer 348 */
1320 [4445] = { 0x00FF, 0x00FF, 0x0000 }, /* R4445 - Write Sequencer 349 */
1321 [4446] = { 0x070F, 0x070F, 0x0000 }, /* R4446 - Write Sequencer 350 */
1322 [4447] = { 0x010F, 0x010F, 0x0000 }, /* R4447 - Write Sequencer 351 */
1323 [4448] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4448 - Write Sequencer 352 */
1324 [4449] = { 0x00FF, 0x00FF, 0x0000 }, /* R4449 - Write Sequencer 353 */
1325 [4450] = { 0x070F, 0x070F, 0x0000 }, /* R4450 - Write Sequencer 354 */
1326 [4451] = { 0x010F, 0x010F, 0x0000 }, /* R4451 - Write Sequencer 355 */
1327 [4452] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4452 - Write Sequencer 356 */
1328 [4453] = { 0x00FF, 0x00FF, 0x0000 }, /* R4453 - Write Sequencer 357 */
1329 [4454] = { 0x070F, 0x070F, 0x0000 }, /* R4454 - Write Sequencer 358 */
1330 [4455] = { 0x010F, 0x010F, 0x0000 }, /* R4455 - Write Sequencer 359 */
1331 [4456] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4456 - Write Sequencer 360 */
1332 [4457] = { 0x00FF, 0x00FF, 0x0000 }, /* R4457 - Write Sequencer 361 */
1333 [4458] = { 0x070F, 0x070F, 0x0000 }, /* R4458 - Write Sequencer 362 */
1334 [4459] = { 0x010F, 0x010F, 0x0000 }, /* R4459 - Write Sequencer 363 */
1335 [4460] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4460 - Write Sequencer 364 */
1336 [4461] = { 0x00FF, 0x00FF, 0x0000 }, /* R4461 - Write Sequencer 365 */
1337 [4462] = { 0x070F, 0x070F, 0x0000 }, /* R4462 - Write Sequencer 366 */
1338 [4463] = { 0x010F, 0x010F, 0x0000 }, /* R4463 - Write Sequencer 367 */
1339 [4464] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4464 - Write Sequencer 368 */
1340 [4465] = { 0x00FF, 0x00FF, 0x0000 }, /* R4465 - Write Sequencer 369 */
1341 [4466] = { 0x070F, 0x070F, 0x0000 }, /* R4466 - Write Sequencer 370 */
1342 [4467] = { 0x010F, 0x010F, 0x0000 }, /* R4467 - Write Sequencer 371 */
1343 [4468] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4468 - Write Sequencer 372 */
1344 [4469] = { 0x00FF, 0x00FF, 0x0000 }, /* R4469 - Write Sequencer 373 */
1345 [4470] = { 0x070F, 0x070F, 0x0000 }, /* R4470 - Write Sequencer 374 */
1346 [4471] = { 0x010F, 0x010F, 0x0000 }, /* R4471 - Write Sequencer 375 */
1347 [4472] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4472 - Write Sequencer 376 */
1348 [4473] = { 0x00FF, 0x00FF, 0x0000 }, /* R4473 - Write Sequencer 377 */
1349 [4474] = { 0x070F, 0x070F, 0x0000 }, /* R4474 - Write Sequencer 378 */
1350 [4475] = { 0x010F, 0x010F, 0x0000 }, /* R4475 - Write Sequencer 379 */
1351 [4476] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4476 - Write Sequencer 380 */
1352 [4477] = { 0x00FF, 0x00FF, 0x0000 }, /* R4477 - Write Sequencer 381 */
1353 [4478] = { 0x070F, 0x070F, 0x0000 }, /* R4478 - Write Sequencer 382 */
1354 [4479] = { 0x010F, 0x010F, 0x0000 }, /* R4479 - Write Sequencer 383 */
1355 [4480] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4480 - Write Sequencer 384 */
1356 [4481] = { 0x00FF, 0x00FF, 0x0000 }, /* R4481 - Write Sequencer 385 */
1357 [4482] = { 0x070F, 0x070F, 0x0000 }, /* R4482 - Write Sequencer 386 */
1358 [4483] = { 0x010F, 0x010F, 0x0000 }, /* R4483 - Write Sequencer 387 */
1359 [4484] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4484 - Write Sequencer 388 */
1360 [4485] = { 0x00FF, 0x00FF, 0x0000 }, /* R4485 - Write Sequencer 389 */
1361 [4486] = { 0x070F, 0x070F, 0x0000 }, /* R4486 - Write Sequencer 390 */
1362 [4487] = { 0x010F, 0x010F, 0x0000 }, /* R4487 - Write Sequencer 391 */
1363 [4488] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4488 - Write Sequencer 392 */
1364 [4489] = { 0x00FF, 0x00FF, 0x0000 }, /* R4489 - Write Sequencer 393 */
1365 [4490] = { 0x070F, 0x070F, 0x0000 }, /* R4490 - Write Sequencer 394 */
1366 [4491] = { 0x010F, 0x010F, 0x0000 }, /* R4491 - Write Sequencer 395 */
1367 [4492] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4492 - Write Sequencer 396 */
1368 [4493] = { 0x00FF, 0x00FF, 0x0000 }, /* R4493 - Write Sequencer 397 */
1369 [4494] = { 0x070F, 0x070F, 0x0000 }, /* R4494 - Write Sequencer 398 */
1370 [4495] = { 0x010F, 0x010F, 0x0000 }, /* R4495 - Write Sequencer 399 */
1371 [4496] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4496 - Write Sequencer 400 */
1372 [4497] = { 0x00FF, 0x00FF, 0x0000 }, /* R4497 - Write Sequencer 401 */
1373 [4498] = { 0x070F, 0x070F, 0x0000 }, /* R4498 - Write Sequencer 402 */
1374 [4499] = { 0x010F, 0x010F, 0x0000 }, /* R4499 - Write Sequencer 403 */
1375 [4500] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4500 - Write Sequencer 404 */
1376 [4501] = { 0x00FF, 0x00FF, 0x0000 }, /* R4501 - Write Sequencer 405 */
1377 [4502] = { 0x070F, 0x070F, 0x0000 }, /* R4502 - Write Sequencer 406 */
1378 [4503] = { 0x010F, 0x010F, 0x0000 }, /* R4503 - Write Sequencer 407 */
1379 [4504] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4504 - Write Sequencer 408 */
1380 [4505] = { 0x00FF, 0x00FF, 0x0000 }, /* R4505 - Write Sequencer 409 */
1381 [4506] = { 0x070F, 0x070F, 0x0000 }, /* R4506 - Write Sequencer 410 */
1382 [4507] = { 0x010F, 0x010F, 0x0000 }, /* R4507 - Write Sequencer 411 */
1383 [4508] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4508 - Write Sequencer 412 */
1384 [4509] = { 0x00FF, 0x00FF, 0x0000 }, /* R4509 - Write Sequencer 413 */
1385 [4510] = { 0x070F, 0x070F, 0x0000 }, /* R4510 - Write Sequencer 414 */
1386 [4511] = { 0x010F, 0x010F, 0x0000 }, /* R4511 - Write Sequencer 415 */
1387 [4512] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4512 - Write Sequencer 416 */
1388 [4513] = { 0x00FF, 0x00FF, 0x0000 }, /* R4513 - Write Sequencer 417 */
1389 [4514] = { 0x070F, 0x070F, 0x0000 }, /* R4514 - Write Sequencer 418 */
1390 [4515] = { 0x010F, 0x010F, 0x0000 }, /* R4515 - Write Sequencer 419 */
1391 [4516] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4516 - Write Sequencer 420 */
1392 [4517] = { 0x00FF, 0x00FF, 0x0000 }, /* R4517 - Write Sequencer 421 */
1393 [4518] = { 0x070F, 0x070F, 0x0000 }, /* R4518 - Write Sequencer 422 */
1394 [4519] = { 0x010F, 0x010F, 0x0000 }, /* R4519 - Write Sequencer 423 */
1395 [4520] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4520 - Write Sequencer 424 */
1396 [4521] = { 0x00FF, 0x00FF, 0x0000 }, /* R4521 - Write Sequencer 425 */
1397 [4522] = { 0x070F, 0x070F, 0x0000 }, /* R4522 - Write Sequencer 426 */
1398 [4523] = { 0x010F, 0x010F, 0x0000 }, /* R4523 - Write Sequencer 427 */
1399 [4524] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4524 - Write Sequencer 428 */
1400 [4525] = { 0x00FF, 0x00FF, 0x0000 }, /* R4525 - Write Sequencer 429 */
1401 [4526] = { 0x070F, 0x070F, 0x0000 }, /* R4526 - Write Sequencer 430 */
1402 [4527] = { 0x010F, 0x010F, 0x0000 }, /* R4527 - Write Sequencer 431 */
1403 [4528] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4528 - Write Sequencer 432 */
1404 [4529] = { 0x00FF, 0x00FF, 0x0000 }, /* R4529 - Write Sequencer 433 */
1405 [4530] = { 0x070F, 0x070F, 0x0000 }, /* R4530 - Write Sequencer 434 */
1406 [4531] = { 0x010F, 0x010F, 0x0000 }, /* R4531 - Write Sequencer 435 */
1407 [4532] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4532 - Write Sequencer 436 */
1408 [4533] = { 0x00FF, 0x00FF, 0x0000 }, /* R4533 - Write Sequencer 437 */
1409 [4534] = { 0x070F, 0x070F, 0x0000 }, /* R4534 - Write Sequencer 438 */
1410 [4535] = { 0x010F, 0x010F, 0x0000 }, /* R4535 - Write Sequencer 439 */
1411 [4536] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4536 - Write Sequencer 440 */
1412 [4537] = { 0x00FF, 0x00FF, 0x0000 }, /* R4537 - Write Sequencer 441 */
1413 [4538] = { 0x070F, 0x070F, 0x0000 }, /* R4538 - Write Sequencer 442 */
1414 [4539] = { 0x010F, 0x010F, 0x0000 }, /* R4539 - Write Sequencer 443 */
1415 [4540] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4540 - Write Sequencer 444 */
1416 [4541] = { 0x00FF, 0x00FF, 0x0000 }, /* R4541 - Write Sequencer 445 */
1417 [4542] = { 0x070F, 0x070F, 0x0000 }, /* R4542 - Write Sequencer 446 */
1418 [4543] = { 0x010F, 0x010F, 0x0000 }, /* R4543 - Write Sequencer 447 */
1419 [4544] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4544 - Write Sequencer 448 */
1420 [4545] = { 0x00FF, 0x00FF, 0x0000 }, /* R4545 - Write Sequencer 449 */
1421 [4546] = { 0x070F, 0x070F, 0x0000 }, /* R4546 - Write Sequencer 450 */
1422 [4547] = { 0x010F, 0x010F, 0x0000 }, /* R4547 - Write Sequencer 451 */
1423 [4548] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4548 - Write Sequencer 452 */
1424 [4549] = { 0x00FF, 0x00FF, 0x0000 }, /* R4549 - Write Sequencer 453 */
1425 [4550] = { 0x070F, 0x070F, 0x0000 }, /* R4550 - Write Sequencer 454 */
1426 [4551] = { 0x010F, 0x010F, 0x0000 }, /* R4551 - Write Sequencer 455 */
1427 [4552] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4552 - Write Sequencer 456 */
1428 [4553] = { 0x00FF, 0x00FF, 0x0000 }, /* R4553 - Write Sequencer 457 */
1429 [4554] = { 0x070F, 0x070F, 0x0000 }, /* R4554 - Write Sequencer 458 */
1430 [4555] = { 0x010F, 0x010F, 0x0000 }, /* R4555 - Write Sequencer 459 */
1431 [4556] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4556 - Write Sequencer 460 */
1432 [4557] = { 0x00FF, 0x00FF, 0x0000 }, /* R4557 - Write Sequencer 461 */
1433 [4558] = { 0x070F, 0x070F, 0x0000 }, /* R4558 - Write Sequencer 462 */
1434 [4559] = { 0x010F, 0x010F, 0x0000 }, /* R4559 - Write Sequencer 463 */
1435 [4560] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4560 - Write Sequencer 464 */
1436 [4561] = { 0x00FF, 0x00FF, 0x0000 }, /* R4561 - Write Sequencer 465 */
1437 [4562] = { 0x070F, 0x070F, 0x0000 }, /* R4562 - Write Sequencer 466 */
1438 [4563] = { 0x010F, 0x010F, 0x0000 }, /* R4563 - Write Sequencer 467 */
1439 [4564] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4564 - Write Sequencer 468 */
1440 [4565] = { 0x00FF, 0x00FF, 0x0000 }, /* R4565 - Write Sequencer 469 */
1441 [4566] = { 0x070F, 0x070F, 0x0000 }, /* R4566 - Write Sequencer 470 */
1442 [4567] = { 0x010F, 0x010F, 0x0000 }, /* R4567 - Write Sequencer 471 */
1443 [4568] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4568 - Write Sequencer 472 */
1444 [4569] = { 0x00FF, 0x00FF, 0x0000 }, /* R4569 - Write Sequencer 473 */
1445 [4570] = { 0x070F, 0x070F, 0x0000 }, /* R4570 - Write Sequencer 474 */
1446 [4571] = { 0x010F, 0x010F, 0x0000 }, /* R4571 - Write Sequencer 475 */
1447 [4572] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4572 - Write Sequencer 476 */
1448 [4573] = { 0x00FF, 0x00FF, 0x0000 }, /* R4573 - Write Sequencer 477 */
1449 [4574] = { 0x070F, 0x070F, 0x0000 }, /* R4574 - Write Sequencer 478 */
1450 [4575] = { 0x010F, 0x010F, 0x0000 }, /* R4575 - Write Sequencer 479 */
1451 [4576] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4576 - Write Sequencer 480 */
1452 [4577] = { 0x00FF, 0x00FF, 0x0000 }, /* R4577 - Write Sequencer 481 */
1453 [4578] = { 0x070F, 0x070F, 0x0000 }, /* R4578 - Write Sequencer 482 */
1454 [4579] = { 0x010F, 0x010F, 0x0000 }, /* R4579 - Write Sequencer 483 */
1455 [4580] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4580 - Write Sequencer 484 */
1456 [4581] = { 0x00FF, 0x00FF, 0x0000 }, /* R4581 - Write Sequencer 485 */
1457 [4582] = { 0x070F, 0x070F, 0x0000 }, /* R4582 - Write Sequencer 486 */
1458 [4583] = { 0x010F, 0x010F, 0x0000 }, /* R4583 - Write Sequencer 487 */
1459 [4584] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4584 - Write Sequencer 488 */
1460 [4585] = { 0x00FF, 0x00FF, 0x0000 }, /* R4585 - Write Sequencer 489 */
1461 [4586] = { 0x070F, 0x070F, 0x0000 }, /* R4586 - Write Sequencer 490 */
1462 [4587] = { 0x010F, 0x010F, 0x0000 }, /* R4587 - Write Sequencer 491 */
1463 [4588] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4588 - Write Sequencer 492 */
1464 [4589] = { 0x00FF, 0x00FF, 0x0000 }, /* R4589 - Write Sequencer 493 */
1465 [4590] = { 0x070F, 0x070F, 0x0000 }, /* R4590 - Write Sequencer 494 */
1466 [4591] = { 0x010F, 0x010F, 0x0000 }, /* R4591 - Write Sequencer 495 */
1467 [4592] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4592 - Write Sequencer 496 */
1468 [4593] = { 0x00FF, 0x00FF, 0x0000 }, /* R4593 - Write Sequencer 497 */
1469 [4594] = { 0x070F, 0x070F, 0x0000 }, /* R4594 - Write Sequencer 498 */
1470 [4595] = { 0x010F, 0x010F, 0x0000 }, /* R4595 - Write Sequencer 499 */
1471 [4596] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4596 - Write Sequencer 500 */
1472 [4597] = { 0x00FF, 0x00FF, 0x0000 }, /* R4597 - Write Sequencer 501 */
1473 [4598] = { 0x070F, 0x070F, 0x0000 }, /* R4598 - Write Sequencer 502 */
1474 [4599] = { 0x010F, 0x010F, 0x0000 }, /* R4599 - Write Sequencer 503 */
1475 [4600] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4600 - Write Sequencer 504 */
1476 [4601] = { 0x00FF, 0x00FF, 0x0000 }, /* R4601 - Write Sequencer 505 */
1477 [4602] = { 0x070F, 0x070F, 0x0000 }, /* R4602 - Write Sequencer 506 */
1478 [4603] = { 0x010F, 0x010F, 0x0000 }, /* R4603 - Write Sequencer 507 */
1479 [4604] = { 0x3FFF, 0x3FFF, 0x0000 }, /* R4604 - Write Sequencer 508 */
1480 [4605] = { 0x00FF, 0x00FF, 0x0000 }, /* R4605 - Write Sequencer 509 */
1481 [4606] = { 0x070F, 0x070F, 0x0000 }, /* R4606 - Write Sequencer 510 */
1482 [4607] = { 0x010F, 0x010F, 0x0000 }, /* R4607 - Write Sequencer 511 */
1483 [8192] = { 0x03FF, 0x03FF, 0x0000 }, /* R8192 - DSP2 Instruction RAM 0 */
1484 [9216] = { 0x003F, 0x003F, 0x0000 }, /* R9216 - DSP2 Address RAM 2 */
1485 [9217] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R9217 - DSP2 Address RAM 1 */
1486 [9218] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R9218 - DSP2 Address RAM 0 */
1487 [12288] = { 0x00FF, 0x00FF, 0x0000 }, /* R12288 - DSP2 Data1 RAM 1 */
1488 [12289] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R12289 - DSP2 Data1 RAM 0 */
1489 [13312] = { 0x00FF, 0x00FF, 0x0000 }, /* R13312 - DSP2 Data2 RAM 1 */
1490 [13313] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R13313 - DSP2 Data2 RAM 0 */
1491 [14336] = { 0x00FF, 0x00FF, 0x0000 }, /* R14336 - DSP2 Data3 RAM 1 */
1492 [14337] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R14337 - DSP2 Data3 RAM 0 */
1493 [15360] = { 0x07FF, 0x07FF, 0x0000 }, /* R15360 - DSP2 Coeff RAM 0 */
1494 [16384] = { 0x00FF, 0x00FF, 0x0000 }, /* R16384 - RETUNEADC_SHARED_COEFF_1 */
1495 [16385] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16385 - RETUNEADC_SHARED_COEFF_0 */
1496 [16386] = { 0x00FF, 0x00FF, 0x0000 }, /* R16386 - RETUNEDAC_SHARED_COEFF_1 */
1497 [16387] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16387 - RETUNEDAC_SHARED_COEFF_0 */
1498 [16388] = { 0x00FF, 0x00FF, 0x0000 }, /* R16388 - SOUNDSTAGE_ENABLES_1 */
1499 [16389] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16389 - SOUNDSTAGE_ENABLES_0 */
1500 [16896] = { 0x00FF, 0x00FF, 0x0000 }, /* R16896 - HDBASS_AI_1 */
1501 [16897] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16897 - HDBASS_AI_0 */
1502 [16898] = { 0x00FF, 0x00FF, 0x0000 }, /* R16898 - HDBASS_AR_1 */
1503 [16899] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16899 - HDBASS_AR_0 */
1504 [16900] = { 0x00FF, 0x00FF, 0x0000 }, /* R16900 - HDBASS_B_1 */
1505 [16901] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16901 - HDBASS_B_0 */
1506 [16902] = { 0x00FF, 0x00FF, 0x0000 }, /* R16902 - HDBASS_K_1 */
1507 [16903] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16903 - HDBASS_K_0 */
1508 [16904] = { 0x00FF, 0x00FF, 0x0000 }, /* R16904 - HDBASS_N1_1 */
1509 [16905] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16905 - HDBASS_N1_0 */
1510 [16906] = { 0x00FF, 0x00FF, 0x0000 }, /* R16906 - HDBASS_N2_1 */
1511 [16907] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16907 - HDBASS_N2_0 */
1512 [16908] = { 0x00FF, 0x00FF, 0x0000 }, /* R16908 - HDBASS_N3_1 */
1513 [16909] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16909 - HDBASS_N3_0 */
1514 [16910] = { 0x00FF, 0x00FF, 0x0000 }, /* R16910 - HDBASS_N4_1 */
1515 [16911] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16911 - HDBASS_N4_0 */
1516 [16912] = { 0x00FF, 0x00FF, 0x0000 }, /* R16912 - HDBASS_N5_1 */
1517 [16913] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16913 - HDBASS_N5_0 */
1518 [16914] = { 0x00FF, 0x00FF, 0x0000 }, /* R16914 - HDBASS_X1_1 */
1519 [16915] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16915 - HDBASS_X1_0 */
1520 [16916] = { 0x00FF, 0x00FF, 0x0000 }, /* R16916 - HDBASS_X2_1 */
1521 [16917] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16917 - HDBASS_X2_0 */
1522 [16918] = { 0x00FF, 0x00FF, 0x0000 }, /* R16918 - HDBASS_X3_1 */
1523 [16919] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16919 - HDBASS_X3_0 */
1524 [16920] = { 0x00FF, 0x00FF, 0x0000 }, /* R16920 - HDBASS_ATK_1 */
1525 [16921] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16921 - HDBASS_ATK_0 */
1526 [16922] = { 0x00FF, 0x00FF, 0x0000 }, /* R16922 - HDBASS_DCY_1 */
1527 [16923] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16923 - HDBASS_DCY_0 */
1528 [16924] = { 0x00FF, 0x00FF, 0x0000 }, /* R16924 - HDBASS_PG_1 */
1529 [16925] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R16925 - HDBASS_PG_0 */
1530 [17408] = { 0x00FF, 0x00FF, 0x0000 }, /* R17408 - HPF_C_1 */
1531 [17409] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17409 - HPF_C_0 */
1532 [17920] = { 0x00FF, 0x00FF, 0x0000 }, /* R17920 - ADCL_RETUNE_C1_1 */
1533 [17921] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17921 - ADCL_RETUNE_C1_0 */
1534 [17922] = { 0x00FF, 0x00FF, 0x0000 }, /* R17922 - ADCL_RETUNE_C2_1 */
1535 [17923] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17923 - ADCL_RETUNE_C2_0 */
1536 [17924] = { 0x00FF, 0x00FF, 0x0000 }, /* R17924 - ADCL_RETUNE_C3_1 */
1537 [17925] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17925 - ADCL_RETUNE_C3_0 */
1538 [17926] = { 0x00FF, 0x00FF, 0x0000 }, /* R17926 - ADCL_RETUNE_C4_1 */
1539 [17927] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17927 - ADCL_RETUNE_C4_0 */
1540 [17928] = { 0x00FF, 0x00FF, 0x0000 }, /* R17928 - ADCL_RETUNE_C5_1 */
1541 [17929] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17929 - ADCL_RETUNE_C5_0 */
1542 [17930] = { 0x00FF, 0x00FF, 0x0000 }, /* R17930 - ADCL_RETUNE_C6_1 */
1543 [17931] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17931 - ADCL_RETUNE_C6_0 */
1544 [17932] = { 0x00FF, 0x00FF, 0x0000 }, /* R17932 - ADCL_RETUNE_C7_1 */
1545 [17933] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17933 - ADCL_RETUNE_C7_0 */
1546 [17934] = { 0x00FF, 0x00FF, 0x0000 }, /* R17934 - ADCL_RETUNE_C8_1 */
1547 [17935] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17935 - ADCL_RETUNE_C8_0 */
1548 [17936] = { 0x00FF, 0x00FF, 0x0000 }, /* R17936 - ADCL_RETUNE_C9_1 */
1549 [17937] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17937 - ADCL_RETUNE_C9_0 */
1550 [17938] = { 0x00FF, 0x00FF, 0x0000 }, /* R17938 - ADCL_RETUNE_C10_1 */
1551 [17939] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17939 - ADCL_RETUNE_C10_0 */
1552 [17940] = { 0x00FF, 0x00FF, 0x0000 }, /* R17940 - ADCL_RETUNE_C11_1 */
1553 [17941] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17941 - ADCL_RETUNE_C11_0 */
1554 [17942] = { 0x00FF, 0x00FF, 0x0000 }, /* R17942 - ADCL_RETUNE_C12_1 */
1555 [17943] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17943 - ADCL_RETUNE_C12_0 */
1556 [17944] = { 0x00FF, 0x00FF, 0x0000 }, /* R17944 - ADCL_RETUNE_C13_1 */
1557 [17945] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17945 - ADCL_RETUNE_C13_0 */
1558 [17946] = { 0x00FF, 0x00FF, 0x0000 }, /* R17946 - ADCL_RETUNE_C14_1 */
1559 [17947] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17947 - ADCL_RETUNE_C14_0 */
1560 [17948] = { 0x00FF, 0x00FF, 0x0000 }, /* R17948 - ADCL_RETUNE_C15_1 */
1561 [17949] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17949 - ADCL_RETUNE_C15_0 */
1562 [17950] = { 0x00FF, 0x00FF, 0x0000 }, /* R17950 - ADCL_RETUNE_C16_1 */
1563 [17951] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17951 - ADCL_RETUNE_C16_0 */
1564 [17952] = { 0x00FF, 0x00FF, 0x0000 }, /* R17952 - ADCL_RETUNE_C17_1 */
1565 [17953] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17953 - ADCL_RETUNE_C17_0 */
1566 [17954] = { 0x00FF, 0x00FF, 0x0000 }, /* R17954 - ADCL_RETUNE_C18_1 */
1567 [17955] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17955 - ADCL_RETUNE_C18_0 */
1568 [17956] = { 0x00FF, 0x00FF, 0x0000 }, /* R17956 - ADCL_RETUNE_C19_1 */
1569 [17957] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17957 - ADCL_RETUNE_C19_0 */
1570 [17958] = { 0x00FF, 0x00FF, 0x0000 }, /* R17958 - ADCL_RETUNE_C20_1 */
1571 [17959] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17959 - ADCL_RETUNE_C20_0 */
1572 [17960] = { 0x00FF, 0x00FF, 0x0000 }, /* R17960 - ADCL_RETUNE_C21_1 */
1573 [17961] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17961 - ADCL_RETUNE_C21_0 */
1574 [17962] = { 0x00FF, 0x00FF, 0x0000 }, /* R17962 - ADCL_RETUNE_C22_1 */
1575 [17963] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17963 - ADCL_RETUNE_C22_0 */
1576 [17964] = { 0x00FF, 0x00FF, 0x0000 }, /* R17964 - ADCL_RETUNE_C23_1 */
1577 [17965] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17965 - ADCL_RETUNE_C23_0 */
1578 [17966] = { 0x00FF, 0x00FF, 0x0000 }, /* R17966 - ADCL_RETUNE_C24_1 */
1579 [17967] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17967 - ADCL_RETUNE_C24_0 */
1580 [17968] = { 0x00FF, 0x00FF, 0x0000 }, /* R17968 - ADCL_RETUNE_C25_1 */
1581 [17969] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17969 - ADCL_RETUNE_C25_0 */
1582 [17970] = { 0x00FF, 0x00FF, 0x0000 }, /* R17970 - ADCL_RETUNE_C26_1 */
1583 [17971] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17971 - ADCL_RETUNE_C26_0 */
1584 [17972] = { 0x00FF, 0x00FF, 0x0000 }, /* R17972 - ADCL_RETUNE_C27_1 */
1585 [17973] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17973 - ADCL_RETUNE_C27_0 */
1586 [17974] = { 0x00FF, 0x00FF, 0x0000 }, /* R17974 - ADCL_RETUNE_C28_1 */
1587 [17975] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17975 - ADCL_RETUNE_C28_0 */
1588 [17976] = { 0x00FF, 0x00FF, 0x0000 }, /* R17976 - ADCL_RETUNE_C29_1 */
1589 [17977] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17977 - ADCL_RETUNE_C29_0 */
1590 [17978] = { 0x00FF, 0x00FF, 0x0000 }, /* R17978 - ADCL_RETUNE_C30_1 */
1591 [17979] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17979 - ADCL_RETUNE_C30_0 */
1592 [17980] = { 0x00FF, 0x00FF, 0x0000 }, /* R17980 - ADCL_RETUNE_C31_1 */
1593 [17981] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17981 - ADCL_RETUNE_C31_0 */
1594 [17982] = { 0x00FF, 0x00FF, 0x0000 }, /* R17982 - ADCL_RETUNE_C32_1 */
1595 [17983] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R17983 - ADCL_RETUNE_C32_0 */
1596 [18432] = { 0x00FF, 0x00FF, 0x0000 }, /* R18432 - RETUNEADC_PG2_1 */
1597 [18433] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18433 - RETUNEADC_PG2_0 */
1598 [18434] = { 0x00FF, 0x00FF, 0x0000 }, /* R18434 - RETUNEADC_PG_1 */
1599 [18435] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18435 - RETUNEADC_PG_0 */
1600 [18944] = { 0x00FF, 0x00FF, 0x0000 }, /* R18944 - ADCR_RETUNE_C1_1 */
1601 [18945] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18945 - ADCR_RETUNE_C1_0 */
1602 [18946] = { 0x00FF, 0x00FF, 0x0000 }, /* R18946 - ADCR_RETUNE_C2_1 */
1603 [18947] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18947 - ADCR_RETUNE_C2_0 */
1604 [18948] = { 0x00FF, 0x00FF, 0x0000 }, /* R18948 - ADCR_RETUNE_C3_1 */
1605 [18949] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18949 - ADCR_RETUNE_C3_0 */
1606 [18950] = { 0x00FF, 0x00FF, 0x0000 }, /* R18950 - ADCR_RETUNE_C4_1 */
1607 [18951] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18951 - ADCR_RETUNE_C4_0 */
1608 [18952] = { 0x00FF, 0x00FF, 0x0000 }, /* R18952 - ADCR_RETUNE_C5_1 */
1609 [18953] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18953 - ADCR_RETUNE_C5_0 */
1610 [18954] = { 0x00FF, 0x00FF, 0x0000 }, /* R18954 - ADCR_RETUNE_C6_1 */
1611 [18955] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18955 - ADCR_RETUNE_C6_0 */
1612 [18956] = { 0x00FF, 0x00FF, 0x0000 }, /* R18956 - ADCR_RETUNE_C7_1 */
1613 [18957] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18957 - ADCR_RETUNE_C7_0 */
1614 [18958] = { 0x00FF, 0x00FF, 0x0000 }, /* R18958 - ADCR_RETUNE_C8_1 */
1615 [18959] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18959 - ADCR_RETUNE_C8_0 */
1616 [18960] = { 0x00FF, 0x00FF, 0x0000 }, /* R18960 - ADCR_RETUNE_C9_1 */
1617 [18961] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18961 - ADCR_RETUNE_C9_0 */
1618 [18962] = { 0x00FF, 0x00FF, 0x0000 }, /* R18962 - ADCR_RETUNE_C10_1 */
1619 [18963] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18963 - ADCR_RETUNE_C10_0 */
1620 [18964] = { 0x00FF, 0x00FF, 0x0000 }, /* R18964 - ADCR_RETUNE_C11_1 */
1621 [18965] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18965 - ADCR_RETUNE_C11_0 */
1622 [18966] = { 0x00FF, 0x00FF, 0x0000 }, /* R18966 - ADCR_RETUNE_C12_1 */
1623 [18967] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18967 - ADCR_RETUNE_C12_0 */
1624 [18968] = { 0x00FF, 0x00FF, 0x0000 }, /* R18968 - ADCR_RETUNE_C13_1 */
1625 [18969] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18969 - ADCR_RETUNE_C13_0 */
1626 [18970] = { 0x00FF, 0x00FF, 0x0000 }, /* R18970 - ADCR_RETUNE_C14_1 */
1627 [18971] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18971 - ADCR_RETUNE_C14_0 */
1628 [18972] = { 0x00FF, 0x00FF, 0x0000 }, /* R18972 - ADCR_RETUNE_C15_1 */
1629 [18973] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18973 - ADCR_RETUNE_C15_0 */
1630 [18974] = { 0x00FF, 0x00FF, 0x0000 }, /* R18974 - ADCR_RETUNE_C16_1 */
1631 [18975] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18975 - ADCR_RETUNE_C16_0 */
1632 [18976] = { 0x00FF, 0x00FF, 0x0000 }, /* R18976 - ADCR_RETUNE_C17_1 */
1633 [18977] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18977 - ADCR_RETUNE_C17_0 */
1634 [18978] = { 0x00FF, 0x00FF, 0x0000 }, /* R18978 - ADCR_RETUNE_C18_1 */
1635 [18979] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18979 - ADCR_RETUNE_C18_0 */
1636 [18980] = { 0x00FF, 0x00FF, 0x0000 }, /* R18980 - ADCR_RETUNE_C19_1 */
1637 [18981] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18981 - ADCR_RETUNE_C19_0 */
1638 [18982] = { 0x00FF, 0x00FF, 0x0000 }, /* R18982 - ADCR_RETUNE_C20_1 */
1639 [18983] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18983 - ADCR_RETUNE_C20_0 */
1640 [18984] = { 0x00FF, 0x00FF, 0x0000 }, /* R18984 - ADCR_RETUNE_C21_1 */
1641 [18985] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18985 - ADCR_RETUNE_C21_0 */
1642 [18986] = { 0x00FF, 0x00FF, 0x0000 }, /* R18986 - ADCR_RETUNE_C22_1 */
1643 [18987] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18987 - ADCR_RETUNE_C22_0 */
1644 [18988] = { 0x00FF, 0x00FF, 0x0000 }, /* R18988 - ADCR_RETUNE_C23_1 */
1645 [18989] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18989 - ADCR_RETUNE_C23_0 */
1646 [18990] = { 0x00FF, 0x00FF, 0x0000 }, /* R18990 - ADCR_RETUNE_C24_1 */
1647 [18991] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18991 - ADCR_RETUNE_C24_0 */
1648 [18992] = { 0x00FF, 0x00FF, 0x0000 }, /* R18992 - ADCR_RETUNE_C25_1 */
1649 [18993] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18993 - ADCR_RETUNE_C25_0 */
1650 [18994] = { 0x00FF, 0x00FF, 0x0000 }, /* R18994 - ADCR_RETUNE_C26_1 */
1651 [18995] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18995 - ADCR_RETUNE_C26_0 */
1652 [18996] = { 0x00FF, 0x00FF, 0x0000 }, /* R18996 - ADCR_RETUNE_C27_1 */
1653 [18997] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18997 - ADCR_RETUNE_C27_0 */
1654 [18998] = { 0x00FF, 0x00FF, 0x0000 }, /* R18998 - ADCR_RETUNE_C28_1 */
1655 [18999] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R18999 - ADCR_RETUNE_C28_0 */
1656 [19000] = { 0x00FF, 0x00FF, 0x0000 }, /* R19000 - ADCR_RETUNE_C29_1 */
1657 [19001] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19001 - ADCR_RETUNE_C29_0 */
1658 [19002] = { 0x00FF, 0x00FF, 0x0000 }, /* R19002 - ADCR_RETUNE_C30_1 */
1659 [19003] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19003 - ADCR_RETUNE_C30_0 */
1660 [19004] = { 0x00FF, 0x00FF, 0x0000 }, /* R19004 - ADCR_RETUNE_C31_1 */
1661 [19005] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19005 - ADCR_RETUNE_C31_0 */
1662 [19006] = { 0x00FF, 0x00FF, 0x0000 }, /* R19006 - ADCR_RETUNE_C32_1 */
1663 [19007] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19007 - ADCR_RETUNE_C32_0 */
1664 [19456] = { 0x00FF, 0x00FF, 0x0000 }, /* R19456 - DACL_RETUNE_C1_1 */
1665 [19457] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19457 - DACL_RETUNE_C1_0 */
1666 [19458] = { 0x00FF, 0x00FF, 0x0000 }, /* R19458 - DACL_RETUNE_C2_1 */
1667 [19459] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19459 - DACL_RETUNE_C2_0 */
1668 [19460] = { 0x00FF, 0x00FF, 0x0000 }, /* R19460 - DACL_RETUNE_C3_1 */
1669 [19461] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19461 - DACL_RETUNE_C3_0 */
1670 [19462] = { 0x00FF, 0x00FF, 0x0000 }, /* R19462 - DACL_RETUNE_C4_1 */
1671 [19463] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19463 - DACL_RETUNE_C4_0 */
1672 [19464] = { 0x00FF, 0x00FF, 0x0000 }, /* R19464 - DACL_RETUNE_C5_1 */
1673 [19465] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19465 - DACL_RETUNE_C5_0 */
1674 [19466] = { 0x00FF, 0x00FF, 0x0000 }, /* R19466 - DACL_RETUNE_C6_1 */
1675 [19467] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19467 - DACL_RETUNE_C6_0 */
1676 [19468] = { 0x00FF, 0x00FF, 0x0000 }, /* R19468 - DACL_RETUNE_C7_1 */
1677 [19469] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19469 - DACL_RETUNE_C7_0 */
1678 [19470] = { 0x00FF, 0x00FF, 0x0000 }, /* R19470 - DACL_RETUNE_C8_1 */
1679 [19471] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19471 - DACL_RETUNE_C8_0 */
1680 [19472] = { 0x00FF, 0x00FF, 0x0000 }, /* R19472 - DACL_RETUNE_C9_1 */
1681 [19473] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19473 - DACL_RETUNE_C9_0 */
1682 [19474] = { 0x00FF, 0x00FF, 0x0000 }, /* R19474 - DACL_RETUNE_C10_1 */
1683 [19475] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19475 - DACL_RETUNE_C10_0 */
1684 [19476] = { 0x00FF, 0x00FF, 0x0000 }, /* R19476 - DACL_RETUNE_C11_1 */
1685 [19477] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19477 - DACL_RETUNE_C11_0 */
1686 [19478] = { 0x00FF, 0x00FF, 0x0000 }, /* R19478 - DACL_RETUNE_C12_1 */
1687 [19479] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19479 - DACL_RETUNE_C12_0 */
1688 [19480] = { 0x00FF, 0x00FF, 0x0000 }, /* R19480 - DACL_RETUNE_C13_1 */
1689 [19481] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19481 - DACL_RETUNE_C13_0 */
1690 [19482] = { 0x00FF, 0x00FF, 0x0000 }, /* R19482 - DACL_RETUNE_C14_1 */
1691 [19483] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19483 - DACL_RETUNE_C14_0 */
1692 [19484] = { 0x00FF, 0x00FF, 0x0000 }, /* R19484 - DACL_RETUNE_C15_1 */
1693 [19485] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19485 - DACL_RETUNE_C15_0 */
1694 [19486] = { 0x00FF, 0x00FF, 0x0000 }, /* R19486 - DACL_RETUNE_C16_1 */
1695 [19487] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19487 - DACL_RETUNE_C16_0 */
1696 [19488] = { 0x00FF, 0x00FF, 0x0000 }, /* R19488 - DACL_RETUNE_C17_1 */
1697 [19489] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19489 - DACL_RETUNE_C17_0 */
1698 [19490] = { 0x00FF, 0x00FF, 0x0000 }, /* R19490 - DACL_RETUNE_C18_1 */
1699 [19491] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19491 - DACL_RETUNE_C18_0 */
1700 [19492] = { 0x00FF, 0x00FF, 0x0000 }, /* R19492 - DACL_RETUNE_C19_1 */
1701 [19493] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19493 - DACL_RETUNE_C19_0 */
1702 [19494] = { 0x00FF, 0x00FF, 0x0000 }, /* R19494 - DACL_RETUNE_C20_1 */
1703 [19495] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19495 - DACL_RETUNE_C20_0 */
1704 [19496] = { 0x00FF, 0x00FF, 0x0000 }, /* R19496 - DACL_RETUNE_C21_1 */
1705 [19497] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19497 - DACL_RETUNE_C21_0 */
1706 [19498] = { 0x00FF, 0x00FF, 0x0000 }, /* R19498 - DACL_RETUNE_C22_1 */
1707 [19499] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19499 - DACL_RETUNE_C22_0 */
1708 [19500] = { 0x00FF, 0x00FF, 0x0000 }, /* R19500 - DACL_RETUNE_C23_1 */
1709 [19501] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19501 - DACL_RETUNE_C23_0 */
1710 [19502] = { 0x00FF, 0x00FF, 0x0000 }, /* R19502 - DACL_RETUNE_C24_1 */
1711 [19503] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19503 - DACL_RETUNE_C24_0 */
1712 [19504] = { 0x00FF, 0x00FF, 0x0000 }, /* R19504 - DACL_RETUNE_C25_1 */
1713 [19505] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19505 - DACL_RETUNE_C25_0 */
1714 [19506] = { 0x00FF, 0x00FF, 0x0000 }, /* R19506 - DACL_RETUNE_C26_1 */
1715 [19507] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19507 - DACL_RETUNE_C26_0 */
1716 [19508] = { 0x00FF, 0x00FF, 0x0000 }, /* R19508 - DACL_RETUNE_C27_1 */
1717 [19509] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19509 - DACL_RETUNE_C27_0 */
1718 [19510] = { 0x00FF, 0x00FF, 0x0000 }, /* R19510 - DACL_RETUNE_C28_1 */
1719 [19511] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19511 - DACL_RETUNE_C28_0 */
1720 [19512] = { 0x00FF, 0x00FF, 0x0000 }, /* R19512 - DACL_RETUNE_C29_1 */
1721 [19513] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19513 - DACL_RETUNE_C29_0 */
1722 [19514] = { 0x00FF, 0x00FF, 0x0000 }, /* R19514 - DACL_RETUNE_C30_1 */
1723 [19515] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19515 - DACL_RETUNE_C30_0 */
1724 [19516] = { 0x00FF, 0x00FF, 0x0000 }, /* R19516 - DACL_RETUNE_C31_1 */
1725 [19517] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19517 - DACL_RETUNE_C31_0 */
1726 [19518] = { 0x00FF, 0x00FF, 0x0000 }, /* R19518 - DACL_RETUNE_C32_1 */
1727 [19519] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19519 - DACL_RETUNE_C32_0 */
1728 [19968] = { 0x00FF, 0x00FF, 0x0000 }, /* R19968 - RETUNEDAC_PG2_1 */
1729 [19969] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19969 - RETUNEDAC_PG2_0 */
1730 [19970] = { 0x00FF, 0x00FF, 0x0000 }, /* R19970 - RETUNEDAC_PG_1 */
1731 [19971] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R19971 - RETUNEDAC_PG_0 */
1732 [20480] = { 0x00FF, 0x00FF, 0x0000 }, /* R20480 - DACR_RETUNE_C1_1 */
1733 [20481] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20481 - DACR_RETUNE_C1_0 */
1734 [20482] = { 0x00FF, 0x00FF, 0x0000 }, /* R20482 - DACR_RETUNE_C2_1 */
1735 [20483] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20483 - DACR_RETUNE_C2_0 */
1736 [20484] = { 0x00FF, 0x00FF, 0x0000 }, /* R20484 - DACR_RETUNE_C3_1 */
1737 [20485] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20485 - DACR_RETUNE_C3_0 */
1738 [20486] = { 0x00FF, 0x00FF, 0x0000 }, /* R20486 - DACR_RETUNE_C4_1 */
1739 [20487] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20487 - DACR_RETUNE_C4_0 */
1740 [20488] = { 0x00FF, 0x00FF, 0x0000 }, /* R20488 - DACR_RETUNE_C5_1 */
1741 [20489] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20489 - DACR_RETUNE_C5_0 */
1742 [20490] = { 0x00FF, 0x00FF, 0x0000 }, /* R20490 - DACR_RETUNE_C6_1 */
1743 [20491] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20491 - DACR_RETUNE_C6_0 */
1744 [20492] = { 0x00FF, 0x00FF, 0x0000 }, /* R20492 - DACR_RETUNE_C7_1 */
1745 [20493] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20493 - DACR_RETUNE_C7_0 */
1746 [20494] = { 0x00FF, 0x00FF, 0x0000 }, /* R20494 - DACR_RETUNE_C8_1 */
1747 [20495] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20495 - DACR_RETUNE_C8_0 */
1748 [20496] = { 0x00FF, 0x00FF, 0x0000 }, /* R20496 - DACR_RETUNE_C9_1 */
1749 [20497] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20497 - DACR_RETUNE_C9_0 */
1750 [20498] = { 0x00FF, 0x00FF, 0x0000 }, /* R20498 - DACR_RETUNE_C10_1 */
1751 [20499] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20499 - DACR_RETUNE_C10_0 */
1752 [20500] = { 0x00FF, 0x00FF, 0x0000 }, /* R20500 - DACR_RETUNE_C11_1 */
1753 [20501] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20501 - DACR_RETUNE_C11_0 */
1754 [20502] = { 0x00FF, 0x00FF, 0x0000 }, /* R20502 - DACR_RETUNE_C12_1 */
1755 [20503] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20503 - DACR_RETUNE_C12_0 */
1756 [20504] = { 0x00FF, 0x00FF, 0x0000 }, /* R20504 - DACR_RETUNE_C13_1 */
1757 [20505] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20505 - DACR_RETUNE_C13_0 */
1758 [20506] = { 0x00FF, 0x00FF, 0x0000 }, /* R20506 - DACR_RETUNE_C14_1 */
1759 [20507] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20507 - DACR_RETUNE_C14_0 */
1760 [20508] = { 0x00FF, 0x00FF, 0x0000 }, /* R20508 - DACR_RETUNE_C15_1 */
1761 [20509] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20509 - DACR_RETUNE_C15_0 */
1762 [20510] = { 0x00FF, 0x00FF, 0x0000 }, /* R20510 - DACR_RETUNE_C16_1 */
1763 [20511] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20511 - DACR_RETUNE_C16_0 */
1764 [20512] = { 0x00FF, 0x00FF, 0x0000 }, /* R20512 - DACR_RETUNE_C17_1 */
1765 [20513] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20513 - DACR_RETUNE_C17_0 */
1766 [20514] = { 0x00FF, 0x00FF, 0x0000 }, /* R20514 - DACR_RETUNE_C18_1 */
1767 [20515] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20515 - DACR_RETUNE_C18_0 */
1768 [20516] = { 0x00FF, 0x00FF, 0x0000 }, /* R20516 - DACR_RETUNE_C19_1 */
1769 [20517] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20517 - DACR_RETUNE_C19_0 */
1770 [20518] = { 0x00FF, 0x00FF, 0x0000 }, /* R20518 - DACR_RETUNE_C20_1 */
1771 [20519] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20519 - DACR_RETUNE_C20_0 */
1772 [20520] = { 0x00FF, 0x00FF, 0x0000 }, /* R20520 - DACR_RETUNE_C21_1 */
1773 [20521] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20521 - DACR_RETUNE_C21_0 */
1774 [20522] = { 0x00FF, 0x00FF, 0x0000 }, /* R20522 - DACR_RETUNE_C22_1 */
1775 [20523] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20523 - DACR_RETUNE_C22_0 */
1776 [20524] = { 0x00FF, 0x00FF, 0x0000 }, /* R20524 - DACR_RETUNE_C23_1 */
1777 [20525] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20525 - DACR_RETUNE_C23_0 */
1778 [20526] = { 0x00FF, 0x00FF, 0x0000 }, /* R20526 - DACR_RETUNE_C24_1 */
1779 [20527] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20527 - DACR_RETUNE_C24_0 */
1780 [20528] = { 0x00FF, 0x00FF, 0x0000 }, /* R20528 - DACR_RETUNE_C25_1 */
1781 [20529] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20529 - DACR_RETUNE_C25_0 */
1782 [20530] = { 0x00FF, 0x00FF, 0x0000 }, /* R20530 - DACR_RETUNE_C26_1 */
1783 [20531] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20531 - DACR_RETUNE_C26_0 */
1784 [20532] = { 0x00FF, 0x00FF, 0x0000 }, /* R20532 - DACR_RETUNE_C27_1 */
1785 [20533] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20533 - DACR_RETUNE_C27_0 */
1786 [20534] = { 0x00FF, 0x00FF, 0x0000 }, /* R20534 - DACR_RETUNE_C28_1 */
1787 [20535] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20535 - DACR_RETUNE_C28_0 */
1788 [20536] = { 0x00FF, 0x00FF, 0x0000 }, /* R20536 - DACR_RETUNE_C29_1 */
1789 [20537] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20537 - DACR_RETUNE_C29_0 */
1790 [20538] = { 0x00FF, 0x00FF, 0x0000 }, /* R20538 - DACR_RETUNE_C30_1 */
1791 [20539] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20539 - DACR_RETUNE_C30_0 */
1792 [20540] = { 0x00FF, 0x00FF, 0x0000 }, /* R20540 - DACR_RETUNE_C31_1 */
1793 [20541] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20541 - DACR_RETUNE_C31_0 */
1794 [20542] = { 0x00FF, 0x00FF, 0x0000 }, /* R20542 - DACR_RETUNE_C32_1 */
1795 [20543] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20543 - DACR_RETUNE_C32_0 */
1796 [20992] = { 0x00FF, 0x00FF, 0x0000 }, /* R20992 - VSS_XHD2_1 */
1797 [20993] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20993 - VSS_XHD2_0 */
1798 [20994] = { 0x00FF, 0x00FF, 0x0000 }, /* R20994 - VSS_XHD3_1 */
1799 [20995] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20995 - VSS_XHD3_0 */
1800 [20996] = { 0x00FF, 0x00FF, 0x0000 }, /* R20996 - VSS_XHN1_1 */
1801 [20997] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20997 - VSS_XHN1_0 */
1802 [20998] = { 0x00FF, 0x00FF, 0x0000 }, /* R20998 - VSS_XHN2_1 */
1803 [20999] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R20999 - VSS_XHN2_0 */
1804 [21000] = { 0x00FF, 0x00FF, 0x0000 }, /* R21000 - VSS_XHN3_1 */
1805 [21001] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21001 - VSS_XHN3_0 */
1806 [21002] = { 0x00FF, 0x00FF, 0x0000 }, /* R21002 - VSS_XLA_1 */
1807 [21003] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21003 - VSS_XLA_0 */
1808 [21004] = { 0x00FF, 0x00FF, 0x0000 }, /* R21004 - VSS_XLB_1 */
1809 [21005] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21005 - VSS_XLB_0 */
1810 [21006] = { 0x00FF, 0x00FF, 0x0000 }, /* R21006 - VSS_XLG_1 */
1811 [21007] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21007 - VSS_XLG_0 */
1812 [21008] = { 0x00FF, 0x00FF, 0x0000 }, /* R21008 - VSS_PG2_1 */
1813 [21009] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21009 - VSS_PG2_0 */
1814 [21010] = { 0x00FF, 0x00FF, 0x0000 }, /* R21010 - VSS_PG_1 */
1815 [21011] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21011 - VSS_PG_0 */
1816 [21012] = { 0x00FF, 0x00FF, 0x0000 }, /* R21012 - VSS_XTD1_1 */
1817 [21013] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21013 - VSS_XTD1_0 */
1818 [21014] = { 0x00FF, 0x00FF, 0x0000 }, /* R21014 - VSS_XTD2_1 */
1819 [21015] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21015 - VSS_XTD2_0 */
1820 [21016] = { 0x00FF, 0x00FF, 0x0000 }, /* R21016 - VSS_XTD3_1 */
1821 [21017] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21017 - VSS_XTD3_0 */
1822 [21018] = { 0x00FF, 0x00FF, 0x0000 }, /* R21018 - VSS_XTD4_1 */
1823 [21019] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21019 - VSS_XTD4_0 */
1824 [21020] = { 0x00FF, 0x00FF, 0x0000 }, /* R21020 - VSS_XTD5_1 */
1825 [21021] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21021 - VSS_XTD5_0 */
1826 [21022] = { 0x00FF, 0x00FF, 0x0000 }, /* R21022 - VSS_XTD6_1 */
1827 [21023] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21023 - VSS_XTD6_0 */
1828 [21024] = { 0x00FF, 0x00FF, 0x0000 }, /* R21024 - VSS_XTD7_1 */
1829 [21025] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21025 - VSS_XTD7_0 */
1830 [21026] = { 0x00FF, 0x00FF, 0x0000 }, /* R21026 - VSS_XTD8_1 */
1831 [21027] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21027 - VSS_XTD8_0 */
1832 [21028] = { 0x00FF, 0x00FF, 0x0000 }, /* R21028 - VSS_XTD9_1 */
1833 [21029] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21029 - VSS_XTD9_0 */
1834 [21030] = { 0x00FF, 0x00FF, 0x0000 }, /* R21030 - VSS_XTD10_1 */
1835 [21031] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21031 - VSS_XTD10_0 */
1836 [21032] = { 0x00FF, 0x00FF, 0x0000 }, /* R21032 - VSS_XTD11_1 */
1837 [21033] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21033 - VSS_XTD11_0 */
1838 [21034] = { 0x00FF, 0x00FF, 0x0000 }, /* R21034 - VSS_XTD12_1 */
1839 [21035] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21035 - VSS_XTD12_0 */
1840 [21036] = { 0x00FF, 0x00FF, 0x0000 }, /* R21036 - VSS_XTD13_1 */
1841 [21037] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21037 - VSS_XTD13_0 */
1842 [21038] = { 0x00FF, 0x00FF, 0x0000 }, /* R21038 - VSS_XTD14_1 */
1843 [21039] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21039 - VSS_XTD14_0 */
1844 [21040] = { 0x00FF, 0x00FF, 0x0000 }, /* R21040 - VSS_XTD15_1 */
1845 [21041] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21041 - VSS_XTD15_0 */
1846 [21042] = { 0x00FF, 0x00FF, 0x0000 }, /* R21042 - VSS_XTD16_1 */
1847 [21043] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21043 - VSS_XTD16_0 */
1848 [21044] = { 0x00FF, 0x00FF, 0x0000 }, /* R21044 - VSS_XTD17_1 */
1849 [21045] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21045 - VSS_XTD17_0 */
1850 [21046] = { 0x00FF, 0x00FF, 0x0000 }, /* R21046 - VSS_XTD18_1 */
1851 [21047] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21047 - VSS_XTD18_0 */
1852 [21048] = { 0x00FF, 0x00FF, 0x0000 }, /* R21048 - VSS_XTD19_1 */
1853 [21049] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21049 - VSS_XTD19_0 */
1854 [21050] = { 0x00FF, 0x00FF, 0x0000 }, /* R21050 - VSS_XTD20_1 */
1855 [21051] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21051 - VSS_XTD20_0 */
1856 [21052] = { 0x00FF, 0x00FF, 0x0000 }, /* R21052 - VSS_XTD21_1 */
1857 [21053] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21053 - VSS_XTD21_0 */
1858 [21054] = { 0x00FF, 0x00FF, 0x0000 }, /* R21054 - VSS_XTD22_1 */
1859 [21055] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21055 - VSS_XTD22_0 */
1860 [21056] = { 0x00FF, 0x00FF, 0x0000 }, /* R21056 - VSS_XTD23_1 */
1861 [21057] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21057 - VSS_XTD23_0 */
1862 [21058] = { 0x00FF, 0x00FF, 0x0000 }, /* R21058 - VSS_XTD24_1 */
1863 [21059] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21059 - VSS_XTD24_0 */
1864 [21060] = { 0x00FF, 0x00FF, 0x0000 }, /* R21060 - VSS_XTD25_1 */
1865 [21061] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21061 - VSS_XTD25_0 */
1866 [21062] = { 0x00FF, 0x00FF, 0x0000 }, /* R21062 - VSS_XTD26_1 */
1867 [21063] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21063 - VSS_XTD26_0 */
1868 [21064] = { 0x00FF, 0x00FF, 0x0000 }, /* R21064 - VSS_XTD27_1 */
1869 [21065] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21065 - VSS_XTD27_0 */
1870 [21066] = { 0x00FF, 0x00FF, 0x0000 }, /* R21066 - VSS_XTD28_1 */
1871 [21067] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21067 - VSS_XTD28_0 */
1872 [21068] = { 0x00FF, 0x00FF, 0x0000 }, /* R21068 - VSS_XTD29_1 */
1873 [21069] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21069 - VSS_XTD29_0 */
1874 [21070] = { 0x00FF, 0x00FF, 0x0000 }, /* R21070 - VSS_XTD30_1 */
1875 [21071] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21071 - VSS_XTD30_0 */
1876 [21072] = { 0x00FF, 0x00FF, 0x0000 }, /* R21072 - VSS_XTD31_1 */
1877 [21073] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21073 - VSS_XTD31_0 */
1878 [21074] = { 0x00FF, 0x00FF, 0x0000 }, /* R21074 - VSS_XTD32_1 */
1879 [21075] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21075 - VSS_XTD32_0 */
1880 [21076] = { 0x00FF, 0x00FF, 0x0000 }, /* R21076 - VSS_XTS1_1 */
1881 [21077] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21077 - VSS_XTS1_0 */
1882 [21078] = { 0x00FF, 0x00FF, 0x0000 }, /* R21078 - VSS_XTS2_1 */
1883 [21079] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21079 - VSS_XTS2_0 */
1884 [21080] = { 0x00FF, 0x00FF, 0x0000 }, /* R21080 - VSS_XTS3_1 */
1885 [21081] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21081 - VSS_XTS3_0 */
1886 [21082] = { 0x00FF, 0x00FF, 0x0000 }, /* R21082 - VSS_XTS4_1 */
1887 [21083] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21083 - VSS_XTS4_0 */
1888 [21084] = { 0x00FF, 0x00FF, 0x0000 }, /* R21084 - VSS_XTS5_1 */
1889 [21085] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21085 - VSS_XTS5_0 */
1890 [21086] = { 0x00FF, 0x00FF, 0x0000 }, /* R21086 - VSS_XTS6_1 */
1891 [21087] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21087 - VSS_XTS6_0 */
1892 [21088] = { 0x00FF, 0x00FF, 0x0000 }, /* R21088 - VSS_XTS7_1 */
1893 [21089] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21089 - VSS_XTS7_0 */
1894 [21090] = { 0x00FF, 0x00FF, 0x0000 }, /* R21090 - VSS_XTS8_1 */
1895 [21091] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21091 - VSS_XTS8_0 */
1896 [21092] = { 0x00FF, 0x00FF, 0x0000 }, /* R21092 - VSS_XTS9_1 */
1897 [21093] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21093 - VSS_XTS9_0 */
1898 [21094] = { 0x00FF, 0x00FF, 0x0000 }, /* R21094 - VSS_XTS10_1 */
1899 [21095] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21095 - VSS_XTS10_0 */
1900 [21096] = { 0x00FF, 0x00FF, 0x0000 }, /* R21096 - VSS_XTS11_1 */
1901 [21097] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21097 - VSS_XTS11_0 */
1902 [21098] = { 0x00FF, 0x00FF, 0x0000 }, /* R21098 - VSS_XTS12_1 */
1903 [21099] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21099 - VSS_XTS12_0 */
1904 [21100] = { 0x00FF, 0x00FF, 0x0000 }, /* R21100 - VSS_XTS13_1 */
1905 [21101] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21101 - VSS_XTS13_0 */
1906 [21102] = { 0x00FF, 0x00FF, 0x0000 }, /* R21102 - VSS_XTS14_1 */
1907 [21103] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21103 - VSS_XTS14_0 */
1908 [21104] = { 0x00FF, 0x00FF, 0x0000 }, /* R21104 - VSS_XTS15_1 */
1909 [21105] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21105 - VSS_XTS15_0 */
1910 [21106] = { 0x00FF, 0x00FF, 0x0000 }, /* R21106 - VSS_XTS16_1 */
1911 [21107] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21107 - VSS_XTS16_0 */
1912 [21108] = { 0x00FF, 0x00FF, 0x0000 }, /* R21108 - VSS_XTS17_1 */
1913 [21109] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21109 - VSS_XTS17_0 */
1914 [21110] = { 0x00FF, 0x00FF, 0x0000 }, /* R21110 - VSS_XTS18_1 */
1915 [21111] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21111 - VSS_XTS18_0 */
1916 [21112] = { 0x00FF, 0x00FF, 0x0000 }, /* R21112 - VSS_XTS19_1 */
1917 [21113] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21113 - VSS_XTS19_0 */
1918 [21114] = { 0x00FF, 0x00FF, 0x0000 }, /* R21114 - VSS_XTS20_1 */
1919 [21115] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21115 - VSS_XTS20_0 */
1920 [21116] = { 0x00FF, 0x00FF, 0x0000 }, /* R21116 - VSS_XTS21_1 */
1921 [21117] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21117 - VSS_XTS21_0 */
1922 [21118] = { 0x00FF, 0x00FF, 0x0000 }, /* R21118 - VSS_XTS22_1 */
1923 [21119] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21119 - VSS_XTS22_0 */
1924 [21120] = { 0x00FF, 0x00FF, 0x0000 }, /* R21120 - VSS_XTS23_1 */
1925 [21121] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21121 - VSS_XTS23_0 */
1926 [21122] = { 0x00FF, 0x00FF, 0x0000 }, /* R21122 - VSS_XTS24_1 */
1927 [21123] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21123 - VSS_XTS24_0 */
1928 [21124] = { 0x00FF, 0x00FF, 0x0000 }, /* R21124 - VSS_XTS25_1 */
1929 [21125] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21125 - VSS_XTS25_0 */
1930 [21126] = { 0x00FF, 0x00FF, 0x0000 }, /* R21126 - VSS_XTS26_1 */
1931 [21127] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21127 - VSS_XTS26_0 */
1932 [21128] = { 0x00FF, 0x00FF, 0x0000 }, /* R21128 - VSS_XTS27_1 */
1933 [21129] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21129 - VSS_XTS27_0 */
1934 [21130] = { 0x00FF, 0x00FF, 0x0000 }, /* R21130 - VSS_XTS28_1 */
1935 [21131] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21131 - VSS_XTS28_0 */
1936 [21132] = { 0x00FF, 0x00FF, 0x0000 }, /* R21132 - VSS_XTS29_1 */
1937 [21133] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21133 - VSS_XTS29_0 */
1938 [21134] = { 0x00FF, 0x00FF, 0x0000 }, /* R21134 - VSS_XTS30_1 */
1939 [21135] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21135 - VSS_XTS30_0 */
1940 [21136] = { 0x00FF, 0x00FF, 0x0000 }, /* R21136 - VSS_XTS31_1 */
1941 [21137] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21137 - VSS_XTS31_0 */
1942 [21138] = { 0x00FF, 0x00FF, 0x0000 }, /* R21138 - VSS_XTS32_1 */
1943 [21139] = { 0xFFFF, 0xFFFF, 0x0000 }, /* R21139 - VSS_XTS32_0 */
1944};
1945
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +00001946static int wm8962_volatile_register(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9a76f1f2010-08-05 13:20:59 +01001947{
1948 if (wm8962_reg_access[reg].vol)
1949 return 1;
1950 else
1951 return 0;
1952}
1953
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +00001954static int wm8962_readable_register(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9a76f1f2010-08-05 13:20:59 +01001955{
1956 if (wm8962_reg_access[reg].read)
1957 return 1;
1958 else
1959 return 0;
1960}
1961
1962static int wm8962_reset(struct snd_soc_codec *codec)
1963{
Mark Browncb2b3cf2010-11-11 17:18:01 +00001964 return snd_soc_write(codec, WM8962_SOFTWARE_RESET, 0x6243);
Mark Brown9a76f1f2010-08-05 13:20:59 +01001965}
1966
1967static const DECLARE_TLV_DB_SCALE(inpga_tlv, -2325, 75, 0);
1968static const DECLARE_TLV_DB_SCALE(mixin_tlv, -1500, 300, 0);
1969static const unsigned int mixinpga_tlv[] = {
1970 TLV_DB_RANGE_HEAD(7),
1971 0, 1, TLV_DB_SCALE_ITEM(0, 600, 0),
1972 2, 2, TLV_DB_SCALE_ITEM(1300, 1300, 0),
1973 3, 4, TLV_DB_SCALE_ITEM(1800, 200, 0),
1974 5, 5, TLV_DB_SCALE_ITEM(2400, 0, 0),
1975 6, 7, TLV_DB_SCALE_ITEM(2700, 300, 0),
1976};
1977static const DECLARE_TLV_DB_SCALE(beep_tlv, -9600, 600, 1);
1978static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
1979static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
1980static const DECLARE_TLV_DB_SCALE(inmix_tlv, -600, 600, 0);
1981static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
1982static const DECLARE_TLV_DB_SCALE(out_tlv, -12100, 100, 1);
1983static const DECLARE_TLV_DB_SCALE(hp_tlv, -700, 100, 0);
1984static const unsigned int classd_tlv[] = {
1985 TLV_DB_RANGE_HEAD(7),
1986 0, 6, TLV_DB_SCALE_ITEM(0, 150, 0),
1987 7, 7, TLV_DB_SCALE_ITEM(1200, 0, 0),
1988};
Mark Brown8f63aaa882011-06-07 23:14:37 +01001989static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown9a76f1f2010-08-05 13:20:59 +01001990
Mark Brown6f88a4e2011-08-17 10:03:51 +09001991static int wm8962_dsp2_write_config(struct snd_soc_codec *codec)
1992{
1993 return 0;
1994}
1995
1996static int wm8962_dsp2_set_enable(struct snd_soc_codec *codec, u16 val)
1997{
1998 u16 adcl = snd_soc_read(codec, WM8962_LEFT_ADC_VOLUME);
1999 u16 adcr = snd_soc_read(codec, WM8962_RIGHT_ADC_VOLUME);
2000 u16 dac = snd_soc_read(codec, WM8962_ADC_DAC_CONTROL_1);
2001
2002 /* Mute the ADCs and DACs */
2003 snd_soc_write(codec, WM8962_LEFT_ADC_VOLUME, 0);
2004 snd_soc_write(codec, WM8962_RIGHT_ADC_VOLUME, WM8962_ADC_VU);
2005 snd_soc_update_bits(codec, WM8962_ADC_DAC_CONTROL_1,
2006 WM8962_DAC_MUTE, WM8962_DAC_MUTE);
2007
2008 snd_soc_write(codec, WM8962_SOUNDSTAGE_ENABLES_0, val);
2009
2010 /* Restore the ADCs and DACs */
2011 snd_soc_write(codec, WM8962_LEFT_ADC_VOLUME, adcl);
2012 snd_soc_write(codec, WM8962_RIGHT_ADC_VOLUME, adcr);
2013 snd_soc_update_bits(codec, WM8962_ADC_DAC_CONTROL_1,
2014 WM8962_DAC_MUTE, dac);
2015
2016 return 0;
2017}
2018
2019static int wm8962_dsp2_start(struct snd_soc_codec *codec)
2020{
2021 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
2022
2023 wm8962_dsp2_write_config(codec);
2024
2025 snd_soc_write(codec, WM8962_DSP2_EXECCONTROL, WM8962_DSP2_RUNR);
2026
2027 wm8962_dsp2_set_enable(codec, wm8962->dsp2_ena);
2028
2029 return 0;
2030}
2031
2032static int wm8962_dsp2_stop(struct snd_soc_codec *codec)
2033{
2034 wm8962_dsp2_set_enable(codec, 0);
2035
2036 snd_soc_write(codec, WM8962_DSP2_EXECCONTROL, WM8962_DSP2_STOP);
2037
2038 return 0;
2039}
2040
2041#define WM8962_DSP2_ENABLE(xname, xshift) \
2042{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
2043 .info = wm8962_dsp2_ena_info, \
2044 .get = wm8962_dsp2_ena_get, .put = wm8962_dsp2_ena_put, \
2045 .private_value = xshift }
2046
2047static int wm8962_dsp2_ena_info(struct snd_kcontrol *kcontrol,
2048 struct snd_ctl_elem_info *uinfo)
2049{
2050 uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
2051
2052 uinfo->count = 1;
2053 uinfo->value.integer.min = 0;
2054 uinfo->value.integer.max = 1;
2055
2056 return 0;
2057}
2058
2059static int wm8962_dsp2_ena_get(struct snd_kcontrol *kcontrol,
2060 struct snd_ctl_elem_value *ucontrol)
2061{
2062 int shift = kcontrol->private_value;
2063 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
2064 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
2065
2066 ucontrol->value.integer.value[0] = !!(wm8962->dsp2_ena & 1 << shift);
2067
2068 return 0;
2069}
2070
2071static int wm8962_dsp2_ena_put(struct snd_kcontrol *kcontrol,
2072 struct snd_ctl_elem_value *ucontrol)
2073{
2074 int shift = kcontrol->private_value;
2075 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
2076 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
2077 int old = wm8962->dsp2_ena;
2078 int ret = 0;
2079 int dsp2_running = snd_soc_read(codec, WM8962_DSP2_POWER_MANAGEMENT) &
2080 WM8962_DSP2_ENA;
2081
2082 mutex_lock(&codec->mutex);
2083
2084 if (ucontrol->value.integer.value[0])
2085 wm8962->dsp2_ena |= 1 << shift;
2086 else
2087 wm8962->dsp2_ena &= ~(1 << shift);
2088
2089 if (wm8962->dsp2_ena == old)
2090 goto out;
2091
2092 ret = 1;
2093
2094 if (dsp2_running) {
2095 if (wm8962->dsp2_ena)
2096 wm8962_dsp2_set_enable(codec, wm8962->dsp2_ena);
2097 else
2098 wm8962_dsp2_stop(codec);
2099 }
2100
2101out:
2102 mutex_unlock(&codec->mutex);
2103
2104 return ret;
2105}
2106
Mark Brown9a76f1f2010-08-05 13:20:59 +01002107/* The VU bits for the headphones are in a different register to the mute
2108 * bits and only take effect on the PGA if it is actually powered.
2109 */
2110static int wm8962_put_hp_sw(struct snd_kcontrol *kcontrol,
2111 struct snd_ctl_elem_value *ucontrol)
2112{
2113 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Lars-Peter Clausen7f87e302010-12-28 21:38:01 +01002114 u16 *reg_cache = codec->reg_cache;
Mark Brown9a76f1f2010-08-05 13:20:59 +01002115 int ret;
2116
2117 /* Apply the update (if any) */
2118 ret = snd_soc_put_volsw(kcontrol, ucontrol);
2119 if (ret == 0)
2120 return 0;
2121
2122 /* If the left PGA is enabled hit that VU bit... */
Mark Brown0f82bdf2011-06-07 23:42:04 +01002123 if (snd_soc_read(codec, WM8962_PWR_MGMT_2) & WM8962_HPOUTL_PGA_ENA)
Mark Brown9a76f1f2010-08-05 13:20:59 +01002124 return snd_soc_write(codec, WM8962_HPOUTL_VOLUME,
2125 reg_cache[WM8962_HPOUTL_VOLUME]);
2126
2127 /* ...otherwise the right. The VU is stereo. */
Mark Brown0f82bdf2011-06-07 23:42:04 +01002128 if (snd_soc_read(codec, WM8962_PWR_MGMT_2) & WM8962_HPOUTR_PGA_ENA)
Mark Brown9a76f1f2010-08-05 13:20:59 +01002129 return snd_soc_write(codec, WM8962_HPOUTR_VOLUME,
2130 reg_cache[WM8962_HPOUTR_VOLUME]);
2131
2132 return 0;
2133}
2134
2135/* The VU bits for the speakers are in a different register to the mute
2136 * bits and only take effect on the PGA if it is actually powered.
2137 */
2138static int wm8962_put_spk_sw(struct snd_kcontrol *kcontrol,
2139 struct snd_ctl_elem_value *ucontrol)
2140{
2141 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Lars-Peter Clausen7f87e302010-12-28 21:38:01 +01002142 u16 *reg_cache = codec->reg_cache;
Mark Brown9a76f1f2010-08-05 13:20:59 +01002143 int ret;
2144
2145 /* Apply the update (if any) */
2146 ret = snd_soc_put_volsw(kcontrol, ucontrol);
2147 if (ret == 0)
2148 return 0;
2149
2150 /* If the left PGA is enabled hit that VU bit... */
2151 if (reg_cache[WM8962_PWR_MGMT_2] & WM8962_SPKOUTL_PGA_ENA)
2152 return snd_soc_write(codec, WM8962_SPKOUTL_VOLUME,
2153 reg_cache[WM8962_SPKOUTL_VOLUME]);
2154
2155 /* ...otherwise the right. The VU is stereo. */
2156 if (reg_cache[WM8962_PWR_MGMT_2] & WM8962_SPKOUTR_PGA_ENA)
2157 return snd_soc_write(codec, WM8962_SPKOUTR_VOLUME,
2158 reg_cache[WM8962_SPKOUTR_VOLUME]);
2159
2160 return 0;
2161}
2162
Mark Brown6be449e2011-04-26 16:04:37 +01002163static const char *cap_hpf_mode_text[] = {
2164 "Hi-fi", "Application"
2165};
2166
2167static const struct soc_enum cap_hpf_mode =
2168 SOC_ENUM_SINGLE(WM8962_ADC_DAC_CONTROL_2, 10, 2, cap_hpf_mode_text);
2169
Mark Brown1ab63da2011-08-21 10:54:38 +01002170
2171static const char *cap_lhpf_mode_text[] = {
2172 "LPF", "HPF"
2173};
2174
2175static const struct soc_enum cap_lhpf_mode =
2176 SOC_ENUM_SINGLE(WM8962_LHPF1, 1, 2, cap_lhpf_mode_text);
2177
Mark Brown9a76f1f2010-08-05 13:20:59 +01002178static const struct snd_kcontrol_new wm8962_snd_controls[] = {
2179SOC_DOUBLE("Input Mixer Switch", WM8962_INPUT_MIXER_CONTROL_1, 3, 2, 1, 1),
2180
2181SOC_SINGLE_TLV("MIXINL IN2L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 6, 7, 0,
2182 mixin_tlv),
2183SOC_SINGLE_TLV("MIXINL PGA Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 3, 7, 0,
2184 mixinpga_tlv),
2185SOC_SINGLE_TLV("MIXINL IN3L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 0, 7, 0,
2186 mixin_tlv),
2187
2188SOC_SINGLE_TLV("MIXINR IN2R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 6, 7, 0,
2189 mixin_tlv),
2190SOC_SINGLE_TLV("MIXINR PGA Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 3, 7, 0,
2191 mixinpga_tlv),
2192SOC_SINGLE_TLV("MIXINR IN3R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 0, 7, 0,
2193 mixin_tlv),
2194
2195SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8962_LEFT_ADC_VOLUME,
2196 WM8962_RIGHT_ADC_VOLUME, 1, 127, 0, digital_tlv),
2197SOC_DOUBLE_R_TLV("Capture Volume", WM8962_LEFT_INPUT_VOLUME,
2198 WM8962_RIGHT_INPUT_VOLUME, 0, 63, 0, inpga_tlv),
2199SOC_DOUBLE_R("Capture Switch", WM8962_LEFT_INPUT_VOLUME,
2200 WM8962_RIGHT_INPUT_VOLUME, 7, 1, 1),
2201SOC_DOUBLE_R("Capture ZC Switch", WM8962_LEFT_INPUT_VOLUME,
2202 WM8962_RIGHT_INPUT_VOLUME, 6, 1, 1),
Mark Brown6be449e2011-04-26 16:04:37 +01002203SOC_SINGLE("Capture HPF Switch", WM8962_ADC_DAC_CONTROL_1, 0, 1, 1),
2204SOC_ENUM("Capture HPF Mode", cap_hpf_mode),
2205SOC_SINGLE("Capture HPF Cutoff", WM8962_ADC_DAC_CONTROL_2, 7, 7, 0),
Mark Brown1ab63da2011-08-21 10:54:38 +01002206SOC_SINGLE("Capture LHPF Switch", WM8962_LHPF1, 0, 1, 0),
2207SOC_ENUM("Capture LHPF Mode", cap_lhpf_mode),
Mark Brown9a76f1f2010-08-05 13:20:59 +01002208
2209SOC_DOUBLE_R_TLV("Sidetone Volume", WM8962_DAC_DSP_MIXING_1,
2210 WM8962_DAC_DSP_MIXING_2, 4, 12, 0, st_tlv),
2211
2212SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8962_LEFT_DAC_VOLUME,
2213 WM8962_RIGHT_DAC_VOLUME, 1, 127, 0, digital_tlv),
2214SOC_SINGLE("DAC High Performance Switch", WM8962_ADC_DAC_CONTROL_2, 0, 1, 0),
2215
2216SOC_SINGLE("ADC High Performance Switch", WM8962_ADDITIONAL_CONTROL_1,
2217 5, 1, 0),
2218
2219SOC_SINGLE_TLV("Beep Volume", WM8962_BEEP_GENERATOR_1, 4, 15, 0, beep_tlv),
2220
2221SOC_DOUBLE_R_TLV("Headphone Volume", WM8962_HPOUTL_VOLUME,
2222 WM8962_HPOUTR_VOLUME, 0, 127, 0, out_tlv),
2223SOC_DOUBLE_EXT("Headphone Switch", WM8962_PWR_MGMT_2, 1, 0, 1, 1,
2224 snd_soc_get_volsw, wm8962_put_hp_sw),
2225SOC_DOUBLE_R("Headphone ZC Switch", WM8962_HPOUTL_VOLUME, WM8962_HPOUTR_VOLUME,
2226 7, 1, 0),
2227SOC_DOUBLE_TLV("Headphone Aux Volume", WM8962_ANALOGUE_HP_2, 3, 6, 7, 0,
2228 hp_tlv),
2229
2230SOC_DOUBLE_R("Headphone Mixer Switch", WM8962_HEADPHONE_MIXER_3,
2231 WM8962_HEADPHONE_MIXER_4, 8, 1, 1),
2232
2233SOC_SINGLE_TLV("HPMIXL IN4L Volume", WM8962_HEADPHONE_MIXER_3,
2234 3, 7, 0, bypass_tlv),
2235SOC_SINGLE_TLV("HPMIXL IN4R Volume", WM8962_HEADPHONE_MIXER_3,
2236 0, 7, 0, bypass_tlv),
2237SOC_SINGLE_TLV("HPMIXL MIXINL Volume", WM8962_HEADPHONE_MIXER_3,
2238 7, 1, 1, inmix_tlv),
2239SOC_SINGLE_TLV("HPMIXL MIXINR Volume", WM8962_HEADPHONE_MIXER_3,
2240 6, 1, 1, inmix_tlv),
2241
2242SOC_SINGLE_TLV("HPMIXR IN4L Volume", WM8962_HEADPHONE_MIXER_4,
2243 3, 7, 0, bypass_tlv),
2244SOC_SINGLE_TLV("HPMIXR IN4R Volume", WM8962_HEADPHONE_MIXER_4,
2245 0, 7, 0, bypass_tlv),
2246SOC_SINGLE_TLV("HPMIXR MIXINL Volume", WM8962_HEADPHONE_MIXER_4,
2247 7, 1, 1, inmix_tlv),
2248SOC_SINGLE_TLV("HPMIXR MIXINR Volume", WM8962_HEADPHONE_MIXER_4,
2249 6, 1, 1, inmix_tlv),
2250
2251SOC_SINGLE_TLV("Speaker Boost Volume", WM8962_CLASS_D_CONTROL_2, 0, 7, 0,
2252 classd_tlv),
Mark Brown8f63aaa882011-06-07 23:14:37 +01002253
2254SOC_SINGLE("EQ Switch", WM8962_EQ1, WM8962_EQ_ENA_SHIFT, 1, 0),
2255SOC_DOUBLE_R_TLV("EQ1 Volume", WM8962_EQ2, WM8962_EQ22,
2256 WM8962_EQL_B1_GAIN_SHIFT, 31, 0, eq_tlv),
2257SOC_DOUBLE_R_TLV("EQ2 Volume", WM8962_EQ2, WM8962_EQ22,
2258 WM8962_EQL_B2_GAIN_SHIFT, 31, 0, eq_tlv),
2259SOC_DOUBLE_R_TLV("EQ3 Volume", WM8962_EQ2, WM8962_EQ22,
2260 WM8962_EQL_B3_GAIN_SHIFT, 31, 0, eq_tlv),
2261SOC_DOUBLE_R_TLV("EQ4 Volume", WM8962_EQ3, WM8962_EQ23,
2262 WM8962_EQL_B4_GAIN_SHIFT, 31, 0, eq_tlv),
2263SOC_DOUBLE_R_TLV("EQ5 Volume", WM8962_EQ3, WM8962_EQ23,
2264 WM8962_EQL_B5_GAIN_SHIFT, 31, 0, eq_tlv),
Mark Brown6f88a4e2011-08-17 10:03:51 +09002265
2266WM8962_DSP2_ENABLE("VSS Switch", WM8962_VSS_ENA_SHIFT),
2267WM8962_DSP2_ENABLE("HPF1 Switch", WM8962_HPF1_ENA_SHIFT),
2268WM8962_DSP2_ENABLE("HPF2 Switch", WM8962_HPF2_ENA_SHIFT),
2269WM8962_DSP2_ENABLE("HD Bass Switch", WM8962_HDBASS_ENA_SHIFT),
Mark Brown9a76f1f2010-08-05 13:20:59 +01002270};
2271
2272static const struct snd_kcontrol_new wm8962_spk_mono_controls[] = {
2273SOC_SINGLE_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME, 0, 127, 0, out_tlv),
2274SOC_SINGLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 1, 1,
2275 snd_soc_get_volsw, wm8962_put_spk_sw),
2276SOC_SINGLE("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, 7, 1, 0),
2277
2278SOC_SINGLE("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3, 8, 1, 1),
2279SOC_SINGLE_TLV("Speaker Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3,
2280 3, 7, 0, bypass_tlv),
2281SOC_SINGLE_TLV("Speaker Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3,
2282 0, 7, 0, bypass_tlv),
2283SOC_SINGLE_TLV("Speaker Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3,
2284 7, 1, 1, inmix_tlv),
2285SOC_SINGLE_TLV("Speaker Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3,
2286 6, 1, 1, inmix_tlv),
2287SOC_SINGLE_TLV("Speaker Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
2288 7, 1, 0, inmix_tlv),
2289SOC_SINGLE_TLV("Speaker Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
2290 6, 1, 0, inmix_tlv),
2291};
2292
2293static const struct snd_kcontrol_new wm8962_spk_stereo_controls[] = {
2294SOC_DOUBLE_R_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME,
2295 WM8962_SPKOUTR_VOLUME, 0, 127, 0, out_tlv),
2296SOC_DOUBLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 0, 1, 1,
2297 snd_soc_get_volsw, wm8962_put_spk_sw),
2298SOC_DOUBLE_R("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, WM8962_SPKOUTR_VOLUME,
2299 7, 1, 0),
2300
2301SOC_DOUBLE_R("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3,
2302 WM8962_SPEAKER_MIXER_4, 8, 1, 1),
2303
2304SOC_SINGLE_TLV("SPKOUTL Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3,
2305 3, 7, 0, bypass_tlv),
2306SOC_SINGLE_TLV("SPKOUTL Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3,
2307 0, 7, 0, bypass_tlv),
2308SOC_SINGLE_TLV("SPKOUTL Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3,
2309 7, 1, 1, inmix_tlv),
2310SOC_SINGLE_TLV("SPKOUTL Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3,
2311 6, 1, 1, inmix_tlv),
2312SOC_SINGLE_TLV("SPKOUTL Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
2313 7, 1, 0, inmix_tlv),
2314SOC_SINGLE_TLV("SPKOUTL Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
2315 6, 1, 0, inmix_tlv),
2316
2317SOC_SINGLE_TLV("SPKOUTR Mixer IN4L Volume", WM8962_SPEAKER_MIXER_4,
2318 3, 7, 0, bypass_tlv),
2319SOC_SINGLE_TLV("SPKOUTR Mixer IN4R Volume", WM8962_SPEAKER_MIXER_4,
2320 0, 7, 0, bypass_tlv),
2321SOC_SINGLE_TLV("SPKOUTR Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_4,
2322 7, 1, 1, inmix_tlv),
2323SOC_SINGLE_TLV("SPKOUTR Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_4,
2324 6, 1, 1, inmix_tlv),
2325SOC_SINGLE_TLV("SPKOUTR Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
2326 5, 1, 0, inmix_tlv),
2327SOC_SINGLE_TLV("SPKOUTR Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
2328 4, 1, 0, inmix_tlv),
2329};
2330
2331static int sysclk_event(struct snd_soc_dapm_widget *w,
2332 struct snd_kcontrol *kcontrol, int event)
2333{
2334 struct snd_soc_codec *codec = w->codec;
Mark Brown649a1a02011-06-07 23:16:29 +01002335 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
2336 unsigned long timeout;
Mark Brown9a76f1f2010-08-05 13:20:59 +01002337 int src;
2338 int fll;
2339
2340 src = snd_soc_read(codec, WM8962_CLOCKING2) & WM8962_SYSCLK_SRC_MASK;
2341
2342 switch (src) {
2343 case 0: /* MCLK */
2344 fll = 0;
2345 break;
2346 case 0x200: /* FLL */
2347 fll = 1;
2348 break;
2349 default:
2350 dev_err(codec->dev, "Unknown SYSCLK source %x\n", src);
2351 return -EINVAL;
2352 }
2353
2354 switch (event) {
2355 case SND_SOC_DAPM_PRE_PMU:
Mark Brown649a1a02011-06-07 23:16:29 +01002356 if (fll) {
Mark Brown4df0cb22011-08-21 17:18:52 +01002357 try_wait_for_completion(&wm8962->fll_lock);
2358
Mark Brown9a76f1f2010-08-05 13:20:59 +01002359 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
2360 WM8962_FLL_ENA, WM8962_FLL_ENA);
Mark Brown649a1a02011-06-07 23:16:29 +01002361 if (wm8962->irq) {
2362 timeout = msecs_to_jiffies(5);
2363 timeout = wait_for_completion_timeout(&wm8962->fll_lock,
2364 timeout);
2365
2366 if (timeout == 0)
2367 dev_err(codec->dev,
2368 "Timed out starting FLL\n");
2369 }
2370 }
Mark Brown9a76f1f2010-08-05 13:20:59 +01002371 break;
2372
2373 case SND_SOC_DAPM_POST_PMD:
2374 if (fll)
2375 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
2376 WM8962_FLL_ENA, 0);
2377 break;
2378
2379 default:
2380 BUG();
2381 return -EINVAL;
2382 }
2383
2384 return 0;
2385}
2386
2387static int cp_event(struct snd_soc_dapm_widget *w,
2388 struct snd_kcontrol *kcontrol, int event)
2389{
2390 switch (event) {
2391 case SND_SOC_DAPM_POST_PMU:
2392 msleep(5);
2393 break;
2394
2395 default:
2396 BUG();
2397 return -EINVAL;
2398 }
2399
2400 return 0;
2401}
2402
2403static int hp_event(struct snd_soc_dapm_widget *w,
2404 struct snd_kcontrol *kcontrol, int event)
2405{
2406 struct snd_soc_codec *codec = w->codec;
2407 int timeout;
2408 int reg;
2409 int expected = (WM8962_DCS_STARTUP_DONE_HP1L |
2410 WM8962_DCS_STARTUP_DONE_HP1R);
2411
2412 switch (event) {
2413 case SND_SOC_DAPM_POST_PMU:
2414 snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
2415 WM8962_HP1L_ENA | WM8962_HP1R_ENA,
2416 WM8962_HP1L_ENA | WM8962_HP1R_ENA);
2417 udelay(20);
2418
2419 snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
2420 WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY,
2421 WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY);
2422
2423 /* Start the DC servo */
2424 snd_soc_update_bits(codec, WM8962_DC_SERVO_1,
2425 WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
2426 WM8962_HP1L_DCS_STARTUP |
2427 WM8962_HP1R_DCS_STARTUP,
2428 WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
2429 WM8962_HP1L_DCS_STARTUP |
2430 WM8962_HP1R_DCS_STARTUP);
2431
2432 /* Wait for it to complete, should be well under 100ms */
2433 timeout = 0;
2434 do {
2435 msleep(1);
2436 reg = snd_soc_read(codec, WM8962_DC_SERVO_6);
2437 if (reg < 0) {
2438 dev_err(codec->dev,
2439 "Failed to read DCS status: %d\n",
2440 reg);
2441 continue;
2442 }
2443 dev_dbg(codec->dev, "DCS status: %x\n", reg);
2444 } while (++timeout < 200 && (reg & expected) != expected);
2445
2446 if ((reg & expected) != expected)
2447 dev_err(codec->dev, "DC servo timed out\n");
2448 else
2449 dev_dbg(codec->dev, "DC servo complete after %dms\n",
2450 timeout);
2451
2452 snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
2453 WM8962_HP1L_ENA_OUTP |
2454 WM8962_HP1R_ENA_OUTP,
2455 WM8962_HP1L_ENA_OUTP |
2456 WM8962_HP1R_ENA_OUTP);
2457 udelay(20);
2458
2459 snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
2460 WM8962_HP1L_RMV_SHORT |
2461 WM8962_HP1R_RMV_SHORT,
2462 WM8962_HP1L_RMV_SHORT |
2463 WM8962_HP1R_RMV_SHORT);
2464 break;
2465
2466 case SND_SOC_DAPM_PRE_PMD:
2467 snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
2468 WM8962_HP1L_RMV_SHORT |
2469 WM8962_HP1R_RMV_SHORT, 0);
2470
2471 udelay(20);
2472
2473 snd_soc_update_bits(codec, WM8962_DC_SERVO_1,
2474 WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
2475 WM8962_HP1L_DCS_STARTUP |
2476 WM8962_HP1R_DCS_STARTUP,
2477 0);
2478
2479 snd_soc_update_bits(codec, WM8962_ANALOGUE_HP_0,
2480 WM8962_HP1L_ENA | WM8962_HP1R_ENA |
2481 WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY |
2482 WM8962_HP1L_ENA_OUTP |
2483 WM8962_HP1R_ENA_OUTP, 0);
2484
2485 break;
2486
2487 default:
2488 BUG();
2489 return -EINVAL;
2490
2491 }
2492
2493 return 0;
2494}
2495
2496/* VU bits for the output PGAs only take effect while the PGA is powered */
2497static int out_pga_event(struct snd_soc_dapm_widget *w,
2498 struct snd_kcontrol *kcontrol, int event)
2499{
2500 struct snd_soc_codec *codec = w->codec;
Lars-Peter Clausen7f87e302010-12-28 21:38:01 +01002501 u16 *reg_cache = codec->reg_cache;
Mark Brown9a76f1f2010-08-05 13:20:59 +01002502 int reg;
2503
2504 switch (w->shift) {
2505 case WM8962_HPOUTR_PGA_ENA_SHIFT:
2506 reg = WM8962_HPOUTR_VOLUME;
2507 break;
2508 case WM8962_HPOUTL_PGA_ENA_SHIFT:
2509 reg = WM8962_HPOUTL_VOLUME;
2510 break;
2511 case WM8962_SPKOUTR_PGA_ENA_SHIFT:
2512 reg = WM8962_SPKOUTR_VOLUME;
2513 break;
2514 case WM8962_SPKOUTL_PGA_ENA_SHIFT:
2515 reg = WM8962_SPKOUTL_VOLUME;
2516 break;
2517 default:
2518 BUG();
2519 return -EINVAL;
2520 }
2521
2522 switch (event) {
2523 case SND_SOC_DAPM_POST_PMU:
2524 return snd_soc_write(codec, reg, reg_cache[reg]);
2525 default:
2526 BUG();
2527 return -EINVAL;
2528 }
2529}
2530
Mark Brown6f88a4e2011-08-17 10:03:51 +09002531static int dsp2_event(struct snd_soc_dapm_widget *w,
2532 struct snd_kcontrol *kcontrol, int event)
2533{
2534 struct snd_soc_codec *codec = w->codec;
2535 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
2536
2537 switch (event) {
2538 case SND_SOC_DAPM_POST_PMU:
2539 if (wm8962->dsp2_ena)
2540 wm8962_dsp2_start(codec);
2541 break;
2542
2543 case SND_SOC_DAPM_PRE_PMD:
2544 if (wm8962->dsp2_ena)
2545 wm8962_dsp2_stop(codec);
2546 break;
2547
2548 default:
2549 BUG();
2550 return -EINVAL;
2551 }
2552
2553 return 0;
2554}
2555
Mark Brown9a76f1f2010-08-05 13:20:59 +01002556static const char *st_text[] = { "None", "Right", "Left" };
2557
2558static const struct soc_enum str_enum =
2559 SOC_ENUM_SINGLE(WM8962_DAC_DSP_MIXING_1, 2, 3, st_text);
2560
2561static const struct snd_kcontrol_new str_mux =
2562 SOC_DAPM_ENUM("Right Sidetone", str_enum);
2563
2564static const struct soc_enum stl_enum =
2565 SOC_ENUM_SINGLE(WM8962_DAC_DSP_MIXING_2, 2, 3, st_text);
2566
2567static const struct snd_kcontrol_new stl_mux =
2568 SOC_DAPM_ENUM("Left Sidetone", stl_enum);
2569
2570static const char *outmux_text[] = { "DAC", "Mixer" };
2571
2572static const struct soc_enum spkoutr_enum =
2573 SOC_ENUM_SINGLE(WM8962_SPEAKER_MIXER_2, 7, 2, outmux_text);
2574
2575static const struct snd_kcontrol_new spkoutr_mux =
2576 SOC_DAPM_ENUM("SPKOUTR Mux", spkoutr_enum);
2577
2578static const struct soc_enum spkoutl_enum =
2579 SOC_ENUM_SINGLE(WM8962_SPEAKER_MIXER_1, 7, 2, outmux_text);
2580
2581static const struct snd_kcontrol_new spkoutl_mux =
2582 SOC_DAPM_ENUM("SPKOUTL Mux", spkoutl_enum);
2583
2584static const struct soc_enum hpoutr_enum =
2585 SOC_ENUM_SINGLE(WM8962_HEADPHONE_MIXER_2, 7, 2, outmux_text);
2586
2587static const struct snd_kcontrol_new hpoutr_mux =
2588 SOC_DAPM_ENUM("HPOUTR Mux", hpoutr_enum);
2589
2590static const struct soc_enum hpoutl_enum =
2591 SOC_ENUM_SINGLE(WM8962_HEADPHONE_MIXER_1, 7, 2, outmux_text);
2592
2593static const struct snd_kcontrol_new hpoutl_mux =
2594 SOC_DAPM_ENUM("HPOUTL Mux", hpoutl_enum);
2595
2596static const struct snd_kcontrol_new inpgal[] = {
2597SOC_DAPM_SINGLE("IN1L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 3, 1, 0),
2598SOC_DAPM_SINGLE("IN2L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 2, 1, 0),
2599SOC_DAPM_SINGLE("IN3L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 1, 1, 0),
2600SOC_DAPM_SINGLE("IN4L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 0, 1, 0),
2601};
2602
2603static const struct snd_kcontrol_new inpgar[] = {
2604SOC_DAPM_SINGLE("IN1R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 3, 1, 0),
2605SOC_DAPM_SINGLE("IN2R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 2, 1, 0),
2606SOC_DAPM_SINGLE("IN3R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 1, 1, 0),
2607SOC_DAPM_SINGLE("IN4R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 0, 1, 0),
2608};
2609
2610static const struct snd_kcontrol_new mixinl[] = {
2611SOC_DAPM_SINGLE("IN2L Switch", WM8962_INPUT_MIXER_CONTROL_2, 5, 1, 0),
2612SOC_DAPM_SINGLE("IN3L Switch", WM8962_INPUT_MIXER_CONTROL_2, 4, 1, 0),
2613SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 3, 1, 0),
2614};
2615
2616static const struct snd_kcontrol_new mixinr[] = {
2617SOC_DAPM_SINGLE("IN2R Switch", WM8962_INPUT_MIXER_CONTROL_2, 2, 1, 0),
2618SOC_DAPM_SINGLE("IN3R Switch", WM8962_INPUT_MIXER_CONTROL_2, 1, 1, 0),
2619SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 0, 1, 0),
2620};
2621
2622static const struct snd_kcontrol_new hpmixl[] = {
2623SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_1, 5, 1, 0),
2624SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_1, 4, 1, 0),
2625SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_1, 3, 1, 0),
2626SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_1, 2, 1, 0),
2627SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_1, 1, 1, 0),
2628SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_1, 0, 1, 0),
2629};
2630
2631static const struct snd_kcontrol_new hpmixr[] = {
2632SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_2, 5, 1, 0),
2633SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_2, 4, 1, 0),
2634SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_2, 3, 1, 0),
2635SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_2, 2, 1, 0),
2636SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_2, 1, 1, 0),
2637SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_2, 0, 1, 0),
2638};
2639
2640static const struct snd_kcontrol_new spkmixl[] = {
2641SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_1, 5, 1, 0),
2642SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_1, 4, 1, 0),
2643SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_1, 3, 1, 0),
2644SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_1, 2, 1, 0),
2645SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_1, 1, 1, 0),
2646SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_1, 0, 1, 0),
2647};
2648
2649static const struct snd_kcontrol_new spkmixr[] = {
2650SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_2, 5, 1, 0),
2651SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_2, 4, 1, 0),
2652SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_2, 3, 1, 0),
2653SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_2, 2, 1, 0),
2654SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_2, 1, 1, 0),
2655SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_2, 0, 1, 0),
2656};
2657
2658static const struct snd_soc_dapm_widget wm8962_dapm_widgets[] = {
2659SND_SOC_DAPM_INPUT("IN1L"),
2660SND_SOC_DAPM_INPUT("IN1R"),
2661SND_SOC_DAPM_INPUT("IN2L"),
2662SND_SOC_DAPM_INPUT("IN2R"),
2663SND_SOC_DAPM_INPUT("IN3L"),
2664SND_SOC_DAPM_INPUT("IN3R"),
2665SND_SOC_DAPM_INPUT("IN4L"),
2666SND_SOC_DAPM_INPUT("IN4R"),
2667SND_SOC_DAPM_INPUT("Beep"),
Mark Browne47ac372011-04-25 20:14:21 +01002668SND_SOC_DAPM_INPUT("DMICDAT"),
Mark Brown9a76f1f2010-08-05 13:20:59 +01002669
Mark Brown086d7f82011-09-23 16:22:48 +01002670SND_SOC_DAPM_SUPPLY("MICBIAS", WM8962_PWR_MGMT_1, 1, 0, NULL, 0),
Mark Browna4f28c02010-09-29 13:24:35 -07002671
Mark Brown9a76f1f2010-08-05 13:20:59 +01002672SND_SOC_DAPM_SUPPLY("Class G", WM8962_CHARGE_PUMP_B, 0, 1, NULL, 0),
2673SND_SOC_DAPM_SUPPLY("SYSCLK", WM8962_CLOCKING2, 5, 0, sysclk_event,
2674 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
2675SND_SOC_DAPM_SUPPLY("Charge Pump", WM8962_CHARGE_PUMP_1, 0, 0, cp_event,
2676 SND_SOC_DAPM_POST_PMU),
2677SND_SOC_DAPM_SUPPLY("TOCLK", WM8962_ADDITIONAL_CONTROL_1, 0, 0, NULL, 0),
Mark Brown6f88a4e2011-08-17 10:03:51 +09002678SND_SOC_DAPM_SUPPLY_S("DSP2", 1, WM8962_DSP2_POWER_MANAGEMENT,
2679 WM8962_DSP2_ENA_SHIFT, 0, dsp2_event,
2680 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9a76f1f2010-08-05 13:20:59 +01002681
2682SND_SOC_DAPM_MIXER("INPGAL", WM8962_LEFT_INPUT_PGA_CONTROL, 4, 0,
2683 inpgal, ARRAY_SIZE(inpgal)),
2684SND_SOC_DAPM_MIXER("INPGAR", WM8962_RIGHT_INPUT_PGA_CONTROL, 4, 0,
2685 inpgar, ARRAY_SIZE(inpgar)),
2686SND_SOC_DAPM_MIXER("MIXINL", WM8962_PWR_MGMT_1, 5, 0,
2687 mixinl, ARRAY_SIZE(mixinl)),
2688SND_SOC_DAPM_MIXER("MIXINR", WM8962_PWR_MGMT_1, 4, 0,
2689 mixinr, ARRAY_SIZE(mixinr)),
2690
Mark Brown3f7d55a2011-09-23 16:39:31 +01002691SND_SOC_DAPM_AIF_IN("DMIC_ENA", NULL, 0, WM8962_PWR_MGMT_1, 10, 0),
Mark Browne47ac372011-04-25 20:14:21 +01002692
Mark Brown9a76f1f2010-08-05 13:20:59 +01002693SND_SOC_DAPM_ADC("ADCL", "Capture", WM8962_PWR_MGMT_1, 3, 0),
2694SND_SOC_DAPM_ADC("ADCR", "Capture", WM8962_PWR_MGMT_1, 2, 0),
2695
2696SND_SOC_DAPM_MUX("STL", SND_SOC_NOPM, 0, 0, &stl_mux),
2697SND_SOC_DAPM_MUX("STR", SND_SOC_NOPM, 0, 0, &str_mux),
2698
2699SND_SOC_DAPM_DAC("DACL", "Playback", WM8962_PWR_MGMT_2, 8, 0),
2700SND_SOC_DAPM_DAC("DACR", "Playback", WM8962_PWR_MGMT_2, 7, 0),
2701
2702SND_SOC_DAPM_PGA("Left Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
2703SND_SOC_DAPM_PGA("Right Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
2704
2705SND_SOC_DAPM_MIXER("HPMIXL", WM8962_MIXER_ENABLES, 3, 0,
2706 hpmixl, ARRAY_SIZE(hpmixl)),
2707SND_SOC_DAPM_MIXER("HPMIXR", WM8962_MIXER_ENABLES, 2, 0,
2708 hpmixr, ARRAY_SIZE(hpmixr)),
2709
2710SND_SOC_DAPM_MUX_E("HPOUTL PGA", WM8962_PWR_MGMT_2, 6, 0, &hpoutl_mux,
2711 out_pga_event, SND_SOC_DAPM_POST_PMU),
2712SND_SOC_DAPM_MUX_E("HPOUTR PGA", WM8962_PWR_MGMT_2, 5, 0, &hpoutr_mux,
2713 out_pga_event, SND_SOC_DAPM_POST_PMU),
2714
2715SND_SOC_DAPM_PGA_E("HPOUT", SND_SOC_NOPM, 0, 0, NULL, 0, hp_event,
2716 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
2717
2718SND_SOC_DAPM_OUTPUT("HPOUTL"),
2719SND_SOC_DAPM_OUTPUT("HPOUTR"),
2720};
2721
2722static const struct snd_soc_dapm_widget wm8962_dapm_spk_mono_widgets[] = {
2723SND_SOC_DAPM_MIXER("Speaker Mixer", WM8962_MIXER_ENABLES, 1, 0,
2724 spkmixl, ARRAY_SIZE(spkmixl)),
2725SND_SOC_DAPM_MUX_E("Speaker PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux,
2726 out_pga_event, SND_SOC_DAPM_POST_PMU),
2727SND_SOC_DAPM_PGA("Speaker Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0),
2728SND_SOC_DAPM_OUTPUT("SPKOUT"),
2729};
2730
2731static const struct snd_soc_dapm_widget wm8962_dapm_spk_stereo_widgets[] = {
2732SND_SOC_DAPM_MIXER("SPKOUTL Mixer", WM8962_MIXER_ENABLES, 1, 0,
2733 spkmixl, ARRAY_SIZE(spkmixl)),
2734SND_SOC_DAPM_MIXER("SPKOUTR Mixer", WM8962_MIXER_ENABLES, 0, 0,
2735 spkmixr, ARRAY_SIZE(spkmixr)),
2736
2737SND_SOC_DAPM_MUX_E("SPKOUTL PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux,
2738 out_pga_event, SND_SOC_DAPM_POST_PMU),
2739SND_SOC_DAPM_MUX_E("SPKOUTR PGA", WM8962_PWR_MGMT_2, 3, 0, &spkoutr_mux,
2740 out_pga_event, SND_SOC_DAPM_POST_PMU),
2741
2742SND_SOC_DAPM_PGA("SPKOUTR Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0),
2743SND_SOC_DAPM_PGA("SPKOUTL Output", WM8962_CLASS_D_CONTROL_1, 6, 0, NULL, 0),
2744
2745SND_SOC_DAPM_OUTPUT("SPKOUTL"),
2746SND_SOC_DAPM_OUTPUT("SPKOUTR"),
2747};
2748
2749static const struct snd_soc_dapm_route wm8962_intercon[] = {
2750 { "INPGAL", "IN1L Switch", "IN1L" },
2751 { "INPGAL", "IN2L Switch", "IN2L" },
2752 { "INPGAL", "IN3L Switch", "IN3L" },
2753 { "INPGAL", "IN4L Switch", "IN4L" },
2754
2755 { "INPGAR", "IN1R Switch", "IN1R" },
2756 { "INPGAR", "IN2R Switch", "IN2R" },
2757 { "INPGAR", "IN3R Switch", "IN3R" },
2758 { "INPGAR", "IN4R Switch", "IN4R" },
2759
2760 { "MIXINL", "IN2L Switch", "IN2L" },
2761 { "MIXINL", "IN3L Switch", "IN3L" },
2762 { "MIXINL", "PGA Switch", "INPGAL" },
2763
2764 { "MIXINR", "IN2R Switch", "IN2R" },
2765 { "MIXINR", "IN3R Switch", "IN3R" },
2766 { "MIXINR", "PGA Switch", "INPGAR" },
2767
Mark Brown821f4202010-09-21 17:53:38 +01002768 { "MICBIAS", NULL, "SYSCLK" },
2769
Mark Brown3f7d55a2011-09-23 16:39:31 +01002770 { "DMIC_ENA", NULL, "DMICDAT" },
Mark Browne47ac372011-04-25 20:14:21 +01002771
Mark Brown9a76f1f2010-08-05 13:20:59 +01002772 { "ADCL", NULL, "SYSCLK" },
2773 { "ADCL", NULL, "TOCLK" },
2774 { "ADCL", NULL, "MIXINL" },
Mark Brown3f7d55a2011-09-23 16:39:31 +01002775 { "ADCL", NULL, "DMIC_ENA" },
Mark Brown6f88a4e2011-08-17 10:03:51 +09002776 { "ADCL", NULL, "DSP2" },
Mark Brown9a76f1f2010-08-05 13:20:59 +01002777
2778 { "ADCR", NULL, "SYSCLK" },
2779 { "ADCR", NULL, "TOCLK" },
2780 { "ADCR", NULL, "MIXINR" },
Mark Brown3f7d55a2011-09-23 16:39:31 +01002781 { "ADCR", NULL, "DMIC_ENA" },
Mark Brown6f88a4e2011-08-17 10:03:51 +09002782 { "ADCR", NULL, "DSP2" },
Mark Brown9a76f1f2010-08-05 13:20:59 +01002783
2784 { "STL", "Left", "ADCL" },
2785 { "STL", "Right", "ADCR" },
2786
2787 { "STR", "Left", "ADCL" },
2788 { "STR", "Right", "ADCR" },
2789
2790 { "DACL", NULL, "SYSCLK" },
2791 { "DACL", NULL, "TOCLK" },
2792 { "DACL", NULL, "Beep" },
2793 { "DACL", NULL, "STL" },
Mark Brown6f88a4e2011-08-17 10:03:51 +09002794 { "DACL", NULL, "DSP2" },
Mark Brown9a76f1f2010-08-05 13:20:59 +01002795
2796 { "DACR", NULL, "SYSCLK" },
2797 { "DACR", NULL, "TOCLK" },
2798 { "DACR", NULL, "Beep" },
2799 { "DACR", NULL, "STR" },
Mark Brown6f88a4e2011-08-17 10:03:51 +09002800 { "DACR", NULL, "DSP2" },
Mark Brown9a76f1f2010-08-05 13:20:59 +01002801
2802 { "HPMIXL", "IN4L Switch", "IN4L" },
2803 { "HPMIXL", "IN4R Switch", "IN4R" },
2804 { "HPMIXL", "DACL Switch", "DACL" },
2805 { "HPMIXL", "DACR Switch", "DACR" },
2806 { "HPMIXL", "MIXINL Switch", "MIXINL" },
2807 { "HPMIXL", "MIXINR Switch", "MIXINR" },
2808
2809 { "HPMIXR", "IN4L Switch", "IN4L" },
2810 { "HPMIXR", "IN4R Switch", "IN4R" },
2811 { "HPMIXR", "DACL Switch", "DACL" },
2812 { "HPMIXR", "DACR Switch", "DACR" },
2813 { "HPMIXR", "MIXINL Switch", "MIXINL" },
2814 { "HPMIXR", "MIXINR Switch", "MIXINR" },
2815
2816 { "Left Bypass", NULL, "HPMIXL" },
2817 { "Left Bypass", NULL, "Class G" },
2818
2819 { "Right Bypass", NULL, "HPMIXR" },
2820 { "Right Bypass", NULL, "Class G" },
2821
2822 { "HPOUTL PGA", "Mixer", "Left Bypass" },
2823 { "HPOUTL PGA", "DAC", "DACL" },
2824
2825 { "HPOUTR PGA", "Mixer", "Right Bypass" },
2826 { "HPOUTR PGA", "DAC", "DACR" },
2827
2828 { "HPOUT", NULL, "HPOUTL PGA" },
2829 { "HPOUT", NULL, "HPOUTR PGA" },
2830 { "HPOUT", NULL, "Charge Pump" },
2831 { "HPOUT", NULL, "SYSCLK" },
2832 { "HPOUT", NULL, "TOCLK" },
2833
2834 { "HPOUTL", NULL, "HPOUT" },
2835 { "HPOUTR", NULL, "HPOUT" },
2836};
2837
2838static const struct snd_soc_dapm_route wm8962_spk_mono_intercon[] = {
2839 { "Speaker Mixer", "IN4L Switch", "IN4L" },
2840 { "Speaker Mixer", "IN4R Switch", "IN4R" },
2841 { "Speaker Mixer", "DACL Switch", "DACL" },
2842 { "Speaker Mixer", "DACR Switch", "DACR" },
2843 { "Speaker Mixer", "MIXINL Switch", "MIXINL" },
2844 { "Speaker Mixer", "MIXINR Switch", "MIXINR" },
2845
2846 { "Speaker PGA", "Mixer", "Speaker Mixer" },
2847 { "Speaker PGA", "DAC", "DACL" },
2848
2849 { "Speaker Output", NULL, "Speaker PGA" },
2850 { "Speaker Output", NULL, "SYSCLK" },
2851 { "Speaker Output", NULL, "TOCLK" },
2852
2853 { "SPKOUT", NULL, "Speaker Output" },
2854};
2855
2856static const struct snd_soc_dapm_route wm8962_spk_stereo_intercon[] = {
2857 { "SPKOUTL Mixer", "IN4L Switch", "IN4L" },
2858 { "SPKOUTL Mixer", "IN4R Switch", "IN4R" },
2859 { "SPKOUTL Mixer", "DACL Switch", "DACL" },
2860 { "SPKOUTL Mixer", "DACR Switch", "DACR" },
2861 { "SPKOUTL Mixer", "MIXINL Switch", "MIXINL" },
2862 { "SPKOUTL Mixer", "MIXINR Switch", "MIXINR" },
2863
2864 { "SPKOUTR Mixer", "IN4L Switch", "IN4L" },
2865 { "SPKOUTR Mixer", "IN4R Switch", "IN4R" },
2866 { "SPKOUTR Mixer", "DACL Switch", "DACL" },
2867 { "SPKOUTR Mixer", "DACR Switch", "DACR" },
2868 { "SPKOUTR Mixer", "MIXINL Switch", "MIXINL" },
2869 { "SPKOUTR Mixer", "MIXINR Switch", "MIXINR" },
2870
2871 { "SPKOUTL PGA", "Mixer", "SPKOUTL Mixer" },
2872 { "SPKOUTL PGA", "DAC", "DACL" },
2873
2874 { "SPKOUTR PGA", "Mixer", "SPKOUTR Mixer" },
2875 { "SPKOUTR PGA", "DAC", "DACR" },
2876
2877 { "SPKOUTL Output", NULL, "SPKOUTL PGA" },
2878 { "SPKOUTL Output", NULL, "SYSCLK" },
2879 { "SPKOUTL Output", NULL, "TOCLK" },
2880
2881 { "SPKOUTR Output", NULL, "SPKOUTR PGA" },
2882 { "SPKOUTR Output", NULL, "SYSCLK" },
2883 { "SPKOUTR Output", NULL, "TOCLK" },
2884
2885 { "SPKOUTL", NULL, "SPKOUTL Output" },
2886 { "SPKOUTR", NULL, "SPKOUTR Output" },
2887};
2888
2889static int wm8962_add_widgets(struct snd_soc_codec *codec)
2890{
2891 struct wm8962_pdata *pdata = dev_get_platdata(codec->dev);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002892 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brown9a76f1f2010-08-05 13:20:59 +01002893
2894 snd_soc_add_controls(codec, wm8962_snd_controls,
2895 ARRAY_SIZE(wm8962_snd_controls));
2896 if (pdata && pdata->spk_mono)
2897 snd_soc_add_controls(codec, wm8962_spk_mono_controls,
2898 ARRAY_SIZE(wm8962_spk_mono_controls));
2899 else
2900 snd_soc_add_controls(codec, wm8962_spk_stereo_controls,
2901 ARRAY_SIZE(wm8962_spk_stereo_controls));
2902
2903
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002904 snd_soc_dapm_new_controls(dapm, wm8962_dapm_widgets,
Mark Brown9a76f1f2010-08-05 13:20:59 +01002905 ARRAY_SIZE(wm8962_dapm_widgets));
2906 if (pdata && pdata->spk_mono)
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002907 snd_soc_dapm_new_controls(dapm, wm8962_dapm_spk_mono_widgets,
Mark Brown9a76f1f2010-08-05 13:20:59 +01002908 ARRAY_SIZE(wm8962_dapm_spk_mono_widgets));
2909 else
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002910 snd_soc_dapm_new_controls(dapm, wm8962_dapm_spk_stereo_widgets,
Mark Brown9a76f1f2010-08-05 13:20:59 +01002911 ARRAY_SIZE(wm8962_dapm_spk_stereo_widgets));
2912
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002913 snd_soc_dapm_add_routes(dapm, wm8962_intercon,
Mark Brown9a76f1f2010-08-05 13:20:59 +01002914 ARRAY_SIZE(wm8962_intercon));
2915 if (pdata && pdata->spk_mono)
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002916 snd_soc_dapm_add_routes(dapm, wm8962_spk_mono_intercon,
Mark Brown9a76f1f2010-08-05 13:20:59 +01002917 ARRAY_SIZE(wm8962_spk_mono_intercon));
2918 else
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002919 snd_soc_dapm_add_routes(dapm, wm8962_spk_stereo_intercon,
Mark Brown9a76f1f2010-08-05 13:20:59 +01002920 ARRAY_SIZE(wm8962_spk_stereo_intercon));
2921
2922
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002923 snd_soc_dapm_disable_pin(dapm, "Beep");
Mark Brown9a76f1f2010-08-05 13:20:59 +01002924
2925 return 0;
2926}
2927
2928static void wm8962_sync_cache(struct snd_soc_codec *codec)
2929{
Lars-Peter Clausen7f87e302010-12-28 21:38:01 +01002930 u16 *reg_cache = codec->reg_cache;
Mark Brown9a76f1f2010-08-05 13:20:59 +01002931 int i;
2932
2933 if (!codec->cache_sync)
2934 return;
2935
2936 dev_dbg(codec->dev, "Syncing cache\n");
2937
2938 codec->cache_only = 0;
2939
2940 /* Sync back cached values if they're different from the
2941 * hardware default.
2942 */
Lars-Peter Clausen7f87e302010-12-28 21:38:01 +01002943 for (i = 1; i < codec->driver->reg_cache_size; i++) {
Mark Brown9a76f1f2010-08-05 13:20:59 +01002944 if (i == WM8962_SOFTWARE_RESET)
2945 continue;
Lars-Peter Clausen7f87e302010-12-28 21:38:01 +01002946 if (reg_cache[i] == wm8962_reg[i])
Mark Brown9a76f1f2010-08-05 13:20:59 +01002947 continue;
2948
Lars-Peter Clausen7f87e302010-12-28 21:38:01 +01002949 snd_soc_write(codec, i, reg_cache[i]);
Mark Brown9a76f1f2010-08-05 13:20:59 +01002950 }
2951
2952 codec->cache_sync = 0;
2953}
2954
2955/* -1 for reserved values */
2956static const int bclk_divs[] = {
2957 1, -1, 2, 3, 4, -1, 6, 8, -1, 12, 16, 24, -1, 32, 32, 32
2958};
2959
Mark Brown417ceff2011-06-08 14:44:06 +01002960static const int sysclk_rates[] = {
2961 64, 128, 192, 256, 384, 512, 768, 1024, 1408, 1536,
2962};
2963
Mark Brown9a76f1f2010-08-05 13:20:59 +01002964static void wm8962_configure_bclk(struct snd_soc_codec *codec)
2965{
2966 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
2967 int dspclk, i;
2968 int clocking2 = 0;
Mark Brown417ceff2011-06-08 14:44:06 +01002969 int clocking4 = 0;
Mark Brown9a76f1f2010-08-05 13:20:59 +01002970 int aif2 = 0;
2971
Mark Brown417ceff2011-06-08 14:44:06 +01002972 if (!wm8962->sysclk_rate) {
2973 dev_dbg(codec->dev, "No SYSCLK configured\n");
Mark Brown9a76f1f2010-08-05 13:20:59 +01002974 return;
2975 }
2976
Mark Brown417ceff2011-06-08 14:44:06 +01002977 if (!wm8962->bclk || !wm8962->lrclk) {
2978 dev_dbg(codec->dev, "No audio clocks configured\n");
2979 return;
2980 }
2981
2982 for (i = 0; i < ARRAY_SIZE(sysclk_rates); i++) {
2983 if (sysclk_rates[i] == wm8962->sysclk_rate / wm8962->lrclk) {
2984 clocking4 |= i << WM8962_SYSCLK_RATE_SHIFT;
2985 break;
2986 }
2987 }
2988
2989 if (i == ARRAY_SIZE(sysclk_rates)) {
2990 dev_err(codec->dev, "Unsupported sysclk ratio %d\n",
2991 wm8962->sysclk_rate / wm8962->lrclk);
2992 return;
2993 }
2994
2995 snd_soc_update_bits(codec, WM8962_CLOCKING_4,
2996 WM8962_SYSCLK_RATE_MASK, clocking4);
2997
Mark Brown9a76f1f2010-08-05 13:20:59 +01002998 dspclk = snd_soc_read(codec, WM8962_CLOCKING1);
2999 if (dspclk < 0) {
3000 dev_err(codec->dev, "Failed to read DSPCLK: %d\n", dspclk);
3001 return;
3002 }
3003
3004 dspclk = (dspclk & WM8962_DSPCLK_DIV_MASK) >> WM8962_DSPCLK_DIV_SHIFT;
3005 switch (dspclk) {
3006 case 0:
3007 dspclk = wm8962->sysclk_rate;
3008 break;
3009 case 1:
3010 dspclk = wm8962->sysclk_rate / 2;
3011 break;
3012 case 2:
3013 dspclk = wm8962->sysclk_rate / 4;
3014 break;
3015 default:
3016 dev_warn(codec->dev, "Unknown DSPCLK divisor read back\n");
3017 dspclk = wm8962->sysclk;
3018 }
3019
3020 dev_dbg(codec->dev, "DSPCLK is %dHz, BCLK %d\n", dspclk, wm8962->bclk);
3021
3022 /* We're expecting an exact match */
3023 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
3024 if (bclk_divs[i] < 0)
3025 continue;
3026
3027 if (dspclk / bclk_divs[i] == wm8962->bclk) {
3028 dev_dbg(codec->dev, "Selected BCLK_DIV %d for %dHz\n",
3029 bclk_divs[i], wm8962->bclk);
3030 clocking2 |= i;
3031 break;
3032 }
3033 }
3034 if (i == ARRAY_SIZE(bclk_divs)) {
3035 dev_err(codec->dev, "Unsupported BCLK ratio %d\n",
3036 dspclk / wm8962->bclk);
3037 return;
3038 }
3039
3040 aif2 |= wm8962->bclk / wm8962->lrclk;
3041 dev_dbg(codec->dev, "Selected LRCLK divisor %d for %dHz\n",
3042 wm8962->bclk / wm8962->lrclk, wm8962->lrclk);
3043
3044 snd_soc_update_bits(codec, WM8962_CLOCKING2,
3045 WM8962_BCLK_DIV_MASK, clocking2);
3046 snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_2,
3047 WM8962_AIF_RATE_MASK, aif2);
3048}
3049
3050static int wm8962_set_bias_level(struct snd_soc_codec *codec,
3051 enum snd_soc_bias_level level)
3052{
3053 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
3054 int ret;
3055
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003056 if (level == codec->dapm.bias_level)
Mark Brown9a76f1f2010-08-05 13:20:59 +01003057 return 0;
3058
3059 switch (level) {
3060 case SND_SOC_BIAS_ON:
3061 break;
3062
3063 case SND_SOC_BIAS_PREPARE:
3064 /* VMID 2*50k */
3065 snd_soc_update_bits(codec, WM8962_PWR_MGMT_1,
3066 WM8962_VMID_SEL_MASK, 0x80);
Mark Brown417ceff2011-06-08 14:44:06 +01003067
3068 wm8962_configure_bclk(codec);
Mark Brown9a76f1f2010-08-05 13:20:59 +01003069 break;
3070
3071 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003072 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown9a76f1f2010-08-05 13:20:59 +01003073 ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies),
3074 wm8962->supplies);
3075 if (ret != 0) {
3076 dev_err(codec->dev,
3077 "Failed to enable supplies: %d\n",
3078 ret);
3079 return ret;
3080 }
3081
3082 wm8962_sync_cache(codec);
3083
3084 snd_soc_update_bits(codec, WM8962_ANTI_POP,
3085 WM8962_STARTUP_BIAS_ENA |
3086 WM8962_VMID_BUF_ENA,
3087 WM8962_STARTUP_BIAS_ENA |
3088 WM8962_VMID_BUF_ENA);
3089
3090 /* Bias enable at 2*50k for ramp */
3091 snd_soc_update_bits(codec, WM8962_PWR_MGMT_1,
3092 WM8962_VMID_SEL_MASK |
3093 WM8962_BIAS_ENA,
3094 WM8962_BIAS_ENA | 0x180);
3095
3096 msleep(5);
Mark Brown9a76f1f2010-08-05 13:20:59 +01003097 }
3098
3099 /* VMID 2*250k */
3100 snd_soc_update_bits(codec, WM8962_PWR_MGMT_1,
3101 WM8962_VMID_SEL_MASK, 0x100);
3102 break;
3103
3104 case SND_SOC_BIAS_OFF:
3105 snd_soc_update_bits(codec, WM8962_PWR_MGMT_1,
3106 WM8962_VMID_SEL_MASK | WM8962_BIAS_ENA, 0);
3107
3108 snd_soc_update_bits(codec, WM8962_ANTI_POP,
3109 WM8962_STARTUP_BIAS_ENA |
3110 WM8962_VMID_BUF_ENA, 0);
3111
3112 regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies),
3113 wm8962->supplies);
3114 break;
3115 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003116 codec->dapm.bias_level = level;
Mark Brown9a76f1f2010-08-05 13:20:59 +01003117 return 0;
3118}
3119
3120static const struct {
3121 int rate;
3122 int reg;
3123} sr_vals[] = {
3124 { 48000, 0 },
3125 { 44100, 0 },
3126 { 32000, 1 },
3127 { 22050, 2 },
3128 { 24000, 2 },
3129 { 16000, 3 },
3130 { 11025, 4 },
3131 { 12000, 4 },
3132 { 8000, 5 },
3133 { 88200, 6 },
3134 { 96000, 6 },
3135};
3136
Mark Brown9a76f1f2010-08-05 13:20:59 +01003137static int wm8962_hw_params(struct snd_pcm_substream *substream,
3138 struct snd_pcm_hw_params *params,
3139 struct snd_soc_dai *dai)
3140{
3141 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Mark Brown54d8d0a2010-08-12 15:02:11 +01003142 struct snd_soc_codec *codec = rtd->codec;
Mark Brown9a76f1f2010-08-05 13:20:59 +01003143 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
Mark Brown9a76f1f2010-08-05 13:20:59 +01003144 int i;
3145 int aif0 = 0;
3146 int adctl3 = 0;
Mark Brown9a76f1f2010-08-05 13:20:59 +01003147
3148 wm8962->bclk = snd_soc_params_to_bclk(params);
3149 wm8962->lrclk = params_rate(params);
3150
3151 for (i = 0; i < ARRAY_SIZE(sr_vals); i++) {
Mark Brown417ceff2011-06-08 14:44:06 +01003152 if (sr_vals[i].rate == wm8962->lrclk) {
Mark Brown9a76f1f2010-08-05 13:20:59 +01003153 adctl3 |= sr_vals[i].reg;
3154 break;
3155 }
3156 }
3157 if (i == ARRAY_SIZE(sr_vals)) {
Mark Brown417ceff2011-06-08 14:44:06 +01003158 dev_err(codec->dev, "Unsupported rate %dHz\n", wm8962->lrclk);
Mark Brown9a76f1f2010-08-05 13:20:59 +01003159 return -EINVAL;
3160 }
3161
Mark Brown417ceff2011-06-08 14:44:06 +01003162 if (wm8962->lrclk % 8000 == 0)
Mark Brown9a76f1f2010-08-05 13:20:59 +01003163 adctl3 |= WM8962_SAMPLE_RATE_INT_MODE;
3164
Mark Brown9a76f1f2010-08-05 13:20:59 +01003165 switch (params_format(params)) {
3166 case SNDRV_PCM_FORMAT_S16_LE:
3167 break;
3168 case SNDRV_PCM_FORMAT_S20_3LE:
3169 aif0 |= 0x40;
3170 break;
3171 case SNDRV_PCM_FORMAT_S24_LE:
3172 aif0 |= 0x80;
3173 break;
3174 case SNDRV_PCM_FORMAT_S32_LE:
3175 aif0 |= 0xc0;
3176 break;
3177 default:
3178 return -EINVAL;
3179 }
3180
3181 snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_0,
3182 WM8962_WL_MASK, aif0);
3183 snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_3,
3184 WM8962_SAMPLE_RATE_INT_MODE |
3185 WM8962_SAMPLE_RATE_MASK, adctl3);
Mark Brown9a76f1f2010-08-05 13:20:59 +01003186
3187 wm8962_configure_bclk(codec);
3188
3189 return 0;
3190}
3191
3192static int wm8962_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
3193 unsigned int freq, int dir)
3194{
3195 struct snd_soc_codec *codec = dai->codec;
3196 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
3197 int src;
3198
3199 switch (clk_id) {
3200 case WM8962_SYSCLK_MCLK:
3201 wm8962->sysclk = WM8962_SYSCLK_MCLK;
3202 src = 0;
3203 break;
3204 case WM8962_SYSCLK_FLL:
3205 wm8962->sysclk = WM8962_SYSCLK_FLL;
3206 src = 1 << WM8962_SYSCLK_SRC_SHIFT;
Mark Brown9a76f1f2010-08-05 13:20:59 +01003207 break;
3208 default:
3209 return -EINVAL;
3210 }
3211
3212 snd_soc_update_bits(codec, WM8962_CLOCKING2, WM8962_SYSCLK_SRC_MASK,
3213 src);
3214
3215 wm8962->sysclk_rate = freq;
3216
3217 return 0;
3218}
3219
3220static int wm8962_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
3221{
3222 struct snd_soc_codec *codec = dai->codec;
3223 int aif0 = 0;
3224
3225 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
3226 case SND_SOC_DAIFMT_DSP_A:
3227 aif0 |= WM8962_LRCLK_INV;
3228 case SND_SOC_DAIFMT_DSP_B:
3229 aif0 |= 3;
3230
3231 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
3232 case SND_SOC_DAIFMT_NB_NF:
3233 case SND_SOC_DAIFMT_IB_NF:
3234 break;
3235 default:
3236 return -EINVAL;
3237 }
3238 break;
3239
3240 case SND_SOC_DAIFMT_RIGHT_J:
3241 break;
3242 case SND_SOC_DAIFMT_LEFT_J:
3243 aif0 |= 1;
3244 break;
3245 case SND_SOC_DAIFMT_I2S:
3246 aif0 |= 2;
3247 break;
3248 default:
3249 return -EINVAL;
3250 }
3251
3252 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
3253 case SND_SOC_DAIFMT_NB_NF:
3254 break;
3255 case SND_SOC_DAIFMT_IB_NF:
3256 aif0 |= WM8962_BCLK_INV;
3257 break;
3258 case SND_SOC_DAIFMT_NB_IF:
3259 aif0 |= WM8962_LRCLK_INV;
3260 break;
3261 case SND_SOC_DAIFMT_IB_IF:
3262 aif0 |= WM8962_BCLK_INV | WM8962_LRCLK_INV;
3263 break;
3264 default:
3265 return -EINVAL;
3266 }
3267
3268 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
3269 case SND_SOC_DAIFMT_CBM_CFM:
3270 aif0 |= WM8962_MSTR;
3271 break;
3272 case SND_SOC_DAIFMT_CBS_CFS:
3273 break;
3274 default:
3275 return -EINVAL;
3276 }
3277
3278 snd_soc_update_bits(codec, WM8962_AUDIO_INTERFACE_0,
3279 WM8962_FMT_MASK | WM8962_BCLK_INV | WM8962_MSTR |
3280 WM8962_LRCLK_INV, aif0);
3281
3282 return 0;
3283}
3284
3285struct _fll_div {
3286 u16 fll_fratio;
3287 u16 fll_outdiv;
3288 u16 fll_refclk_div;
3289 u16 n;
3290 u16 theta;
3291 u16 lambda;
3292};
3293
3294/* The size in bits of the FLL divide multiplied by 10
3295 * to allow rounding later */
3296#define FIXED_FLL_SIZE ((1 << 16) * 10)
3297
3298static struct {
3299 unsigned int min;
3300 unsigned int max;
3301 u16 fll_fratio;
3302 int ratio;
3303} fll_fratios[] = {
3304 { 0, 64000, 4, 16 },
3305 { 64000, 128000, 3, 8 },
3306 { 128000, 256000, 2, 4 },
3307 { 256000, 1000000, 1, 2 },
3308 { 1000000, 13500000, 0, 1 },
3309};
3310
3311static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
3312 unsigned int Fout)
3313{
3314 unsigned int target;
3315 unsigned int div;
3316 unsigned int fratio, gcd_fll;
3317 int i;
3318
3319 /* Fref must be <=13.5MHz */
3320 div = 1;
3321 fll_div->fll_refclk_div = 0;
3322 while ((Fref / div) > 13500000) {
3323 div *= 2;
3324 fll_div->fll_refclk_div++;
3325
3326 if (div > 4) {
3327 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
3328 Fref);
3329 return -EINVAL;
3330 }
3331 }
3332
3333 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
3334
3335 /* Apply the division for our remaining calculations */
3336 Fref /= div;
3337
3338 /* Fvco should be 90-100MHz; don't check the upper bound */
3339 div = 2;
3340 while (Fout * div < 90000000) {
3341 div++;
3342 if (div > 64) {
3343 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
3344 Fout);
3345 return -EINVAL;
3346 }
3347 }
3348 target = Fout * div;
3349 fll_div->fll_outdiv = div - 1;
3350
3351 pr_debug("FLL Fvco=%dHz\n", target);
3352
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003353 /* Find an appropriate FLL_FRATIO and factor it out of the target */
Mark Brown9a76f1f2010-08-05 13:20:59 +01003354 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
3355 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
3356 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
3357 fratio = fll_fratios[i].ratio;
3358 break;
3359 }
3360 }
3361 if (i == ARRAY_SIZE(fll_fratios)) {
3362 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
3363 return -EINVAL;
3364 }
3365
3366 fll_div->n = target / (fratio * Fref);
3367
3368 if (target % Fref == 0) {
3369 fll_div->theta = 0;
3370 fll_div->lambda = 0;
3371 } else {
3372 gcd_fll = gcd(target, fratio * Fref);
3373
3374 fll_div->theta = (target - (fll_div->n * fratio * Fref))
3375 / gcd_fll;
3376 fll_div->lambda = (fratio * Fref) / gcd_fll;
3377 }
3378
3379 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
3380 fll_div->n, fll_div->theta, fll_div->lambda);
3381 pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
3382 fll_div->fll_fratio, fll_div->fll_outdiv,
3383 fll_div->fll_refclk_div);
3384
3385 return 0;
3386}
3387
Mark Brown92a43522011-04-25 18:44:01 +01003388static int wm8962_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
Mark Brown9a76f1f2010-08-05 13:20:59 +01003389 unsigned int Fref, unsigned int Fout)
3390{
Mark Brown9a76f1f2010-08-05 13:20:59 +01003391 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
3392 struct _fll_div fll_div;
Mark Brown3b8a6d82011-04-25 17:53:43 +01003393 unsigned long timeout;
Mark Brown9a76f1f2010-08-05 13:20:59 +01003394 int ret;
Mark Brown61371122010-09-27 17:20:11 -07003395 int fll1 = snd_soc_read(codec, WM8962_FLL_CONTROL_1) & WM8962_FLL_ENA;
Mark Brown9a76f1f2010-08-05 13:20:59 +01003396
3397 /* Any change? */
3398 if (source == wm8962->fll_src && Fref == wm8962->fll_fref &&
3399 Fout == wm8962->fll_fout)
3400 return 0;
3401
3402 if (Fout == 0) {
3403 dev_dbg(codec->dev, "FLL disabled\n");
3404
3405 wm8962->fll_fref = 0;
3406 wm8962->fll_fout = 0;
3407
3408 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
3409 WM8962_FLL_ENA, 0);
3410
3411 return 0;
3412 }
3413
3414 ret = fll_factors(&fll_div, Fref, Fout);
3415 if (ret != 0)
3416 return ret;
3417
3418 switch (fll_id) {
3419 case WM8962_FLL_MCLK:
3420 case WM8962_FLL_BCLK:
3421 case WM8962_FLL_OSC:
3422 fll1 |= (fll_id - 1) << WM8962_FLL_REFCLK_SRC_SHIFT;
3423 break;
3424 case WM8962_FLL_INT:
3425 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
3426 WM8962_FLL_OSC_ENA, WM8962_FLL_OSC_ENA);
3427 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_5,
3428 WM8962_FLL_FRC_NCO, WM8962_FLL_FRC_NCO);
3429 break;
3430 default:
3431 dev_err(codec->dev, "Unknown FLL source %d\n", ret);
3432 return -EINVAL;
3433 }
3434
3435 if (fll_div.theta || fll_div.lambda)
3436 fll1 |= WM8962_FLL_FRAC;
3437
3438 /* Stop the FLL while we reconfigure */
3439 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1, WM8962_FLL_ENA, 0);
3440
3441 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_2,
3442 WM8962_FLL_OUTDIV_MASK |
3443 WM8962_FLL_REFCLK_DIV_MASK,
3444 (fll_div.fll_outdiv << WM8962_FLL_OUTDIV_SHIFT) |
3445 (fll_div.fll_refclk_div));
3446
3447 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_3,
3448 WM8962_FLL_FRATIO_MASK, fll_div.fll_fratio);
3449
3450 snd_soc_write(codec, WM8962_FLL_CONTROL_6, fll_div.theta);
3451 snd_soc_write(codec, WM8962_FLL_CONTROL_7, fll_div.lambda);
3452 snd_soc_write(codec, WM8962_FLL_CONTROL_8, fll_div.n);
3453
Mark Brown4df0cb22011-08-21 17:18:52 +01003454 try_wait_for_completion(&wm8962->fll_lock);
3455
Mark Brown9a76f1f2010-08-05 13:20:59 +01003456 snd_soc_update_bits(codec, WM8962_FLL_CONTROL_1,
3457 WM8962_FLL_FRAC | WM8962_FLL_REFCLK_SRC_MASK |
3458 WM8962_FLL_ENA, fll1);
3459
3460 dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
3461
Mark Brown649a1a02011-06-07 23:16:29 +01003462 ret = 0;
Mark Brown3b8a6d82011-04-25 17:53:43 +01003463
Mark Brown649a1a02011-06-07 23:16:29 +01003464 if (fll1 & WM8962_FLL_ENA) {
3465 /* This should be a massive overestimate but go even
3466 * higher if we'll error out
3467 */
3468 if (wm8962->irq)
3469 timeout = msecs_to_jiffies(5);
3470 else
3471 timeout = msecs_to_jiffies(1);
3472
3473 timeout = wait_for_completion_timeout(&wm8962->fll_lock,
3474 timeout);
3475
3476 if (timeout == 0 && wm8962->irq) {
3477 dev_err(codec->dev, "FLL lock timed out");
3478 ret = -ETIMEDOUT;
3479 }
3480 }
Mark Brown3b8a6d82011-04-25 17:53:43 +01003481
Mark Brown9a76f1f2010-08-05 13:20:59 +01003482 wm8962->fll_fref = Fref;
3483 wm8962->fll_fout = Fout;
3484 wm8962->fll_src = source;
3485
Mark Brown649a1a02011-06-07 23:16:29 +01003486 return ret;
Mark Brown9a76f1f2010-08-05 13:20:59 +01003487}
3488
3489static int wm8962_mute(struct snd_soc_dai *dai, int mute)
3490{
3491 struct snd_soc_codec *codec = dai->codec;
3492 int val;
3493
3494 if (mute)
3495 val = WM8962_DAC_MUTE;
3496 else
3497 val = 0;
3498
3499 return snd_soc_update_bits(codec, WM8962_ADC_DAC_CONTROL_1,
3500 WM8962_DAC_MUTE, val);
3501}
3502
3503#define WM8962_RATES SNDRV_PCM_RATE_8000_96000
3504
3505#define WM8962_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
3506 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
3507
3508static struct snd_soc_dai_ops wm8962_dai_ops = {
3509 .hw_params = wm8962_hw_params,
3510 .set_sysclk = wm8962_set_dai_sysclk,
3511 .set_fmt = wm8962_set_dai_fmt,
Mark Brown9a76f1f2010-08-05 13:20:59 +01003512 .digital_mute = wm8962_mute,
3513};
3514
Mark Brown54d8d0a2010-08-12 15:02:11 +01003515static struct snd_soc_dai_driver wm8962_dai = {
3516 .name = "wm8962",
Mark Brown9a76f1f2010-08-05 13:20:59 +01003517 .playback = {
3518 .stream_name = "Playback",
3519 .channels_min = 2,
3520 .channels_max = 2,
3521 .rates = WM8962_RATES,
3522 .formats = WM8962_FORMATS,
3523 },
3524 .capture = {
3525 .stream_name = "Capture",
3526 .channels_min = 2,
3527 .channels_max = 2,
3528 .rates = WM8962_RATES,
3529 .formats = WM8962_FORMATS,
3530 },
3531 .ops = &wm8962_dai_ops,
3532 .symmetric_rates = 1,
3533};
Mark Brown9a76f1f2010-08-05 13:20:59 +01003534
Mark Brown77113082010-09-30 15:37:53 -07003535static void wm8962_mic_work(struct work_struct *work)
3536{
3537 struct wm8962_priv *wm8962 = container_of(work,
3538 struct wm8962_priv,
3539 mic_work.work);
3540 struct snd_soc_codec *codec = wm8962->codec;
3541 int status = 0;
3542 int irq_pol = 0;
3543 int reg;
3544
3545 reg = snd_soc_read(codec, WM8962_ADDITIONAL_CONTROL_4);
3546
3547 if (reg & WM8962_MICDET_STS) {
3548 status |= SND_JACK_MICROPHONE;
3549 irq_pol |= WM8962_MICD_IRQ_POL;
3550 }
3551
3552 if (reg & WM8962_MICSHORT_STS) {
3553 status |= SND_JACK_BTN_0;
3554 irq_pol |= WM8962_MICSCD_IRQ_POL;
3555 }
3556
3557 snd_soc_jack_report(wm8962->jack, status,
3558 SND_JACK_MICROPHONE | SND_JACK_BTN_0);
3559
3560 snd_soc_update_bits(codec, WM8962_MICINT_SOURCE_POL,
3561 WM8962_MICSCD_IRQ_POL |
3562 WM8962_MICD_IRQ_POL, irq_pol);
3563}
3564
Mark Brown45e65502010-09-28 16:01:20 -07003565static irqreturn_t wm8962_irq(int irq, void *data)
3566{
3567 struct snd_soc_codec *codec = data;
Mark Brown77113082010-09-30 15:37:53 -07003568 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
Mark Brown45e65502010-09-28 16:01:20 -07003569 int mask;
3570 int active;
Mark Brownfbf04072011-08-21 18:07:44 +01003571 int reg;
Mark Brown45e65502010-09-28 16:01:20 -07003572
Mark Brown2a7b1a02010-12-07 15:32:38 +00003573 mask = snd_soc_read(codec, WM8962_INTERRUPT_STATUS_2_MASK);
Mark Brown45e65502010-09-28 16:01:20 -07003574
3575 active = snd_soc_read(codec, WM8962_INTERRUPT_STATUS_2);
3576 active &= ~mask;
3577
Mark Browne6ef5872011-08-21 11:47:14 +01003578 if (!active)
3579 return IRQ_NONE;
3580
Mark Brown3198b9e2011-07-20 13:50:10 +01003581 /* Acknowledge the interrupts */
3582 snd_soc_write(codec, WM8962_INTERRUPT_STATUS_2, active);
3583
Mark Brown3b8a6d82011-04-25 17:53:43 +01003584 if (active & WM8962_FLL_LOCK_EINT) {
3585 dev_dbg(codec->dev, "FLL locked\n");
3586 complete(&wm8962->fll_lock);
3587 }
3588
Mark Brown45e65502010-09-28 16:01:20 -07003589 if (active & WM8962_FIFOS_ERR_EINT)
3590 dev_err(codec->dev, "FIFO error\n");
3591
Mark Brownfbf04072011-08-21 18:07:44 +01003592 if (active & WM8962_TEMP_SHUT_EINT) {
Mark Brown45e65502010-09-28 16:01:20 -07003593 dev_crit(codec->dev, "Thermal shutdown\n");
3594
Mark Brownfbf04072011-08-21 18:07:44 +01003595 reg = snd_soc_read(codec, WM8962_THERMAL_SHUTDOWN_STATUS);
3596
3597 if (reg & WM8962_TEMP_ERR_HP)
3598 dev_crit(codec->dev, "Headphone thermal error\n");
3599 if (reg & WM8962_TEMP_WARN_HP)
3600 dev_crit(codec->dev, "Headphone thermal warning\n");
3601 if (reg & WM8962_TEMP_ERR_SPK)
3602 dev_crit(codec->dev, "Speaker thermal error\n");
3603 if (reg & WM8962_TEMP_WARN_SPK)
3604 dev_crit(codec->dev, "Speaker thermal warning\n");
3605 }
3606
Mark Brown77113082010-09-30 15:37:53 -07003607 if (active & (WM8962_MICSCD_EINT | WM8962_MICD_EINT)) {
3608 dev_dbg(codec->dev, "Microphone event detected\n");
3609
Mark Brown6dc47e92010-12-28 02:14:25 +00003610#ifndef CONFIG_SND_SOC_WM8962_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003611 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown1435b942010-12-23 01:56:20 +00003612#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003613
Mark Brown11e16eb2010-11-03 14:45:07 -04003614 pm_wakeup_event(codec->dev, 300);
3615
Mark Brown77113082010-09-30 15:37:53 -07003616 schedule_delayed_work(&wm8962->mic_work,
3617 msecs_to_jiffies(250));
3618 }
3619
Mark Brown45e65502010-09-28 16:01:20 -07003620 return IRQ_HANDLED;
3621}
3622
Mark Brown77113082010-09-30 15:37:53 -07003623/**
3624 * wm8962_mic_detect - Enable microphone detection via the WM8962 IRQ
3625 *
3626 * @codec: WM8962 codec
3627 * @jack: jack to report detection events on
3628 *
3629 * Enable microphone detection via IRQ on the WM8962. If GPIOs are
3630 * being used to bring out signals to the processor then only platform
3631 * data configuration is needed for WM8962 and processor GPIOs should
3632 * be configured using snd_soc_jack_add_gpios() instead.
3633 *
3634 * If no jack is supplied detection will be disabled.
3635 */
3636int wm8962_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack)
3637{
3638 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
3639 int irq_mask, enable;
3640
3641 wm8962->jack = jack;
3642 if (jack) {
3643 irq_mask = 0;
3644 enable = WM8962_MICDET_ENA;
3645 } else {
3646 irq_mask = WM8962_MICD_EINT | WM8962_MICSCD_EINT;
3647 enable = 0;
3648 }
3649
3650 snd_soc_update_bits(codec, WM8962_INTERRUPT_STATUS_2_MASK,
3651 WM8962_MICD_EINT | WM8962_MICSCD_EINT, irq_mask);
3652 snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_4,
3653 WM8962_MICDET_ENA, enable);
3654
3655 /* Send an initial empty report */
3656 snd_soc_jack_report(wm8962->jack, 0,
3657 SND_JACK_MICROPHONE | SND_JACK_BTN_0);
3658
3659 return 0;
3660}
3661EXPORT_SYMBOL_GPL(wm8962_mic_detect);
3662
Mark Brown9a76f1f2010-08-05 13:20:59 +01003663#if defined(CONFIG_INPUT) || defined(CONFIG_INPUT_MODULE)
3664static int beep_rates[] = {
3665 500, 1000, 2000, 4000,
3666};
3667
3668static void wm8962_beep_work(struct work_struct *work)
3669{
3670 struct wm8962_priv *wm8962 =
3671 container_of(work, struct wm8962_priv, beep_work);
Mark Brown54d8d0a2010-08-12 15:02:11 +01003672 struct snd_soc_codec *codec = wm8962->codec;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003673 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brown9a76f1f2010-08-05 13:20:59 +01003674 int i;
3675 int reg = 0;
3676 int best = 0;
3677
3678 if (wm8962->beep_rate) {
3679 for (i = 0; i < ARRAY_SIZE(beep_rates); i++) {
3680 if (abs(wm8962->beep_rate - beep_rates[i]) <
3681 abs(wm8962->beep_rate - beep_rates[best]))
3682 best = i;
3683 }
3684
3685 dev_dbg(codec->dev, "Set beep rate %dHz for requested %dHz\n",
3686 beep_rates[best], wm8962->beep_rate);
3687
3688 reg = WM8962_BEEP_ENA | (best << WM8962_BEEP_RATE_SHIFT);
3689
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003690 snd_soc_dapm_enable_pin(dapm, "Beep");
Mark Brown9a76f1f2010-08-05 13:20:59 +01003691 } else {
3692 dev_dbg(codec->dev, "Disabling beep\n");
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003693 snd_soc_dapm_disable_pin(dapm, "Beep");
Mark Brown9a76f1f2010-08-05 13:20:59 +01003694 }
3695
3696 snd_soc_update_bits(codec, WM8962_BEEP_GENERATOR_1,
3697 WM8962_BEEP_ENA | WM8962_BEEP_RATE_MASK, reg);
3698
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003699 snd_soc_dapm_sync(dapm);
Mark Brown9a76f1f2010-08-05 13:20:59 +01003700}
3701
3702/* For usability define a way of injecting beep events for the device -
3703 * many systems will not have a keyboard.
3704 */
3705static int wm8962_beep_event(struct input_dev *dev, unsigned int type,
3706 unsigned int code, int hz)
3707{
3708 struct snd_soc_codec *codec = input_get_drvdata(dev);
3709 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
3710
3711 dev_dbg(codec->dev, "Beep event %x %x\n", code, hz);
3712
3713 switch (code) {
3714 case SND_BELL:
3715 if (hz)
3716 hz = 1000;
3717 case SND_TONE:
3718 break;
3719 default:
3720 return -1;
3721 }
3722
3723 /* Kick the beep from a workqueue */
3724 wm8962->beep_rate = hz;
3725 schedule_work(&wm8962->beep_work);
3726 return 0;
3727}
3728
3729static ssize_t wm8962_beep_set(struct device *dev,
3730 struct device_attribute *attr,
3731 const char *buf, size_t count)
3732{
3733 struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
3734 long int time;
Mark Brown74a557e2010-11-03 09:37:06 -04003735 int ret;
Mark Brown9a76f1f2010-08-05 13:20:59 +01003736
Mark Brown74a557e2010-11-03 09:37:06 -04003737 ret = strict_strtol(buf, 10, &time);
3738 if (ret != 0)
3739 return ret;
Mark Brown9a76f1f2010-08-05 13:20:59 +01003740
3741 input_event(wm8962->beep, EV_SND, SND_TONE, time);
3742
3743 return count;
3744}
3745
3746static DEVICE_ATTR(beep, 0200, NULL, wm8962_beep_set);
3747
3748static void wm8962_init_beep(struct snd_soc_codec *codec)
3749{
3750 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
3751 int ret;
3752
3753 wm8962->beep = input_allocate_device();
3754 if (!wm8962->beep) {
3755 dev_err(codec->dev, "Failed to allocate beep device\n");
3756 return;
3757 }
3758
3759 INIT_WORK(&wm8962->beep_work, wm8962_beep_work);
3760 wm8962->beep_rate = 0;
3761
3762 wm8962->beep->name = "WM8962 Beep Generator";
3763 wm8962->beep->phys = dev_name(codec->dev);
3764 wm8962->beep->id.bustype = BUS_I2C;
3765
3766 wm8962->beep->evbit[0] = BIT_MASK(EV_SND);
3767 wm8962->beep->sndbit[0] = BIT_MASK(SND_BELL) | BIT_MASK(SND_TONE);
3768 wm8962->beep->event = wm8962_beep_event;
3769 wm8962->beep->dev.parent = codec->dev;
3770 input_set_drvdata(wm8962->beep, codec);
3771
3772 ret = input_register_device(wm8962->beep);
3773 if (ret != 0) {
3774 input_free_device(wm8962->beep);
3775 wm8962->beep = NULL;
3776 dev_err(codec->dev, "Failed to register beep device\n");
3777 }
3778
3779 ret = device_create_file(codec->dev, &dev_attr_beep);
3780 if (ret != 0) {
3781 dev_err(codec->dev, "Failed to create keyclick file: %d\n",
3782 ret);
3783 }
3784}
3785
3786static void wm8962_free_beep(struct snd_soc_codec *codec)
3787{
3788 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
3789
3790 device_remove_file(codec->dev, &dev_attr_beep);
3791 input_unregister_device(wm8962->beep);
3792 cancel_work_sync(&wm8962->beep_work);
3793 wm8962->beep = NULL;
3794
3795 snd_soc_update_bits(codec, WM8962_BEEP_GENERATOR_1, WM8962_BEEP_ENA,0);
3796}
3797#else
3798static void wm8962_init_beep(struct snd_soc_codec *codec)
3799{
3800}
3801
3802static void wm8962_free_beep(struct snd_soc_codec *codec)
3803{
3804}
3805#endif
3806
Mark Brown8ca2aa92010-10-01 17:46:37 -07003807static void wm8962_set_gpio_mode(struct snd_soc_codec *codec, int gpio)
3808{
3809 int mask = 0;
3810 int val = 0;
3811
3812 /* Some of the GPIOs are behind MFP configuration and need to
3813 * be put into GPIO mode. */
3814 switch (gpio) {
3815 case 2:
3816 mask = WM8962_CLKOUT2_SEL_MASK;
3817 val = 1 << WM8962_CLKOUT2_SEL_SHIFT;
3818 break;
3819 case 3:
3820 mask = WM8962_CLKOUT3_SEL_MASK;
3821 val = 1 << WM8962_CLKOUT3_SEL_SHIFT;
3822 break;
3823 default:
3824 break;
3825 }
3826
3827 if (mask)
3828 snd_soc_update_bits(codec, WM8962_ANALOGUE_CLOCKING1,
3829 mask, val);
3830}
3831
Mark Brown3367b8d2010-09-20 17:34:58 +01003832#ifdef CONFIG_GPIOLIB
3833static inline struct wm8962_priv *gpio_to_wm8962(struct gpio_chip *chip)
3834{
3835 return container_of(chip, struct wm8962_priv, gpio_chip);
3836}
3837
3838static int wm8962_gpio_request(struct gpio_chip *chip, unsigned offset)
3839{
3840 struct wm8962_priv *wm8962 = gpio_to_wm8962(chip);
3841 struct snd_soc_codec *codec = wm8962->codec;
Mark Brown3367b8d2010-09-20 17:34:58 +01003842
3843 /* The WM8962 GPIOs aren't linearly numbered. For simplicity
3844 * we export linear numbers and error out if the unsupported
3845 * ones are requsted.
3846 */
3847 switch (offset + 1) {
3848 case 2:
Mark Brown3367b8d2010-09-20 17:34:58 +01003849 case 3:
Mark Brown3367b8d2010-09-20 17:34:58 +01003850 case 5:
3851 case 6:
3852 break;
3853 default:
3854 return -EINVAL;
3855 }
3856
Mark Brown8ca2aa92010-10-01 17:46:37 -07003857 wm8962_set_gpio_mode(codec, offset + 1);
Mark Brown3367b8d2010-09-20 17:34:58 +01003858
3859 return 0;
3860}
3861
3862static void wm8962_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
3863{
3864 struct wm8962_priv *wm8962 = gpio_to_wm8962(chip);
3865 struct snd_soc_codec *codec = wm8962->codec;
3866
3867 snd_soc_update_bits(codec, WM8962_GPIO_BASE + offset,
Mark Brownd71bb812011-01-31 13:41:03 +00003868 WM8962_GP2_LVL, !!value << WM8962_GP2_LVL_SHIFT);
Mark Brown3367b8d2010-09-20 17:34:58 +01003869}
3870
3871static int wm8962_gpio_direction_out(struct gpio_chip *chip,
3872 unsigned offset, int value)
3873{
3874 struct wm8962_priv *wm8962 = gpio_to_wm8962(chip);
3875 struct snd_soc_codec *codec = wm8962->codec;
3876 int val;
3877
3878 /* Force function 1 (logic output) */
3879 val = (1 << WM8962_GP2_FN_SHIFT) | (value << WM8962_GP2_LVL_SHIFT);
3880
3881 return snd_soc_update_bits(codec, WM8962_GPIO_BASE + offset,
3882 WM8962_GP2_FN_MASK | WM8962_GP2_LVL, val);
3883}
3884
3885static struct gpio_chip wm8962_template_chip = {
3886 .label = "wm8962",
3887 .owner = THIS_MODULE,
3888 .request = wm8962_gpio_request,
3889 .direction_output = wm8962_gpio_direction_out,
3890 .set = wm8962_gpio_set,
3891 .can_sleep = 1,
3892};
3893
3894static void wm8962_init_gpio(struct snd_soc_codec *codec)
3895{
3896 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
3897 struct wm8962_pdata *pdata = dev_get_platdata(codec->dev);
3898 int ret;
3899
3900 wm8962->gpio_chip = wm8962_template_chip;
3901 wm8962->gpio_chip.ngpio = WM8962_MAX_GPIO;
3902 wm8962->gpio_chip.dev = codec->dev;
3903
3904 if (pdata && pdata->gpio_base)
3905 wm8962->gpio_chip.base = pdata->gpio_base;
3906 else
3907 wm8962->gpio_chip.base = -1;
3908
3909 ret = gpiochip_add(&wm8962->gpio_chip);
3910 if (ret != 0)
3911 dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
3912}
3913
3914static void wm8962_free_gpio(struct snd_soc_codec *codec)
3915{
3916 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
3917 int ret;
3918
3919 ret = gpiochip_remove(&wm8962->gpio_chip);
3920 if (ret != 0)
3921 dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
3922}
3923#else
3924static void wm8962_init_gpio(struct snd_soc_codec *codec)
3925{
3926}
3927
3928static void wm8962_free_gpio(struct snd_soc_codec *codec)
3929{
3930}
3931#endif
3932
Mark Brown54d8d0a2010-08-12 15:02:11 +01003933static int wm8962_probe(struct snd_soc_codec *codec)
Mark Brown9a76f1f2010-08-05 13:20:59 +01003934{
3935 int ret;
Mark Brown54d8d0a2010-08-12 15:02:11 +01003936 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
Mark Brown9a76f1f2010-08-05 13:20:59 +01003937 struct wm8962_pdata *pdata = dev_get_platdata(codec->dev);
Lars-Peter Clausen7f87e302010-12-28 21:38:01 +01003938 u16 *reg_cache = codec->reg_cache;
Mark Brown45e65502010-09-28 16:01:20 -07003939 int i, trigger, irq_pol;
Mark Browne47ac372011-04-25 20:14:21 +01003940 bool dmicclk, dmicdat;
Mark Brown9a76f1f2010-08-05 13:20:59 +01003941
Mark Brown54d8d0a2010-08-12 15:02:11 +01003942 wm8962->codec = codec;
Mark Brown77113082010-09-30 15:37:53 -07003943 INIT_DELAYED_WORK(&wm8962->mic_work, wm8962_mic_work);
Mark Brown3b8a6d82011-04-25 17:53:43 +01003944 init_completion(&wm8962->fll_lock);
Mark Brown9a76f1f2010-08-05 13:20:59 +01003945
Mark Brown9a76f1f2010-08-05 13:20:59 +01003946 codec->cache_sync = 1;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003947 codec->dapm.idle_bias_off = 1;
Mark Brown9a76f1f2010-08-05 13:20:59 +01003948
Mark Brown54d8d0a2010-08-12 15:02:11 +01003949 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
Mark Brown9a76f1f2010-08-05 13:20:59 +01003950 if (ret != 0) {
3951 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
3952 goto err;
3953 }
3954
3955 for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++)
3956 wm8962->supplies[i].supply = wm8962_supply_names[i];
3957
3958 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8962->supplies),
3959 wm8962->supplies);
3960 if (ret != 0) {
3961 dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
3962 goto err;
3963 }
3964
3965 wm8962->disable_nb[0].notifier_call = wm8962_regulator_event_0;
3966 wm8962->disable_nb[1].notifier_call = wm8962_regulator_event_1;
3967 wm8962->disable_nb[2].notifier_call = wm8962_regulator_event_2;
3968 wm8962->disable_nb[3].notifier_call = wm8962_regulator_event_3;
3969 wm8962->disable_nb[4].notifier_call = wm8962_regulator_event_4;
3970 wm8962->disable_nb[5].notifier_call = wm8962_regulator_event_5;
3971 wm8962->disable_nb[6].notifier_call = wm8962_regulator_event_6;
3972 wm8962->disable_nb[7].notifier_call = wm8962_regulator_event_7;
3973
3974 /* This should really be moved into the regulator core */
3975 for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++) {
3976 ret = regulator_register_notifier(wm8962->supplies[i].consumer,
3977 &wm8962->disable_nb[i]);
3978 if (ret != 0) {
3979 dev_err(codec->dev,
3980 "Failed to register regulator notifier: %d\n",
3981 ret);
3982 }
3983 }
3984
3985 ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies),
3986 wm8962->supplies);
3987 if (ret != 0) {
3988 dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
3989 goto err_get;
3990 }
3991
3992 ret = snd_soc_read(codec, WM8962_SOFTWARE_RESET);
3993 if (ret < 0) {
3994 dev_err(codec->dev, "Failed to read ID register\n");
3995 goto err_enable;
3996 }
3997 if (ret != wm8962_reg[WM8962_SOFTWARE_RESET]) {
3998 dev_err(codec->dev, "Device is not a WM8962, ID %x != %x\n",
3999 ret, wm8962_reg[WM8962_SOFTWARE_RESET]);
4000 ret = -EINVAL;
4001 goto err_enable;
4002 }
4003
4004 ret = snd_soc_read(codec, WM8962_RIGHT_INPUT_VOLUME);
4005 if (ret < 0) {
4006 dev_err(codec->dev, "Failed to read device revision: %d\n",
4007 ret);
4008 goto err_enable;
4009 }
4010
4011 dev_info(codec->dev, "customer id %x revision %c\n",
4012 (ret & WM8962_CUST_ID_MASK) >> WM8962_CUST_ID_SHIFT,
4013 ((ret & WM8962_CHIP_REV_MASK) >> WM8962_CHIP_REV_SHIFT)
4014 + 'A');
4015
4016 ret = wm8962_reset(codec);
4017 if (ret < 0) {
4018 dev_err(codec->dev, "Failed to issue reset\n");
4019 goto err_enable;
4020 }
4021
4022 /* SYSCLK defaults to on; make sure it is off so we can safely
4023 * write to registers if the device is declocked.
4024 */
4025 snd_soc_update_bits(codec, WM8962_CLOCKING2, WM8962_SYSCLK_ENA, 0);
4026
Mark Browna115c722011-08-04 13:23:38 +09004027 /* Ensure we have soft control over all registers */
4028 snd_soc_update_bits(codec, WM8962_CLOCKING2,
4029 WM8962_CLKREG_OVD, WM8962_CLKREG_OVD);
4030
Mark Brown9a76f1f2010-08-05 13:20:59 +01004031 regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
4032
4033 if (pdata) {
4034 /* Apply static configuration for GPIOs */
4035 for (i = 0; i < ARRAY_SIZE(pdata->gpio_init); i++)
Mark Brown8ca2aa92010-10-01 17:46:37 -07004036 if (pdata->gpio_init[i]) {
4037 wm8962_set_gpio_mode(codec, i + 1);
Mark Brown9a76f1f2010-08-05 13:20:59 +01004038 snd_soc_write(codec, 0x200 + i,
4039 pdata->gpio_init[i] & 0xffff);
Mark Brown8ca2aa92010-10-01 17:46:37 -07004040 }
Mark Brown9a76f1f2010-08-05 13:20:59 +01004041
4042 /* Put the speakers into mono mode? */
4043 if (pdata->spk_mono)
Lars-Peter Clausen7f87e302010-12-28 21:38:01 +01004044 reg_cache[WM8962_CLASS_D_CONTROL_2]
Mark Brown9a76f1f2010-08-05 13:20:59 +01004045 |= WM8962_SPK_MONO;
Mark Browna4f28c02010-09-29 13:24:35 -07004046
4047 /* Micbias setup, detection enable and detection
4048 * threasholds. */
4049 if (pdata->mic_cfg)
4050 snd_soc_update_bits(codec, WM8962_ADDITIONAL_CONTROL_4,
4051 WM8962_MICDET_ENA |
4052 WM8962_MICDET_THR_MASK |
4053 WM8962_MICSHORT_THR_MASK |
4054 WM8962_MICBIAS_LVL,
4055 pdata->mic_cfg);
Mark Brown9a76f1f2010-08-05 13:20:59 +01004056 }
4057
4058 /* Latch volume update bits */
Mark Browna1b3b5e2010-12-24 16:59:30 +00004059 snd_soc_update_bits(codec, WM8962_LEFT_INPUT_VOLUME,
4060 WM8962_IN_VU, WM8962_IN_VU);
4061 snd_soc_update_bits(codec, WM8962_RIGHT_INPUT_VOLUME,
4062 WM8962_IN_VU, WM8962_IN_VU);
4063 snd_soc_update_bits(codec, WM8962_LEFT_ADC_VOLUME,
4064 WM8962_ADC_VU, WM8962_ADC_VU);
4065 snd_soc_update_bits(codec, WM8962_RIGHT_ADC_VOLUME,
4066 WM8962_ADC_VU, WM8962_ADC_VU);
4067 snd_soc_update_bits(codec, WM8962_LEFT_DAC_VOLUME,
4068 WM8962_DAC_VU, WM8962_DAC_VU);
4069 snd_soc_update_bits(codec, WM8962_RIGHT_DAC_VOLUME,
4070 WM8962_DAC_VU, WM8962_DAC_VU);
4071 snd_soc_update_bits(codec, WM8962_SPKOUTL_VOLUME,
4072 WM8962_SPKOUT_VU, WM8962_SPKOUT_VU);
4073 snd_soc_update_bits(codec, WM8962_SPKOUTR_VOLUME,
4074 WM8962_SPKOUT_VU, WM8962_SPKOUT_VU);
4075 snd_soc_update_bits(codec, WM8962_HPOUTL_VOLUME,
4076 WM8962_HPOUT_VU, WM8962_HPOUT_VU);
4077 snd_soc_update_bits(codec, WM8962_HPOUTR_VOLUME,
4078 WM8962_HPOUT_VU, WM8962_HPOUT_VU);
Mark Brown9a76f1f2010-08-05 13:20:59 +01004079
Mark Brown8f63aaa882011-06-07 23:14:37 +01004080 /* Stereo control for EQ */
4081 snd_soc_update_bits(codec, WM8962_EQ1, WM8962_EQ_SHARED_COEFF, 0);
4082
Mark Brown54d8d0a2010-08-12 15:02:11 +01004083 wm8962_add_widgets(codec);
Mark Brown9a76f1f2010-08-05 13:20:59 +01004084
Mark Browne47ac372011-04-25 20:14:21 +01004085 /* Save boards having to disable DMIC when not in use */
4086 dmicclk = false;
4087 dmicdat = false;
4088 for (i = 0; i < WM8962_MAX_GPIO; i++) {
4089 switch (snd_soc_read(codec, WM8962_GPIO_BASE + i)
4090 & WM8962_GP2_FN_MASK) {
4091 case WM8962_GPIO_FN_DMICCLK:
4092 dmicclk = true;
4093 break;
4094 case WM8962_GPIO_FN_DMICDAT:
4095 dmicdat = true;
4096 break;
4097 default:
4098 break;
4099 }
4100 }
4101 if (!dmicclk || !dmicdat) {
4102 dev_dbg(codec->dev, "DMIC not in use, disabling\n");
4103 snd_soc_dapm_nc_pin(&codec->dapm, "DMICDAT");
4104 }
4105 if (dmicclk != dmicdat)
4106 dev_warn(codec->dev, "DMIC GPIOs partially configured\n");
4107
Mark Brown9a76f1f2010-08-05 13:20:59 +01004108 wm8962_init_beep(codec);
Mark Brown3367b8d2010-09-20 17:34:58 +01004109 wm8962_init_gpio(codec);
Mark Brown9a76f1f2010-08-05 13:20:59 +01004110
Mark Brownc7356da2011-06-07 23:13:53 +01004111 if (wm8962->irq) {
Mark Brown45e65502010-09-28 16:01:20 -07004112 if (pdata && pdata->irq_active_low) {
4113 trigger = IRQF_TRIGGER_LOW;
4114 irq_pol = WM8962_IRQ_POL;
4115 } else {
4116 trigger = IRQF_TRIGGER_HIGH;
4117 irq_pol = 0;
4118 }
4119
4120 snd_soc_update_bits(codec, WM8962_INTERRUPT_CONTROL,
4121 WM8962_IRQ_POL, irq_pol);
4122
Mark Brownc7356da2011-06-07 23:13:53 +01004123 ret = request_threaded_irq(wm8962->irq, NULL, wm8962_irq,
Mark Brown45e65502010-09-28 16:01:20 -07004124 trigger | IRQF_ONESHOT,
4125 "wm8962", codec);
4126 if (ret != 0) {
4127 dev_err(codec->dev, "Failed to request IRQ %d: %d\n",
Mark Brownc7356da2011-06-07 23:13:53 +01004128 wm8962->irq, ret);
4129 wm8962->irq = 0;
Mark Brown45e65502010-09-28 16:01:20 -07004130 /* Non-fatal */
4131 } else {
Mark Brown3b8a6d82011-04-25 17:53:43 +01004132 /* Enable some IRQs by default */
Mark Brown45e65502010-09-28 16:01:20 -07004133 snd_soc_update_bits(codec,
4134 WM8962_INTERRUPT_STATUS_2_MASK,
Mark Brown3b8a6d82011-04-25 17:53:43 +01004135 WM8962_FLL_LOCK_EINT |
Mark Brown45e65502010-09-28 16:01:20 -07004136 WM8962_TEMP_SHUT_EINT |
4137 WM8962_FIFOS_ERR_EINT, 0);
4138 }
4139 }
4140
Mark Brown9a76f1f2010-08-05 13:20:59 +01004141 return 0;
4142
4143err_enable:
4144 regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
4145err_get:
4146 regulator_bulk_free(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
4147err:
Mark Brown9a76f1f2010-08-05 13:20:59 +01004148 return ret;
4149}
4150
Mark Brown54d8d0a2010-08-12 15:02:11 +01004151static int wm8962_remove(struct snd_soc_codec *codec)
Mark Brown9a76f1f2010-08-05 13:20:59 +01004152{
Mark Brown54d8d0a2010-08-12 15:02:11 +01004153 struct wm8962_priv *wm8962 = snd_soc_codec_get_drvdata(codec);
Mark Brown9a76f1f2010-08-05 13:20:59 +01004154 int i;
4155
Mark Brownc7356da2011-06-07 23:13:53 +01004156 if (wm8962->irq)
4157 free_irq(wm8962->irq, codec);
Mark Brown45e65502010-09-28 16:01:20 -07004158
Mark Brown77113082010-09-30 15:37:53 -07004159 cancel_delayed_work_sync(&wm8962->mic_work);
4160
Mark Brown3367b8d2010-09-20 17:34:58 +01004161 wm8962_free_gpio(codec);
Mark Brown54d8d0a2010-08-12 15:02:11 +01004162 wm8962_free_beep(codec);
Mark Brown9a76f1f2010-08-05 13:20:59 +01004163 for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++)
4164 regulator_unregister_notifier(wm8962->supplies[i].consumer,
4165 &wm8962->disable_nb[i]);
4166 regulator_bulk_free(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
Mark Brown54d8d0a2010-08-12 15:02:11 +01004167
4168 return 0;
Mark Brown9a76f1f2010-08-05 13:20:59 +01004169}
4170
Mark Brown54d8d0a2010-08-12 15:02:11 +01004171static struct snd_soc_codec_driver soc_codec_dev_wm8962 = {
4172 .probe = wm8962_probe,
4173 .remove = wm8962_remove,
Mark Brown54d8d0a2010-08-12 15:02:11 +01004174 .set_bias_level = wm8962_set_bias_level,
Dimitris Papastamos6946e032010-09-10 18:24:08 +01004175 .reg_cache_size = WM8962_MAX_REGISTER + 1,
Mark Brown54d8d0a2010-08-12 15:02:11 +01004176 .reg_word_size = sizeof(u16),
4177 .reg_cache_default = wm8962_reg,
4178 .volatile_register = wm8962_volatile_register,
4179 .readable_register = wm8962_readable_register,
Mark Brown92a43522011-04-25 18:44:01 +01004180 .set_pll = wm8962_set_fll,
Mark Brown54d8d0a2010-08-12 15:02:11 +01004181};
4182
Mark Brown9a76f1f2010-08-05 13:20:59 +01004183#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
4184static __devinit int wm8962_i2c_probe(struct i2c_client *i2c,
4185 const struct i2c_device_id *id)
4186{
4187 struct wm8962_priv *wm8962;
Mark Brown54d8d0a2010-08-12 15:02:11 +01004188 int ret;
Mark Brown9a76f1f2010-08-05 13:20:59 +01004189
4190 wm8962 = kzalloc(sizeof(struct wm8962_priv), GFP_KERNEL);
4191 if (wm8962 == NULL)
4192 return -ENOMEM;
4193
Mark Brown9a76f1f2010-08-05 13:20:59 +01004194 i2c_set_clientdata(i2c, wm8962);
Mark Brown9a76f1f2010-08-05 13:20:59 +01004195
Mark Brownc7356da2011-06-07 23:13:53 +01004196 wm8962->irq = i2c->irq;
4197
Mark Brown54d8d0a2010-08-12 15:02:11 +01004198 ret = snd_soc_register_codec(&i2c->dev,
4199 &soc_codec_dev_wm8962, &wm8962_dai, 1);
4200 if (ret < 0)
4201 kfree(wm8962);
Mark Brown9a76f1f2010-08-05 13:20:59 +01004202
Mark Brown54d8d0a2010-08-12 15:02:11 +01004203 return ret;
Mark Brown9a76f1f2010-08-05 13:20:59 +01004204}
4205
4206static __devexit int wm8962_i2c_remove(struct i2c_client *client)
4207{
Mark Brown54d8d0a2010-08-12 15:02:11 +01004208 snd_soc_unregister_codec(&client->dev);
4209 kfree(i2c_get_clientdata(client));
Mark Brown9a76f1f2010-08-05 13:20:59 +01004210 return 0;
4211}
4212
4213static const struct i2c_device_id wm8962_i2c_id[] = {
4214 { "wm8962", 0 },
4215 { }
4216};
4217MODULE_DEVICE_TABLE(i2c, wm8962_i2c_id);
4218
4219static struct i2c_driver wm8962_i2c_driver = {
4220 .driver = {
Mark Brownea738ba2010-09-20 20:36:19 +01004221 .name = "wm8962",
Mark Brown9a76f1f2010-08-05 13:20:59 +01004222 .owner = THIS_MODULE,
4223 },
4224 .probe = wm8962_i2c_probe,
4225 .remove = __devexit_p(wm8962_i2c_remove),
4226 .id_table = wm8962_i2c_id,
4227};
4228#endif
4229
4230static int __init wm8962_modinit(void)
4231{
4232 int ret;
4233#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
4234 ret = i2c_add_driver(&wm8962_i2c_driver);
4235 if (ret != 0) {
4236 printk(KERN_ERR "Failed to register WM8962 I2C driver: %d\n",
4237 ret);
4238 }
4239#endif
4240 return 0;
4241}
4242module_init(wm8962_modinit);
4243
4244static void __exit wm8962_exit(void)
4245{
4246#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
4247 i2c_del_driver(&wm8962_i2c_driver);
4248#endif
4249}
4250module_exit(wm8962_exit);
4251
4252MODULE_DESCRIPTION("ASoC WM8962 driver");
4253MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
4254MODULE_LICENSE("GPL");