blob: fa7aa278956fec485f6e78e6d14b1be46605be4c [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
2 * x86_emulate.c
3 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
12 *
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
20 */
21
22#ifndef __KERNEL__
23#include <stdio.h>
24#include <stdint.h>
25#include <public/xen.h>
26#define DPRINTF(_f, _a ...) printf( _f , ## _a )
27#else
28#include "kvm.h"
29#define DPRINTF(x...) do {} while (0)
30#endif
31#include "x86_emulate.h"
32#include <linux/module.h>
33
34/*
35 * Opcode effective-address decode tables.
36 * Note that we only emulate instructions that have at least one memory
37 * operand (excluding implicit stack references). We assume that stack
38 * references and instruction fetches will never occur in special memory
39 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
40 * not be handled.
41 */
42
43/* Operand sizes: 8-bit operands or specified/overridden size. */
44#define ByteOp (1<<0) /* 8-bit operands. */
45/* Destination operand type. */
46#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
47#define DstReg (2<<1) /* Register operand. */
48#define DstMem (3<<1) /* Memory operand. */
49#define DstMask (3<<1)
50/* Source operand type. */
51#define SrcNone (0<<3) /* No source operand. */
52#define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
53#define SrcReg (1<<3) /* Register operand. */
54#define SrcMem (2<<3) /* Memory operand. */
55#define SrcMem16 (3<<3) /* Memory operand (16-bit). */
56#define SrcMem32 (4<<3) /* Memory operand (32-bit). */
57#define SrcImm (5<<3) /* Immediate operand. */
58#define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
59#define SrcMask (7<<3)
60/* Generic ModRM decode. */
61#define ModRM (1<<6)
62/* Destination is only written; never read. */
63#define Mov (1<<7)
Avi Kivity038e51d2007-01-22 20:40:40 -080064#define BitOp (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080065
66static u8 opcode_table[256] = {
67 /* 0x00 - 0x07 */
68 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
69 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
70 0, 0, 0, 0,
71 /* 0x08 - 0x0F */
72 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
73 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
74 0, 0, 0, 0,
75 /* 0x10 - 0x17 */
76 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
77 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
78 0, 0, 0, 0,
79 /* 0x18 - 0x1F */
80 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
81 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
82 0, 0, 0, 0,
83 /* 0x20 - 0x27 */
84 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
85 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Nitin A Kamble19eb9382007-08-17 15:17:41 +030086 SrcImmByte, SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080087 /* 0x28 - 0x2F */
88 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
89 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
90 0, 0, 0, 0,
91 /* 0x30 - 0x37 */
92 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
93 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
94 0, 0, 0, 0,
95 /* 0x38 - 0x3F */
96 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
97 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
98 0, 0, 0, 0,
99 /* 0x40 - 0x4F */
100 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300101 /* 0x50 - 0x57 */
102 0, 0, 0, 0, 0, 0, 0, 0,
103 /* 0x58 - 0x5F */
104 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
105 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Laurent Viviere70669a2007-08-05 10:36:40 +0300106 /* 0x60 - 0x6B */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800107 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Laurent Viviere70669a2007-08-05 10:36:40 +0300108 0, 0, 0, 0, 0, 0, 0, 0,
109 /* 0x6C - 0x6F */
110 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
111 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800112 /* 0x70 - 0x7F */
113 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
114 /* 0x80 - 0x87 */
115 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
116 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
117 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
118 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
119 /* 0x88 - 0x8F */
120 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
121 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
122 0, 0, 0, DstMem | SrcNone | ModRM | Mov,
123 /* 0x90 - 0x9F */
124 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
125 /* 0xA0 - 0xA7 */
126 ByteOp | DstReg | SrcMem | Mov, DstReg | SrcMem | Mov,
127 ByteOp | DstMem | SrcReg | Mov, DstMem | SrcReg | Mov,
128 ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
129 ByteOp | ImplicitOps, ImplicitOps,
130 /* 0xA8 - 0xAF */
131 0, 0, ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
132 ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
133 ByteOp | ImplicitOps, ImplicitOps,
134 /* 0xB0 - 0xBF */
135 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
136 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300137 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
138 0, ImplicitOps, 0, 0,
139 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800140 /* 0xC8 - 0xCF */
141 0, 0, 0, 0, 0, 0, 0, 0,
142 /* 0xD0 - 0xD7 */
143 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
144 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
145 0, 0, 0, 0,
146 /* 0xD8 - 0xDF */
147 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300148 /* 0xE0 - 0xE7 */
149 0, 0, 0, 0, 0, 0, 0, 0,
150 /* 0xE8 - 0xEF */
151 0, SrcImm|ImplicitOps, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800152 /* 0xF0 - 0xF7 */
153 0, 0, 0, 0,
Avi Kivity72d6e5a2007-06-05 16:15:51 +0300154 ImplicitOps, 0,
155 ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800156 /* 0xF8 - 0xFF */
157 0, 0, 0, 0,
158 0, 0, ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM
159};
160
Avi Kivity038e51d2007-01-22 20:40:40 -0800161static u16 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800162 /* 0x00 - 0x0F */
163 0, SrcMem | ModRM | DstReg, 0, 0, 0, 0, ImplicitOps, 0,
Avi Kivity687fdbf2007-05-24 11:17:33 +0300164 0, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800165 /* 0x10 - 0x1F */
166 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
167 /* 0x20 - 0x2F */
168 ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
169 0, 0, 0, 0, 0, 0, 0, 0,
170 /* 0x30 - 0x3F */
Avi Kivity35f3f282007-07-17 14:20:30 +0300171 ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800172 /* 0x40 - 0x47 */
173 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
174 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
175 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
176 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
177 /* 0x48 - 0x4F */
178 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
179 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
180 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
181 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
182 /* 0x50 - 0x5F */
183 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
184 /* 0x60 - 0x6F */
185 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
186 /* 0x70 - 0x7F */
187 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
188 /* 0x80 - 0x8F */
189 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
190 /* 0x90 - 0x9F */
191 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
192 /* 0xA0 - 0xA7 */
Avi Kivity038e51d2007-01-22 20:40:40 -0800193 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800194 /* 0xA8 - 0xAF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800195 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800196 /* 0xB0 - 0xB7 */
197 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
Avi Kivity038e51d2007-01-22 20:40:40 -0800198 DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800199 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
200 DstReg | SrcMem16 | ModRM | Mov,
201 /* 0xB8 - 0xBF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800202 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800203 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
204 DstReg | SrcMem16 | ModRM | Mov,
205 /* 0xC0 - 0xCF */
206 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0, 0,
207 /* 0xD0 - 0xDF */
208 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
209 /* 0xE0 - 0xEF */
210 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
211 /* 0xF0 - 0xFF */
212 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
213};
214
215/*
216 * Tell the emulator that of the Group 7 instructions (sgdt, lidt, etc.) we
217 * are interested only in invlpg and not in any of the rest.
218 *
219 * invlpg is a special instruction in that the data it references may not
220 * be mapped.
221 */
222void kvm_emulator_want_group7_invlpg(void)
223{
224 twobyte_table[1] &= ~SrcMem;
225}
226EXPORT_SYMBOL_GPL(kvm_emulator_want_group7_invlpg);
227
228/* Type, address-of, and value of an instruction's operand. */
229struct operand {
230 enum { OP_REG, OP_MEM, OP_IMM } type;
231 unsigned int bytes;
232 unsigned long val, orig_val, *ptr;
233};
234
235/* EFLAGS bit definitions. */
236#define EFLG_OF (1<<11)
237#define EFLG_DF (1<<10)
238#define EFLG_SF (1<<7)
239#define EFLG_ZF (1<<6)
240#define EFLG_AF (1<<4)
241#define EFLG_PF (1<<2)
242#define EFLG_CF (1<<0)
243
244/*
245 * Instruction emulation:
246 * Most instructions are emulated directly via a fragment of inline assembly
247 * code. This allows us to save/restore EFLAGS and thus very easily pick up
248 * any modified flags.
249 */
250
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800251#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800252#define _LO32 "k" /* force 32-bit operand */
253#define _STK "%%rsp" /* stack pointer */
254#elif defined(__i386__)
255#define _LO32 "" /* force 32-bit operand */
256#define _STK "%%esp" /* stack pointer */
257#endif
258
259/*
260 * These EFLAGS bits are restored from saved value during emulation, and
261 * any changes are written back to the saved value after emulation.
262 */
263#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
264
265/* Before executing instruction: restore necessary bits in EFLAGS. */
266#define _PRE_EFLAGS(_sav, _msk, _tmp) \
267 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); */ \
268 "push %"_sav"; " \
269 "movl %"_msk",%"_LO32 _tmp"; " \
270 "andl %"_LO32 _tmp",("_STK"); " \
271 "pushf; " \
272 "notl %"_LO32 _tmp"; " \
273 "andl %"_LO32 _tmp",("_STK"); " \
274 "pop %"_tmp"; " \
275 "orl %"_LO32 _tmp",("_STK"); " \
276 "popf; " \
277 /* _sav &= ~msk; */ \
278 "movl %"_msk",%"_LO32 _tmp"; " \
279 "notl %"_LO32 _tmp"; " \
280 "andl %"_LO32 _tmp",%"_sav"; "
281
282/* After executing instruction: write-back necessary bits in EFLAGS. */
283#define _POST_EFLAGS(_sav, _msk, _tmp) \
284 /* _sav |= EFLAGS & _msk; */ \
285 "pushf; " \
286 "pop %"_tmp"; " \
287 "andl %"_msk",%"_LO32 _tmp"; " \
288 "orl %"_LO32 _tmp",%"_sav"; "
289
290/* Raw emulation: instruction has two explicit operands. */
291#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
292 do { \
293 unsigned long _tmp; \
294 \
295 switch ((_dst).bytes) { \
296 case 2: \
297 __asm__ __volatile__ ( \
298 _PRE_EFLAGS("0","4","2") \
299 _op"w %"_wx"3,%1; " \
300 _POST_EFLAGS("0","4","2") \
301 : "=m" (_eflags), "=m" ((_dst).val), \
302 "=&r" (_tmp) \
303 : _wy ((_src).val), "i" (EFLAGS_MASK) ); \
304 break; \
305 case 4: \
306 __asm__ __volatile__ ( \
307 _PRE_EFLAGS("0","4","2") \
308 _op"l %"_lx"3,%1; " \
309 _POST_EFLAGS("0","4","2") \
310 : "=m" (_eflags), "=m" ((_dst).val), \
311 "=&r" (_tmp) \
312 : _ly ((_src).val), "i" (EFLAGS_MASK) ); \
313 break; \
314 case 8: \
315 __emulate_2op_8byte(_op, _src, _dst, \
316 _eflags, _qx, _qy); \
317 break; \
318 } \
319 } while (0)
320
321#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
322 do { \
323 unsigned long _tmp; \
324 switch ( (_dst).bytes ) \
325 { \
326 case 1: \
327 __asm__ __volatile__ ( \
328 _PRE_EFLAGS("0","4","2") \
329 _op"b %"_bx"3,%1; " \
330 _POST_EFLAGS("0","4","2") \
331 : "=m" (_eflags), "=m" ((_dst).val), \
332 "=&r" (_tmp) \
333 : _by ((_src).val), "i" (EFLAGS_MASK) ); \
334 break; \
335 default: \
336 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
337 _wx, _wy, _lx, _ly, _qx, _qy); \
338 break; \
339 } \
340 } while (0)
341
342/* Source operand is byte-sized and may be restricted to just %cl. */
343#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
344 __emulate_2op(_op, _src, _dst, _eflags, \
345 "b", "c", "b", "c", "b", "c", "b", "c")
346
347/* Source operand is byte, word, long or quad sized. */
348#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
349 __emulate_2op(_op, _src, _dst, _eflags, \
350 "b", "q", "w", "r", _LO32, "r", "", "r")
351
352/* Source operand is word, long or quad sized. */
353#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
354 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
355 "w", "r", _LO32, "r", "", "r")
356
357/* Instruction has only one explicit operand (no source operand). */
358#define emulate_1op(_op, _dst, _eflags) \
359 do { \
360 unsigned long _tmp; \
361 \
362 switch ( (_dst).bytes ) \
363 { \
364 case 1: \
365 __asm__ __volatile__ ( \
366 _PRE_EFLAGS("0","3","2") \
367 _op"b %1; " \
368 _POST_EFLAGS("0","3","2") \
369 : "=m" (_eflags), "=m" ((_dst).val), \
370 "=&r" (_tmp) \
371 : "i" (EFLAGS_MASK) ); \
372 break; \
373 case 2: \
374 __asm__ __volatile__ ( \
375 _PRE_EFLAGS("0","3","2") \
376 _op"w %1; " \
377 _POST_EFLAGS("0","3","2") \
378 : "=m" (_eflags), "=m" ((_dst).val), \
379 "=&r" (_tmp) \
380 : "i" (EFLAGS_MASK) ); \
381 break; \
382 case 4: \
383 __asm__ __volatile__ ( \
384 _PRE_EFLAGS("0","3","2") \
385 _op"l %1; " \
386 _POST_EFLAGS("0","3","2") \
387 : "=m" (_eflags), "=m" ((_dst).val), \
388 "=&r" (_tmp) \
389 : "i" (EFLAGS_MASK) ); \
390 break; \
391 case 8: \
392 __emulate_1op_8byte(_op, _dst, _eflags); \
393 break; \
394 } \
395 } while (0)
396
397/* Emulate an instruction with quadword operands (x86/64 only). */
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800398#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800399#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
400 do { \
401 __asm__ __volatile__ ( \
402 _PRE_EFLAGS("0","4","2") \
403 _op"q %"_qx"3,%1; " \
404 _POST_EFLAGS("0","4","2") \
405 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
406 : _qy ((_src).val), "i" (EFLAGS_MASK) ); \
407 } while (0)
408
409#define __emulate_1op_8byte(_op, _dst, _eflags) \
410 do { \
411 __asm__ __volatile__ ( \
412 _PRE_EFLAGS("0","3","2") \
413 _op"q %1; " \
414 _POST_EFLAGS("0","3","2") \
415 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
416 : "i" (EFLAGS_MASK) ); \
417 } while (0)
418
419#elif defined(__i386__)
420#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
421#define __emulate_1op_8byte(_op, _dst, _eflags)
422#endif /* __i386__ */
423
424/* Fetch next part of the instruction being emulated. */
425#define insn_fetch(_type, _size, _eip) \
426({ unsigned long _x; \
427 rc = ops->read_std((unsigned long)(_eip) + ctxt->cs_base, &_x, \
Laurent Viviercebff022007-07-30 13:35:24 +0300428 (_size), ctxt->vcpu); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800429 if ( rc != 0 ) \
430 goto done; \
431 (_eip) += (_size); \
432 (_type)_x; \
433})
434
435/* Access/update address held in a register, based on addressing mode. */
Laurent Viviere70669a2007-08-05 10:36:40 +0300436#define address_mask(reg) \
437 ((ad_bytes == sizeof(unsigned long)) ? \
438 (reg) : ((reg) & ((1UL << (ad_bytes << 3)) - 1)))
Avi Kivity6aa8b732006-12-10 02:21:36 -0800439#define register_address(base, reg) \
Laurent Viviere70669a2007-08-05 10:36:40 +0300440 ((base) + address_mask(reg))
Avi Kivity6aa8b732006-12-10 02:21:36 -0800441#define register_address_increment(reg, inc) \
442 do { \
443 /* signed type ensures sign extension to long */ \
444 int _inc = (inc); \
445 if ( ad_bytes == sizeof(unsigned long) ) \
446 (reg) += _inc; \
447 else \
448 (reg) = ((reg) & ~((1UL << (ad_bytes << 3)) - 1)) | \
449 (((reg) + _inc) & ((1UL << (ad_bytes << 3)) - 1)); \
450 } while (0)
451
Nitin A Kamble098c9372007-08-19 11:00:36 +0300452#define JMP_REL(rel) \
453 do { \
454 _eip += (int)(rel); \
455 _eip = ((op_bytes == 2) ? (uint16_t)_eip : (uint32_t)_eip); \
456 } while (0)
457
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000458/*
459 * Given the 'reg' portion of a ModRM byte, and a register block, return a
460 * pointer into the block that addresses the relevant register.
461 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
462 */
463static void *decode_register(u8 modrm_reg, unsigned long *regs,
464 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800465{
466 void *p;
467
468 p = &regs[modrm_reg];
469 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
470 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
471 return p;
472}
473
474static int read_descriptor(struct x86_emulate_ctxt *ctxt,
475 struct x86_emulate_ops *ops,
476 void *ptr,
477 u16 *size, unsigned long *address, int op_bytes)
478{
479 int rc;
480
481 if (op_bytes == 2)
482 op_bytes = 3;
483 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300484 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
485 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800486 if (rc)
487 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300488 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
489 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800490 return rc;
491}
492
493int
494x86_emulate_memop(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
495{
Avi Kivity038e51d2007-01-22 20:40:40 -0800496 unsigned d;
497 u8 b, sib, twobyte = 0, rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800498 u8 modrm, modrm_mod = 0, modrm_reg = 0, modrm_rm = 0;
499 unsigned long *override_base = NULL;
500 unsigned int op_bytes, ad_bytes, lock_prefix = 0, rep_prefix = 0, i;
501 int rc = 0;
502 struct operand src, dst;
503 unsigned long cr2 = ctxt->cr2;
504 int mode = ctxt->mode;
505 unsigned long modrm_ea;
506 int use_modrm_ea, index_reg = 0, base_reg = 0, scale, rip_relative = 0;
Luca Tettamanti02c03a32007-06-19 22:41:20 +0200507 int no_wb = 0;
Avi Kivity35f3f282007-07-17 14:20:30 +0300508 u64 msr_data;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800509
510 /* Shadow copy of register state. Committed on successful emulation. */
511 unsigned long _regs[NR_VCPU_REGS];
512 unsigned long _eip = ctxt->vcpu->rip, _eflags = ctxt->eflags;
513 unsigned long modrm_val = 0;
514
515 memcpy(_regs, ctxt->vcpu->regs, sizeof _regs);
516
517 switch (mode) {
518 case X86EMUL_MODE_REAL:
519 case X86EMUL_MODE_PROT16:
520 op_bytes = ad_bytes = 2;
521 break;
522 case X86EMUL_MODE_PROT32:
523 op_bytes = ad_bytes = 4;
524 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800525#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800526 case X86EMUL_MODE_PROT64:
527 op_bytes = 4;
528 ad_bytes = 8;
529 break;
530#endif
531 default:
532 return -1;
533 }
534
535 /* Legacy prefixes. */
536 for (i = 0; i < 8; i++) {
537 switch (b = insn_fetch(u8, 1, _eip)) {
538 case 0x66: /* operand-size override */
539 op_bytes ^= 6; /* switch between 2/4 bytes */
540 break;
541 case 0x67: /* address-size override */
542 if (mode == X86EMUL_MODE_PROT64)
543 ad_bytes ^= 12; /* switch between 4/8 bytes */
544 else
545 ad_bytes ^= 6; /* switch between 2/4 bytes */
546 break;
547 case 0x2e: /* CS override */
548 override_base = &ctxt->cs_base;
549 break;
550 case 0x3e: /* DS override */
551 override_base = &ctxt->ds_base;
552 break;
553 case 0x26: /* ES override */
554 override_base = &ctxt->es_base;
555 break;
556 case 0x64: /* FS override */
557 override_base = &ctxt->fs_base;
558 break;
559 case 0x65: /* GS override */
560 override_base = &ctxt->gs_base;
561 break;
562 case 0x36: /* SS override */
563 override_base = &ctxt->ss_base;
564 break;
565 case 0xf0: /* LOCK */
566 lock_prefix = 1;
567 break;
568 case 0xf3: /* REP/REPE/REPZ */
569 rep_prefix = 1;
570 break;
571 case 0xf2: /* REPNE/REPNZ */
572 break;
573 default:
574 goto done_prefixes;
575 }
576 }
577
578done_prefixes:
579
580 /* REX prefix. */
581 if ((mode == X86EMUL_MODE_PROT64) && ((b & 0xf0) == 0x40)) {
582 rex_prefix = b;
583 if (b & 8)
584 op_bytes = 8; /* REX.W */
585 modrm_reg = (b & 4) << 1; /* REX.R */
586 index_reg = (b & 2) << 2; /* REX.X */
587 modrm_rm = base_reg = (b & 1) << 3; /* REG.B */
588 b = insn_fetch(u8, 1, _eip);
589 }
590
591 /* Opcode byte(s). */
592 d = opcode_table[b];
593 if (d == 0) {
594 /* Two-byte opcode? */
595 if (b == 0x0f) {
596 twobyte = 1;
597 b = insn_fetch(u8, 1, _eip);
598 d = twobyte_table[b];
599 }
600
601 /* Unrecognised? */
602 if (d == 0)
603 goto cannot_emulate;
604 }
605
606 /* ModRM and SIB bytes. */
607 if (d & ModRM) {
608 modrm = insn_fetch(u8, 1, _eip);
609 modrm_mod |= (modrm & 0xc0) >> 6;
610 modrm_reg |= (modrm & 0x38) >> 3;
611 modrm_rm |= (modrm & 0x07);
612 modrm_ea = 0;
613 use_modrm_ea = 1;
614
615 if (modrm_mod == 3) {
616 modrm_val = *(unsigned long *)
617 decode_register(modrm_rm, _regs, d & ByteOp);
618 goto modrm_done;
619 }
620
621 if (ad_bytes == 2) {
622 unsigned bx = _regs[VCPU_REGS_RBX];
623 unsigned bp = _regs[VCPU_REGS_RBP];
624 unsigned si = _regs[VCPU_REGS_RSI];
625 unsigned di = _regs[VCPU_REGS_RDI];
626
627 /* 16-bit ModR/M decode. */
628 switch (modrm_mod) {
629 case 0:
630 if (modrm_rm == 6)
631 modrm_ea += insn_fetch(u16, 2, _eip);
632 break;
633 case 1:
634 modrm_ea += insn_fetch(s8, 1, _eip);
635 break;
636 case 2:
637 modrm_ea += insn_fetch(u16, 2, _eip);
638 break;
639 }
640 switch (modrm_rm) {
641 case 0:
642 modrm_ea += bx + si;
643 break;
644 case 1:
645 modrm_ea += bx + di;
646 break;
647 case 2:
648 modrm_ea += bp + si;
649 break;
650 case 3:
651 modrm_ea += bp + di;
652 break;
653 case 4:
654 modrm_ea += si;
655 break;
656 case 5:
657 modrm_ea += di;
658 break;
659 case 6:
660 if (modrm_mod != 0)
661 modrm_ea += bp;
662 break;
663 case 7:
664 modrm_ea += bx;
665 break;
666 }
667 if (modrm_rm == 2 || modrm_rm == 3 ||
668 (modrm_rm == 6 && modrm_mod != 0))
669 if (!override_base)
670 override_base = &ctxt->ss_base;
671 modrm_ea = (u16)modrm_ea;
672 } else {
673 /* 32/64-bit ModR/M decode. */
674 switch (modrm_rm) {
675 case 4:
676 case 12:
677 sib = insn_fetch(u8, 1, _eip);
678 index_reg |= (sib >> 3) & 7;
679 base_reg |= sib & 7;
680 scale = sib >> 6;
681
682 switch (base_reg) {
683 case 5:
684 if (modrm_mod != 0)
685 modrm_ea += _regs[base_reg];
686 else
687 modrm_ea += insn_fetch(s32, 4, _eip);
688 break;
689 default:
690 modrm_ea += _regs[base_reg];
691 }
692 switch (index_reg) {
693 case 4:
694 break;
695 default:
696 modrm_ea += _regs[index_reg] << scale;
697
698 }
699 break;
700 case 5:
701 if (modrm_mod != 0)
702 modrm_ea += _regs[modrm_rm];
703 else if (mode == X86EMUL_MODE_PROT64)
704 rip_relative = 1;
705 break;
706 default:
707 modrm_ea += _regs[modrm_rm];
708 break;
709 }
710 switch (modrm_mod) {
711 case 0:
712 if (modrm_rm == 5)
713 modrm_ea += insn_fetch(s32, 4, _eip);
714 break;
715 case 1:
716 modrm_ea += insn_fetch(s8, 1, _eip);
717 break;
718 case 2:
719 modrm_ea += insn_fetch(s32, 4, _eip);
720 break;
721 }
722 }
723 if (!override_base)
724 override_base = &ctxt->ds_base;
725 if (mode == X86EMUL_MODE_PROT64 &&
726 override_base != &ctxt->fs_base &&
727 override_base != &ctxt->gs_base)
728 override_base = NULL;
729
730 if (override_base)
731 modrm_ea += *override_base;
732
733 if (rip_relative) {
734 modrm_ea += _eip;
735 switch (d & SrcMask) {
736 case SrcImmByte:
737 modrm_ea += 1;
738 break;
739 case SrcImm:
740 if (d & ByteOp)
741 modrm_ea += 1;
742 else
743 if (op_bytes == 8)
744 modrm_ea += 4;
745 else
746 modrm_ea += op_bytes;
747 }
748 }
749 if (ad_bytes != 8)
750 modrm_ea = (u32)modrm_ea;
751 cr2 = modrm_ea;
752 modrm_done:
753 ;
754 }
755
Avi Kivity6aa8b732006-12-10 02:21:36 -0800756 /*
757 * Decode and fetch the source operand: register, memory
758 * or immediate.
759 */
760 switch (d & SrcMask) {
761 case SrcNone:
762 break;
763 case SrcReg:
764 src.type = OP_REG;
765 if (d & ByteOp) {
766 src.ptr = decode_register(modrm_reg, _regs,
767 (rex_prefix == 0));
768 src.val = src.orig_val = *(u8 *) src.ptr;
769 src.bytes = 1;
770 } else {
771 src.ptr = decode_register(modrm_reg, _regs, 0);
772 switch ((src.bytes = op_bytes)) {
773 case 2:
774 src.val = src.orig_val = *(u16 *) src.ptr;
775 break;
776 case 4:
777 src.val = src.orig_val = *(u32 *) src.ptr;
778 break;
779 case 8:
780 src.val = src.orig_val = *(u64 *) src.ptr;
781 break;
782 }
783 }
784 break;
785 case SrcMem16:
786 src.bytes = 2;
787 goto srcmem_common;
788 case SrcMem32:
789 src.bytes = 4;
790 goto srcmem_common;
791 case SrcMem:
792 src.bytes = (d & ByteOp) ? 1 : op_bytes;
793 srcmem_common:
794 src.type = OP_MEM;
795 src.ptr = (unsigned long *)cr2;
796 if ((rc = ops->read_emulated((unsigned long)src.ptr,
Laurent Viviercebff022007-07-30 13:35:24 +0300797 &src.val, src.bytes, ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800798 goto done;
799 src.orig_val = src.val;
800 break;
801 case SrcImm:
802 src.type = OP_IMM;
803 src.ptr = (unsigned long *)_eip;
804 src.bytes = (d & ByteOp) ? 1 : op_bytes;
805 if (src.bytes == 8)
806 src.bytes = 4;
807 /* NB. Immediates are sign-extended as necessary. */
808 switch (src.bytes) {
809 case 1:
810 src.val = insn_fetch(s8, 1, _eip);
811 break;
812 case 2:
813 src.val = insn_fetch(s16, 2, _eip);
814 break;
815 case 4:
816 src.val = insn_fetch(s32, 4, _eip);
817 break;
818 }
819 break;
820 case SrcImmByte:
821 src.type = OP_IMM;
822 src.ptr = (unsigned long *)_eip;
823 src.bytes = 1;
824 src.val = insn_fetch(s8, 1, _eip);
825 break;
826 }
827
Avi Kivity038e51d2007-01-22 20:40:40 -0800828 /* Decode and fetch the destination operand: register or memory. */
829 switch (d & DstMask) {
830 case ImplicitOps:
831 /* Special instructions do their own operand decoding. */
832 goto special_insn;
833 case DstReg:
834 dst.type = OP_REG;
835 if ((d & ByteOp)
Avi Kivity394b6e52007-07-22 15:51:58 +0300836 && !(twobyte && (b == 0xb6 || b == 0xb7))) {
Avi Kivity038e51d2007-01-22 20:40:40 -0800837 dst.ptr = decode_register(modrm_reg, _regs,
838 (rex_prefix == 0));
839 dst.val = *(u8 *) dst.ptr;
840 dst.bytes = 1;
841 } else {
842 dst.ptr = decode_register(modrm_reg, _regs, 0);
843 switch ((dst.bytes = op_bytes)) {
844 case 2:
845 dst.val = *(u16 *)dst.ptr;
846 break;
847 case 4:
848 dst.val = *(u32 *)dst.ptr;
849 break;
850 case 8:
851 dst.val = *(u64 *)dst.ptr;
852 break;
853 }
854 }
855 break;
856 case DstMem:
857 dst.type = OP_MEM;
858 dst.ptr = (unsigned long *)cr2;
859 dst.bytes = (d & ByteOp) ? 1 : op_bytes;
860 if (d & BitOp) {
Avi Kivitydf513e22007-03-28 20:04:16 +0200861 unsigned long mask = ~(dst.bytes * 8 - 1);
862
863 dst.ptr = (void *)dst.ptr + (src.val & mask) / 8;
Avi Kivity038e51d2007-01-22 20:40:40 -0800864 }
865 if (!(d & Mov) && /* optimisation - avoid slow emulated read */
866 ((rc = ops->read_emulated((unsigned long)dst.ptr,
Laurent Viviercebff022007-07-30 13:35:24 +0300867 &dst.val, dst.bytes, ctxt->vcpu)) != 0))
Avi Kivity038e51d2007-01-22 20:40:40 -0800868 goto done;
869 break;
870 }
871 dst.orig_val = dst.val;
872
Avi Kivity6aa8b732006-12-10 02:21:36 -0800873 if (twobyte)
874 goto twobyte_insn;
875
876 switch (b) {
877 case 0x00 ... 0x05:
878 add: /* add */
879 emulate_2op_SrcV("add", src, dst, _eflags);
880 break;
881 case 0x08 ... 0x0d:
882 or: /* or */
883 emulate_2op_SrcV("or", src, dst, _eflags);
884 break;
885 case 0x10 ... 0x15:
886 adc: /* adc */
887 emulate_2op_SrcV("adc", src, dst, _eflags);
888 break;
889 case 0x18 ... 0x1d:
890 sbb: /* sbb */
891 emulate_2op_SrcV("sbb", src, dst, _eflags);
892 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +0300893 case 0x20 ... 0x23:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800894 and: /* and */
895 emulate_2op_SrcV("and", src, dst, _eflags);
896 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +0300897 case 0x24: /* and al imm8 */
898 dst.type = OP_REG;
899 dst.ptr = &_regs[VCPU_REGS_RAX];
900 dst.val = *(u8 *)dst.ptr;
901 dst.bytes = 1;
902 dst.orig_val = dst.val;
903 goto and;
904 case 0x25: /* and ax imm16, or eax imm32 */
905 dst.type = OP_REG;
906 dst.bytes = op_bytes;
907 dst.ptr = &_regs[VCPU_REGS_RAX];
908 if (op_bytes == 2)
909 dst.val = *(u16 *)dst.ptr;
910 else
911 dst.val = *(u32 *)dst.ptr;
912 dst.orig_val = dst.val;
913 goto and;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800914 case 0x28 ... 0x2d:
915 sub: /* sub */
916 emulate_2op_SrcV("sub", src, dst, _eflags);
917 break;
918 case 0x30 ... 0x35:
919 xor: /* xor */
920 emulate_2op_SrcV("xor", src, dst, _eflags);
921 break;
922 case 0x38 ... 0x3d:
923 cmp: /* cmp */
924 emulate_2op_SrcV("cmp", src, dst, _eflags);
925 break;
926 case 0x63: /* movsxd */
927 if (mode != X86EMUL_MODE_PROT64)
928 goto cannot_emulate;
929 dst.val = (s32) src.val;
930 break;
931 case 0x80 ... 0x83: /* Grp1 */
932 switch (modrm_reg) {
933 case 0:
934 goto add;
935 case 1:
936 goto or;
937 case 2:
938 goto adc;
939 case 3:
940 goto sbb;
941 case 4:
942 goto and;
943 case 5:
944 goto sub;
945 case 6:
946 goto xor;
947 case 7:
948 goto cmp;
949 }
950 break;
951 case 0x84 ... 0x85:
952 test: /* test */
953 emulate_2op_SrcV("test", src, dst, _eflags);
954 break;
955 case 0x86 ... 0x87: /* xchg */
956 /* Write back the register source. */
957 switch (dst.bytes) {
958 case 1:
959 *(u8 *) src.ptr = (u8) dst.val;
960 break;
961 case 2:
962 *(u16 *) src.ptr = (u16) dst.val;
963 break;
964 case 4:
965 *src.ptr = (u32) dst.val;
966 break; /* 64b reg: zero-extend */
967 case 8:
968 *src.ptr = dst.val;
969 break;
970 }
971 /*
972 * Write back the memory destination with implicit LOCK
973 * prefix.
974 */
975 dst.val = src.val;
976 lock_prefix = 1;
977 break;
978 case 0xa0 ... 0xa1: /* mov */
979 dst.ptr = (unsigned long *)&_regs[VCPU_REGS_RAX];
980 dst.val = src.val;
981 _eip += ad_bytes; /* skip src displacement */
982 break;
983 case 0xa2 ... 0xa3: /* mov */
984 dst.val = (unsigned long)_regs[VCPU_REGS_RAX];
985 _eip += ad_bytes; /* skip dst displacement */
986 break;
987 case 0x88 ... 0x8b: /* mov */
988 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
989 dst.val = src.val;
990 break;
991 case 0x8f: /* pop (sole member of Grp1a) */
992 /* 64-bit mode: POP always pops a 64-bit operand. */
993 if (mode == X86EMUL_MODE_PROT64)
994 dst.bytes = 8;
995 if ((rc = ops->read_std(register_address(ctxt->ss_base,
996 _regs[VCPU_REGS_RSP]),
Laurent Viviercebff022007-07-30 13:35:24 +0300997 &dst.val, dst.bytes, ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800998 goto done;
999 register_address_increment(_regs[VCPU_REGS_RSP], dst.bytes);
1000 break;
1001 case 0xc0 ... 0xc1:
1002 grp2: /* Grp2 */
1003 switch (modrm_reg) {
1004 case 0: /* rol */
1005 emulate_2op_SrcB("rol", src, dst, _eflags);
1006 break;
1007 case 1: /* ror */
1008 emulate_2op_SrcB("ror", src, dst, _eflags);
1009 break;
1010 case 2: /* rcl */
1011 emulate_2op_SrcB("rcl", src, dst, _eflags);
1012 break;
1013 case 3: /* rcr */
1014 emulate_2op_SrcB("rcr", src, dst, _eflags);
1015 break;
1016 case 4: /* sal/shl */
1017 case 6: /* sal/shl */
1018 emulate_2op_SrcB("sal", src, dst, _eflags);
1019 break;
1020 case 5: /* shr */
1021 emulate_2op_SrcB("shr", src, dst, _eflags);
1022 break;
1023 case 7: /* sar */
1024 emulate_2op_SrcB("sar", src, dst, _eflags);
1025 break;
1026 }
1027 break;
1028 case 0xd0 ... 0xd1: /* Grp2 */
1029 src.val = 1;
1030 goto grp2;
1031 case 0xd2 ... 0xd3: /* Grp2 */
1032 src.val = _regs[VCPU_REGS_RCX];
1033 goto grp2;
Nitin A Kamble098c9372007-08-19 11:00:36 +03001034 case 0xe9: /* jmp rel */
1035 JMP_REL(src.val);
1036 no_wb = 1; /* Disable writeback. */
1037 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001038 case 0xf6 ... 0xf7: /* Grp3 */
1039 switch (modrm_reg) {
1040 case 0 ... 1: /* test */
1041 /*
1042 * Special case in Grp3: test has an immediate
1043 * source operand.
1044 */
1045 src.type = OP_IMM;
1046 src.ptr = (unsigned long *)_eip;
1047 src.bytes = (d & ByteOp) ? 1 : op_bytes;
1048 if (src.bytes == 8)
1049 src.bytes = 4;
1050 switch (src.bytes) {
1051 case 1:
1052 src.val = insn_fetch(s8, 1, _eip);
1053 break;
1054 case 2:
1055 src.val = insn_fetch(s16, 2, _eip);
1056 break;
1057 case 4:
1058 src.val = insn_fetch(s32, 4, _eip);
1059 break;
1060 }
1061 goto test;
1062 case 2: /* not */
1063 dst.val = ~dst.val;
1064 break;
1065 case 3: /* neg */
1066 emulate_1op("neg", dst, _eflags);
1067 break;
1068 default:
1069 goto cannot_emulate;
1070 }
1071 break;
1072 case 0xfe ... 0xff: /* Grp4/Grp5 */
1073 switch (modrm_reg) {
1074 case 0: /* inc */
1075 emulate_1op("inc", dst, _eflags);
1076 break;
1077 case 1: /* dec */
1078 emulate_1op("dec", dst, _eflags);
1079 break;
1080 case 6: /* push */
1081 /* 64-bit mode: PUSH always pushes a 64-bit operand. */
1082 if (mode == X86EMUL_MODE_PROT64) {
1083 dst.bytes = 8;
1084 if ((rc = ops->read_std((unsigned long)dst.ptr,
1085 &dst.val, 8,
Laurent Viviercebff022007-07-30 13:35:24 +03001086 ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001087 goto done;
1088 }
1089 register_address_increment(_regs[VCPU_REGS_RSP],
1090 -dst.bytes);
1091 if ((rc = ops->write_std(
1092 register_address(ctxt->ss_base,
1093 _regs[VCPU_REGS_RSP]),
Laurent Viviercebff022007-07-30 13:35:24 +03001094 &dst.val, dst.bytes, ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001095 goto done;
Luca Tettamanti02c03a32007-06-19 22:41:20 +02001096 no_wb = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001097 break;
1098 default:
1099 goto cannot_emulate;
1100 }
1101 break;
1102 }
1103
1104writeback:
Luca Tettamanti02c03a32007-06-19 22:41:20 +02001105 if (!no_wb) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001106 switch (dst.type) {
1107 case OP_REG:
1108 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1109 switch (dst.bytes) {
1110 case 1:
1111 *(u8 *)dst.ptr = (u8)dst.val;
1112 break;
1113 case 2:
1114 *(u16 *)dst.ptr = (u16)dst.val;
1115 break;
1116 case 4:
1117 *dst.ptr = (u32)dst.val;
1118 break; /* 64b: zero-ext */
1119 case 8:
1120 *dst.ptr = dst.val;
1121 break;
1122 }
1123 break;
1124 case OP_MEM:
1125 if (lock_prefix)
1126 rc = ops->cmpxchg_emulated((unsigned long)dst.
Avi Kivity4c690a12007-04-22 15:28:19 +03001127 ptr, &dst.orig_val,
1128 &dst.val, dst.bytes,
Laurent Viviercebff022007-07-30 13:35:24 +03001129 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001130 else
1131 rc = ops->write_emulated((unsigned long)dst.ptr,
Avi Kivity4c690a12007-04-22 15:28:19 +03001132 &dst.val, dst.bytes,
Laurent Viviercebff022007-07-30 13:35:24 +03001133 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001134 if (rc != 0)
1135 goto done;
1136 default:
1137 break;
1138 }
1139 }
1140
1141 /* Commit shadow register state. */
1142 memcpy(ctxt->vcpu->regs, _regs, sizeof _regs);
1143 ctxt->eflags = _eflags;
1144 ctxt->vcpu->rip = _eip;
1145
1146done:
1147 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1148
1149special_insn:
1150 if (twobyte)
1151 goto twobyte_special_insn;
Laurent Viviere70669a2007-08-05 10:36:40 +03001152 switch(b) {
1153 case 0x6c: /* insb */
1154 case 0x6d: /* insw/insd */
Laurent Vivier3090dd72007-08-05 10:43:32 +03001155 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
Laurent Viviere70669a2007-08-05 10:36:40 +03001156 1, /* in */
1157 (d & ByteOp) ? 1 : op_bytes, /* size */
1158 rep_prefix ?
1159 address_mask(_regs[VCPU_REGS_RCX]) : 1, /* count */
Laurent Viviere70669a2007-08-05 10:36:40 +03001160 (_eflags & EFLG_DF), /* down */
1161 register_address(ctxt->es_base,
1162 _regs[VCPU_REGS_RDI]), /* address */
1163 rep_prefix,
1164 _regs[VCPU_REGS_RDX] /* port */
1165 ) == 0)
1166 return -1;
1167 return 0;
1168 case 0x6e: /* outsb */
1169 case 0x6f: /* outsw/outsd */
Laurent Vivier3090dd72007-08-05 10:43:32 +03001170 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
Laurent Viviere70669a2007-08-05 10:36:40 +03001171 0, /* in */
1172 (d & ByteOp) ? 1 : op_bytes, /* size */
1173 rep_prefix ?
1174 address_mask(_regs[VCPU_REGS_RCX]) : 1, /* count */
Laurent Viviere70669a2007-08-05 10:36:40 +03001175 (_eflags & EFLG_DF), /* down */
1176 register_address(override_base ?
1177 *override_base : ctxt->ds_base,
1178 _regs[VCPU_REGS_RSI]), /* address */
1179 rep_prefix,
1180 _regs[VCPU_REGS_RDX] /* port */
1181 ) == 0)
1182 return -1;
1183 return 0;
1184 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001185 if (rep_prefix) {
1186 if (_regs[VCPU_REGS_RCX] == 0) {
1187 ctxt->vcpu->rip = _eip;
1188 goto done;
1189 }
1190 _regs[VCPU_REGS_RCX]--;
1191 _eip = ctxt->vcpu->rip;
1192 }
1193 switch (b) {
1194 case 0xa4 ... 0xa5: /* movs */
1195 dst.type = OP_MEM;
1196 dst.bytes = (d & ByteOp) ? 1 : op_bytes;
1197 dst.ptr = (unsigned long *)register_address(ctxt->es_base,
1198 _regs[VCPU_REGS_RDI]);
1199 if ((rc = ops->read_emulated(register_address(
1200 override_base ? *override_base : ctxt->ds_base,
Laurent Viviercebff022007-07-30 13:35:24 +03001201 _regs[VCPU_REGS_RSI]), &dst.val, dst.bytes, ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001202 goto done;
1203 register_address_increment(_regs[VCPU_REGS_RSI],
1204 (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
1205 register_address_increment(_regs[VCPU_REGS_RDI],
1206 (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
1207 break;
1208 case 0xa6 ... 0xa7: /* cmps */
1209 DPRINTF("Urk! I don't handle CMPS.\n");
1210 goto cannot_emulate;
1211 case 0xaa ... 0xab: /* stos */
1212 dst.type = OP_MEM;
1213 dst.bytes = (d & ByteOp) ? 1 : op_bytes;
1214 dst.ptr = (unsigned long *)cr2;
1215 dst.val = _regs[VCPU_REGS_RAX];
1216 register_address_increment(_regs[VCPU_REGS_RDI],
1217 (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
1218 break;
1219 case 0xac ... 0xad: /* lods */
1220 dst.type = OP_REG;
1221 dst.bytes = (d & ByteOp) ? 1 : op_bytes;
1222 dst.ptr = (unsigned long *)&_regs[VCPU_REGS_RAX];
Laurent Viviercebff022007-07-30 13:35:24 +03001223 if ((rc = ops->read_emulated(cr2, &dst.val, dst.bytes,
1224 ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001225 goto done;
1226 register_address_increment(_regs[VCPU_REGS_RSI],
1227 (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
1228 break;
1229 case 0xae ... 0xaf: /* scas */
1230 DPRINTF("Urk! I don't handle SCAS.\n");
1231 goto cannot_emulate;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03001232 case 0xf4: /* hlt */
1233 ctxt->vcpu->halt_request = 1;
1234 goto done;
Nitin A Kambled9413cd2007-06-19 11:21:15 +03001235 case 0xc3: /* ret */
1236 dst.ptr = &_eip;
1237 goto pop_instruction;
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +03001238 case 0x58 ... 0x5f: /* pop reg */
1239 dst.ptr = (unsigned long *)&_regs[b & 0x7];
1240
Nitin A Kambled9413cd2007-06-19 11:21:15 +03001241pop_instruction:
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +03001242 if ((rc = ops->read_std(register_address(ctxt->ss_base,
Laurent Viviercebff022007-07-30 13:35:24 +03001243 _regs[VCPU_REGS_RSP]), dst.ptr, op_bytes, ctxt->vcpu))
1244 != 0)
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +03001245 goto done;
1246
Nitin A Kambled9413cd2007-06-19 11:21:15 +03001247 register_address_increment(_regs[VCPU_REGS_RSP], op_bytes);
Luca Tettamanti02c03a32007-06-19 22:41:20 +02001248 no_wb = 1; /* Disable writeback. */
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +03001249 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001250 }
1251 goto writeback;
1252
1253twobyte_insn:
1254 switch (b) {
1255 case 0x01: /* lgdt, lidt, lmsw */
Aurelien Jarnod37c8552007-07-25 10:19:54 +02001256 /* Disable writeback. */
1257 no_wb = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001258 switch (modrm_reg) {
1259 u16 size;
1260 unsigned long address;
1261
1262 case 2: /* lgdt */
1263 rc = read_descriptor(ctxt, ops, src.ptr,
1264 &size, &address, op_bytes);
1265 if (rc)
1266 goto done;
1267 realmode_lgdt(ctxt->vcpu, size, address);
1268 break;
1269 case 3: /* lidt */
1270 rc = read_descriptor(ctxt, ops, src.ptr,
1271 &size, &address, op_bytes);
1272 if (rc)
1273 goto done;
1274 realmode_lidt(ctxt->vcpu, size, address);
1275 break;
1276 case 4: /* smsw */
1277 if (modrm_mod != 3)
1278 goto cannot_emulate;
1279 *(u16 *)&_regs[modrm_rm]
1280 = realmode_get_cr(ctxt->vcpu, 0);
1281 break;
1282 case 6: /* lmsw */
1283 if (modrm_mod != 3)
1284 goto cannot_emulate;
1285 realmode_lmsw(ctxt->vcpu, (u16)modrm_val, &_eflags);
1286 break;
1287 case 7: /* invlpg*/
1288 emulate_invlpg(ctxt->vcpu, cr2);
1289 break;
1290 default:
1291 goto cannot_emulate;
1292 }
1293 break;
1294 case 0x21: /* mov from dr to reg */
Avi Kivitybac27d32007-08-05 10:16:11 +03001295 no_wb = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001296 if (modrm_mod != 3)
1297 goto cannot_emulate;
1298 rc = emulator_get_dr(ctxt, modrm_reg, &_regs[modrm_rm]);
1299 break;
1300 case 0x23: /* mov from reg to dr */
Avi Kivitybac27d32007-08-05 10:16:11 +03001301 no_wb = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001302 if (modrm_mod != 3)
1303 goto cannot_emulate;
1304 rc = emulator_set_dr(ctxt, modrm_reg, _regs[modrm_rm]);
1305 break;
1306 case 0x40 ... 0x4f: /* cmov */
1307 dst.val = dst.orig_val = src.val;
Avi Kivitye3243452007-07-20 12:30:58 +03001308 no_wb = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001309 /*
1310 * First, assume we're decoding an even cmov opcode
1311 * (lsb == 0).
1312 */
1313 switch ((b & 15) >> 1) {
1314 case 0: /* cmovo */
Avi Kivitye3243452007-07-20 12:30:58 +03001315 no_wb = (_eflags & EFLG_OF) ? 0 : 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001316 break;
1317 case 1: /* cmovb/cmovc/cmovnae */
Avi Kivitye3243452007-07-20 12:30:58 +03001318 no_wb = (_eflags & EFLG_CF) ? 0 : 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001319 break;
1320 case 2: /* cmovz/cmove */
Avi Kivitye3243452007-07-20 12:30:58 +03001321 no_wb = (_eflags & EFLG_ZF) ? 0 : 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001322 break;
1323 case 3: /* cmovbe/cmovna */
Avi Kivitye3243452007-07-20 12:30:58 +03001324 no_wb = (_eflags & (EFLG_CF | EFLG_ZF)) ? 0 : 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001325 break;
1326 case 4: /* cmovs */
Avi Kivitye3243452007-07-20 12:30:58 +03001327 no_wb = (_eflags & EFLG_SF) ? 0 : 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001328 break;
1329 case 5: /* cmovp/cmovpe */
Avi Kivitye3243452007-07-20 12:30:58 +03001330 no_wb = (_eflags & EFLG_PF) ? 0 : 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001331 break;
1332 case 7: /* cmovle/cmovng */
Avi Kivitye3243452007-07-20 12:30:58 +03001333 no_wb = (_eflags & EFLG_ZF) ? 0 : 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001334 /* fall through */
1335 case 6: /* cmovl/cmovnge */
Avi Kivitye3243452007-07-20 12:30:58 +03001336 no_wb &= (!(_eflags & EFLG_SF) !=
1337 !(_eflags & EFLG_OF)) ? 0 : 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001338 break;
1339 }
1340 /* Odd cmov opcodes (lsb == 1) have inverted sense. */
Avi Kivitye3243452007-07-20 12:30:58 +03001341 no_wb ^= b & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001342 break;
1343 case 0xb0 ... 0xb1: /* cmpxchg */
1344 /*
1345 * Save real source value, then compare EAX against
1346 * destination.
1347 */
1348 src.orig_val = src.val;
1349 src.val = _regs[VCPU_REGS_RAX];
1350 emulate_2op_SrcV("cmp", src, dst, _eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001351 if (_eflags & EFLG_ZF) {
1352 /* Success: write back to memory. */
1353 dst.val = src.orig_val;
1354 } else {
1355 /* Failure: write the value we saw to EAX. */
1356 dst.type = OP_REG;
1357 dst.ptr = (unsigned long *)&_regs[VCPU_REGS_RAX];
1358 }
1359 break;
1360 case 0xa3:
1361 bt: /* bt */
1362 src.val &= (dst.bytes << 3) - 1; /* only subword offset */
1363 emulate_2op_SrcV_nobyte("bt", src, dst, _eflags);
1364 break;
1365 case 0xb3:
1366 btr: /* btr */
1367 src.val &= (dst.bytes << 3) - 1; /* only subword offset */
1368 emulate_2op_SrcV_nobyte("btr", src, dst, _eflags);
1369 break;
1370 case 0xab:
1371 bts: /* bts */
1372 src.val &= (dst.bytes << 3) - 1; /* only subword offset */
1373 emulate_2op_SrcV_nobyte("bts", src, dst, _eflags);
1374 break;
1375 case 0xb6 ... 0xb7: /* movzx */
1376 dst.bytes = op_bytes;
1377 dst.val = (d & ByteOp) ? (u8) src.val : (u16) src.val;
1378 break;
1379 case 0xbb:
1380 btc: /* btc */
1381 src.val &= (dst.bytes << 3) - 1; /* only subword offset */
1382 emulate_2op_SrcV_nobyte("btc", src, dst, _eflags);
1383 break;
1384 case 0xba: /* Grp8 */
1385 switch (modrm_reg & 3) {
1386 case 0:
1387 goto bt;
1388 case 1:
1389 goto bts;
1390 case 2:
1391 goto btr;
1392 case 3:
1393 goto btc;
1394 }
1395 break;
1396 case 0xbe ... 0xbf: /* movsx */
1397 dst.bytes = op_bytes;
1398 dst.val = (d & ByteOp) ? (s8) src.val : (s16) src.val;
1399 break;
1400 }
1401 goto writeback;
1402
1403twobyte_special_insn:
1404 /* Disable writeback. */
Luca Tettamanti02c03a32007-06-19 22:41:20 +02001405 no_wb = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001406 switch (b) {
Avi Kivity687fdbf2007-05-24 11:17:33 +03001407 case 0x09: /* wbinvd */
1408 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001409 case 0x0d: /* GrpP (prefetch) */
1410 case 0x18: /* Grp16 (prefetch/nop) */
1411 break;
1412 case 0x06:
1413 emulate_clts(ctxt->vcpu);
1414 break;
1415 case 0x20: /* mov cr, reg */
1416 if (modrm_mod != 3)
1417 goto cannot_emulate;
1418 _regs[modrm_rm] = realmode_get_cr(ctxt->vcpu, modrm_reg);
1419 break;
1420 case 0x22: /* mov reg, cr */
1421 if (modrm_mod != 3)
1422 goto cannot_emulate;
1423 realmode_set_cr(ctxt->vcpu, modrm_reg, modrm_val, &_eflags);
1424 break;
Avi Kivity35f3f282007-07-17 14:20:30 +03001425 case 0x30:
1426 /* wrmsr */
1427 msr_data = (u32)_regs[VCPU_REGS_RAX]
1428 | ((u64)_regs[VCPU_REGS_RDX] << 32);
1429 rc = kvm_set_msr(ctxt->vcpu, _regs[VCPU_REGS_RCX], msr_data);
1430 if (rc) {
1431 kvm_arch_ops->inject_gp(ctxt->vcpu, 0);
1432 _eip = ctxt->vcpu->rip;
1433 }
1434 rc = X86EMUL_CONTINUE;
1435 break;
1436 case 0x32:
1437 /* rdmsr */
1438 rc = kvm_get_msr(ctxt->vcpu, _regs[VCPU_REGS_RCX], &msr_data);
1439 if (rc) {
1440 kvm_arch_ops->inject_gp(ctxt->vcpu, 0);
1441 _eip = ctxt->vcpu->rip;
1442 } else {
1443 _regs[VCPU_REGS_RAX] = (u32)msr_data;
1444 _regs[VCPU_REGS_RDX] = msr_data >> 32;
1445 }
1446 rc = X86EMUL_CONTINUE;
1447 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001448 case 0xc7: /* Grp9 (cmpxchg8b) */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001449 {
Avi Kivity4c690a12007-04-22 15:28:19 +03001450 u64 old, new;
Laurent Viviercebff022007-07-30 13:35:24 +03001451 if ((rc = ops->read_emulated(cr2, &old, 8, ctxt->vcpu))
1452 != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001453 goto done;
1454 if (((u32) (old >> 0) != (u32) _regs[VCPU_REGS_RAX]) ||
1455 ((u32) (old >> 32) != (u32) _regs[VCPU_REGS_RDX])) {
1456 _regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1457 _regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1458 _eflags &= ~EFLG_ZF;
1459 } else {
Avi Kivity4c690a12007-04-22 15:28:19 +03001460 new = ((u64)_regs[VCPU_REGS_RCX] << 32)
1461 | (u32) _regs[VCPU_REGS_RBX];
1462 if ((rc = ops->cmpxchg_emulated(cr2, &old,
Laurent Viviercebff022007-07-30 13:35:24 +03001463 &new, 8, ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001464 goto done;
1465 _eflags |= EFLG_ZF;
1466 }
1467 break;
1468 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001469 }
1470 goto writeback;
1471
1472cannot_emulate:
1473 DPRINTF("Cannot emulate %02x\n", b);
1474 return -1;
1475}
1476
1477#ifdef __XEN__
1478
1479#include <asm/mm.h>
1480#include <asm/uaccess.h>
1481
1482int
1483x86_emulate_read_std(unsigned long addr,
1484 unsigned long *val,
1485 unsigned int bytes, struct x86_emulate_ctxt *ctxt)
1486{
1487 unsigned int rc;
1488
1489 *val = 0;
1490
1491 if ((rc = copy_from_user((void *)val, (void *)addr, bytes)) != 0) {
1492 propagate_page_fault(addr + bytes - rc, 0); /* read fault */
1493 return X86EMUL_PROPAGATE_FAULT;
1494 }
1495
1496 return X86EMUL_CONTINUE;
1497}
1498
1499int
1500x86_emulate_write_std(unsigned long addr,
1501 unsigned long val,
1502 unsigned int bytes, struct x86_emulate_ctxt *ctxt)
1503{
1504 unsigned int rc;
1505
1506 if ((rc = copy_to_user((void *)addr, (void *)&val, bytes)) != 0) {
1507 propagate_page_fault(addr + bytes - rc, PGERR_write_access);
1508 return X86EMUL_PROPAGATE_FAULT;
1509 }
1510
1511 return X86EMUL_CONTINUE;
1512}
1513
1514#endif