blob: 8ad453af2c640b8d6b403917e2c9f5c42e627d60 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +04002 * Copyright 2000, 2007-2008 MontaVista Software Inc.
3 * Author: MontaVista Software, Inc. <source@mvista.com
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * Updates to 2.6, Pete Popov, Embedded Alley Solutions, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 *
12 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
13 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
14 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
15 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
16 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
17 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
18 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
19 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
20 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
21 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
22 *
23 * You should have received a copy of the GNU General Public License along
24 * with this program; if not, write to the Free Software Foundation, Inc.,
25 * 675 Mass Ave, Cambridge, MA 02139, USA.
26 */
Sergei Shtylyovce28f942008-04-23 22:43:55 +040027
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/ioport.h>
Pete Popovefe29c02005-09-15 23:42:27 +000030#include <linux/module.h>
Ralf Baechlefcdb27a2006-01-18 17:37:07 +000031#include <linux/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/mipsregs.h>
34#include <asm/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/time.h>
36
Yoichi Yuasa25b31cb2007-10-15 19:11:24 +090037#include <au1000.h>
Yoichi Yuasa25b31cb2007-10-15 19:11:24 +090038
Linus Torvalds1da177e2005-04-16 15:20:36 -070039extern void __init board_setup(void);
40extern void au1000_restart(char *);
41extern void au1000_halt(void);
42extern void au1000_power_off(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070043extern void set_cpuspec(void);
44
Ralf Baechle2925aba2006-06-18 01:32:22 +010045void __init plat_mem_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070046{
Manuel Lauss71793802008-12-21 09:26:16 +010047 _machine_restart = au1000_restart;
48 _machine_halt = au1000_halt;
49 pm_power_off = au1000_power_off;
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 board_setup(); /* board specific setup */
52
Manuel Lauss074cf652008-12-21 09:26:21 +010053 if (au1xxx_cpu_needs_config_od())
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +040054 /* Various early Au1xx0 errata corrected by this */
55 set_c0_config(1 << 19); /* Set Config[OD] */
56 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 /* Clear to obtain best system bus performance */
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +040058 clear_c0_config(1 << 19); /* Clear Config[OD] */
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 /* IO/MEM resources. */
61 set_io_port_base(0);
62 ioport_resource.start = IOPORT_RESOURCE_START;
63 ioport_resource.end = IOPORT_RESOURCE_END;
64 iomem_resource.start = IOMEM_RESOURCE_START;
65 iomem_resource.end = IOMEM_RESOURCE_END;
Linus Torvalds1da177e2005-04-16 15:20:36 -070066}
67
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#if defined(CONFIG_64BIT_PHYS_ADDR)
69/* This routine should be valid for all Au1x based boards */
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +000070phys_t __fixup_bigphys_addr(phys_t phys_addr, phys_t size)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071{
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +040072 /* Don't fixup 36-bit addresses */
Ralf Baechle722b05a2006-11-07 10:22:31 +000073 if ((phys_addr >> 32) != 0)
74 return phys_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76#ifdef CONFIG_PCI
Ralf Baechle722b05a2006-11-07 10:22:31 +000077 {
Sergei Shtylyovb87bb402007-12-10 20:36:50 +030078 u32 start = (u32)Au1500_PCI_MEM_START;
79 u32 end = (u32)Au1500_PCI_MEM_END;
Ralf Baechle722b05a2006-11-07 10:22:31 +000080
Sergei Shtylyovb87bb402007-12-10 20:36:50 +030081 /* Check for PCI memory window */
82 if (phys_addr >= start && (phys_addr + size - 1) <= end)
Ralf Baechle722b05a2006-11-07 10:22:31 +000083 return (phys_t)
84 ((phys_addr - start) + Au1500_PCI_MEM_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 }
86#endif
87
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +040088 /*
89 * All Au1xx0 SOCs have a PCMCIA controller.
90 * We setup our 32-bit pseudo addresses to be equal to the
91 * 36-bit addr >> 4, to make it easier to check the address
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 * and fix it.
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +040093 * The PCMCIA socket 0 physical attribute address is 0xF 4000 0000.
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 * The pseudo address we use is 0xF400 0000. Any address over
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +040095 * 0xF400 0000 is a PCMCIA pseudo address.
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 */
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +040097 if ((phys_addr >= 0xF4000000) && (phys_addr < 0xFFFFFFFF))
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 return (phys_t)(phys_addr << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100 /* default nop */
101 return phys_addr;
102}
Pete Popovefe29c02005-09-15 23:42:27 +0000103EXPORT_SYMBOL(__fixup_bigphys_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104#endif