blob: ac904c2ea058122d3d3e389f6e43a7eda5917a6c [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Russell Kingfced80c2008-09-06 12:10:45 +010038#include <linux/io.h>
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053039#include <linux/slab.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053040#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053041#include <linux/pm_runtime.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053042
Tony Lindgrence491cf2009-10-20 09:40:47 -070043#include <plat/dmtimer.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010044
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053045static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053046static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010047
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053048/**
49 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
50 * @timer: timer pointer over which read operation to perform
51 * @reg: lowest byte holds the register offset
52 *
53 * The posted mode bit is encoded in reg. Note that in posted mode write
54 * pending bit must be checked. Otherwise a read of a non completed write
55 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030056 */
57static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010058{
Tony Lindgrenee17f112011-09-16 15:44:20 -070059 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
60 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070061}
62
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053063/**
64 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
65 * @timer: timer pointer over which write operation is to perform
66 * @reg: lowest byte holds the register offset
67 * @value: data to write into the register
68 *
69 * The posted mode bit is encoded in reg. Note that in posted mode the write
70 * pending bit must be checked. Otherwise a write on a register which has a
71 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030072 */
73static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
74 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070075{
Tony Lindgrenee17f112011-09-16 15:44:20 -070076 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
77 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010078}
79
Timo Teras77900a22006-06-26 16:16:12 -070080static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +010081{
Timo Teras77900a22006-06-26 16:16:12 -070082 int c;
83
Tony Lindgrenee17f112011-09-16 15:44:20 -070084 if (!timer->sys_stat)
85 return;
86
Timo Teras77900a22006-06-26 16:16:12 -070087 c = 0;
Tony Lindgrenee17f112011-09-16 15:44:20 -070088 while (!(__raw_readl(timer->sys_stat) & 1)) {
Timo Teras77900a22006-06-26 16:16:12 -070089 c++;
90 if (c > 100000) {
91 printk(KERN_ERR "Timer failed to reset\n");
92 return;
93 }
94 }
Tony Lindgren92105bb2005-09-07 17:20:26 +010095}
96
Timo Teras77900a22006-06-26 16:16:12 -070097static void omap_dm_timer_reset(struct omap_dm_timer *timer)
98{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053099 if (timer->pdev->id != 1) {
Timo Terase32f7ec2006-06-26 16:16:13 -0700100 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
101 omap_dm_timer_wait_for_reset(timer);
102 }
Timo Teras77900a22006-06-26 16:16:12 -0700103
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530104 __omap_dm_timer_reset(timer, 0, 0);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300105 timer->posted = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700106}
107
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530108int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700109{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530110 struct dmtimer_platform_data *pdata = timer->pdev->dev.platform_data;
111 int ret;
112
113 timer->fclk = clk_get(&timer->pdev->dev, "fck");
114 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
115 timer->fclk = NULL;
116 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
117 return -EINVAL;
118 }
119
Timo Teras12583a72006-09-25 12:41:42 +0300120 omap_dm_timer_enable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530121
122 if (pdata->needs_manual_reset)
123 omap_dm_timer_reset(timer);
124
125 ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
126
127 timer->posted = 1;
128 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700129}
130
131struct omap_dm_timer *omap_dm_timer_request(void)
132{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530133 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700134 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530135 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700136
137 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530138 list_for_each_entry(t, &omap_timer_list, node) {
139 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700140 continue;
141
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530142 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700143 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700144 break;
145 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530146
147 if (timer) {
148 ret = omap_dm_timer_prepare(timer);
149 if (ret) {
150 timer->reserved = 0;
151 timer = NULL;
152 }
153 }
Timo Teras77900a22006-06-26 16:16:12 -0700154 spin_unlock_irqrestore(&dm_timer_lock, flags);
155
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530156 if (!timer)
157 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700158
Timo Teras77900a22006-06-26 16:16:12 -0700159 return timer;
160}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700161EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700162
163struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100164{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530165 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700166 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530167 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100168
Timo Teras77900a22006-06-26 16:16:12 -0700169 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530170 list_for_each_entry(t, &omap_timer_list, node) {
171 if (t->pdev->id == id && !t->reserved) {
172 timer = t;
173 timer->reserved = 1;
174 break;
175 }
Timo Teras77900a22006-06-26 16:16:12 -0700176 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100177
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530178 if (timer) {
179 ret = omap_dm_timer_prepare(timer);
180 if (ret) {
181 timer->reserved = 0;
182 timer = NULL;
183 }
184 }
Timo Teras77900a22006-06-26 16:16:12 -0700185 spin_unlock_irqrestore(&dm_timer_lock, flags);
186
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530187 if (!timer)
188 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700189
Timo Teras77900a22006-06-26 16:16:12 -0700190 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100191}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700192EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100193
Timo Teras77900a22006-06-26 16:16:12 -0700194void omap_dm_timer_free(struct omap_dm_timer *timer)
195{
Timo Teras12583a72006-09-25 12:41:42 +0300196 omap_dm_timer_disable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530197 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300198
Timo Teras77900a22006-06-26 16:16:12 -0700199 WARN_ON(!timer->reserved);
200 timer->reserved = 0;
201}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700202EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700203
Timo Teras12583a72006-09-25 12:41:42 +0300204void omap_dm_timer_enable(struct omap_dm_timer *timer)
205{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530206 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300207}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700208EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300209
210void omap_dm_timer_disable(struct omap_dm_timer *timer)
211{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530212 pm_runtime_put(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300213}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700214EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300215
Timo Teras77900a22006-06-26 16:16:12 -0700216int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
217{
218 return timer->irq;
219}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700220EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700221
222#if defined(CONFIG_ARCH_OMAP1)
223
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100224/**
225 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
226 * @inputmask: current value of idlect mask
227 */
228__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
229{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530230 int i = 0;
231 struct omap_dm_timer *timer = NULL;
232 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100233
234 /* If ARMXOR cannot be idled this function call is unnecessary */
235 if (!(inputmask & (1 << 1)))
236 return inputmask;
237
238 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530239 spin_lock_irqsave(&dm_timer_lock, flags);
240 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700241 u32 l;
242
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530243 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700244 if (l & OMAP_TIMER_CTRL_ST) {
245 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100246 inputmask &= ~(1 << 1);
247 else
248 inputmask &= ~(1 << 2);
249 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530250 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700251 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530252 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100253
254 return inputmask;
255}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700256EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100257
Tony Lindgren140455f2010-02-12 12:26:48 -0800258#else
Timo Teras77900a22006-06-26 16:16:12 -0700259
260struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
261{
Timo Terasfa4bb622006-09-25 12:41:35 +0300262 return timer->fclk;
Timo Teras77900a22006-06-26 16:16:12 -0700263}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700264EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700265
266__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
267{
268 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800269
270 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700271}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700272EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700273
274#endif
275
276void omap_dm_timer_trigger(struct omap_dm_timer *timer)
277{
278 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
279}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700280EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700281
282void omap_dm_timer_start(struct omap_dm_timer *timer)
283{
284 u32 l;
285
286 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
287 if (!(l & OMAP_TIMER_CTRL_ST)) {
288 l |= OMAP_TIMER_CTRL_ST;
289 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
290 }
291}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700292EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700293
294void omap_dm_timer_stop(struct omap_dm_timer *timer)
295{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700296 unsigned long rate = 0;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530297 struct dmtimer_platform_data *pdata = timer->pdev->dev.platform_data;
Timo Teras77900a22006-06-26 16:16:12 -0700298
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530299 if (!pdata->needs_manual_reset)
300 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700301
Tony Lindgrenee17f112011-09-16 15:44:20 -0700302 __omap_dm_timer_stop(timer, timer->posted, rate);
Timo Teras77900a22006-06-26 16:16:12 -0700303}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700304EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700305
Paul Walmsleyf2480762009-04-23 21:11:10 -0600306int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100307{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530308 int ret;
309 struct dmtimer_platform_data *pdata = timer->pdev->dev.platform_data;
310
Timo Teras77900a22006-06-26 16:16:12 -0700311 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600312 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700313
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530314 omap_dm_timer_disable(timer);
315 ret = pdata->set_timer_src(timer->pdev, source);
316 omap_dm_timer_enable(timer);
317
318 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700319}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700320EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700321
Timo Teras77900a22006-06-26 16:16:12 -0700322void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
323 unsigned int load)
324{
325 u32 l;
326
327 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
328 if (autoreload)
329 l |= OMAP_TIMER_CTRL_AR;
330 else
331 l &= ~OMAP_TIMER_CTRL_AR;
332 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
333 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300334
Timo Teras77900a22006-06-26 16:16:12 -0700335 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
336}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700337EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700338
Richard Woodruff3fddd092008-07-03 12:24:30 +0300339/* Optimized set_load which removes costly spin wait in timer_start */
340void omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
341 unsigned int load)
342{
343 u32 l;
344
345 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800346 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300347 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800348 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
349 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300350 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800351 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300352 l |= OMAP_TIMER_CTRL_ST;
353
Tony Lindgrenee17f112011-09-16 15:44:20 -0700354 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300355}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700356EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300357
Timo Teras77900a22006-06-26 16:16:12 -0700358void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
359 unsigned int match)
360{
361 u32 l;
362
363 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700364 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700365 l |= OMAP_TIMER_CTRL_CE;
366 else
367 l &= ~OMAP_TIMER_CTRL_CE;
368 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
369 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100370}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700371EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100372
Timo Teras77900a22006-06-26 16:16:12 -0700373void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
374 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100375{
Timo Teras77900a22006-06-26 16:16:12 -0700376 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100377
Timo Teras77900a22006-06-26 16:16:12 -0700378 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
379 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
380 OMAP_TIMER_CTRL_PT | (0x03 << 10));
381 if (def_on)
382 l |= OMAP_TIMER_CTRL_SCPWM;
383 if (toggle)
384 l |= OMAP_TIMER_CTRL_PT;
385 l |= trigger << 10;
386 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
387}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700388EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700389
390void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
391{
392 u32 l;
393
394 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
395 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
396 if (prescaler >= 0x00 && prescaler <= 0x07) {
397 l |= OMAP_TIMER_CTRL_PRE;
398 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100399 }
Timo Teras77900a22006-06-26 16:16:12 -0700400 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100401}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700402EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100403
404void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700405 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100406{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700407 __omap_dm_timer_int_enable(timer, value);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100408}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700409EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100410
411unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
412{
Timo Terasfa4bb622006-09-25 12:41:35 +0300413 unsigned int l;
414
Tony Lindgrenee17f112011-09-16 15:44:20 -0700415 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300416
417 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100418}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700419EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100420
421void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
422{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700423 __omap_dm_timer_write_status(timer, value);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100424}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700425EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100426
Tony Lindgren92105bb2005-09-07 17:20:26 +0100427unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
428{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700429 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100430}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700431EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100432
Timo Teras83379c82006-06-26 16:16:23 -0700433void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
434{
Timo Terasfa4bb622006-09-25 12:41:35 +0300435 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Timo Teras83379c82006-06-26 16:16:23 -0700436}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700437EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700438
Timo Teras77900a22006-06-26 16:16:12 -0700439int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100440{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530441 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100442
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530443 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530444 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300445 continue;
446
Timo Teras77900a22006-06-26 16:16:12 -0700447 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300448 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700449 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300450 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100451 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100452 return 0;
453}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700454EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100455
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530456/**
457 * omap_dm_timer_probe - probe function called for every registered device
458 * @pdev: pointer to current timer platform device
459 *
460 * Called by driver framework at the end of device registration for all
461 * timer devices.
462 */
463static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
464{
465 int ret;
466 unsigned long flags;
467 struct omap_dm_timer *timer;
468 struct resource *mem, *irq, *ioarea;
469 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
470
471 if (!pdata) {
472 dev_err(&pdev->dev, "%s: no platform data.\n", __func__);
473 return -ENODEV;
474 }
475
476 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
477 if (unlikely(!irq)) {
478 dev_err(&pdev->dev, "%s: no IRQ resource.\n", __func__);
479 return -ENODEV;
480 }
481
482 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
483 if (unlikely(!mem)) {
484 dev_err(&pdev->dev, "%s: no memory resource.\n", __func__);
485 return -ENODEV;
486 }
487
488 ioarea = request_mem_region(mem->start, resource_size(mem),
489 pdev->name);
490 if (!ioarea) {
491 dev_err(&pdev->dev, "%s: region already claimed.\n", __func__);
492 return -EBUSY;
493 }
494
495 timer = kzalloc(sizeof(struct omap_dm_timer), GFP_KERNEL);
496 if (!timer) {
497 dev_err(&pdev->dev, "%s: no memory for omap_dm_timer.\n",
498 __func__);
499 ret = -ENOMEM;
500 goto err_free_ioregion;
501 }
502
503 timer->io_base = ioremap(mem->start, resource_size(mem));
504 if (!timer->io_base) {
505 dev_err(&pdev->dev, "%s: ioremap failed.\n", __func__);
506 ret = -ENOMEM;
507 goto err_free_mem;
508 }
509
510 timer->id = pdev->id;
511 timer->irq = irq->start;
512 timer->pdev = pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530513
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530514 /* Skip pm_runtime_enable for OMAP1 */
515 if (!pdata->needs_manual_reset) {
516 pm_runtime_enable(&pdev->dev);
517 pm_runtime_irq_safe(&pdev->dev);
518 }
519
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530520 /* add the timer element to the list */
521 spin_lock_irqsave(&dm_timer_lock, flags);
522 list_add_tail(&timer->node, &omap_timer_list);
523 spin_unlock_irqrestore(&dm_timer_lock, flags);
524
525 dev_dbg(&pdev->dev, "Device Probed.\n");
526
527 return 0;
528
529err_free_mem:
530 kfree(timer);
531
532err_free_ioregion:
533 release_mem_region(mem->start, resource_size(mem));
534
535 return ret;
536}
537
538/**
539 * omap_dm_timer_remove - cleanup a registered timer device
540 * @pdev: pointer to current timer platform device
541 *
542 * Called by driver framework whenever a timer device is unregistered.
543 * In addition to freeing platform resources it also deletes the timer
544 * entry from the local list.
545 */
546static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
547{
548 struct omap_dm_timer *timer;
549 unsigned long flags;
550 int ret = -EINVAL;
551
552 spin_lock_irqsave(&dm_timer_lock, flags);
553 list_for_each_entry(timer, &omap_timer_list, node)
554 if (timer->pdev->id == pdev->id) {
555 list_del(&timer->node);
556 kfree(timer);
557 ret = 0;
558 break;
559 }
560 spin_unlock_irqrestore(&dm_timer_lock, flags);
561
562 return ret;
563}
564
565static struct platform_driver omap_dm_timer_driver = {
566 .probe = omap_dm_timer_probe,
567 .remove = omap_dm_timer_remove,
568 .driver = {
569 .name = "omap_timer",
570 },
571};
572
573static int __init omap_dm_timer_driver_init(void)
574{
575 return platform_driver_register(&omap_dm_timer_driver);
576}
577
578static void __exit omap_dm_timer_driver_exit(void)
579{
580 platform_driver_unregister(&omap_dm_timer_driver);
581}
582
583early_platform_init("earlytimer", &omap_dm_timer_driver);
584module_init(omap_dm_timer_driver_init);
585module_exit(omap_dm_timer_driver_exit);
586
587MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
588MODULE_LICENSE("GPL");
589MODULE_ALIAS("platform:" DRIVER_NAME);
590MODULE_AUTHOR("Texas Instruments Inc");