blob: 12612127a08718e71b0c6ca07881fedd9eb4e31d [file] [log] [blame]
Dhananjay Phadked9e651b2008-07-21 19:44:08 -07001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Dhananjay Phadke13af7a62009-09-11 11:28:15 +00003 * Copyright (C) 2009 - QLogic Corporation.
Dhananjay Phadked9e651b2008-07-21 19:44:08 -07004 * All rights reserved.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
19 * MA 02111-1307, USA.
20 *
21 * The full GNU General Public License is included in this distribution
Amit Kumar Salecha4d21fef2010-01-14 01:53:23 +000022 * in the file called "COPYING".
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070023 *
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070024 */
25
26#include "netxen_nic_hw.h"
27#include "netxen_nic.h"
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070028
29#define NXHAL_VERSION 1
30
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070031static u32
32netxen_poll_rsp(struct netxen_adapter *adapter)
33{
Dhananjay Phadke2edbb452009-01-14 20:47:30 -080034 u32 rsp = NX_CDRP_RSP_OK;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070035 int timeout = 0;
36
37 do {
38 /* give atleast 1ms for firmware to respond */
39 msleep(1);
40
41 if (++timeout > NX_OS_CRB_RETRY_COUNT)
42 return NX_CDRP_RSP_TIMEOUT;
43
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +000044 rsp = NXRD32(adapter, NX_CDRP_CRB_OFFSET);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070045 } while (!NX_CDRP_IS_RSP(rsp));
46
47 return rsp;
48}
49
50static u32
51netxen_issue_cmd(struct netxen_adapter *adapter,
52 u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd)
53{
54 u32 rsp;
55 u32 signature = 0;
56 u32 rcode = NX_RCODE_SUCCESS;
57
58 signature = NX_CDRP_SIGNATURE_MAKE(pci_fn, version);
59
60 /* Acquire semaphore before accessing CRB */
61 if (netxen_api_lock(adapter))
62 return NX_RCODE_TIMEOUT;
63
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +000064 NXWR32(adapter, NX_SIGN_CRB_OFFSET, signature);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070065
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +000066 NXWR32(adapter, NX_ARG1_CRB_OFFSET, arg1);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070067
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +000068 NXWR32(adapter, NX_ARG2_CRB_OFFSET, arg2);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070069
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +000070 NXWR32(adapter, NX_ARG3_CRB_OFFSET, arg3);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070071
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +000072 NXWR32(adapter, NX_CDRP_CRB_OFFSET, NX_CDRP_FORM_CMD(cmd));
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070073
74 rsp = netxen_poll_rsp(adapter);
75
76 if (rsp == NX_CDRP_RSP_TIMEOUT) {
77 printk(KERN_ERR "%s: card response timeout.\n",
78 netxen_nic_driver_name);
79
80 rcode = NX_RCODE_TIMEOUT;
81 } else if (rsp == NX_CDRP_RSP_FAIL) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +000082 rcode = NXRD32(adapter, NX_ARG1_CRB_OFFSET);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070083
84 printk(KERN_ERR "%s: failed card response code:0x%x\n",
85 netxen_nic_driver_name, rcode);
86 }
87
88 /* Release semaphore */
89 netxen_api_unlock(adapter);
90
91 return rcode;
92}
93
Dhananjay Phadke9ad27642008-08-01 03:14:59 -070094int
95nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070096{
97 u32 rcode = NX_RCODE_SUCCESS;
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +000098 struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -070099
100 if (recv_ctx->state == NX_HOST_CTX_STATE_ACTIVE)
101 rcode = netxen_issue_cmd(adapter,
102 adapter->ahw.pci_func,
103 NXHAL_VERSION,
104 recv_ctx->context_id,
105 mtu,
106 0,
107 NX_CDRP_CMD_SET_MTU);
108
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700109 if (rcode != NX_RCODE_SUCCESS)
110 return -EIO;
111
112 return 0;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700113}
114
115static int
116nx_fw_cmd_create_rx_ctx(struct netxen_adapter *adapter)
117{
118 void *addr;
119 nx_hostrq_rx_ctx_t *prq;
120 nx_cardrsp_rx_ctx_t *prsp;
121 nx_hostrq_rds_ring_t *prq_rds;
122 nx_hostrq_sds_ring_t *prq_sds;
123 nx_cardrsp_rds_ring_t *prsp_rds;
124 nx_cardrsp_sds_ring_t *prsp_sds;
125 struct nx_host_rds_ring *rds_ring;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000126 struct nx_host_sds_ring *sds_ring;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700127
128 dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
129 u64 phys_addr;
130
131 int i, nrds_rings, nsds_rings;
132 size_t rq_size, rsp_size;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800133 u32 cap, reg, val;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700134
135 int err;
136
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000137 struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700138
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700139 nrds_rings = adapter->max_rds_rings;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000140 nsds_rings = adapter->max_sds_rings;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700141
142 rq_size =
143 SIZEOF_HOSTRQ_RX(nx_hostrq_rx_ctx_t, nrds_rings, nsds_rings);
144 rsp_size =
145 SIZEOF_CARDRSP_RX(nx_cardrsp_rx_ctx_t, nrds_rings, nsds_rings);
146
147 addr = pci_alloc_consistent(adapter->pdev,
148 rq_size, &hostrq_phys_addr);
149 if (addr == NULL)
150 return -ENOMEM;
151 prq = (nx_hostrq_rx_ctx_t *)addr;
152
153 addr = pci_alloc_consistent(adapter->pdev,
154 rsp_size, &cardrsp_phys_addr);
155 if (addr == NULL) {
156 err = -ENOMEM;
157 goto out_free_rq;
158 }
159 prsp = (nx_cardrsp_rx_ctx_t *)addr;
160
161 prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
162
163 cap = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN);
164 cap |= (NX_CAP0_JUMBO_CONTIGUOUS | NX_CAP0_LRO_CONTIGUOUS);
165
166 prq->capabilities[0] = cpu_to_le32(cap);
167 prq->host_int_crb_mode =
168 cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
169 prq->host_rds_crb_mode =
170 cpu_to_le32(NX_HOST_RDS_CRB_MODE_UNIQUE);
171
172 prq->num_rds_rings = cpu_to_le16(nrds_rings);
173 prq->num_sds_rings = cpu_to_le16(nsds_rings);
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800174 prq->rds_ring_offset = cpu_to_le32(0);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700175
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800176 val = le32_to_cpu(prq->rds_ring_offset) +
177 (sizeof(nx_hostrq_rds_ring_t) * nrds_rings);
178 prq->sds_ring_offset = cpu_to_le32(val);
179
180 prq_rds = (nx_hostrq_rds_ring_t *)(prq->data +
181 le32_to_cpu(prq->rds_ring_offset));
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700182
183 for (i = 0; i < nrds_rings; i++) {
184
185 rds_ring = &recv_ctx->rds_rings[i];
186
187 prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000188 prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700189 prq_rds[i].ring_kind = cpu_to_le32(i);
190 prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
191 }
192
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800193 prq_sds = (nx_hostrq_sds_ring_t *)(prq->data +
194 le32_to_cpu(prq->sds_ring_offset));
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700195
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000196 for (i = 0; i < nsds_rings; i++) {
197
198 sds_ring = &recv_ctx->sds_rings[i];
199
200 prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
201 prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
202 prq_sds[i].msi_index = cpu_to_le16(i);
203 }
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700204
205 phys_addr = hostrq_phys_addr;
206 err = netxen_issue_cmd(adapter,
207 adapter->ahw.pci_func,
208 NXHAL_VERSION,
209 (u32)(phys_addr >> 32),
210 (u32)(phys_addr & 0xffffffff),
211 rq_size,
212 NX_CDRP_CMD_CREATE_RX_CTX);
213 if (err) {
214 printk(KERN_WARNING
215 "Failed to create rx ctx in firmware%d\n", err);
216 goto out_free_rsp;
217 }
218
219
220 prsp_rds = ((nx_cardrsp_rds_ring_t *)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800221 &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700222
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800223 for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700224 rds_ring = &recv_ctx->rds_rings[i];
225
226 reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +0000227 rds_ring->crb_rcv_producer = netxen_get_ioaddr(adapter,
228 NETXEN_NIC_REG(reg - 0x200));
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700229 }
230
231 prsp_sds = ((nx_cardrsp_sds_ring_t *)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800232 &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700233
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000234 for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
235 sds_ring = &recv_ctx->sds_rings[i];
236
237 reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +0000238 sds_ring->crb_sts_consumer = netxen_get_ioaddr(adapter,
239 NETXEN_NIC_REG(reg - 0x200));
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000240
241 reg = le32_to_cpu(prsp_sds[i].interrupt_crb);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +0000242 sds_ring->crb_intr_mask = netxen_get_ioaddr(adapter,
243 NETXEN_NIC_REG(reg - 0x200));
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000244 }
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700245
246 recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
247 recv_ctx->context_id = le16_to_cpu(prsp->context_id);
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800248 recv_ctx->virt_port = prsp->virt_port;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700249
250out_free_rsp:
251 pci_free_consistent(adapter->pdev, rsp_size, prsp, cardrsp_phys_addr);
252out_free_rq:
253 pci_free_consistent(adapter->pdev, rq_size, prq, hostrq_phys_addr);
254 return err;
255}
256
257static void
Rajesh Borundiaf8320f02010-07-14 17:55:35 -0700258nx_fw_cmd_reset_ctx(struct netxen_adapter *adapter)
259{
260
261 netxen_issue_cmd(adapter, adapter->ahw.pci_func, NXHAL_VERSION,
262 adapter->ahw.pci_func, NX_DESTROY_CTX_RESET, 0,
263 NX_CDRP_CMD_DESTROY_RX_CTX);
264
265 netxen_issue_cmd(adapter, adapter->ahw.pci_func, NXHAL_VERSION,
266 adapter->ahw.pci_func, NX_DESTROY_CTX_RESET, 0,
267 NX_CDRP_CMD_DESTROY_TX_CTX);
268}
269
270static void
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700271nx_fw_cmd_destroy_rx_ctx(struct netxen_adapter *adapter)
272{
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000273 struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700274
275 if (netxen_issue_cmd(adapter,
276 adapter->ahw.pci_func,
277 NXHAL_VERSION,
278 recv_ctx->context_id,
279 NX_DESTROY_CTX_RESET,
280 0,
281 NX_CDRP_CMD_DESTROY_RX_CTX)) {
282
283 printk(KERN_WARNING
284 "%s: Failed to destroy rx ctx in firmware\n",
285 netxen_nic_driver_name);
286 }
287}
288
289static int
290nx_fw_cmd_create_tx_ctx(struct netxen_adapter *adapter)
291{
292 nx_hostrq_tx_ctx_t *prq;
293 nx_hostrq_cds_ring_t *prq_cds;
294 nx_cardrsp_tx_ctx_t *prsp;
295 void *rq_addr, *rsp_addr;
296 size_t rq_size, rsp_size;
297 u32 temp;
298 int err = 0;
299 u64 offset, phys_addr;
300 dma_addr_t rq_phys_addr, rsp_phys_addr;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000301 struct nx_host_tx_ring *tx_ring = adapter->tx_ring;
302 struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700303
304 rq_size = SIZEOF_HOSTRQ_TX(nx_hostrq_tx_ctx_t);
305 rq_addr = pci_alloc_consistent(adapter->pdev,
306 rq_size, &rq_phys_addr);
307 if (!rq_addr)
308 return -ENOMEM;
309
310 rsp_size = SIZEOF_CARDRSP_TX(nx_cardrsp_tx_ctx_t);
311 rsp_addr = pci_alloc_consistent(adapter->pdev,
312 rsp_size, &rsp_phys_addr);
313 if (!rsp_addr) {
314 err = -ENOMEM;
315 goto out_free_rq;
316 }
317
318 memset(rq_addr, 0, rq_size);
319 prq = (nx_hostrq_tx_ctx_t *)rq_addr;
320
321 memset(rsp_addr, 0, rsp_size);
322 prsp = (nx_cardrsp_tx_ctx_t *)rsp_addr;
323
324 prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
325
326 temp = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN | NX_CAP0_LSO);
327 prq->capabilities[0] = cpu_to_le32(temp);
328
329 prq->host_int_crb_mode =
330 cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
331
332 prq->interrupt_ctl = 0;
333 prq->msi_index = 0;
334
335 prq->dummy_dma_addr = cpu_to_le64(adapter->dummy_dma.phys_addr);
336
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000337 offset = recv_ctx->phys_addr + sizeof(struct netxen_ring_ctx);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700338 prq->cmd_cons_dma_addr = cpu_to_le64(offset);
339
340 prq_cds = &prq->cds_ring;
341
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000342 prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
343 prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700344
345 phys_addr = rq_phys_addr;
346 err = netxen_issue_cmd(adapter,
347 adapter->ahw.pci_func,
348 NXHAL_VERSION,
349 (u32)(phys_addr >> 32),
350 ((u32)phys_addr & 0xffffffff),
351 rq_size,
352 NX_CDRP_CMD_CREATE_TX_CTX);
353
354 if (err == NX_RCODE_SUCCESS) {
355 temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +0000356 tx_ring->crb_cmd_producer = netxen_get_ioaddr(adapter,
357 NETXEN_NIC_REG(temp - 0x200));
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700358#if 0
359 adapter->tx_state =
360 le32_to_cpu(prsp->host_ctx_state);
361#endif
362 adapter->tx_context_id =
363 le16_to_cpu(prsp->context_id);
364 } else {
365 printk(KERN_WARNING
366 "Failed to create tx ctx in firmware%d\n", err);
367 err = -EIO;
368 }
369
370 pci_free_consistent(adapter->pdev, rsp_size, rsp_addr, rsp_phys_addr);
371
372out_free_rq:
373 pci_free_consistent(adapter->pdev, rq_size, rq_addr, rq_phys_addr);
374
375 return err;
376}
377
378static void
379nx_fw_cmd_destroy_tx_ctx(struct netxen_adapter *adapter)
380{
381 if (netxen_issue_cmd(adapter,
382 adapter->ahw.pci_func,
383 NXHAL_VERSION,
384 adapter->tx_context_id,
385 NX_DESTROY_CTX_RESET,
386 0,
387 NX_CDRP_CMD_DESTROY_TX_CTX)) {
388
389 printk(KERN_WARNING
390 "%s: Failed to destroy tx ctx in firmware\n",
391 netxen_nic_driver_name);
392 }
393}
394
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000395int
396nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val)
397{
398 u32 rcode;
399
400 rcode = netxen_issue_cmd(adapter,
401 adapter->ahw.pci_func,
402 NXHAL_VERSION,
403 reg,
404 0,
405 0,
406 NX_CDRP_CMD_READ_PHY);
407
408 if (rcode != NX_RCODE_SUCCESS)
409 return -EIO;
410
411 return NXRD32(adapter, NX_ARG1_CRB_OFFSET);
412}
413
414int
415nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val)
416{
417 u32 rcode;
418
419 rcode = netxen_issue_cmd(adapter,
420 adapter->ahw.pci_func,
421 NXHAL_VERSION,
422 reg,
423 val,
424 0,
425 NX_CDRP_CMD_WRITE_PHY);
426
427 if (rcode != NX_RCODE_SUCCESS)
428 return -EIO;
429
430 return 0;
431}
432
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700433static u64 ctx_addr_sig_regs[][3] = {
434 {NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
435 {NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
436 {NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
437 {NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
438};
439
440#define CRB_CTX_ADDR_REG_LO(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][0])
441#define CRB_CTX_ADDR_REG_HI(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][2])
442#define CRB_CTX_SIGNATURE_REG(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][1])
443
444#define lower32(x) ((u32)((x) & 0xffffffff))
445#define upper32(x) ((u32)(((u64)(x) >> 32) & 0xffffffff))
446
447static struct netxen_recv_crb recv_crb_registers[] = {
448 /* Instance 0 */
449 {
450 /* crb_rcv_producer: */
451 {
452 NETXEN_NIC_REG(0x100),
453 /* Jumbo frames */
454 NETXEN_NIC_REG(0x110),
455 /* LRO */
456 NETXEN_NIC_REG(0x120)
457 },
458 /* crb_sts_consumer: */
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000459 {
460 NETXEN_NIC_REG(0x138),
461 NETXEN_NIC_REG_2(0x000),
462 NETXEN_NIC_REG_2(0x004),
463 NETXEN_NIC_REG_2(0x008),
464 },
465 /* sw_int_mask */
466 {
467 CRB_SW_INT_MASK_0,
468 NETXEN_NIC_REG_2(0x044),
469 NETXEN_NIC_REG_2(0x048),
470 NETXEN_NIC_REG_2(0x04c),
471 },
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700472 },
473 /* Instance 1 */
474 {
475 /* crb_rcv_producer: */
476 {
477 NETXEN_NIC_REG(0x144),
478 /* Jumbo frames */
479 NETXEN_NIC_REG(0x154),
480 /* LRO */
481 NETXEN_NIC_REG(0x164)
482 },
483 /* crb_sts_consumer: */
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000484 {
485 NETXEN_NIC_REG(0x17c),
486 NETXEN_NIC_REG_2(0x020),
487 NETXEN_NIC_REG_2(0x024),
488 NETXEN_NIC_REG_2(0x028),
489 },
490 /* sw_int_mask */
491 {
492 CRB_SW_INT_MASK_1,
493 NETXEN_NIC_REG_2(0x064),
494 NETXEN_NIC_REG_2(0x068),
495 NETXEN_NIC_REG_2(0x06c),
496 },
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700497 },
498 /* Instance 2 */
499 {
500 /* crb_rcv_producer: */
501 {
502 NETXEN_NIC_REG(0x1d8),
503 /* Jumbo frames */
504 NETXEN_NIC_REG(0x1f8),
505 /* LRO */
506 NETXEN_NIC_REG(0x208)
507 },
508 /* crb_sts_consumer: */
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000509 {
510 NETXEN_NIC_REG(0x220),
511 NETXEN_NIC_REG_2(0x03c),
512 NETXEN_NIC_REG_2(0x03c),
513 NETXEN_NIC_REG_2(0x03c),
514 },
515 /* sw_int_mask */
516 {
517 CRB_SW_INT_MASK_2,
518 NETXEN_NIC_REG_2(0x03c),
519 NETXEN_NIC_REG_2(0x03c),
520 NETXEN_NIC_REG_2(0x03c),
521 },
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700522 },
523 /* Instance 3 */
524 {
525 /* crb_rcv_producer: */
526 {
527 NETXEN_NIC_REG(0x22c),
528 /* Jumbo frames */
529 NETXEN_NIC_REG(0x23c),
530 /* LRO */
531 NETXEN_NIC_REG(0x24c)
532 },
533 /* crb_sts_consumer: */
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000534 {
535 NETXEN_NIC_REG(0x264),
536 NETXEN_NIC_REG_2(0x03c),
537 NETXEN_NIC_REG_2(0x03c),
538 NETXEN_NIC_REG_2(0x03c),
539 },
540 /* sw_int_mask */
541 {
542 CRB_SW_INT_MASK_3,
543 NETXEN_NIC_REG_2(0x03c),
544 NETXEN_NIC_REG_2(0x03c),
545 NETXEN_NIC_REG_2(0x03c),
546 },
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700547 },
548};
549
550static int
551netxen_init_old_ctx(struct netxen_adapter *adapter)
552{
553 struct netxen_recv_context *recv_ctx;
554 struct nx_host_rds_ring *rds_ring;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000555 struct nx_host_sds_ring *sds_ring;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000556 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000557 int ring;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000558 int port = adapter->portnum;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000559 struct netxen_ring_ctx *hwctx;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000560 u32 signature;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700561
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000562 tx_ring = adapter->tx_ring;
563 recv_ctx = &adapter->recv_ctx;
564 hwctx = recv_ctx->hwctx;
565
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000566 hwctx->cmd_ring_addr = cpu_to_le64(tx_ring->phys_addr);
567 hwctx->cmd_ring_size = cpu_to_le32(tx_ring->num_desc);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700568
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700569
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000570 for (ring = 0; ring < adapter->max_rds_rings; ring++) {
571 rds_ring = &recv_ctx->rds_rings[ring];
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700572
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000573 hwctx->rcv_rings[ring].addr =
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000574 cpu_to_le64(rds_ring->phys_addr);
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000575 hwctx->rcv_rings[ring].size =
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000576 cpu_to_le32(rds_ring->num_desc);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700577 }
578
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000579 for (ring = 0; ring < adapter->max_sds_rings; ring++) {
580 sds_ring = &recv_ctx->sds_rings[ring];
581
582 if (ring == 0) {
583 hwctx->sts_ring_addr = cpu_to_le64(sds_ring->phys_addr);
584 hwctx->sts_ring_size = cpu_to_le32(sds_ring->num_desc);
585 }
586 hwctx->sts_rings[ring].addr = cpu_to_le64(sds_ring->phys_addr);
587 hwctx->sts_rings[ring].size = cpu_to_le32(sds_ring->num_desc);
588 hwctx->sts_rings[ring].msi_index = cpu_to_le16(ring);
589 }
590 hwctx->sts_ring_count = cpu_to_le32(adapter->max_sds_rings);
591
592 signature = (adapter->max_sds_rings > 1) ?
593 NETXEN_CTX_SIGNATURE_V2 : NETXEN_CTX_SIGNATURE;
594
595 NXWR32(adapter, CRB_CTX_ADDR_REG_LO(port),
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000596 lower32(recv_ctx->phys_addr));
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000597 NXWR32(adapter, CRB_CTX_ADDR_REG_HI(port),
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000598 upper32(recv_ctx->phys_addr));
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000599 NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
600 signature | port);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700601 return 0;
602}
603
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700604int netxen_alloc_hw_resources(struct netxen_adapter *adapter)
605{
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700606 void *addr;
607 int err = 0;
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000608 int ring;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700609 struct netxen_recv_context *recv_ctx;
610 struct nx_host_rds_ring *rds_ring;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000611 struct nx_host_sds_ring *sds_ring;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000612 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000613
614 struct pci_dev *pdev = adapter->pdev;
615 struct net_device *netdev = adapter->netdev;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000616 int port = adapter->portnum;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700617
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000618 recv_ctx = &adapter->recv_ctx;
619 tx_ring = adapter->tx_ring;
620
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000621 addr = pci_alloc_consistent(pdev,
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700622 sizeof(struct netxen_ring_ctx) + sizeof(uint32_t),
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000623 &recv_ctx->phys_addr);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700624 if (addr == NULL) {
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000625 dev_err(&pdev->dev, "failed to allocate hw context\n");
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700626 return -ENOMEM;
627 }
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000628
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700629 memset(addr, 0, sizeof(struct netxen_ring_ctx));
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000630 recv_ctx->hwctx = (struct netxen_ring_ctx *)addr;
631 recv_ctx->hwctx->ctx_id = cpu_to_le32(port);
632 recv_ctx->hwctx->cmd_consumer_offset =
633 cpu_to_le64(recv_ctx->phys_addr +
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700634 sizeof(struct netxen_ring_ctx));
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000635 tx_ring->hw_consumer =
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700636 (__le32 *)(((char *)addr) + sizeof(struct netxen_ring_ctx));
637
638 /* cmd desc ring */
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000639 addr = pci_alloc_consistent(pdev, TX_DESC_RINGSIZE(tx_ring),
640 &tx_ring->phys_addr);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700641
642 if (addr == NULL) {
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000643 dev_err(&pdev->dev, "%s: failed to allocate tx desc ring\n",
644 netdev->name);
Amit Kumar Salechabf445082010-06-13 23:39:03 +0000645 err = -ENOMEM;
646 goto err_out_free;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700647 }
648
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000649 tx_ring->desc_head = (struct cmd_desc_type0 *)addr;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700650
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000651 for (ring = 0; ring < adapter->max_rds_rings; ring++) {
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000652 rds_ring = &recv_ctx->rds_rings[ring];
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700653 addr = pci_alloc_consistent(adapter->pdev,
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000654 RCV_DESC_RINGSIZE(rds_ring),
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000655 &rds_ring->phys_addr);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700656 if (addr == NULL) {
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000657 dev_err(&pdev->dev,
658 "%s: failed to allocate rds ring [%d]\n",
659 netdev->name, ring);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700660 err = -ENOMEM;
661 goto err_out_free;
662 }
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000663 rds_ring->desc_head = (struct rcv_desc *)addr;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700664
Dhananjay Phadke4f96b982009-07-26 20:07:42 +0000665 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000666 rds_ring->crb_rcv_producer =
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +0000667 netxen_get_ioaddr(adapter,
668 recv_crb_registers[port].crb_rcv_producer[ring]);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700669 }
670
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000671 for (ring = 0; ring < adapter->max_sds_rings; ring++) {
672 sds_ring = &recv_ctx->sds_rings[ring];
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000673
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000674 addr = pci_alloc_consistent(adapter->pdev,
675 STATUS_DESC_RINGSIZE(sds_ring),
676 &sds_ring->phys_addr);
677 if (addr == NULL) {
678 dev_err(&pdev->dev,
679 "%s: failed to allocate sds ring [%d]\n",
680 netdev->name, ring);
681 err = -ENOMEM;
682 goto err_out_free;
683 }
684 sds_ring->desc_head = (struct status_desc *)addr;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000685
Amit Kumar Salecha77c55392010-03-26 00:30:08 +0000686 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
687 sds_ring->crb_sts_consumer =
688 netxen_get_ioaddr(adapter,
689 recv_crb_registers[port].crb_sts_consumer[ring]);
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000690
Amit Kumar Salecha77c55392010-03-26 00:30:08 +0000691 sds_ring->crb_intr_mask =
692 netxen_get_ioaddr(adapter,
693 recv_crb_registers[port].sw_int_mask[ring]);
694 }
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000695 }
696
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000697
Dhananjay Phadke4f96b982009-07-26 20:07:42 +0000698 if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
Dhananjay Phadke6a581e92009-09-05 17:43:08 +0000699 if (test_and_set_bit(__NX_FW_ATTACHED, &adapter->state))
700 goto done;
Rajesh Borundiaf8320f02010-07-14 17:55:35 -0700701 if (reset_devices)
702 nx_fw_cmd_reset_ctx(adapter);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700703 err = nx_fw_cmd_create_rx_ctx(adapter);
704 if (err)
705 goto err_out_free;
706 err = nx_fw_cmd_create_tx_ctx(adapter);
707 if (err)
708 goto err_out_free;
709 } else {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700710 err = netxen_init_old_ctx(adapter);
Dhananjay Phadkecf981ff2009-07-17 15:27:06 +0000711 if (err)
712 goto err_out_free;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700713 }
714
Dhananjay Phadke6a581e92009-09-05 17:43:08 +0000715done:
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700716 return 0;
717
718err_out_free:
719 netxen_free_hw_resources(adapter);
720 return err;
721}
722
723void netxen_free_hw_resources(struct netxen_adapter *adapter)
724{
725 struct netxen_recv_context *recv_ctx;
726 struct nx_host_rds_ring *rds_ring;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000727 struct nx_host_sds_ring *sds_ring;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000728 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000729 int ring;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700730
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000731 int port = adapter->portnum;
732
Dhananjay Phadke4f96b982009-07-26 20:07:42 +0000733 if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
Dhananjay Phadke6a581e92009-09-05 17:43:08 +0000734 if (!test_and_clear_bit(__NX_FW_ATTACHED, &adapter->state))
735 goto done;
736
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700737 nx_fw_cmd_destroy_rx_ctx(adapter);
Dhananjay Phadkecf981ff2009-07-17 15:27:06 +0000738 nx_fw_cmd_destroy_tx_ctx(adapter);
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000739 } else {
740 netxen_api_lock(adapter);
741 NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
Dhananjay Phadkecf981ff2009-07-17 15:27:06 +0000742 NETXEN_CTX_D3_RESET | port);
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000743 netxen_api_unlock(adapter);
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700744 }
745
Dhananjay Phadkecf981ff2009-07-17 15:27:06 +0000746 /* Allow dma queues to drain after context reset */
747 msleep(20);
748
Dhananjay Phadke6a581e92009-09-05 17:43:08 +0000749done:
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000750 recv_ctx = &adapter->recv_ctx;
751
752 if (recv_ctx->hwctx != NULL) {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700753 pci_free_consistent(adapter->pdev,
754 sizeof(struct netxen_ring_ctx) +
755 sizeof(uint32_t),
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000756 recv_ctx->hwctx,
757 recv_ctx->phys_addr);
758 recv_ctx->hwctx = NULL;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700759 }
760
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000761 tx_ring = adapter->tx_ring;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000762 if (tx_ring->desc_head != NULL) {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700763 pci_free_consistent(adapter->pdev,
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000764 TX_DESC_RINGSIZE(tx_ring),
765 tx_ring->desc_head, tx_ring->phys_addr);
766 tx_ring->desc_head = NULL;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700767 }
768
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000769 for (ring = 0; ring < adapter->max_rds_rings; ring++) {
770 rds_ring = &recv_ctx->rds_rings[ring];
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700771
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000772 if (rds_ring->desc_head != NULL) {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700773 pci_free_consistent(adapter->pdev,
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000774 RCV_DESC_RINGSIZE(rds_ring),
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000775 rds_ring->desc_head,
776 rds_ring->phys_addr);
777 rds_ring->desc_head = NULL;
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700778 }
779 }
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000780
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000781 for (ring = 0; ring < adapter->max_sds_rings; ring++) {
782 sds_ring = &recv_ctx->sds_rings[ring];
783
784 if (sds_ring->desc_head != NULL) {
785 pci_free_consistent(adapter->pdev,
786 STATUS_DESC_RINGSIZE(sds_ring),
787 sds_ring->desc_head,
788 sds_ring->phys_addr);
789 sds_ring->desc_head = NULL;
790 }
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +0000791 }
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700792}
793