blob: 29c23ddd65504d8256ba44400cb321bd59c28882 [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * pata_oldpiix.c - Intel PATA/SATA controllers
3 *
4 * (C) 2005 Red Hat <alan@redhat.com>
5 *
6 * Some parts based on ata_piix.c by Jeff Garzik and others.
7 *
8 * Early PIIX differs significantly from the later PIIX as it lacks
9 * SITRE and the slave timing registers. This means that you have to
10 * set timing per channel, or be clever. Libata tells us whenever it
11 * does drive selection and we use this to reload the timings.
12 *
13 * Because of these behaviour differences PIIX gets its own driver module.
14 */
15
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/pci.h>
19#include <linux/init.h>
20#include <linux/blkdev.h>
21#include <linux/delay.h>
22#include <linux/device.h>
23#include <scsi/scsi_host.h>
24#include <linux/libata.h>
25#include <linux/ata.h>
26
27#define DRV_NAME "pata_oldpiix"
Jeff Garzika0fcdc02007-03-09 07:24:15 -050028#define DRV_VERSION "0.5.5"
Jeff Garzik669a5db2006-08-29 18:12:40 -040029
30/**
31 * oldpiix_pre_reset - probe begin
32 * @ap: ATA port
Tejun Heod4b2bab2007-02-02 16:50:52 +090033 * @deadline: deadline jiffies for the operation
Jeff Garzik669a5db2006-08-29 18:12:40 -040034 *
35 * Set up cable type and use generic probe init
36 */
37
Tejun Heod4b2bab2007-02-02 16:50:52 +090038static int oldpiix_pre_reset(struct ata_port *ap, unsigned long deadline)
Jeff Garzik669a5db2006-08-29 18:12:40 -040039{
40 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
41 static const struct pci_bits oldpiix_enable_bits[] = {
42 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
43 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
44 };
45
Alan Coxc9619222006-09-26 17:53:38 +010046 if (!pci_test_config_bits(pdev, &oldpiix_enable_bits[ap->port_no]))
47 return -ENOENT;
Tejun Heod4b2bab2007-02-02 16:50:52 +090048
49 return ata_std_prereset(ap, deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -040050}
51
52/**
53 * oldpiix_pata_error_handler - Probe specified port on PATA host controller
54 * @ap: Port to probe
55 * @classes:
56 *
57 * LOCKING:
58 * None (inherited from caller).
59 */
60
61static void oldpiix_pata_error_handler(struct ata_port *ap)
62{
63 ata_bmdma_drive_eh(ap, oldpiix_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
64}
65
66/**
67 * oldpiix_set_piomode - Initialize host controller PATA PIO timings
68 * @ap: Port whose timings we are configuring
Jeff Garzika0fcdc02007-03-09 07:24:15 -050069 * @adev: Device whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -040070 *
71 * Set PIO mode for device, in host controller PCI config space.
72 *
73 * LOCKING:
74 * None (inherited from caller).
75 */
76
77static void oldpiix_set_piomode (struct ata_port *ap, struct ata_device *adev)
78{
79 unsigned int pio = adev->pio_mode - XFER_PIO_0;
80 struct pci_dev *dev = to_pci_dev(ap->host->dev);
81 unsigned int idetm_port= ap->port_no ? 0x42 : 0x40;
82 u16 idetm_data;
83 int control = 0;
84
85 /*
86 * See Intel Document 298600-004 for the timing programing rules
87 * for PIIX/ICH. Note that the early PIIX does not have the slave
88 * timing port at 0x44.
89 */
90
91 static const /* ISP RTC */
92 u8 timings[][2] = { { 0, 0 },
93 { 0, 0 },
94 { 1, 0 },
95 { 2, 1 },
96 { 2, 3 }, };
97
Sergei Shtylyov409ba472007-02-05 19:45:38 +030098 if (pio > 1)
99 control |= 1; /* TIME */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400100 if (ata_pio_need_iordy(adev))
Sergei Shtylyov409ba472007-02-05 19:45:38 +0300101 control |= 2; /* IE */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400102
Sergei Shtylyov409ba472007-02-05 19:45:38 +0300103 /* Intel specifies that the prefetch/posting is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400104 if (adev->class == ATA_DEV_ATA)
Sergei Shtylyov409ba472007-02-05 19:45:38 +0300105 control |= 4; /* PPE */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400106
107 pci_read_config_word(dev, idetm_port, &idetm_data);
108
Sergei Shtylyov409ba472007-02-05 19:45:38 +0300109 /*
110 * Set PPE, IE and TIME as appropriate.
111 * Clear the other drive's timing bits.
112 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400113 if (adev->devno == 0) {
114 idetm_data &= 0xCCE0;
115 idetm_data |= control;
116 } else {
117 idetm_data &= 0xCC0E;
118 idetm_data |= (control << 4);
119 }
120 idetm_data |= (timings[pio][0] << 12) |
121 (timings[pio][1] << 8);
122 pci_write_config_word(dev, idetm_port, idetm_data);
123
124 /* Track which port is configured */
125 ap->private_data = adev;
126}
127
128/**
129 * oldpiix_set_dmamode - Initialize host controller PATA DMA timings
130 * @ap: Port whose timings we are configuring
131 * @adev: Device to program
132 * @isich: True if the device is an ICH and has IOCFG registers
133 *
134 * Set MWDMA mode for device, in host controller PCI config space.
135 *
136 * LOCKING:
137 * None (inherited from caller).
138 */
139
140static void oldpiix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
141{
142 struct pci_dev *dev = to_pci_dev(ap->host->dev);
143 u8 idetm_port = ap->port_no ? 0x42 : 0x40;
144 u16 idetm_data;
145
146 static const /* ISP RTC */
147 u8 timings[][2] = { { 0, 0 },
148 { 0, 0 },
149 { 1, 0 },
150 { 2, 1 },
151 { 2, 3 }, };
152
153 /*
154 * MWDMA is driven by the PIO timings. We must also enable
155 * IORDY unconditionally along with TIME1. PPE has already
156 * been set when the PIO timing was set.
157 */
158
159 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
160 unsigned int control;
161 const unsigned int needed_pio[3] = {
162 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
163 };
164 int pio = needed_pio[mwdma] - XFER_PIO_0;
165
166 pci_read_config_word(dev, idetm_port, &idetm_data);
167
168 control = 3; /* IORDY|TIME0 */
169 /* Intel specifies that the PPE functionality is for disk only */
170 if (adev->class == ATA_DEV_ATA)
171 control |= 4; /* PPE enable */
172
173 /* If the drive MWDMA is faster than it can do PIO then
174 we must force PIO into PIO0 */
175
176 if (adev->pio_mode < needed_pio[mwdma])
177 /* Enable DMA timing only */
178 control |= 8; /* PIO cycles in PIO0 */
179
180 /* Mask out the relevant control and timing bits we will load. Also
181 clear the other drive TIME register as a precaution */
182 if (adev->devno == 0) {
183 idetm_data &= 0xCCE0;
184 idetm_data |= control;
185 } else {
186 idetm_data &= 0xCC0E;
187 idetm_data |= (control << 4);
188 }
189 idetm_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
190 pci_write_config_word(dev, idetm_port, idetm_data);
191
192 /* Track which port is configured */
193 ap->private_data = adev;
194}
195
196/**
197 * oldpiix_qc_issue_prot - command issue
198 * @qc: command pending
199 *
200 * Called when the libata layer is about to issue a command. We wrap
201 * this interface so that we can load the correct ATA timings if
202 * neccessary. Our logic also clears TIME0/TIME1 for the other device so
203 * that, even if we get this wrong, cycles to the other device will
204 * be made PIO0.
205 */
206
207static unsigned int oldpiix_qc_issue_prot(struct ata_queued_cmd *qc)
208{
209 struct ata_port *ap = qc->ap;
210 struct ata_device *adev = qc->dev;
211
212 if (adev != ap->private_data) {
Alanb7939b12007-02-20 17:47:37 +0000213 oldpiix_set_piomode(ap, adev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400214 if (adev->dma_mode)
215 oldpiix_set_dmamode(ap, adev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400216 }
217 return ata_qc_issue_prot(qc);
218}
219
220
221static struct scsi_host_template oldpiix_sht = {
222 .module = THIS_MODULE,
223 .name = DRV_NAME,
224 .ioctl = ata_scsi_ioctl,
225 .queuecommand = ata_scsi_queuecmd,
226 .can_queue = ATA_DEF_QUEUE,
227 .this_id = ATA_SHT_THIS_ID,
228 .sg_tablesize = LIBATA_MAX_PRD,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400229 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
230 .emulated = ATA_SHT_EMULATED,
231 .use_clustering = ATA_SHT_USE_CLUSTERING,
232 .proc_name = DRV_NAME,
233 .dma_boundary = ATA_DMA_BOUNDARY,
234 .slave_configure = ata_scsi_slave_config,
Tejun Heoafdfe892006-11-29 11:26:47 +0900235 .slave_destroy = ata_scsi_slave_destroy,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400236 .bios_param = ata_std_bios_param,
237};
238
239static const struct ata_port_operations oldpiix_pata_ops = {
240 .port_disable = ata_port_disable,
241 .set_piomode = oldpiix_set_piomode,
242 .set_dmamode = oldpiix_set_dmamode,
243 .mode_filter = ata_pci_default_filter,
244
245 .tf_load = ata_tf_load,
246 .tf_read = ata_tf_read,
247 .check_status = ata_check_status,
248 .exec_command = ata_exec_command,
249 .dev_select = ata_std_dev_select,
250
251 .freeze = ata_bmdma_freeze,
252 .thaw = ata_bmdma_thaw,
253 .error_handler = oldpiix_pata_error_handler,
254 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500255 .cable_detect = ata_cable_40wire,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400256
257 .bmdma_setup = ata_bmdma_setup,
258 .bmdma_start = ata_bmdma_start,
259 .bmdma_stop = ata_bmdma_stop,
260 .bmdma_status = ata_bmdma_status,
261 .qc_prep = ata_qc_prep,
262 .qc_issue = oldpiix_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900263 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400264
265 .irq_handler = ata_interrupt,
266 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900267 .irq_on = ata_irq_on,
268 .irq_ack = ata_irq_ack,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400269
270 .port_start = ata_port_start,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400271};
272
273
274/**
275 * oldpiix_init_one - Register PIIX ATA PCI device with kernel services
276 * @pdev: PCI device to register
277 * @ent: Entry in oldpiix_pci_tbl matching with @pdev
278 *
279 * Called from kernel PCI layer. We probe for combined mode (sigh),
280 * and then hand over control to libata, for it to do the rest.
281 *
282 * LOCKING:
283 * Inherited from PCI layer (may sleep).
284 *
285 * RETURNS:
286 * Zero on success, or -ERRNO value.
287 */
288
289static int oldpiix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
290{
291 static int printed_version;
Tejun Heo1626aeb2007-05-04 12:43:58 +0200292 static const struct ata_port_info info = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400293 .sht = &oldpiix_sht,
294 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
295 .pio_mask = 0x1f, /* pio0-4 */
296 .mwdma_mask = 0x07, /* mwdma1-2 */
297 .port_ops = &oldpiix_pata_ops,
298 };
Tejun Heo1626aeb2007-05-04 12:43:58 +0200299 const struct ata_port_info *ppi[] = { &info, NULL };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400300
301 if (!printed_version++)
302 dev_printk(KERN_DEBUG, &pdev->dev,
303 "version " DRV_VERSION "\n");
304
Tejun Heo1626aeb2007-05-04 12:43:58 +0200305 return ata_pci_init_one(pdev, ppi);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400306}
307
308static const struct pci_device_id oldpiix_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400309 { PCI_VDEVICE(INTEL, 0x1230), },
310
Jeff Garzik669a5db2006-08-29 18:12:40 -0400311 { } /* terminate list */
312};
313
314static struct pci_driver oldpiix_pci_driver = {
315 .name = DRV_NAME,
316 .id_table = oldpiix_pci_tbl,
317 .probe = oldpiix_init_one,
318 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900319#ifdef CONFIG_PM
Alan30ced0f2006-11-22 16:57:36 +0000320 .suspend = ata_pci_device_suspend,
321 .resume = ata_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900322#endif
Jeff Garzik669a5db2006-08-29 18:12:40 -0400323};
324
325static int __init oldpiix_init(void)
326{
327 return pci_register_driver(&oldpiix_pci_driver);
328}
329
330static void __exit oldpiix_exit(void)
331{
332 pci_unregister_driver(&oldpiix_pci_driver);
333}
334
Jeff Garzik669a5db2006-08-29 18:12:40 -0400335module_init(oldpiix_init);
336module_exit(oldpiix_exit);
337
338MODULE_AUTHOR("Alan Cox");
339MODULE_DESCRIPTION("SCSI low-level driver for early PIIX series controllers");
340MODULE_LICENSE("GPL");
341MODULE_DEVICE_TABLE(pci, oldpiix_pci_tbl);
342MODULE_VERSION(DRV_VERSION);
343