blob: ef1441a9a4e010be1cc8ef8facb44670ba9a879a [file] [log] [blame]
Arend van Spriel5b435de2011-10-05 13:19:03 +02001/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 *
16 * File contents: support functions for PCI/PCIe
17 */
18
Joe Perches8505a7e2011-11-13 11:41:04 -080019#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
20
Arend van Spriel5b435de2011-10-05 13:19:03 +020021#include <linux/delay.h>
22#include <linux/pci.h>
23
24#include <defs.h>
25#include <chipcommon.h>
26#include <brcmu_utils.h>
27#include <brcm_hw_ids.h>
28#include <soc.h>
29#include "types.h"
30#include "pub.h"
31#include "pmu.h"
32#include "srom.h"
33#include "nicpci.h"
34#include "aiutils.h"
35
36/* slow_clk_ctl */
37 /* slow clock source mask */
38#define SCC_SS_MASK 0x00000007
39 /* source of slow clock is LPO */
40#define SCC_SS_LPO 0x00000000
41 /* source of slow clock is crystal */
42#define SCC_SS_XTAL 0x00000001
43 /* source of slow clock is PCI */
44#define SCC_SS_PCI 0x00000002
45 /* LPOFreqSel, 1: 160Khz, 0: 32KHz */
46#define SCC_LF 0x00000200
47 /* LPOPowerDown, 1: LPO is disabled, 0: LPO is enabled */
48#define SCC_LP 0x00000400
49 /* ForceSlowClk, 1: sb/cores running on slow clock, 0: power logic control */
50#define SCC_FS 0x00000800
51 /* IgnorePllOffReq, 1/0:
52 * power logic ignores/honors PLL clock disable requests from core
53 */
54#define SCC_IP 0x00001000
55 /* XtalControlEn, 1/0:
56 * power logic does/doesn't disable crystal when appropriate
57 */
58#define SCC_XC 0x00002000
59 /* XtalPU (RO), 1/0: crystal running/disabled */
60#define SCC_XP 0x00004000
61 /* ClockDivider (SlowClk = 1/(4+divisor)) */
62#define SCC_CD_MASK 0xffff0000
63#define SCC_CD_SHIFT 16
64
65/* system_clk_ctl */
66 /* ILPen: Enable Idle Low Power */
67#define SYCC_IE 0x00000001
68 /* ALPen: Enable Active Low Power */
69#define SYCC_AE 0x00000002
70 /* ForcePLLOn */
71#define SYCC_FP 0x00000004
72 /* Force ALP (or HT if ALPen is not set */
73#define SYCC_AR 0x00000008
74 /* Force HT */
75#define SYCC_HR 0x00000010
76 /* ClkDiv (ILP = 1/(4 * (divisor + 1)) */
77#define SYCC_CD_MASK 0xffff0000
78#define SYCC_CD_SHIFT 16
79
80#define CST4329_SPROM_OTP_SEL_MASK 0x00000003
81 /* OTP is powered up, use def. CIS, no SPROM */
82#define CST4329_DEFCIS_SEL 0
83 /* OTP is powered up, SPROM is present */
84#define CST4329_SPROM_SEL 1
85 /* OTP is powered up, no SPROM */
86#define CST4329_OTP_SEL 2
87 /* OTP is powered down, SPROM is present */
88#define CST4329_OTP_PWRDN 3
89
90#define CST4329_SPI_SDIO_MODE_MASK 0x00000004
91#define CST4329_SPI_SDIO_MODE_SHIFT 2
92
93/* 43224 chip-specific ChipControl register bits */
94#define CCTRL43224_GPIO_TOGGLE 0x8000
95 /* 12 mA drive strength */
96#define CCTRL_43224A0_12MA_LED_DRIVE 0x00F000F0
97 /* 12 mA drive strength for later 43224s */
98#define CCTRL_43224B0_12MA_LED_DRIVE 0xF0
99
100/* 43236 Chip specific ChipStatus register bits */
101#define CST43236_SFLASH_MASK 0x00000040
102#define CST43236_OTP_MASK 0x00000080
103#define CST43236_HSIC_MASK 0x00000100 /* USB/HSIC */
104#define CST43236_BP_CLK 0x00000200 /* 120/96Mbps */
105#define CST43236_BOOT_MASK 0x00001800
106#define CST43236_BOOT_SHIFT 11
107#define CST43236_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */
108#define CST43236_BOOT_FROM_ROM 1 /* boot from ROM */
109#define CST43236_BOOT_FROM_FLASH 2 /* boot from FLASH */
110#define CST43236_BOOT_FROM_INVALID 3
111
112/* 4331 chip-specific ChipControl register bits */
113 /* 0 disable */
114#define CCTRL4331_BT_COEXIST (1<<0)
115 /* 0 SECI is disabled (JTAG functional) */
116#define CCTRL4331_SECI (1<<1)
117 /* 0 disable */
118#define CCTRL4331_EXT_LNA (1<<2)
119 /* sprom/gpio13-15 mux */
120#define CCTRL4331_SPROM_GPIO13_15 (1<<3)
121 /* 0 ext pa disable, 1 ext pa enabled */
122#define CCTRL4331_EXTPA_EN (1<<4)
123 /* set drive out GPIO_CLK on sprom_cs pin */
124#define CCTRL4331_GPIOCLK_ON_SPROMCS (1<<5)
125 /* use sprom_cs pin as PCIE mdio interface */
126#define CCTRL4331_PCIE_MDIO_ON_SPROMCS (1<<6)
127 /* aband extpa will be at gpio2/5 and sprom_dout */
128#define CCTRL4331_EXTPA_ON_GPIO2_5 (1<<7)
129 /* override core control on pipe_AuxClkEnable */
130#define CCTRL4331_OVR_PIPEAUXCLKEN (1<<8)
131 /* override core control on pipe_AuxPowerDown */
132#define CCTRL4331_OVR_PIPEAUXPWRDOWN (1<<9)
133 /* pcie_auxclkenable */
134#define CCTRL4331_PCIE_AUXCLKEN (1<<10)
135 /* pcie_pipe_pllpowerdown */
136#define CCTRL4331_PCIE_PIPE_PLLDOWN (1<<11)
137 /* enable bt_shd0 at gpio4 */
138#define CCTRL4331_BT_SHD0_ON_GPIO4 (1<<16)
139 /* enable bt_shd1 at gpio5 */
140#define CCTRL4331_BT_SHD1_ON_GPIO5 (1<<17)
141
142/* 4331 Chip specific ChipStatus register bits */
143 /* crystal frequency 20/40Mhz */
144#define CST4331_XTAL_FREQ 0x00000001
145#define CST4331_SPROM_PRESENT 0x00000002
146#define CST4331_OTP_PRESENT 0x00000004
147#define CST4331_LDO_RF 0x00000008
148#define CST4331_LDO_PAR 0x00000010
149
150/* 4319 chip-specific ChipStatus register bits */
151#define CST4319_SPI_CPULESSUSB 0x00000001
152#define CST4319_SPI_CLK_POL 0x00000002
153#define CST4319_SPI_CLK_PH 0x00000008
154 /* gpio [7:6], SDIO CIS selection */
155#define CST4319_SPROM_OTP_SEL_MASK 0x000000c0
156#define CST4319_SPROM_OTP_SEL_SHIFT 6
157 /* use default CIS, OTP is powered up */
158#define CST4319_DEFCIS_SEL 0x00000000
159 /* use SPROM, OTP is powered up */
160#define CST4319_SPROM_SEL 0x00000040
161 /* use OTP, OTP is powered up */
162#define CST4319_OTP_SEL 0x00000080
163 /* use SPROM, OTP is powered down */
164#define CST4319_OTP_PWRDN 0x000000c0
165 /* gpio [8], sdio/usb mode */
166#define CST4319_SDIO_USB_MODE 0x00000100
167#define CST4319_REMAP_SEL_MASK 0x00000600
168#define CST4319_ILPDIV_EN 0x00000800
169#define CST4319_XTAL_PD_POL 0x00001000
170#define CST4319_LPO_SEL 0x00002000
171#define CST4319_RES_INIT_MODE 0x0000c000
172 /* PALDO is configured with external PNP */
173#define CST4319_PALDO_EXTPNP 0x00010000
174#define CST4319_CBUCK_MODE_MASK 0x00060000
175#define CST4319_CBUCK_MODE_BURST 0x00020000
176#define CST4319_CBUCK_MODE_LPBURST 0x00060000
177#define CST4319_RCAL_VALID 0x01000000
178#define CST4319_RCAL_VALUE_MASK 0x3e000000
179#define CST4319_RCAL_VALUE_SHIFT 25
180
181/* 4336 chip-specific ChipStatus register bits */
182#define CST4336_SPI_MODE_MASK 0x00000001
183#define CST4336_SPROM_PRESENT 0x00000002
184#define CST4336_OTP_PRESENT 0x00000004
185#define CST4336_ARMREMAP_0 0x00000008
186#define CST4336_ILPDIV_EN_MASK 0x00000010
187#define CST4336_ILPDIV_EN_SHIFT 4
188#define CST4336_XTAL_PD_POL_MASK 0x00000020
189#define CST4336_XTAL_PD_POL_SHIFT 5
190#define CST4336_LPO_SEL_MASK 0x00000040
191#define CST4336_LPO_SEL_SHIFT 6
192#define CST4336_RES_INIT_MODE_MASK 0x00000180
193#define CST4336_RES_INIT_MODE_SHIFT 7
194#define CST4336_CBUCK_MODE_MASK 0x00000600
195#define CST4336_CBUCK_MODE_SHIFT 9
196
197/* 4313 chip-specific ChipStatus register bits */
198#define CST4313_SPROM_PRESENT 1
199#define CST4313_OTP_PRESENT 2
200#define CST4313_SPROM_OTP_SEL_MASK 0x00000002
201#define CST4313_SPROM_OTP_SEL_SHIFT 0
202
203/* 4313 Chip specific ChipControl register bits */
204 /* 12 mA drive strengh for later 4313 */
205#define CCTRL_4313_12MA_LED_DRIVE 0x00000007
206
207/* Manufacturer Ids */
208#define MFGID_ARM 0x43b
209#define MFGID_BRCM 0x4bf
210#define MFGID_MIPS 0x4a7
211
212/* Enumeration ROM registers */
213#define ER_EROMENTRY 0x000
214#define ER_REMAPCONTROL 0xe00
215#define ER_REMAPSELECT 0xe04
216#define ER_MASTERSELECT 0xe10
217#define ER_ITCR 0xf00
218#define ER_ITIP 0xf04
219
220/* Erom entries */
221#define ER_TAG 0xe
222#define ER_TAG1 0x6
223#define ER_VALID 1
224#define ER_CI 0
225#define ER_MP 2
226#define ER_ADD 4
227#define ER_END 0xe
228#define ER_BAD 0xffffffff
229
230/* EROM CompIdentA */
231#define CIA_MFG_MASK 0xfff00000
232#define CIA_MFG_SHIFT 20
233#define CIA_CID_MASK 0x000fff00
234#define CIA_CID_SHIFT 8
235#define CIA_CCL_MASK 0x000000f0
236#define CIA_CCL_SHIFT 4
237
238/* EROM CompIdentB */
239#define CIB_REV_MASK 0xff000000
240#define CIB_REV_SHIFT 24
241#define CIB_NSW_MASK 0x00f80000
242#define CIB_NSW_SHIFT 19
243#define CIB_NMW_MASK 0x0007c000
244#define CIB_NMW_SHIFT 14
245#define CIB_NSP_MASK 0x00003e00
246#define CIB_NSP_SHIFT 9
247#define CIB_NMP_MASK 0x000001f0
248#define CIB_NMP_SHIFT 4
249
250/* EROM AddrDesc */
251#define AD_ADDR_MASK 0xfffff000
252#define AD_SP_MASK 0x00000f00
253#define AD_SP_SHIFT 8
254#define AD_ST_MASK 0x000000c0
255#define AD_ST_SHIFT 6
256#define AD_ST_SLAVE 0x00000000
257#define AD_ST_BRIDGE 0x00000040
258#define AD_ST_SWRAP 0x00000080
259#define AD_ST_MWRAP 0x000000c0
260#define AD_SZ_MASK 0x00000030
261#define AD_SZ_SHIFT 4
262#define AD_SZ_4K 0x00000000
263#define AD_SZ_8K 0x00000010
264#define AD_SZ_16K 0x00000020
265#define AD_SZ_SZD 0x00000030
266#define AD_AG32 0x00000008
267#define AD_ADDR_ALIGN 0x00000fff
268#define AD_SZ_BASE 0x00001000 /* 4KB */
269
270/* EROM SizeDesc */
271#define SD_SZ_MASK 0xfffff000
272#define SD_SG32 0x00000008
273#define SD_SZ_ALIGN 0x00000fff
274
275/* PCI config space bit 4 for 4306c0 slow clock source */
276#define PCI_CFG_GPIO_SCS 0x10
277/* PCI config space GPIO 14 for Xtal power-up */
278#define PCI_CFG_GPIO_XTAL 0x40
279/* PCI config space GPIO 15 for PLL power-down */
280#define PCI_CFG_GPIO_PLL 0x80
281
282/* power control defines */
283#define PLL_DELAY 150 /* us pll on delay */
284#define FREF_DELAY 200 /* us fref change delay */
285#define XTAL_ON_DELAY 1000 /* us crystal power-on delay */
286
287/* resetctrl */
288#define AIRC_RESET 1
289
290#define NOREV -1 /* Invalid rev */
291
292/* GPIO Based LED powersave defines */
293#define DEFAULT_GPIO_ONTIME 10 /* Default: 10% on */
294#define DEFAULT_GPIO_OFFTIME 90 /* Default: 10% on */
295
296/* When Srom support present, fields in sromcontrol */
297#define SRC_START 0x80000000
298#define SRC_BUSY 0x80000000
299#define SRC_OPCODE 0x60000000
300#define SRC_OP_READ 0x00000000
301#define SRC_OP_WRITE 0x20000000
302#define SRC_OP_WRDIS 0x40000000
303#define SRC_OP_WREN 0x60000000
304#define SRC_OTPSEL 0x00000010
305#define SRC_LOCK 0x00000008
306#define SRC_SIZE_MASK 0x00000006
307#define SRC_SIZE_1K 0x00000000
308#define SRC_SIZE_4K 0x00000002
309#define SRC_SIZE_16K 0x00000004
310#define SRC_SIZE_SHIFT 1
311#define SRC_PRESENT 0x00000001
312
313/* External PA enable mask */
314#define GPIO_CTRL_EPA_EN_MASK 0x40
315
316#define DEFAULT_GPIOTIMERVAL \
317 ((DEFAULT_GPIO_ONTIME << GPIO_ONTIME_SHIFT) | DEFAULT_GPIO_OFFTIME)
318
319#define BADIDX (SI_MAXCORES + 1)
320
321/* Newer chips can access PCI/PCIE and CC core without requiring to change
322 * PCI BAR0 WIN
323 */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800324#define SI_FAST(sih) ((ai_get_buscoretype(sih) == PCIE_CORE_ID) || \
325 ((ai_get_buscoretype(sih) == PCI_CORE_ID) && \
326 ai_get_buscorerev(sih) >= 13))
Arend van Spriel5b435de2011-10-05 13:19:03 +0200327
328#define CCREGS_FAST(si) (((char __iomem *)((si)->curmap) + \
329 PCI_16KB0_CCREGS_OFFSET))
330
331#define IS_SIM(chippkg) \
332 ((chippkg == HDLSIM_PKG_ID) || (chippkg == HWSIM_PKG_ID))
333
334/*
335 * Macros to disable/restore function core(D11, ENET, ILINE20, etc) interrupts
336 * before after core switching to avoid invalid register accesss inside ISR.
337 */
338#define INTR_OFF(si, intr_val) \
339 if ((si)->intrsoff_fn && \
340 (si)->coreid[(si)->curidx] == (si)->dev_coreid) \
341 intr_val = (*(si)->intrsoff_fn)((si)->intr_arg)
342
343#define INTR_RESTORE(si, intr_val) \
344 if ((si)->intrsrestore_fn && \
345 (si)->coreid[(si)->curidx] == (si)->dev_coreid) \
346 (*(si)->intrsrestore_fn)((si)->intr_arg, intr_val)
347
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800348#define PCI(sih) (ai_get_buscoretype(sih) == PCI_CORE_ID)
349#define PCIE(sih) (ai_get_buscoretype(sih) == PCIE_CORE_ID)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200350
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800351#define PCI_FORCEHT(sih) (PCIE(sih) && (ai_get_chip_id(sih) == BCM4716_CHIP_ID))
Arend van Spriel5b435de2011-10-05 13:19:03 +0200352
353#ifdef BCMDBG
Joe Perches8505a7e2011-11-13 11:41:04 -0800354#define SI_MSG(fmt, ...) pr_debug(fmt, ##__VA_ARGS__)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200355#else
Joe Perches8505a7e2011-11-13 11:41:04 -0800356#define SI_MSG(fmt, ...) no_printk(fmt, ##__VA_ARGS__)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200357#endif /* BCMDBG */
358
359#define GOODCOREADDR(x, b) \
360 (((x) >= (b)) && ((x) < ((b) + SI_MAXCORES * SI_CORE_SIZE)) && \
361 IS_ALIGNED((x), SI_CORE_SIZE))
362
363#define PCIEREGS(si) ((__iomem char *)((si)->curmap) + \
364 PCI_16KB0_PCIREGS_OFFSET)
365
366struct aidmp {
367 u32 oobselina30; /* 0x000 */
368 u32 oobselina74; /* 0x004 */
369 u32 PAD[6];
370 u32 oobselinb30; /* 0x020 */
371 u32 oobselinb74; /* 0x024 */
372 u32 PAD[6];
373 u32 oobselinc30; /* 0x040 */
374 u32 oobselinc74; /* 0x044 */
375 u32 PAD[6];
376 u32 oobselind30; /* 0x060 */
377 u32 oobselind74; /* 0x064 */
378 u32 PAD[38];
379 u32 oobselouta30; /* 0x100 */
380 u32 oobselouta74; /* 0x104 */
381 u32 PAD[6];
382 u32 oobseloutb30; /* 0x120 */
383 u32 oobseloutb74; /* 0x124 */
384 u32 PAD[6];
385 u32 oobseloutc30; /* 0x140 */
386 u32 oobseloutc74; /* 0x144 */
387 u32 PAD[6];
388 u32 oobseloutd30; /* 0x160 */
389 u32 oobseloutd74; /* 0x164 */
390 u32 PAD[38];
391 u32 oobsynca; /* 0x200 */
392 u32 oobseloutaen; /* 0x204 */
393 u32 PAD[6];
394 u32 oobsyncb; /* 0x220 */
395 u32 oobseloutben; /* 0x224 */
396 u32 PAD[6];
397 u32 oobsyncc; /* 0x240 */
398 u32 oobseloutcen; /* 0x244 */
399 u32 PAD[6];
400 u32 oobsyncd; /* 0x260 */
401 u32 oobseloutden; /* 0x264 */
402 u32 PAD[38];
403 u32 oobaextwidth; /* 0x300 */
404 u32 oobainwidth; /* 0x304 */
405 u32 oobaoutwidth; /* 0x308 */
406 u32 PAD[5];
407 u32 oobbextwidth; /* 0x320 */
408 u32 oobbinwidth; /* 0x324 */
409 u32 oobboutwidth; /* 0x328 */
410 u32 PAD[5];
411 u32 oobcextwidth; /* 0x340 */
412 u32 oobcinwidth; /* 0x344 */
413 u32 oobcoutwidth; /* 0x348 */
414 u32 PAD[5];
415 u32 oobdextwidth; /* 0x360 */
416 u32 oobdinwidth; /* 0x364 */
417 u32 oobdoutwidth; /* 0x368 */
418 u32 PAD[37];
419 u32 ioctrlset; /* 0x400 */
420 u32 ioctrlclear; /* 0x404 */
421 u32 ioctrl; /* 0x408 */
422 u32 PAD[61];
423 u32 iostatus; /* 0x500 */
424 u32 PAD[127];
425 u32 ioctrlwidth; /* 0x700 */
426 u32 iostatuswidth; /* 0x704 */
427 u32 PAD[62];
428 u32 resetctrl; /* 0x800 */
429 u32 resetstatus; /* 0x804 */
430 u32 resetreadid; /* 0x808 */
431 u32 resetwriteid; /* 0x80c */
432 u32 PAD[60];
433 u32 errlogctrl; /* 0x900 */
434 u32 errlogdone; /* 0x904 */
435 u32 errlogstatus; /* 0x908 */
436 u32 errlogaddrlo; /* 0x90c */
437 u32 errlogaddrhi; /* 0x910 */
438 u32 errlogid; /* 0x914 */
439 u32 errloguser; /* 0x918 */
440 u32 errlogflags; /* 0x91c */
441 u32 PAD[56];
442 u32 intstatus; /* 0xa00 */
443 u32 PAD[127];
444 u32 config; /* 0xe00 */
445 u32 PAD[63];
446 u32 itcr; /* 0xf00 */
447 u32 PAD[3];
448 u32 itipooba; /* 0xf10 */
449 u32 itipoobb; /* 0xf14 */
450 u32 itipoobc; /* 0xf18 */
451 u32 itipoobd; /* 0xf1c */
452 u32 PAD[4];
453 u32 itipoobaout; /* 0xf30 */
454 u32 itipoobbout; /* 0xf34 */
455 u32 itipoobcout; /* 0xf38 */
456 u32 itipoobdout; /* 0xf3c */
457 u32 PAD[4];
458 u32 itopooba; /* 0xf50 */
459 u32 itopoobb; /* 0xf54 */
460 u32 itopoobc; /* 0xf58 */
461 u32 itopoobd; /* 0xf5c */
462 u32 PAD[4];
463 u32 itopoobain; /* 0xf70 */
464 u32 itopoobbin; /* 0xf74 */
465 u32 itopoobcin; /* 0xf78 */
466 u32 itopoobdin; /* 0xf7c */
467 u32 PAD[4];
468 u32 itopreset; /* 0xf90 */
469 u32 PAD[15];
470 u32 peripherialid4; /* 0xfd0 */
471 u32 peripherialid5; /* 0xfd4 */
472 u32 peripherialid6; /* 0xfd8 */
473 u32 peripherialid7; /* 0xfdc */
474 u32 peripherialid0; /* 0xfe0 */
475 u32 peripherialid1; /* 0xfe4 */
476 u32 peripherialid2; /* 0xfe8 */
477 u32 peripherialid3; /* 0xfec */
478 u32 componentid0; /* 0xff0 */
479 u32 componentid1; /* 0xff4 */
480 u32 componentid2; /* 0xff8 */
481 u32 componentid3; /* 0xffc */
482};
483
Arend van Spriel5b435de2011-10-05 13:19:03 +0200484/* parse the enumeration rom to identify all cores */
Arend van Spriel52045632011-12-08 15:06:50 -0800485static void ai_scan(struct si_pub *sih, struct bcma_bus *bus)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200486{
487 struct si_info *sii = (struct si_info *)sih;
Arend van Spriel52045632011-12-08 15:06:50 -0800488 struct bcma_device *core;
489 uint idx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200490
Arend van Spriel52045632011-12-08 15:06:50 -0800491 list_for_each_entry(core, &bus->cores, list) {
492 idx = core->core_index;
493 sii->cia[idx] = core->id.manuf << CIA_MFG_SHIFT;
494 sii->cia[idx] |= core->id.id << CIA_CID_SHIFT;
495 sii->cia[idx] |= core->id.class << CIA_CCL_SHIFT;
496 sii->cib[idx] = core->id.rev << CIB_REV_SHIFT;
497 sii->coreid[idx] = core->id.id;
498 sii->coresba[idx] = core->addr;
499 sii->coresba_size[idx] = 0x1000;
500 sii->coresba2[idx] = 0;
501 sii->coresba2_size[idx] = 0;
502 sii->wrapba[idx] = core->wrap;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200503 sii->numcores++;
504 }
Arend van Spriel5b435de2011-10-05 13:19:03 +0200505}
506
Arend van Spriel16d28122011-12-08 15:06:51 -0800507static struct bcma_device *ai_find_bcma_core(struct si_pub *sih, uint coreidx)
508{
509 struct si_info *sii = (struct si_info *)sih;
510 struct bcma_device *core;
511
512 list_for_each_entry(core, &sii->icbus->cores, list) {
513 if (core->core_index == coreidx)
514 return core;
515 }
516 return NULL;
517}
Arend van Spriel5b435de2011-10-05 13:19:03 +0200518/*
519 * This function changes the logical "focus" to the indicated core.
520 * Return the current core's virtual address. Since each core starts with the
521 * same set of registers (BIST, clock control, etc), the returned address
522 * contains the first register of this 'common' register block (not to be
523 * confused with 'common core').
524 */
525void __iomem *ai_setcoreidx(struct si_pub *sih, uint coreidx)
526{
527 struct si_info *sii = (struct si_info *)sih;
Arend van Spriel16d28122011-12-08 15:06:51 -0800528 struct bcma_device *core;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200529
Arend van Spriel16d28122011-12-08 15:06:51 -0800530 if (sii->curidx != coreidx) {
531 core = ai_find_bcma_core(sih, coreidx);
532 if (core == NULL)
533 return NULL;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200534
Arend van Spriel16d28122011-12-08 15:06:51 -0800535 (void)bcma_aread32(core, BCMA_IOST);
536 sii->curidx = coreidx;
537 }
Arend van Spriel5b435de2011-10-05 13:19:03 +0200538 return sii->curmap;
539}
540
541/* Return the number of address spaces in current core */
542int ai_numaddrspaces(struct si_pub *sih)
543{
544 return 2;
545}
546
547/* Return the address of the nth address space in the current core */
548u32 ai_addrspace(struct si_pub *sih, uint asidx)
549{
550 struct si_info *sii;
551 uint cidx;
552
553 sii = (struct si_info *)sih;
554 cidx = sii->curidx;
555
556 if (asidx == 0)
557 return sii->coresba[cidx];
558 else if (asidx == 1)
559 return sii->coresba2[cidx];
560 else {
561 /* Need to parse the erom again to find addr space */
562 return 0;
563 }
564}
565
566/* Return the size of the nth address space in the current core */
567u32 ai_addrspacesize(struct si_pub *sih, uint asidx)
568{
569 struct si_info *sii;
570 uint cidx;
571
572 sii = (struct si_info *)sih;
573 cidx = sii->curidx;
574
575 if (asidx == 0)
576 return sii->coresba_size[cidx];
577 else if (asidx == 1)
578 return sii->coresba2_size[cidx];
579 else {
580 /* Need to parse the erom again to find addr */
581 return 0;
582 }
583}
584
585uint ai_flag(struct si_pub *sih)
586{
587 struct si_info *sii;
588 struct aidmp *ai;
589
590 sii = (struct si_info *)sih;
591 ai = sii->curwrap;
592
593 return R_REG(&ai->oobselouta30) & 0x1f;
594}
595
596void ai_setint(struct si_pub *sih, int siflag)
597{
598}
599
600uint ai_corevendor(struct si_pub *sih)
601{
602 struct si_info *sii;
603 u32 cia;
604
605 sii = (struct si_info *)sih;
606 cia = sii->cia[sii->curidx];
607 return (cia & CIA_MFG_MASK) >> CIA_MFG_SHIFT;
608}
609
610uint ai_corerev(struct si_pub *sih)
611{
612 struct si_info *sii;
613 u32 cib;
614
615 sii = (struct si_info *)sih;
616 cib = sii->cib[sii->curidx];
617 return (cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
618}
619
620bool ai_iscoreup(struct si_pub *sih)
621{
622 struct si_info *sii;
623 struct aidmp *ai;
624
625 sii = (struct si_info *)sih;
626 ai = sii->curwrap;
627
628 return (((R_REG(&ai->ioctrl) & (SICF_FGC | SICF_CLOCK_EN)) ==
629 SICF_CLOCK_EN)
630 && ((R_REG(&ai->resetctrl) & AIRC_RESET) == 0));
631}
632
633void ai_core_cflags_wo(struct si_pub *sih, u32 mask, u32 val)
634{
635 struct si_info *sii;
636 struct aidmp *ai;
637 u32 w;
638
639 sii = (struct si_info *)sih;
640
641 ai = sii->curwrap;
642
643 if (mask || val) {
644 w = ((R_REG(&ai->ioctrl) & ~mask) | val);
645 W_REG(&ai->ioctrl, w);
646 }
647}
648
649u32 ai_core_cflags(struct si_pub *sih, u32 mask, u32 val)
650{
651 struct si_info *sii;
652 struct aidmp *ai;
653 u32 w;
654
655 sii = (struct si_info *)sih;
656 ai = sii->curwrap;
657
658 if (mask || val) {
659 w = ((R_REG(&ai->ioctrl) & ~mask) | val);
660 W_REG(&ai->ioctrl, w);
661 }
662
663 return R_REG(&ai->ioctrl);
664}
665
666/* return true if PCIE capability exists in the pci config space */
667static bool ai_ispcie(struct si_info *sii)
668{
669 u8 cap_ptr;
670
671 cap_ptr =
Arend van Sprielcbc80db2011-12-08 15:06:48 -0800672 pcicore_find_pci_capability(sii->pcibus, PCI_CAP_ID_EXP, NULL,
Arend van Spriel5b435de2011-10-05 13:19:03 +0200673 NULL);
674 if (!cap_ptr)
675 return false;
676
677 return true;
678}
679
680static bool ai_buscore_prep(struct si_info *sii)
681{
682 /* kludge to enable the clock on the 4306 which lacks a slowclock */
683 if (!ai_ispcie(sii))
684 ai_clkctl_xtal(&sii->pub, XTAL | PLL, ON);
685 return true;
686}
687
688u32 ai_core_sflags(struct si_pub *sih, u32 mask, u32 val)
689{
690 struct si_info *sii;
691 struct aidmp *ai;
692 u32 w;
693
694 sii = (struct si_info *)sih;
695 ai = sii->curwrap;
696
697 if (mask || val) {
698 w = ((R_REG(&ai->iostatus) & ~mask) | val);
699 W_REG(&ai->iostatus, w);
700 }
701
702 return R_REG(&ai->iostatus);
703}
704
705static bool
706ai_buscore_setup(struct si_info *sii, u32 savewin, uint *origidx)
707{
708 bool pci, pcie;
709 uint i;
710 uint pciidx, pcieidx, pcirev, pcierev;
711 struct chipcregs __iomem *cc;
712
713 cc = ai_setcoreidx(&sii->pub, SI_CC_IDX);
714
715 /* get chipcommon rev */
716 sii->pub.ccrev = (int)ai_corerev(&sii->pub);
717
718 /* get chipcommon chipstatus */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800719 if (ai_get_ccrev(&sii->pub) >= 11)
Arend van Spriel2e397c32011-12-08 15:06:44 -0800720 sii->chipst = R_REG(&cc->chipstatus);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200721
722 /* get chipcommon capabilites */
723 sii->pub.cccaps = R_REG(&cc->capabilities);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200724
725 /* get pmu rev and caps */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800726 if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200727 sii->pub.pmucaps = R_REG(&cc->pmucapabilities);
728 sii->pub.pmurev = sii->pub.pmucaps & PCAP_REV_MASK;
729 }
730
731 /* figure out bus/orignal core idx */
732 sii->pub.buscoretype = NODEV_CORE_ID;
733 sii->pub.buscorerev = NOREV;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800734 sii->buscoreidx = BADIDX;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200735
736 pci = pcie = false;
737 pcirev = pcierev = NOREV;
738 pciidx = pcieidx = BADIDX;
739
740 for (i = 0; i < sii->numcores; i++) {
741 uint cid, crev;
742
743 ai_setcoreidx(&sii->pub, i);
744 cid = ai_coreid(&sii->pub);
745 crev = ai_corerev(&sii->pub);
746
747 if (cid == PCI_CORE_ID) {
748 pciidx = i;
749 pcirev = crev;
750 pci = true;
751 } else if (cid == PCIE_CORE_ID) {
752 pcieidx = i;
753 pcierev = crev;
754 pcie = true;
755 }
756
757 /* find the core idx before entering this func. */
758 if ((savewin && (savewin == sii->coresba[i])) ||
759 (cc == sii->regs[i]))
760 *origidx = i;
761 }
762
763 if (pci && pcie) {
764 if (ai_ispcie(sii))
765 pci = false;
766 else
767 pcie = false;
768 }
769 if (pci) {
770 sii->pub.buscoretype = PCI_CORE_ID;
771 sii->pub.buscorerev = pcirev;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800772 sii->buscoreidx = pciidx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200773 } else if (pcie) {
774 sii->pub.buscoretype = PCIE_CORE_ID;
775 sii->pub.buscorerev = pcierev;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800776 sii->buscoreidx = pcieidx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200777 }
778
779 /* fixup necessary chip/core configurations */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800780 if (SI_FAST(&sii->pub)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200781 if (!sii->pch) {
Arend van Sprielcbc80db2011-12-08 15:06:48 -0800782 sii->pch = pcicore_init(&sii->pub, sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +0200783 (__iomem void *)PCIEREGS(sii));
784 if (sii->pch == NULL)
785 return false;
786 }
787 }
788 if (ai_pci_fixcfg(&sii->pub)) {
789 /* si_doattach: si_pci_fixcfg failed */
790 return false;
791 }
792
793 /* return to the original core */
794 ai_setcoreidx(&sii->pub, *origidx);
795
796 return true;
797}
798
799/*
800 * get boardtype and boardrev
801 */
802static __used void ai_nvram_process(struct si_info *sii)
803{
804 uint w = 0;
805
806 /* do a pci config read to get subsystem id and subvendor id */
Arend van Sprielcbc80db2011-12-08 15:06:48 -0800807 pci_read_config_dword(sii->pcibus, PCI_SUBSYSTEM_VENDOR_ID, &w);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200808
809 sii->pub.boardvendor = w & 0xffff;
810 sii->pub.boardtype = (w >> 16) & 0xffff;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200811}
812
813static struct si_info *ai_doattach(struct si_info *sii,
Arend van Spriel28a53442011-12-08 15:06:49 -0800814 struct bcma_bus *pbus)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200815{
Arend van Spriel28a53442011-12-08 15:06:49 -0800816 void __iomem *regs = pbus->mmio;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200817 struct si_pub *sih = &sii->pub;
818 u32 w, savewin;
819 struct chipcregs __iomem *cc;
820 uint socitype;
821 uint origidx;
822
823 memset((unsigned char *) sii, 0, sizeof(struct si_info));
824
825 savewin = 0;
826
Arend van Spriel28a53442011-12-08 15:06:49 -0800827 sii->icbus = pbus;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800828 sii->buscoreidx = BADIDX;
Arend van Spriel28a53442011-12-08 15:06:49 -0800829 sii->pcibus = pbus->host_pci;
Arend van Spriel52045632011-12-08 15:06:50 -0800830 sii->curmap = regs;
831 sii->curwrap = sii->curmap + SI_CORE_SIZE;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200832
Arend van Spriel16d28122011-12-08 15:06:51 -0800833 /* switch to Chipcommon core */
834 bcma_read32(pbus->drv_cc.core, 0);
835 savewin = SI_ENUM_BASE;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200836
Arend van Spriel5b435de2011-10-05 13:19:03 +0200837 cc = (struct chipcregs __iomem *) regs;
838
839 /* bus/core/clk setup for register access */
840 if (!ai_buscore_prep(sii))
841 return NULL;
842
843 /*
844 * ChipID recognition.
845 * We assume we can read chipid at offset 0 from the regs arg.
846 * If we add other chiptypes (or if we need to support old sdio
847 * hosts w/o chipcommon), some way of recognizing them needs to
848 * be added here.
849 */
850 w = R_REG(&cc->chipid);
851 socitype = (w & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
852 /* Might as wll fill in chip id rev & pkg */
853 sih->chip = w & CID_ID_MASK;
854 sih->chiprev = (w & CID_REV_MASK) >> CID_REV_SHIFT;
855 sih->chippkg = (w & CID_PKG_MASK) >> CID_PKG_SHIFT;
856
Arend van Spriel5b435de2011-10-05 13:19:03 +0200857 /* scan for cores */
858 if (socitype == SOCI_AI) {
Joe Perches8505a7e2011-11-13 11:41:04 -0800859 SI_MSG("Found chip type AI (0x%08x)\n", w);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200860 /* pass chipc address instead of original core base */
Arend van Spriel52045632011-12-08 15:06:50 -0800861 ai_scan(&sii->pub, pbus);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200862 } else {
863 /* Found chip of unknown type */
864 return NULL;
865 }
866 /* no cores found, bail out */
867 if (sii->numcores == 0)
868 return NULL;
869
870 /* bus/core/clk setup */
871 origidx = SI_CC_IDX;
872 if (!ai_buscore_setup(sii, savewin, &origidx))
873 goto exit;
874
875 /* Init nvram from sprom/otp if they exist */
876 if (srom_var_init(&sii->pub, cc))
877 goto exit;
878
879 ai_nvram_process(sii);
880
881 /* === NVRAM, clock is ready === */
882 cc = (struct chipcregs __iomem *) ai_setcore(sih, CC_CORE_ID, 0);
883 W_REG(&cc->gpiopullup, 0);
884 W_REG(&cc->gpiopulldown, 0);
885 ai_setcoreidx(sih, origidx);
886
887 /* PMU specific initializations */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800888 if (ai_get_cccaps(sih) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200889 u32 xtalfreq;
890 si_pmu_init(sih);
891 si_pmu_chip_init(sih);
892
893 xtalfreq = si_pmu_measure_alpclk(sih);
894 si_pmu_pll_init(sih, xtalfreq);
895 si_pmu_res_init(sih);
896 si_pmu_swreg_init(sih);
897 }
898
899 /* setup the GPIO based LED powersave register */
900 w = getintvar(sih, BRCMS_SROM_LEDDC);
901 if (w == 0)
902 w = DEFAULT_GPIOTIMERVAL;
903 ai_corereg(sih, SI_CC_IDX, offsetof(struct chipcregs, gpiotimerval),
904 ~0, w);
905
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800906 if (PCIE(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +0200907 pcicore_attach(sii->pch, SI_DOATTACH);
908
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800909 if (ai_get_chip_id(sih) == BCM43224_CHIP_ID) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200910 /*
911 * enable 12 mA drive strenth for 43224 and
912 * set chipControl register bit 15
913 */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800914 if (ai_get_chiprev(sih) == 0) {
Joe Perches8505a7e2011-11-13 11:41:04 -0800915 SI_MSG("Applying 43224A0 WARs\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +0200916 ai_corereg(sih, SI_CC_IDX,
917 offsetof(struct chipcregs, chipcontrol),
918 CCTRL43224_GPIO_TOGGLE,
919 CCTRL43224_GPIO_TOGGLE);
920 si_pmu_chipcontrol(sih, 0, CCTRL_43224A0_12MA_LED_DRIVE,
921 CCTRL_43224A0_12MA_LED_DRIVE);
922 }
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800923 if (ai_get_chiprev(sih) >= 1) {
Joe Perches8505a7e2011-11-13 11:41:04 -0800924 SI_MSG("Applying 43224B0+ WARs\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +0200925 si_pmu_chipcontrol(sih, 0, CCTRL_43224B0_12MA_LED_DRIVE,
926 CCTRL_43224B0_12MA_LED_DRIVE);
927 }
928 }
929
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800930 if (ai_get_chip_id(sih) == BCM4313_CHIP_ID) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200931 /*
932 * enable 12 mA drive strenth for 4313 and
933 * set chipControl register bit 1
934 */
Joe Perches8505a7e2011-11-13 11:41:04 -0800935 SI_MSG("Applying 4313 WARs\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +0200936 si_pmu_chipcontrol(sih, 0, CCTRL_4313_12MA_LED_DRIVE,
937 CCTRL_4313_12MA_LED_DRIVE);
938 }
939
940 return sii;
941
942 exit:
943 if (sii->pch)
944 pcicore_deinit(sii->pch);
945 sii->pch = NULL;
946
947 return NULL;
948}
949
950/*
Arend van Spriel28a53442011-12-08 15:06:49 -0800951 * Allocate a si handle and do the attach.
Arend van Spriel5b435de2011-10-05 13:19:03 +0200952 */
953struct si_pub *
Arend van Spriel28a53442011-12-08 15:06:49 -0800954ai_attach(struct bcma_bus *pbus)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200955{
956 struct si_info *sii;
957
958 /* alloc struct si_info */
959 sii = kmalloc(sizeof(struct si_info), GFP_ATOMIC);
960 if (sii == NULL)
961 return NULL;
962
Arend van Spriel28a53442011-12-08 15:06:49 -0800963 if (ai_doattach(sii, pbus) == NULL) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200964 kfree(sii);
965 return NULL;
966 }
967
968 return (struct si_pub *) sii;
969}
970
971/* may be called with core in reset */
972void ai_detach(struct si_pub *sih)
973{
974 struct si_info *sii;
975
976 struct si_pub *si_local = NULL;
977 memcpy(&si_local, &sih, sizeof(struct si_pub **));
978
979 sii = (struct si_info *)sih;
980
981 if (sii == NULL)
982 return;
983
984 if (sii->pch)
985 pcicore_deinit(sii->pch);
986 sii->pch = NULL;
987
988 srom_free_vars(sih);
989 kfree(sii);
990}
991
992/* register driver interrupt disabling and restoring callback functions */
993void
994ai_register_intr_callback(struct si_pub *sih, void *intrsoff_fn,
995 void *intrsrestore_fn,
996 void *intrsenabled_fn, void *intr_arg)
997{
998 struct si_info *sii;
999
1000 sii = (struct si_info *)sih;
1001 sii->intr_arg = intr_arg;
1002 sii->intrsoff_fn = (u32 (*)(void *)) intrsoff_fn;
1003 sii->intrsrestore_fn = (void (*) (void *, u32)) intrsrestore_fn;
1004 sii->intrsenabled_fn = (bool (*)(void *)) intrsenabled_fn;
1005 /* save current core id. when this function called, the current core
1006 * must be the core which provides driver functions(il, et, wl, etc.)
1007 */
1008 sii->dev_coreid = sii->coreid[sii->curidx];
1009}
1010
1011void ai_deregister_intr_callback(struct si_pub *sih)
1012{
1013 struct si_info *sii;
1014
1015 sii = (struct si_info *)sih;
1016 sii->intrsoff_fn = NULL;
1017}
1018
1019uint ai_coreid(struct si_pub *sih)
1020{
1021 struct si_info *sii;
1022
1023 sii = (struct si_info *)sih;
1024 return sii->coreid[sii->curidx];
1025}
1026
1027uint ai_coreidx(struct si_pub *sih)
1028{
1029 struct si_info *sii;
1030
1031 sii = (struct si_info *)sih;
1032 return sii->curidx;
1033}
1034
1035bool ai_backplane64(struct si_pub *sih)
1036{
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001037 return (ai_get_cccaps(sih) & CC_CAP_BKPLN64) != 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001038}
1039
1040/* return index of coreid or BADIDX if not found */
1041uint ai_findcoreidx(struct si_pub *sih, uint coreid, uint coreunit)
1042{
Arend van Spriel16d28122011-12-08 15:06:51 -08001043 struct bcma_device *core;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001044 struct si_info *sii;
1045 uint found;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001046
1047 sii = (struct si_info *)sih;
1048
1049 found = 0;
1050
Arend van Spriel16d28122011-12-08 15:06:51 -08001051 list_for_each_entry(core, &sii->icbus->cores, list)
1052 if (core->id.id == coreid) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001053 if (found == coreunit)
Arend van Spriel16d28122011-12-08 15:06:51 -08001054 return core->core_index;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001055 found++;
1056 }
1057
1058 return BADIDX;
1059}
1060
1061/*
1062 * This function changes logical "focus" to the indicated core;
1063 * must be called with interrupts off.
1064 * Moreover, callers should keep interrupts off during switching
1065 * out of and back to d11 core.
1066 */
1067void __iomem *ai_setcore(struct si_pub *sih, uint coreid, uint coreunit)
1068{
1069 uint idx;
1070
1071 idx = ai_findcoreidx(sih, coreid, coreunit);
1072 if (idx >= SI_MAXCORES)
1073 return NULL;
1074
1075 return ai_setcoreidx(sih, idx);
1076}
1077
1078/* Turn off interrupt as required by ai_setcore, before switch core */
1079void __iomem *ai_switch_core(struct si_pub *sih, uint coreid, uint *origidx,
1080 uint *intr_val)
1081{
1082 void __iomem *cc;
1083 struct si_info *sii;
1084
1085 sii = (struct si_info *)sih;
1086
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001087 if (SI_FAST(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001088 /* Overloading the origidx variable to remember the coreid,
1089 * this works because the core ids cannot be confused with
1090 * core indices.
1091 */
1092 *origidx = coreid;
1093 if (coreid == CC_CORE_ID)
1094 return CCREGS_FAST(sii);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001095 else if (coreid == ai_get_buscoretype(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001096 return PCIEREGS(sii);
1097 }
1098 INTR_OFF(sii, *intr_val);
1099 *origidx = sii->curidx;
1100 cc = ai_setcore(sih, coreid, 0);
1101 return cc;
1102}
1103
1104/* restore coreidx and restore interrupt */
1105void ai_restore_core(struct si_pub *sih, uint coreid, uint intr_val)
1106{
1107 struct si_info *sii;
1108
1109 sii = (struct si_info *)sih;
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001110 if (SI_FAST(sih)
1111 && ((coreid == CC_CORE_ID) || (coreid == ai_get_buscoretype(sih))))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001112 return;
1113
1114 ai_setcoreidx(sih, coreid);
1115 INTR_RESTORE(sii, intr_val);
1116}
1117
1118void ai_write_wrapperreg(struct si_pub *sih, u32 offset, u32 val)
1119{
1120 struct si_info *sii = (struct si_info *)sih;
1121 u32 *w = (u32 *) sii->curwrap;
1122 W_REG(w + (offset / 4), val);
1123 return;
1124}
1125
1126/*
1127 * Switch to 'coreidx', issue a single arbitrary 32bit register mask&set
1128 * operation, switch back to the original core, and return the new value.
1129 *
1130 * When using the silicon backplane, no fiddling with interrupts or core
1131 * switches is needed.
1132 *
1133 * Also, when using pci/pcie, we can optimize away the core switching for pci
1134 * registers and (on newer pci cores) chipcommon registers.
1135 */
1136uint ai_corereg(struct si_pub *sih, uint coreidx, uint regoff, uint mask,
1137 uint val)
1138{
1139 uint origidx = 0;
1140 u32 __iomem *r = NULL;
1141 uint w;
1142 uint intr_val = 0;
1143 bool fast = false;
1144 struct si_info *sii;
1145
1146 sii = (struct si_info *)sih;
1147
1148 if (coreidx >= SI_MAXCORES)
1149 return 0;
1150
1151 /*
1152 * If pci/pcie, we can get at pci/pcie regs
1153 * and on newer cores to chipc
1154 */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001155 if ((sii->coreid[coreidx] == CC_CORE_ID) && SI_FAST(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001156 /* Chipc registers are mapped at 12KB */
1157 fast = true;
1158 r = (u32 __iomem *)((__iomem char *)sii->curmap +
1159 PCI_16KB0_CCREGS_OFFSET + regoff);
Arend van Spriel2e397c32011-12-08 15:06:44 -08001160 } else if (sii->buscoreidx == coreidx) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001161 /*
1162 * pci registers are at either in the last 2KB of
1163 * an 8KB window or, in pcie and pci rev 13 at 8KB
1164 */
1165 fast = true;
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001166 if (SI_FAST(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001167 r = (u32 __iomem *)((__iomem char *)sii->curmap +
1168 PCI_16KB0_PCIREGS_OFFSET + regoff);
1169 else
1170 r = (u32 __iomem *)((__iomem char *)sii->curmap +
1171 ((regoff >= SBCONFIGOFF) ?
1172 PCI_BAR0_PCISBR_OFFSET :
1173 PCI_BAR0_PCIREGS_OFFSET) + regoff);
1174 }
1175
1176 if (!fast) {
1177 INTR_OFF(sii, intr_val);
1178
1179 /* save current core index */
1180 origidx = ai_coreidx(&sii->pub);
1181
1182 /* switch core */
1183 r = (u32 __iomem *) ((unsigned char __iomem *)
1184 ai_setcoreidx(&sii->pub, coreidx) + regoff);
1185 }
1186
1187 /* mask and set */
1188 if (mask || val) {
1189 w = (R_REG(r) & ~mask) | val;
1190 W_REG(r, w);
1191 }
1192
1193 /* readback */
1194 w = R_REG(r);
1195
1196 if (!fast) {
1197 /* restore core index */
1198 if (origidx != coreidx)
1199 ai_setcoreidx(&sii->pub, origidx);
1200
1201 INTR_RESTORE(sii, intr_val);
1202 }
1203
1204 return w;
1205}
1206
1207void ai_core_disable(struct si_pub *sih, u32 bits)
1208{
1209 struct si_info *sii;
1210 u32 dummy;
1211 struct aidmp *ai;
1212
1213 sii = (struct si_info *)sih;
1214
1215 ai = sii->curwrap;
1216
1217 /* if core is already in reset, just return */
1218 if (R_REG(&ai->resetctrl) & AIRC_RESET)
1219 return;
1220
1221 W_REG(&ai->ioctrl, bits);
1222 dummy = R_REG(&ai->ioctrl);
1223 udelay(10);
1224
1225 W_REG(&ai->resetctrl, AIRC_RESET);
1226 udelay(1);
1227}
1228
1229/* reset and re-enable a core
1230 * inputs:
1231 * bits - core specific bits that are set during and after reset sequence
1232 * resetbits - core specific bits that are set only during reset sequence
1233 */
1234void ai_core_reset(struct si_pub *sih, u32 bits, u32 resetbits)
1235{
1236 struct si_info *sii;
1237 struct aidmp *ai;
1238 u32 dummy;
1239
1240 sii = (struct si_info *)sih;
1241 ai = sii->curwrap;
1242
1243 /*
1244 * Must do the disable sequence first to work
1245 * for arbitrary current core state.
1246 */
1247 ai_core_disable(sih, (bits | resetbits));
1248
1249 /*
1250 * Now do the initialization sequence.
1251 */
1252 W_REG(&ai->ioctrl, (bits | SICF_FGC | SICF_CLOCK_EN));
1253 dummy = R_REG(&ai->ioctrl);
1254 W_REG(&ai->resetctrl, 0);
1255 udelay(1);
1256
1257 W_REG(&ai->ioctrl, (bits | SICF_CLOCK_EN));
1258 dummy = R_REG(&ai->ioctrl);
1259 udelay(1);
1260}
1261
1262/* return the slow clock source - LPO, XTAL, or PCI */
1263static uint ai_slowclk_src(struct si_info *sii)
1264{
1265 struct chipcregs __iomem *cc;
1266 u32 val;
1267
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001268 if (ai_get_ccrev(&sii->pub) < 6) {
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001269 pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001270 &val);
1271 if (val & PCI_CFG_GPIO_SCS)
1272 return SCC_SS_PCI;
1273 return SCC_SS_XTAL;
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001274 } else if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001275 cc = (struct chipcregs __iomem *)
1276 ai_setcoreidx(&sii->pub, sii->curidx);
1277 return R_REG(&cc->slow_clk_ctl) & SCC_SS_MASK;
1278 } else /* Insta-clock */
1279 return SCC_SS_XTAL;
1280}
1281
1282/*
1283* return the ILP (slowclock) min or max frequency
1284* precondition: we've established the chip has dynamic clk control
1285*/
1286static uint ai_slowclk_freq(struct si_info *sii, bool max_freq,
1287 struct chipcregs __iomem *cc)
1288{
1289 u32 slowclk;
1290 uint div;
1291
1292 slowclk = ai_slowclk_src(sii);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001293 if (ai_get_ccrev(&sii->pub) < 6) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001294 if (slowclk == SCC_SS_PCI)
1295 return max_freq ? (PCIMAXFREQ / 64)
1296 : (PCIMINFREQ / 64);
1297 else
1298 return max_freq ? (XTALMAXFREQ / 32)
1299 : (XTALMINFREQ / 32);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001300 } else if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001301 div = 4 *
1302 (((R_REG(&cc->slow_clk_ctl) & SCC_CD_MASK) >>
1303 SCC_CD_SHIFT) + 1);
1304 if (slowclk == SCC_SS_LPO)
1305 return max_freq ? LPOMAXFREQ : LPOMINFREQ;
1306 else if (slowclk == SCC_SS_XTAL)
1307 return max_freq ? (XTALMAXFREQ / div)
1308 : (XTALMINFREQ / div);
1309 else if (slowclk == SCC_SS_PCI)
1310 return max_freq ? (PCIMAXFREQ / div)
1311 : (PCIMINFREQ / div);
1312 } else {
1313 /* Chipc rev 10 is InstaClock */
1314 div = R_REG(&cc->system_clk_ctl) >> SYCC_CD_SHIFT;
1315 div = 4 * (div + 1);
1316 return max_freq ? XTALMAXFREQ : (XTALMINFREQ / div);
1317 }
1318 return 0;
1319}
1320
1321static void
1322ai_clkctl_setdelay(struct si_info *sii, struct chipcregs __iomem *cc)
1323{
1324 uint slowmaxfreq, pll_delay, slowclk;
1325 uint pll_on_delay, fref_sel_delay;
1326
1327 pll_delay = PLL_DELAY;
1328
1329 /*
1330 * If the slow clock is not sourced by the xtal then
1331 * add the xtal_on_delay since the xtal will also be
1332 * powered down by dynamic clk control logic.
1333 */
1334
1335 slowclk = ai_slowclk_src(sii);
1336 if (slowclk != SCC_SS_XTAL)
1337 pll_delay += XTAL_ON_DELAY;
1338
1339 /* Starting with 4318 it is ILP that is used for the delays */
1340 slowmaxfreq =
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001341 ai_slowclk_freq(sii,
1342 (ai_get_ccrev(&sii->pub) >= 10) ? false : true, cc);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001343
1344 pll_on_delay = ((slowmaxfreq * pll_delay) + 999999) / 1000000;
1345 fref_sel_delay = ((slowmaxfreq * FREF_DELAY) + 999999) / 1000000;
1346
1347 W_REG(&cc->pll_on_delay, pll_on_delay);
1348 W_REG(&cc->fref_sel_delay, fref_sel_delay);
1349}
1350
1351/* initialize power control delay registers */
1352void ai_clkctl_init(struct si_pub *sih)
1353{
1354 struct si_info *sii;
1355 uint origidx = 0;
1356 struct chipcregs __iomem *cc;
1357 bool fast;
1358
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001359 if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001360 return;
1361
1362 sii = (struct si_info *)sih;
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001363 fast = SI_FAST(sih);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001364 if (!fast) {
1365 origidx = sii->curidx;
1366 cc = (struct chipcregs __iomem *)
1367 ai_setcore(sih, CC_CORE_ID, 0);
1368 if (cc == NULL)
1369 return;
1370 } else {
1371 cc = (struct chipcregs __iomem *) CCREGS_FAST(sii);
1372 if (cc == NULL)
1373 return;
1374 }
1375
1376 /* set all Instaclk chip ILP to 1 MHz */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001377 if (ai_get_ccrev(sih) >= 10)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001378 SET_REG(&cc->system_clk_ctl, SYCC_CD_MASK,
1379 (ILP_DIV_1MHZ << SYCC_CD_SHIFT));
1380
1381 ai_clkctl_setdelay(sii, cc);
1382
1383 if (!fast)
1384 ai_setcoreidx(sih, origidx);
1385}
1386
1387/*
1388 * return the value suitable for writing to the
1389 * dot11 core FAST_PWRUP_DELAY register
1390 */
1391u16 ai_clkctl_fast_pwrup_delay(struct si_pub *sih)
1392{
1393 struct si_info *sii;
1394 uint origidx = 0;
1395 struct chipcregs __iomem *cc;
1396 uint slowminfreq;
1397 u16 fpdelay;
1398 uint intr_val = 0;
1399 bool fast;
1400
1401 sii = (struct si_info *)sih;
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001402 if (ai_get_cccaps(sih) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001403 INTR_OFF(sii, intr_val);
1404 fpdelay = si_pmu_fast_pwrup_delay(sih);
1405 INTR_RESTORE(sii, intr_val);
1406 return fpdelay;
1407 }
1408
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001409 if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001410 return 0;
1411
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001412 fast = SI_FAST(sih);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001413 fpdelay = 0;
1414 if (!fast) {
1415 origidx = sii->curidx;
1416 INTR_OFF(sii, intr_val);
1417 cc = (struct chipcregs __iomem *)
1418 ai_setcore(sih, CC_CORE_ID, 0);
1419 if (cc == NULL)
1420 goto done;
1421 } else {
1422 cc = (struct chipcregs __iomem *) CCREGS_FAST(sii);
1423 if (cc == NULL)
1424 goto done;
1425 }
1426
1427 slowminfreq = ai_slowclk_freq(sii, false, cc);
1428 fpdelay = (((R_REG(&cc->pll_on_delay) + 2) * 1000000) +
1429 (slowminfreq - 1)) / slowminfreq;
1430
1431 done:
1432 if (!fast) {
1433 ai_setcoreidx(sih, origidx);
1434 INTR_RESTORE(sii, intr_val);
1435 }
1436 return fpdelay;
1437}
1438
1439/* turn primary xtal and/or pll off/on */
1440int ai_clkctl_xtal(struct si_pub *sih, uint what, bool on)
1441{
1442 struct si_info *sii;
1443 u32 in, out, outen;
1444
1445 sii = (struct si_info *)sih;
1446
1447 /* pcie core doesn't have any mapping to control the xtal pu */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001448 if (PCIE(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001449 return -1;
1450
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001451 pci_read_config_dword(sii->pcibus, PCI_GPIO_IN, &in);
1452 pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT, &out);
1453 pci_read_config_dword(sii->pcibus, PCI_GPIO_OUTEN, &outen);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001454
1455 /*
1456 * Avoid glitching the clock if GPRS is already using it.
1457 * We can't actually read the state of the PLLPD so we infer it
1458 * by the value of XTAL_PU which *is* readable via gpioin.
1459 */
1460 if (on && (in & PCI_CFG_GPIO_XTAL))
1461 return 0;
1462
1463 if (what & XTAL)
1464 outen |= PCI_CFG_GPIO_XTAL;
1465 if (what & PLL)
1466 outen |= PCI_CFG_GPIO_PLL;
1467
1468 if (on) {
1469 /* turn primary xtal on */
1470 if (what & XTAL) {
1471 out |= PCI_CFG_GPIO_XTAL;
1472 if (what & PLL)
1473 out |= PCI_CFG_GPIO_PLL;
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001474 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001475 PCI_GPIO_OUT, out);
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001476 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001477 PCI_GPIO_OUTEN, outen);
1478 udelay(XTAL_ON_DELAY);
1479 }
1480
1481 /* turn pll on */
1482 if (what & PLL) {
1483 out &= ~PCI_CFG_GPIO_PLL;
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001484 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001485 PCI_GPIO_OUT, out);
1486 mdelay(2);
1487 }
1488 } else {
1489 if (what & XTAL)
1490 out &= ~PCI_CFG_GPIO_XTAL;
1491 if (what & PLL)
1492 out |= PCI_CFG_GPIO_PLL;
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001493 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001494 PCI_GPIO_OUT, out);
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001495 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001496 PCI_GPIO_OUTEN, outen);
1497 }
1498
1499 return 0;
1500}
1501
1502/* clk control mechanism through chipcommon, no policy checking */
1503static bool _ai_clkctl_cc(struct si_info *sii, uint mode)
1504{
1505 uint origidx = 0;
1506 struct chipcregs __iomem *cc;
1507 u32 scc;
1508 uint intr_val = 0;
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001509 bool fast = SI_FAST(&sii->pub);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001510
1511 /* chipcommon cores prior to rev6 don't support dynamic clock control */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001512 if (ai_get_ccrev(&sii->pub) < 6)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001513 return false;
1514
1515 if (!fast) {
1516 INTR_OFF(sii, intr_val);
1517 origidx = sii->curidx;
1518 cc = (struct chipcregs __iomem *)
1519 ai_setcore(&sii->pub, CC_CORE_ID, 0);
1520 } else {
1521 cc = (struct chipcregs __iomem *) CCREGS_FAST(sii);
1522 if (cc == NULL)
1523 goto done;
1524 }
1525
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001526 if (!(ai_get_cccaps(&sii->pub) & CC_CAP_PWR_CTL) &&
1527 (ai_get_ccrev(&sii->pub) < 20))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001528 goto done;
1529
1530 switch (mode) {
1531 case CLK_FAST: /* FORCEHT, fast (pll) clock */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001532 if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001533 /*
1534 * don't forget to force xtal back
1535 * on before we clear SCC_DYN_XTAL..
1536 */
1537 ai_clkctl_xtal(&sii->pub, XTAL, ON);
1538 SET_REG(&cc->slow_clk_ctl,
1539 (SCC_XC | SCC_FS | SCC_IP), SCC_IP);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001540 } else if (ai_get_ccrev(&sii->pub) < 20) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001541 OR_REG(&cc->system_clk_ctl, SYCC_HR);
1542 } else {
1543 OR_REG(&cc->clk_ctl_st, CCS_FORCEHT);
1544 }
1545
1546 /* wait for the PLL */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001547 if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001548 u32 htavail = CCS_HTAVAIL;
1549 SPINWAIT(((R_REG(&cc->clk_ctl_st) & htavail)
1550 == 0), PMU_MAX_TRANSITION_DLY);
1551 } else {
1552 udelay(PLL_DELAY);
1553 }
1554 break;
1555
1556 case CLK_DYNAMIC: /* enable dynamic clock control */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001557 if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001558 scc = R_REG(&cc->slow_clk_ctl);
1559 scc &= ~(SCC_FS | SCC_IP | SCC_XC);
1560 if ((scc & SCC_SS_MASK) != SCC_SS_XTAL)
1561 scc |= SCC_XC;
1562 W_REG(&cc->slow_clk_ctl, scc);
1563
1564 /*
1565 * for dynamic control, we have to
1566 * release our xtal_pu "force on"
1567 */
1568 if (scc & SCC_XC)
1569 ai_clkctl_xtal(&sii->pub, XTAL, OFF);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001570 } else if (ai_get_ccrev(&sii->pub) < 20) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001571 /* Instaclock */
1572 AND_REG(&cc->system_clk_ctl, ~SYCC_HR);
1573 } else {
1574 AND_REG(&cc->clk_ctl_st, ~CCS_FORCEHT);
1575 }
1576 break;
1577
1578 default:
1579 break;
1580 }
1581
1582 done:
1583 if (!fast) {
1584 ai_setcoreidx(&sii->pub, origidx);
1585 INTR_RESTORE(sii, intr_val);
1586 }
1587 return mode == CLK_FAST;
1588}
1589
1590/*
1591 * clock control policy function throught chipcommon
1592 *
1593 * set dynamic clk control mode (forceslow, forcefast, dynamic)
1594 * returns true if we are forcing fast clock
1595 * this is a wrapper over the next internal function
1596 * to allow flexible policy settings for outside caller
1597 */
1598bool ai_clkctl_cc(struct si_pub *sih, uint mode)
1599{
1600 struct si_info *sii;
1601
1602 sii = (struct si_info *)sih;
1603
1604 /* chipcommon cores prior to rev6 don't support dynamic clock control */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001605 if (ai_get_ccrev(sih) < 6)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001606 return false;
1607
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001608 if (PCI_FORCEHT(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001609 return mode == CLK_FAST;
1610
1611 return _ai_clkctl_cc(sii, mode);
1612}
1613
1614/* Build device path */
1615int ai_devpath(struct si_pub *sih, char *path, int size)
1616{
1617 int slen;
1618
1619 if (!path || size <= 0)
1620 return -1;
1621
1622 slen = snprintf(path, (size_t) size, "pci/%u/%u/",
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001623 ((struct si_info *)sih)->pcibus->bus->number,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001624 PCI_SLOT(((struct pci_dev *)
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001625 (((struct si_info *)(sih))->pcibus))->devfn));
Arend van Spriel5b435de2011-10-05 13:19:03 +02001626
1627 if (slen < 0 || slen >= size) {
1628 path[0] = '\0';
1629 return -1;
1630 }
1631
1632 return 0;
1633}
1634
1635void ai_pci_up(struct si_pub *sih)
1636{
1637 struct si_info *sii;
1638
1639 sii = (struct si_info *)sih;
1640
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001641 if (PCI_FORCEHT(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001642 _ai_clkctl_cc(sii, CLK_FAST);
1643
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001644 if (PCIE(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001645 pcicore_up(sii->pch, SI_PCIUP);
1646
1647}
1648
1649/* Unconfigure and/or apply various WARs when system is going to sleep mode */
1650void ai_pci_sleep(struct si_pub *sih)
1651{
1652 struct si_info *sii;
1653
1654 sii = (struct si_info *)sih;
1655
1656 pcicore_sleep(sii->pch);
1657}
1658
1659/* Unconfigure and/or apply various WARs when going down */
1660void ai_pci_down(struct si_pub *sih)
1661{
1662 struct si_info *sii;
1663
1664 sii = (struct si_info *)sih;
1665
1666 /* release FORCEHT since chip is going to "down" state */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001667 if (PCI_FORCEHT(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001668 _ai_clkctl_cc(sii, CLK_DYNAMIC);
1669
1670 pcicore_down(sii->pch, SI_PCIDOWN);
1671}
1672
1673/*
1674 * Configure the pci core for pci client (NIC) action
1675 * coremask is the bitvec of cores by index to be enabled.
1676 */
1677void ai_pci_setup(struct si_pub *sih, uint coremask)
1678{
1679 struct si_info *sii;
1680 struct sbpciregs __iomem *regs = NULL;
1681 u32 siflag = 0, w;
1682 uint idx = 0;
1683
1684 sii = (struct si_info *)sih;
1685
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001686 if (PCI(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001687 /* get current core index */
1688 idx = sii->curidx;
1689
1690 /* we interrupt on this backplane flag number */
1691 siflag = ai_flag(sih);
1692
1693 /* switch over to pci core */
Arend van Spriel2e397c32011-12-08 15:06:44 -08001694 regs = ai_setcoreidx(sih, sii->buscoreidx);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001695 }
1696
1697 /*
1698 * Enable sb->pci interrupts. Assume
1699 * PCI rev 2.3 support was added in pci core rev 6 and things changed..
1700 */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001701 if (PCIE(sih) || (PCI(sih) && (ai_get_buscorerev(sih) >= 6))) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001702 /* pci config write to set this core bit in PCIIntMask */
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001703 pci_read_config_dword(sii->pcibus, PCI_INT_MASK, &w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001704 w |= (coremask << PCI_SBIM_SHIFT);
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001705 pci_write_config_dword(sii->pcibus, PCI_INT_MASK, w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001706 } else {
1707 /* set sbintvec bit for our flag number */
1708 ai_setint(sih, siflag);
1709 }
1710
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001711 if (PCI(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001712 pcicore_pci_setup(sii->pch, regs);
1713
1714 /* switch back to previous core */
1715 ai_setcoreidx(sih, idx);
1716 }
1717}
1718
1719/*
1720 * Fixup SROMless PCI device's configuration.
1721 * The current core may be changed upon return.
1722 */
1723int ai_pci_fixcfg(struct si_pub *sih)
1724{
1725 uint origidx;
1726 void __iomem *regs = NULL;
1727 struct si_info *sii = (struct si_info *)sih;
1728
1729 /* Fixup PI in SROM shadow area to enable the correct PCI core access */
1730 /* save the current index */
1731 origidx = ai_coreidx(&sii->pub);
1732
1733 /* check 'pi' is correct and fix it if not */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001734 regs = ai_setcore(&sii->pub, ai_get_buscoretype(sih), 0);
1735 if (ai_get_buscoretype(sih) == PCIE_CORE_ID)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001736 pcicore_fixcfg_pcie(sii->pch,
1737 (struct sbpcieregs __iomem *)regs);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001738 else if (ai_get_buscoretype(sih) == PCI_CORE_ID)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001739 pcicore_fixcfg_pci(sii->pch, (struct sbpciregs __iomem *)regs);
1740
1741 /* restore the original index */
1742 ai_setcoreidx(&sii->pub, origidx);
1743
1744 pcicore_hwup(sii->pch);
1745 return 0;
1746}
1747
1748/* mask&set gpiocontrol bits */
1749u32 ai_gpiocontrol(struct si_pub *sih, u32 mask, u32 val, u8 priority)
1750{
1751 uint regoff;
1752
1753 regoff = offsetof(struct chipcregs, gpiocontrol);
1754 return ai_corereg(sih, SI_CC_IDX, regoff, mask, val);
1755}
1756
1757void ai_chipcontrl_epa4331(struct si_pub *sih, bool on)
1758{
1759 struct si_info *sii;
1760 struct chipcregs __iomem *cc;
1761 uint origidx;
1762 u32 val;
1763
1764 sii = (struct si_info *)sih;
1765 origidx = ai_coreidx(sih);
1766
1767 cc = (struct chipcregs __iomem *) ai_setcore(sih, CC_CORE_ID, 0);
1768
1769 val = R_REG(&cc->chipcontrol);
1770
1771 if (on) {
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001772 if (ai_get_chippkg(sih) == 9 || ai_get_chippkg(sih) == 0xb)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001773 /* Ext PA Controls for 4331 12x9 Package */
1774 W_REG(&cc->chipcontrol, val |
1775 CCTRL4331_EXTPA_EN |
1776 CCTRL4331_EXTPA_ON_GPIO2_5);
1777 else
1778 /* Ext PA Controls for 4331 12x12 Package */
1779 W_REG(&cc->chipcontrol,
1780 val | CCTRL4331_EXTPA_EN);
1781 } else {
1782 val &= ~(CCTRL4331_EXTPA_EN | CCTRL4331_EXTPA_ON_GPIO2_5);
1783 W_REG(&cc->chipcontrol, val);
1784 }
1785
1786 ai_setcoreidx(sih, origidx);
1787}
1788
1789/* Enable BT-COEX & Ex-PA for 4313 */
1790void ai_epa_4313war(struct si_pub *sih)
1791{
1792 struct si_info *sii;
1793 struct chipcregs __iomem *cc;
1794 uint origidx;
1795
1796 sii = (struct si_info *)sih;
1797 origidx = ai_coreidx(sih);
1798
1799 cc = ai_setcore(sih, CC_CORE_ID, 0);
1800
1801 /* EPA Fix */
1802 W_REG(&cc->gpiocontrol,
1803 R_REG(&cc->gpiocontrol) | GPIO_CTRL_EPA_EN_MASK);
1804
1805 ai_setcoreidx(sih, origidx);
1806}
1807
1808/* check if the device is removed */
1809bool ai_deviceremoved(struct si_pub *sih)
1810{
1811 u32 w;
1812 struct si_info *sii;
1813
1814 sii = (struct si_info *)sih;
1815
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001816 pci_read_config_dword(sii->pcibus, PCI_VENDOR_ID, &w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001817 if ((w & 0xFFFF) != PCI_VENDOR_ID_BROADCOM)
1818 return true;
1819
1820 return false;
1821}
1822
1823bool ai_is_sprom_available(struct si_pub *sih)
1824{
Arend van Spriel2e397c32011-12-08 15:06:44 -08001825 struct si_info *sii = (struct si_info *)sih;
1826
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001827 if (ai_get_ccrev(sih) >= 31) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001828 uint origidx;
1829 struct chipcregs __iomem *cc;
1830 u32 sromctrl;
1831
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001832 if ((ai_get_cccaps(sih) & CC_CAP_SROM) == 0)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001833 return false;
1834
Arend van Spriel5b435de2011-10-05 13:19:03 +02001835 origidx = sii->curidx;
1836 cc = ai_setcoreidx(sih, SI_CC_IDX);
1837 sromctrl = R_REG(&cc->sromcontrol);
1838 ai_setcoreidx(sih, origidx);
1839 return sromctrl & SRC_PRESENT;
1840 }
1841
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001842 switch (ai_get_chip_id(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001843 case BCM4313_CHIP_ID:
Arend van Spriel2e397c32011-12-08 15:06:44 -08001844 return (sii->chipst & CST4313_SPROM_PRESENT) != 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001845 default:
1846 return true;
1847 }
1848}
1849
1850bool ai_is_otp_disabled(struct si_pub *sih)
1851{
Arend van Spriel2e397c32011-12-08 15:06:44 -08001852 struct si_info *sii = (struct si_info *)sih;
1853
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001854 switch (ai_get_chip_id(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001855 case BCM4313_CHIP_ID:
Arend van Spriel2e397c32011-12-08 15:06:44 -08001856 return (sii->chipst & CST4313_OTP_PRESENT) == 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001857 /* These chips always have their OTP on */
1858 case BCM43224_CHIP_ID:
1859 case BCM43225_CHIP_ID:
1860 default:
1861 return false;
1862 }
1863}