blob: bb0d9b9339ac2b3165ff7c544b0fd50a18ee7b20 [file] [log] [blame]
Ofir Cohen06789f12012-01-16 09:43:13 +02001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/irq.h>
17#include <linux/io.h>
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -070018#include <linux/platform_data/qcom_crypto_device.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020019#include <linux/dma-mapping.h>
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -080020#include <sound/msm-dai-q6.h>
21#include <sound/apr_audio.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070022#include <asm/hardware/gic.h>
Sahitya Tummala38295432011-09-29 10:08:45 +053023#include <asm/mach/flash.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070024#include <mach/board.h>
25#include <mach/msm_iomap.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020026#include <mach/msm_hsusb.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070027#include <mach/irqs.h>
28#include <mach/socinfo.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060029#include <mach/rpm.h>
Gagan Mac7a827642011-09-22 19:42:21 -060030#include <mach/msm_bus_board.h>
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -070031#include <asm/hardware/cache-l2x0.h>
Yan He092b7272011-09-21 15:25:03 -070032#include <mach/msm_sps.h>
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070033#include <mach/dma.h>
Matt Wagantall7cca4642012-02-01 16:43:24 -080034#include "pm.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070035#include "devices.h"
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060036#include "mpm.h"
37#include "spm.h"
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060038#include "rpm_resources.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070039#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060040#include "rpm_stats.h"
41#include "rpm_log.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070042
Harini Jayaramaneba52672011-09-08 15:13:00 -060043/* Address of GSBI blocks */
44#define MSM_GSBI1_PHYS 0x16000000
45#define MSM_GSBI2_PHYS 0x16100000
46#define MSM_GSBI3_PHYS 0x16200000
Rohit Vaswani09666872011-08-23 17:41:54 -070047#define MSM_GSBI4_PHYS 0x16300000
Harini Jayaramaneba52672011-09-08 15:13:00 -060048#define MSM_GSBI5_PHYS 0x16400000
49
Rohit Vaswani09666872011-08-23 17:41:54 -070050#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
51
Harini Jayaramaneba52672011-09-08 15:13:00 -060052/* GSBI QUP devices */
53#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
54#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
55#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
56#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
57#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
58#define MSM_QUP_SIZE SZ_4K
59
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -070060/* Address of SSBI CMD */
61#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
62#define MSM_PMIC_SSBI_SIZE SZ_4K
63
Jeff Ohlstein7e668552011-10-06 16:17:25 -070064static struct msm_watchdog_pdata msm_watchdog_pdata = {
65 .pet_time = 10000,
66 .bark_time = 11000,
67 .has_secure = true,
68};
69
70struct platform_device msm9615_device_watchdog = {
71 .name = "msm_watchdog",
72 .id = -1,
73 .dev = {
74 .platform_data = &msm_watchdog_pdata,
75 },
76};
77
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070078static struct resource msm_dmov_resource[] = {
79 {
80 .start = ADM_0_SCSS_1_IRQ,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070081 .flags = IORESOURCE_IRQ,
82 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070083 {
84 .start = 0x18320000,
85 .end = 0x18320000 + SZ_1M - 1,
86 .flags = IORESOURCE_MEM,
87 },
88};
89
90static struct msm_dmov_pdata msm_dmov_pdata = {
91 .sd = 1,
92 .sd_size = 0x800,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070093};
94
95struct platform_device msm9615_device_dmov = {
96 .name = "msm_dmov",
97 .id = -1,
98 .resource = msm_dmov_resource,
99 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700100 .dev = {
101 .platform_data = &msm_dmov_pdata,
102 },
Jeff Ohlsteind19bf442011-09-09 12:48:18 -0700103};
104
Ofir Cohen40a4e862011-12-08 15:17:52 +0200105#define MSM_USB_BAM_BASE 0x12502000
Ofir Cohen010009b2012-01-26 16:49:17 +0200106#define MSM_USB_BAM_SIZE SZ_16K
107#define MSM_HSIC_BAM_BASE 0x12542000
108#define MSM_HSIC_BAM_SIZE SZ_16K
Ofir Cohen40a4e862011-12-08 15:17:52 +0200109
Amit Blay5e4ec192011-10-20 09:16:54 +0200110static struct resource resources_otg[] = {
111 {
112 .start = MSM9615_HSUSB_PHYS,
113 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
114 .flags = IORESOURCE_MEM,
115 },
116 {
117 .start = USB1_HS_IRQ,
118 .end = USB1_HS_IRQ,
119 .flags = IORESOURCE_IRQ,
120 },
121};
122
123struct platform_device msm_device_otg = {
124 .name = "msm_otg",
125 .id = -1,
126 .num_resources = ARRAY_SIZE(resources_otg),
127 .resource = resources_otg,
128 .dev = {
129 .coherent_dma_mask = DMA_BIT_MASK(32),
130 },
131};
132
133static struct resource resources_hsusb[] = {
134 {
135 .start = MSM9615_HSUSB_PHYS,
136 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
137 .flags = IORESOURCE_MEM,
138 },
139 {
140 .start = USB1_HS_IRQ,
141 .end = USB1_HS_IRQ,
142 .flags = IORESOURCE_IRQ,
143 },
144};
145
Ofir Cohen40a4e862011-12-08 15:17:52 +0200146static struct resource resources_usb_bam[] = {
147 {
148 .name = "usb_bam_addr",
149 .start = MSM_USB_BAM_BASE,
Ofir Cohen010009b2012-01-26 16:49:17 +0200150 .end = MSM_USB_BAM_BASE + MSM_USB_BAM_SIZE - 1,
Ofir Cohen40a4e862011-12-08 15:17:52 +0200151 .flags = IORESOURCE_MEM,
152 },
153 {
154 .name = "usb_bam_irq",
155 .start = USB1_HS_BAM_IRQ,
156 .end = USB1_HS_BAM_IRQ,
157 .flags = IORESOURCE_IRQ,
158 },
Ofir Cohen010009b2012-01-26 16:49:17 +0200159 {
160 .name = "hsic_bam_addr",
161 .start = MSM_HSIC_BAM_BASE,
162 .end = MSM_HSIC_BAM_BASE + MSM_HSIC_BAM_SIZE - 1,
163 .flags = IORESOURCE_MEM,
164 },
165 {
166 .name = "hsic_bam_irq",
167 .start = USB_HSIC_BAM_IRQ,
168 .end = USB_HSIC_BAM_IRQ,
169 .flags = IORESOURCE_IRQ,
170 },
Ofir Cohen40a4e862011-12-08 15:17:52 +0200171};
172
173struct platform_device msm_device_usb_bam = {
174 .name = "usb_bam",
175 .id = -1,
176 .num_resources = ARRAY_SIZE(resources_usb_bam),
177 .resource = resources_usb_bam,
178};
179
Amit Blay5e4ec192011-10-20 09:16:54 +0200180struct platform_device msm_device_gadget_peripheral = {
181 .name = "msm_hsusb",
182 .id = -1,
183 .num_resources = ARRAY_SIZE(resources_hsusb),
184 .resource = resources_hsusb,
185 .dev = {
186 .coherent_dma_mask = DMA_BIT_MASK(32),
187 },
188};
189
Ofir Cohen06789f12012-01-16 09:43:13 +0200190static struct resource resources_hsic_peripheral[] = {
191 {
192 .start = MSM9615_HSIC_PHYS,
193 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
194 .flags = IORESOURCE_MEM,
195 },
196 {
197 .start = USB_HSIC_IRQ,
198 .end = USB_HSIC_IRQ,
199 .flags = IORESOURCE_IRQ,
200 },
201};
202
203struct platform_device msm_device_hsic_peripheral = {
204 .name = "msm_hsic_peripheral",
205 .id = -1,
206 .num_resources = ARRAY_SIZE(resources_hsic_peripheral),
207 .resource = resources_hsic_peripheral,
208 .dev = {
209 .coherent_dma_mask = DMA_BIT_MASK(32),
210 },
211};
212
Amit Blay6a8d4f32011-11-21 10:36:25 +0200213static struct resource resources_hsusb_host[] = {
214 {
215 .start = MSM9615_HSUSB_PHYS,
216 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_PHYS - 1,
217 .flags = IORESOURCE_MEM,
218 },
219 {
220 .start = USB1_HS_IRQ,
221 .end = USB1_HS_IRQ,
222 .flags = IORESOURCE_IRQ,
223 },
224};
225
226static u64 dma_mask = DMA_BIT_MASK(32);
227struct platform_device msm_device_hsusb_host = {
228 .name = "msm_hsusb_host",
229 .id = -1,
230 .num_resources = ARRAY_SIZE(resources_hsusb_host),
231 .resource = resources_hsusb_host,
232 .dev = {
233 .dma_mask = &dma_mask,
234 .coherent_dma_mask = 0xffffffff,
235 },
236};
237
Lena Salman65bcf372012-02-14 15:33:32 +0200238static struct resource resources_hsic_host[] = {
239 {
240 .start = MSM9615_HSIC_PHYS,
241 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
242 .flags = IORESOURCE_MEM,
243 },
244 {
245 .start = USB_HSIC_IRQ,
246 .end = USB_HSIC_IRQ,
247 .flags = IORESOURCE_IRQ,
248 },
249};
250
251struct platform_device msm_device_hsic_host = {
252 .name = "msm_hsic_host",
253 .id = -1,
254 .num_resources = ARRAY_SIZE(resources_hsic_host),
255 .resource = resources_hsic_host,
256 .dev = {
257 .dma_mask = &dma_mask,
258 .coherent_dma_mask = 0xffffffff,
259 },
260};
261
Rohit Vaswani09666872011-08-23 17:41:54 -0700262static struct resource resources_uart_gsbi4[] = {
263 {
264 .start = GSBI4_UARTDM_IRQ,
265 .end = GSBI4_UARTDM_IRQ,
266 .flags = IORESOURCE_IRQ,
267 },
268 {
269 .start = MSM_UART4DM_PHYS,
270 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
271 .name = "uartdm_resource",
272 .flags = IORESOURCE_MEM,
273 },
274 {
275 .start = MSM_GSBI4_PHYS,
276 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
277 .name = "gsbi_resource",
278 .flags = IORESOURCE_MEM,
279 },
280};
281
282struct platform_device msm9615_device_uart_gsbi4 = {
283 .name = "msm_serial_hsl",
284 .id = 0,
285 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
286 .resource = resources_uart_gsbi4,
287};
288
Harini Jayaramaneba52672011-09-08 15:13:00 -0600289static struct resource resources_qup_i2c_gsbi5[] = {
290 {
291 .name = "gsbi_qup_i2c_addr",
292 .start = MSM_GSBI5_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600293 .end = MSM_GSBI5_PHYS + 4 - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600294 .flags = IORESOURCE_MEM,
295 },
296 {
297 .name = "qup_phys_addr",
298 .start = MSM_GSBI5_QUP_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600299 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600300 .flags = IORESOURCE_MEM,
301 },
302 {
303 .name = "qup_err_intr",
304 .start = GSBI5_QUP_IRQ,
305 .end = GSBI5_QUP_IRQ,
306 .flags = IORESOURCE_IRQ,
307 },
308};
309
310struct platform_device msm9615_device_qup_i2c_gsbi5 = {
311 .name = "qup_i2c",
312 .id = 0,
313 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
314 .resource = resources_qup_i2c_gsbi5,
315};
316
Harini Jayaraman738c9312011-09-08 15:22:38 -0600317static struct resource resources_qup_spi_gsbi3[] = {
318 {
319 .name = "spi_base",
320 .start = MSM_GSBI3_QUP_PHYS,
321 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
322 .flags = IORESOURCE_MEM,
323 },
324 {
325 .name = "gsbi_base",
326 .start = MSM_GSBI3_PHYS,
327 .end = MSM_GSBI3_PHYS + 4 - 1,
328 .flags = IORESOURCE_MEM,
329 },
330 {
331 .name = "spi_irq_in",
332 .start = GSBI3_QUP_IRQ,
333 .end = GSBI3_QUP_IRQ,
334 .flags = IORESOURCE_IRQ,
335 },
336};
337
338struct platform_device msm9615_device_qup_spi_gsbi3 = {
339 .name = "spi_qsd",
340 .id = 0,
341 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi3),
342 .resource = resources_qup_spi_gsbi3,
343};
344
Sagar Dharia2a5378d2011-12-01 20:00:11 -0700345#define LPASS_SLIMBUS_PHYS 0x28080000
346#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
347#define LPASS_SLIMBUS_SLEW (MSM9615_TLMM_PHYS + 0x207C)
348/* Board info for the slimbus slave device */
349static struct resource slimbus_res[] = {
350 {
351 .start = LPASS_SLIMBUS_PHYS,
352 .end = LPASS_SLIMBUS_PHYS + 8191,
353 .flags = IORESOURCE_MEM,
354 .name = "slimbus_physical",
355 },
356 {
357 .start = LPASS_SLIMBUS_BAM_PHYS,
358 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
359 .flags = IORESOURCE_MEM,
360 .name = "slimbus_bam_physical",
361 },
362 {
363 .start = LPASS_SLIMBUS_SLEW,
364 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
365 .flags = IORESOURCE_MEM,
366 .name = "slimbus_slew_reg",
367 },
368 {
369 .start = SLIMBUS0_CORE_EE1_IRQ,
370 .end = SLIMBUS0_CORE_EE1_IRQ,
371 .flags = IORESOURCE_IRQ,
372 .name = "slimbus_irq",
373 },
374 {
375 .start = SLIMBUS0_BAM_EE1_IRQ,
376 .end = SLIMBUS0_BAM_EE1_IRQ,
377 .flags = IORESOURCE_IRQ,
378 .name = "slimbus_bam_irq",
379 },
380};
381
382struct platform_device msm9615_slim_ctrl = {
383 .name = "msm_slim_ctrl",
384 .id = 1,
385 .num_resources = ARRAY_SIZE(slimbus_res),
386 .resource = slimbus_res,
387 .dev = {
388 .coherent_dma_mask = 0xffffffffULL,
389 },
390};
391
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800392struct platform_device msm_pcm = {
393 .name = "msm-pcm-dsp",
394 .id = -1,
395};
396
397struct platform_device msm_multi_ch_pcm = {
398 .name = "msm-multi-ch-pcm-dsp",
399 .id = -1,
400};
401
402struct platform_device msm_pcm_routing = {
403 .name = "msm-pcm-routing",
404 .id = -1,
405};
406
407struct platform_device msm_cpudai0 = {
408 .name = "msm-dai-q6",
409 .id = 0x4000,
410};
411
412struct platform_device msm_cpudai1 = {
413 .name = "msm-dai-q6",
414 .id = 0x4001,
415};
416
417struct platform_device msm_cpudai_bt_rx = {
418 .name = "msm-dai-q6",
419 .id = 0x3000,
420};
421
422struct platform_device msm_cpudai_bt_tx = {
423 .name = "msm-dai-q6",
424 .id = 0x3001,
425};
426
427/*
428 * Machine specific data for AUX PCM Interface
429 * which the driver will be unware of.
430 */
431struct msm_dai_auxpcm_pdata auxpcm_rx_pdata = {
432 .clk = "pcm_clk",
433 .mode = AFE_PCM_CFG_MODE_PCM,
434 .sync = AFE_PCM_CFG_SYNC_INT,
435 .frame = AFE_PCM_CFG_FRM_256BPF,
436 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
437 .slot = 0,
438 .data = AFE_PCM_CFG_CDATAOE_MASTER,
439 .pcm_clk_rate = 2048000,
440};
441
442struct platform_device msm_cpudai_auxpcm_rx = {
443 .name = "msm-dai-q6",
444 .id = 2,
445 .dev = {
446 .platform_data = &auxpcm_rx_pdata,
447 },
448};
449
450struct platform_device msm_cpudai_auxpcm_tx = {
451 .name = "msm-dai-q6",
452 .id = 3,
453};
454
455struct platform_device msm_cpu_fe = {
456 .name = "msm-dai-fe",
457 .id = -1,
458};
459
460struct platform_device msm_stub_codec = {
461 .name = "msm-stub-codec",
462 .id = 1,
463};
464
465struct platform_device msm_voice = {
466 .name = "msm-pcm-voice",
467 .id = -1,
468};
469
470struct platform_device msm_voip = {
471 .name = "msm-voip-dsp",
472 .id = -1,
473};
474
475struct platform_device msm_compr_dsp = {
476 .name = "msm-compr-dsp",
477 .id = -1,
478};
479
480struct platform_device msm_pcm_hostless = {
481 .name = "msm-pcm-hostless",
482 .id = -1,
483};
484
485struct platform_device msm_cpudai_afe_01_rx = {
486 .name = "msm-dai-q6",
487 .id = 0xE0,
488};
489
490struct platform_device msm_cpudai_afe_01_tx = {
491 .name = "msm-dai-q6",
492 .id = 0xF0,
493};
494
495struct platform_device msm_cpudai_afe_02_rx = {
496 .name = "msm-dai-q6",
497 .id = 0xF1,
498};
499
500struct platform_device msm_cpudai_afe_02_tx = {
501 .name = "msm-dai-q6",
502 .id = 0xE1,
503};
504
505struct platform_device msm_pcm_afe = {
506 .name = "msm-pcm-afe",
507 .id = -1,
508};
509
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -0700510static struct resource resources_ssbi_pmic1[] = {
511 {
512 .start = MSM_PMIC1_SSBI_CMD_PHYS,
513 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
514 .flags = IORESOURCE_MEM,
515 },
516};
517
518struct platform_device msm9615_device_ssbi_pmic1 = {
519 .name = "msm_ssbi",
520 .id = 0,
521 .resource = resources_ssbi_pmic1,
522 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
523};
524
Yan He092b7272011-09-21 15:25:03 -0700525static struct resource resources_sps[] = {
526 {
527 .name = "pipe_mem",
528 .start = 0x12800000,
529 .end = 0x12800000 + 0x4000 - 1,
530 .flags = IORESOURCE_MEM,
531 },
532 {
533 .name = "bamdma_dma",
534 .start = 0x12240000,
535 .end = 0x12240000 + 0x1000 - 1,
536 .flags = IORESOURCE_MEM,
537 },
538 {
539 .name = "bamdma_bam",
540 .start = 0x12244000,
541 .end = 0x12244000 + 0x4000 - 1,
542 .flags = IORESOURCE_MEM,
543 },
544 {
545 .name = "bamdma_irq",
546 .start = SPS_BAM_DMA_IRQ,
547 .end = SPS_BAM_DMA_IRQ,
548 .flags = IORESOURCE_IRQ,
549 },
550};
551
552struct msm_sps_platform_data msm_sps_pdata = {
553 .bamdma_restricted_pipes = 0x06,
554};
555
556struct platform_device msm_device_sps = {
557 .name = "msm_sps",
558 .id = -1,
559 .num_resources = ARRAY_SIZE(resources_sps),
560 .resource = resources_sps,
561 .dev.platform_data = &msm_sps_pdata,
562};
563
Sahitya Tummala38295432011-09-29 10:08:45 +0530564#define MSM_NAND_PHYS 0x1B400000
565static struct resource resources_nand[] = {
566 [0] = {
567 .name = "msm_nand_dmac",
568 .start = DMOV_NAND_CHAN,
569 .end = DMOV_NAND_CHAN,
570 .flags = IORESOURCE_DMA,
571 },
572 [1] = {
573 .name = "msm_nand_phys",
574 .start = MSM_NAND_PHYS,
575 .end = MSM_NAND_PHYS + 0x7FF,
576 .flags = IORESOURCE_MEM,
577 },
578};
579
580struct flash_platform_data msm_nand_data = {
581 .parts = NULL,
582 .nr_parts = 0,
583};
584
585struct platform_device msm_device_nand = {
586 .name = "msm_nand",
587 .id = -1,
588 .num_resources = ARRAY_SIZE(resources_nand),
589 .resource = resources_nand,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700590 .dev = {
Sahitya Tummala38295432011-09-29 10:08:45 +0530591 .platform_data = &msm_nand_data,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700592 },
593};
594
Jeff Hugo56b933a2011-09-28 14:42:05 -0600595struct platform_device msm_device_smd = {
596 .name = "msm_smd",
597 .id = -1,
598};
599
Eric Holmberg0c96e702011-11-08 18:04:31 -0700600struct platform_device msm_device_bam_dmux = {
601 .name = "BAM_RMNT",
602 .id = -1,
603};
604
Ramesh Masavarapu5ad37392011-10-10 10:44:10 -0700605#ifdef CONFIG_HW_RANDOM_MSM
606/* PRNG device */
607#define MSM_PRNG_PHYS 0x1A500000
608static struct resource rng_resources = {
609 .flags = IORESOURCE_MEM,
610 .start = MSM_PRNG_PHYS,
611 .end = MSM_PRNG_PHYS + SZ_512 - 1,
612};
613
614struct platform_device msm_device_rng = {
615 .name = "msm_rng",
616 .id = 0,
617 .num_resources = 1,
618 .resource = &rng_resources,
619};
620#endif
Krishna Kondadd794462011-10-01 00:19:29 -0700621
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700622#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
623 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
624 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
625 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
626
627#define QCE_SIZE 0x10000
628#define QCE_0_BASE 0x18500000
629
630#define QCE_HW_KEY_SUPPORT 0
631#define QCE_SHA_HMAC_SUPPORT 1
632#define QCE_SHARE_CE_RESOURCE 1
633#define QCE_CE_SHARED 0
634
635static struct resource qcrypto_resources[] = {
636 [0] = {
637 .start = QCE_0_BASE,
638 .end = QCE_0_BASE + QCE_SIZE - 1,
639 .flags = IORESOURCE_MEM,
640 },
641 [1] = {
642 .name = "crypto_channels",
643 .start = DMOV_CE_IN_CHAN,
644 .end = DMOV_CE_OUT_CHAN,
645 .flags = IORESOURCE_DMA,
646 },
647 [2] = {
648 .name = "crypto_crci_in",
649 .start = DMOV_CE_IN_CRCI,
650 .end = DMOV_CE_IN_CRCI,
651 .flags = IORESOURCE_DMA,
652 },
653 [3] = {
654 .name = "crypto_crci_out",
655 .start = DMOV_CE_OUT_CRCI,
656 .end = DMOV_CE_OUT_CRCI,
657 .flags = IORESOURCE_DMA,
658 },
659};
660
661static struct resource qcedev_resources[] = {
662 [0] = {
663 .start = QCE_0_BASE,
664 .end = QCE_0_BASE + QCE_SIZE - 1,
665 .flags = IORESOURCE_MEM,
666 },
667 [1] = {
668 .name = "crypto_channels",
669 .start = DMOV_CE_IN_CHAN,
670 .end = DMOV_CE_OUT_CHAN,
671 .flags = IORESOURCE_DMA,
672 },
673 [2] = {
674 .name = "crypto_crci_in",
675 .start = DMOV_CE_IN_CRCI,
676 .end = DMOV_CE_IN_CRCI,
677 .flags = IORESOURCE_DMA,
678 },
679 [3] = {
680 .name = "crypto_crci_out",
681 .start = DMOV_CE_OUT_CRCI,
682 .end = DMOV_CE_OUT_CRCI,
683 .flags = IORESOURCE_DMA,
684 },
685};
686
687#endif
688
689#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
690 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
691
692static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
693 .ce_shared = QCE_CE_SHARED,
694 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
695 .hw_key_support = QCE_HW_KEY_SUPPORT,
696 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800697 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700698};
699
700struct platform_device msm9615_qcrypto_device = {
701 .name = "qcrypto",
702 .id = 0,
703 .num_resources = ARRAY_SIZE(qcrypto_resources),
704 .resource = qcrypto_resources,
705 .dev = {
706 .coherent_dma_mask = DMA_BIT_MASK(32),
707 .platform_data = &qcrypto_ce_hw_suppport,
708 },
709};
710#endif
711
712#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
713 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
714
715static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
716 .ce_shared = QCE_CE_SHARED,
717 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
718 .hw_key_support = QCE_HW_KEY_SUPPORT,
719 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800720 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700721};
722
723struct platform_device msm9615_qcedev_device = {
724 .name = "qce",
725 .id = 0,
726 .num_resources = ARRAY_SIZE(qcedev_resources),
727 .resource = qcedev_resources,
728 .dev = {
729 .coherent_dma_mask = DMA_BIT_MASK(32),
730 .platform_data = &qcedev_ce_hw_suppport,
731 },
732};
733#endif
734
Krishna Kondadd794462011-10-01 00:19:29 -0700735#define MSM_SDC1_BASE 0x12180000
736#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
737#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
Krishna Konda71aef182011-10-01 02:27:51 -0700738#define MSM_SDC2_BASE 0x12140000
739#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
740#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Krishna Kondadd794462011-10-01 00:19:29 -0700741
742static struct resource resources_sdc1[] = {
743 {
744 .name = "core_mem",
745 .flags = IORESOURCE_MEM,
746 .start = MSM_SDC1_BASE,
747 .end = MSM_SDC1_DML_BASE - 1,
748 },
749 {
750 .name = "core_irq",
751 .flags = IORESOURCE_IRQ,
752 .start = SDC1_IRQ_0,
753 .end = SDC1_IRQ_0
754 },
755#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
756 {
757 .name = "sdcc_dml_addr",
758 .start = MSM_SDC1_DML_BASE,
759 .end = MSM_SDC1_BAM_BASE - 1,
760 .flags = IORESOURCE_MEM,
761 },
762 {
763 .name = "sdcc_bam_addr",
764 .start = MSM_SDC1_BAM_BASE,
765 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
766 .flags = IORESOURCE_MEM,
767 },
768 {
769 .name = "sdcc_bam_irq",
770 .start = SDC1_BAM_IRQ,
771 .end = SDC1_BAM_IRQ,
772 .flags = IORESOURCE_IRQ,
773 },
774#endif
775};
776
Krishna Konda71aef182011-10-01 02:27:51 -0700777static struct resource resources_sdc2[] = {
778 {
779 .name = "core_mem",
780 .flags = IORESOURCE_MEM,
781 .start = MSM_SDC2_BASE,
782 .end = MSM_SDC2_DML_BASE - 1,
783 },
784 {
785 .name = "core_irq",
786 .flags = IORESOURCE_IRQ,
787 .start = SDC2_IRQ_0,
788 .end = SDC2_IRQ_0
789 },
790#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
791 {
792 .name = "sdcc_dml_addr",
793 .start = MSM_SDC2_DML_BASE,
794 .end = MSM_SDC2_BAM_BASE - 1,
795 .flags = IORESOURCE_MEM,
796 },
797 {
798 .name = "sdcc_bam_addr",
799 .start = MSM_SDC2_BAM_BASE,
800 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
801 .flags = IORESOURCE_MEM,
802 },
803 {
804 .name = "sdcc_bam_irq",
805 .start = SDC2_BAM_IRQ,
806 .end = SDC2_BAM_IRQ,
807 .flags = IORESOURCE_IRQ,
808 },
809#endif
810};
811
Krishna Kondadd794462011-10-01 00:19:29 -0700812struct platform_device msm_device_sdc1 = {
813 .name = "msm_sdcc",
814 .id = 1,
815 .num_resources = ARRAY_SIZE(resources_sdc1),
816 .resource = resources_sdc1,
817 .dev = {
818 .coherent_dma_mask = 0xffffffff,
819 },
820};
821
Krishna Konda71aef182011-10-01 02:27:51 -0700822struct platform_device msm_device_sdc2 = {
823 .name = "msm_sdcc",
824 .id = 2,
825 .num_resources = ARRAY_SIZE(resources_sdc2),
826 .resource = resources_sdc2,
827 .dev = {
828 .coherent_dma_mask = 0xffffffff,
829 },
830};
831
Krishna Kondadd794462011-10-01 00:19:29 -0700832static struct platform_device *msm_sdcc_devices[] __initdata = {
833 &msm_device_sdc1,
Krishna Konda71aef182011-10-01 02:27:51 -0700834 &msm_device_sdc2,
Krishna Kondadd794462011-10-01 00:19:29 -0700835};
836
837int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
838{
839 struct platform_device *pdev;
840
841 if (controller < 1 || controller > 2)
842 return -EINVAL;
843
844 pdev = msm_sdcc_devices[controller - 1];
845 pdev->dev.platform_data = plat;
846 return platform_device_register(pdev);
847}
848
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -0700849#ifdef CONFIG_CACHE_L2X0
850static int __init l2x0_cache_init(void)
851{
852 int aux_ctrl = 0;
853
854 /* Way Size 010(0x2) 32KB */
855 aux_ctrl = (0x1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) | \
856 (0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) | \
857 (0x1 << L2X0_AUX_CTRL_EVNT_MON_BUS_EN_SHIFT);
858
859 /* L2 Latency setting required by hardware. Default is 0x20
860 which is no good.
861 */
862 writel_relaxed(0x220, MSM_L2CC_BASE + L2X0_DATA_LATENCY_CTRL);
863 l2x0_init(MSM_L2CC_BASE, aux_ctrl, L2X0_AUX_CTRL_MASK);
864
865 return 0;
866}
867#else
868static int __init l2x0_cache_init(void){ return 0; }
869#endif
870
Praveen Chidambaram78499012011-11-01 17:15:17 -0600871struct msm_rpm_platform_data msm9615_rpm_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600872 .reg_base_addrs = {
873 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
874 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
875 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
876 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
877 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600878 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -0800879 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600880 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
881 .ipc_rpm_val = 4,
882 .target_id = {
883 MSM_RPM_MAP(9615, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
884 MSM_RPM_MAP(9615, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
885 MSM_RPM_MAP(9615, INVALIDATE_0, INVALIDATE, 8),
886 MSM_RPM_MAP(9615, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
887 MSM_RPM_MAP(9615, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
888 MSM_RPM_MAP(9615, RPM_CTL, RPM_CTL, 1),
889 MSM_RPM_MAP(9615, CXO_CLK, CXO_CLK, 1),
890 MSM_RPM_MAP(9615, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
891 MSM_RPM_MAP(9615, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
892 MSM_RPM_MAP(9615, SFPB_CLK, SFPB_CLK, 1),
893 MSM_RPM_MAP(9615, CFPB_CLK, CFPB_CLK, 1),
894 MSM_RPM_MAP(9615, EBI1_CLK, EBI1_CLK, 1),
895 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_HALT_0,
896 SYS_FABRIC_CFG_HALT, 2),
897 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_CLKMOD_0,
898 SYS_FABRIC_CFG_CLKMOD, 3),
899 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_IOCTL,
900 SYS_FABRIC_CFG_IOCTL, 1),
901 MSM_RPM_MAP(9615, SYSTEM_FABRIC_ARB_0,
902 SYSTEM_FABRIC_ARB, 27),
903 MSM_RPM_MAP(9615, PM8018_S1_0, PM8018_S1, 2),
904 MSM_RPM_MAP(9615, PM8018_S2_0, PM8018_S2, 2),
905 MSM_RPM_MAP(9615, PM8018_S3_0, PM8018_S3, 2),
906 MSM_RPM_MAP(9615, PM8018_S4_0, PM8018_S4, 2),
907 MSM_RPM_MAP(9615, PM8018_S5_0, PM8018_S5, 2),
908 MSM_RPM_MAP(9615, PM8018_L1_0, PM8018_L1, 2),
909 MSM_RPM_MAP(9615, PM8018_L2_0, PM8018_L2, 2),
910 MSM_RPM_MAP(9615, PM8018_L3_0, PM8018_L3, 2),
911 MSM_RPM_MAP(9615, PM8018_L4_0, PM8018_L4, 2),
912 MSM_RPM_MAP(9615, PM8018_L5_0, PM8018_L5, 2),
913 MSM_RPM_MAP(9615, PM8018_L6_0, PM8018_L6, 2),
914 MSM_RPM_MAP(9615, PM8018_L7_0, PM8018_L7, 2),
915 MSM_RPM_MAP(9615, PM8018_L8_0, PM8018_L8, 2),
916 MSM_RPM_MAP(9615, PM8018_L9_0, PM8018_L9, 2),
917 MSM_RPM_MAP(9615, PM8018_L10_0, PM8018_L10, 2),
918 MSM_RPM_MAP(9615, PM8018_L11_0, PM8018_L11, 2),
919 MSM_RPM_MAP(9615, PM8018_L12_0, PM8018_L12, 2),
920 MSM_RPM_MAP(9615, PM8018_L13_0, PM8018_L13, 2),
921 MSM_RPM_MAP(9615, PM8018_L14_0, PM8018_L14, 2),
922 MSM_RPM_MAP(9615, PM8018_LVS1, PM8018_LVS1, 1),
923 MSM_RPM_MAP(9615, NCP_0, NCP, 2),
924 MSM_RPM_MAP(9615, CXO_BUFFERS, CXO_BUFFERS, 1),
925 MSM_RPM_MAP(9615, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
926 MSM_RPM_MAP(9615, HDMI_SWITCH, HDMI_SWITCH, 1),
927 },
928 .target_status = {
929 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MAJOR),
930 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MINOR),
931 MSM_RPM_STATUS_ID_MAP(9615, VERSION_BUILD),
932 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_0),
933 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_1),
934 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_2),
935 MSM_RPM_STATUS_ID_MAP(9615, RESERVED_SUPPORTED_RESOURCES_0),
936 MSM_RPM_STATUS_ID_MAP(9615, SEQUENCE),
937 MSM_RPM_STATUS_ID_MAP(9615, RPM_CTL),
938 MSM_RPM_STATUS_ID_MAP(9615, CXO_CLK),
939 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_CLK),
940 MSM_RPM_STATUS_ID_MAP(9615, DAYTONA_FABRIC_CLK),
941 MSM_RPM_STATUS_ID_MAP(9615, SFPB_CLK),
942 MSM_RPM_STATUS_ID_MAP(9615, CFPB_CLK),
943 MSM_RPM_STATUS_ID_MAP(9615, EBI1_CLK),
944 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_HALT),
945 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_CLKMOD),
946 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_IOCTL),
947 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_ARB),
948 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_0),
949 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_1),
950 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_0),
951 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_1),
952 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_0),
953 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_1),
954 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_0),
955 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_1),
956 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_0),
957 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_1),
958 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_0),
959 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_1),
960 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_0),
961 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_1),
962 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_0),
963 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_1),
964 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_0),
965 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_1),
966 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_0),
967 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_1),
968 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_0),
969 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_1),
970 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_0),
971 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_1),
972 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_0),
973 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_1),
974 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_0),
975 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_1),
976 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_0),
977 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_1),
978 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_0),
979 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_1),
980 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_0),
981 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_1),
982 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_0),
983 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_1),
984 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_0),
985 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_1),
986 MSM_RPM_STATUS_ID_MAP(9615, PM8018_LVS1),
987 MSM_RPM_STATUS_ID_MAP(9615, NCP_0),
988 MSM_RPM_STATUS_ID_MAP(9615, NCP_1),
989 MSM_RPM_STATUS_ID_MAP(9615, CXO_BUFFERS),
990 MSM_RPM_STATUS_ID_MAP(9615, USB_OTG_SWITCH),
991 MSM_RPM_STATUS_ID_MAP(9615, HDMI_SWITCH),
992 },
993 .target_ctrl_id = {
994 MSM_RPM_CTRL_MAP(9615, VERSION_MAJOR),
995 MSM_RPM_CTRL_MAP(9615, VERSION_MINOR),
996 MSM_RPM_CTRL_MAP(9615, VERSION_BUILD),
997 MSM_RPM_CTRL_MAP(9615, REQ_CTX_0),
998 MSM_RPM_CTRL_MAP(9615, REQ_SEL_0),
999 MSM_RPM_CTRL_MAP(9615, ACK_CTX_0),
1000 MSM_RPM_CTRL_MAP(9615, ACK_SEL_0),
1001 },
1002 .sel_invalidate = MSM_RPM_9615_SEL_INVALIDATE,
1003 .sel_notification = MSM_RPM_9615_SEL_NOTIFICATION,
1004 .sel_last = MSM_RPM_9615_SEL_LAST,
1005 .ver = {3, 0, 0},
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001006};
1007
Praveen Chidambaram78499012011-11-01 17:15:17 -06001008struct platform_device msm9615_rpm_device = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001009 .name = "msm_rpm",
1010 .id = -1,
1011};
1012
Praveen Chidambaram78499012011-11-01 17:15:17 -06001013static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001014 [4] = MSM_GPIO_TO_INT(30),
1015 [5] = MSM_GPIO_TO_INT(59),
1016 [6] = MSM_GPIO_TO_INT(81),
1017 [7] = MSM_GPIO_TO_INT(87),
1018 [8] = MSM_GPIO_TO_INT(86),
1019 [9] = MSM_GPIO_TO_INT(2),
1020 [10] = MSM_GPIO_TO_INT(6),
1021 [11] = MSM_GPIO_TO_INT(10),
1022 [12] = MSM_GPIO_TO_INT(14),
1023 [13] = MSM_GPIO_TO_INT(18),
1024 [14] = MSM_GPIO_TO_INT(7),
1025 [15] = MSM_GPIO_TO_INT(11),
1026 [16] = MSM_GPIO_TO_INT(15),
1027 [19] = MSM_GPIO_TO_INT(26),
1028 [20] = MSM_GPIO_TO_INT(28),
Ofir Cohendca06cb2012-03-08 16:37:45 +02001029 [22] = USB_HSIC_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001030 [23] = MSM_GPIO_TO_INT(19),
1031 [24] = MSM_GPIO_TO_INT(23),
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001032 [26] = MSM_GPIO_TO_INT(3),
1033 [27] = MSM_GPIO_TO_INT(68),
1034 [29] = MSM_GPIO_TO_INT(78),
1035 [31] = MSM_GPIO_TO_INT(0),
1036 [32] = MSM_GPIO_TO_INT(4),
1037 [33] = MSM_GPIO_TO_INT(22),
1038 [34] = MSM_GPIO_TO_INT(17),
1039 [37] = MSM_GPIO_TO_INT(20),
1040 [39] = MSM_GPIO_TO_INT(84),
Mahesh Sivasubramanian4ce82182012-01-04 14:34:42 -07001041 [40] = USB1_HS_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001042 [42] = MSM_GPIO_TO_INT(24),
1043 [43] = MSM_GPIO_TO_INT(79),
1044 [44] = MSM_GPIO_TO_INT(80),
1045 [45] = MSM_GPIO_TO_INT(82),
1046 [46] = MSM_GPIO_TO_INT(85),
1047 [47] = MSM_GPIO_TO_INT(45),
1048 [48] = MSM_GPIO_TO_INT(50),
1049 [49] = MSM_GPIO_TO_INT(51),
1050 [50] = MSM_GPIO_TO_INT(69),
1051 [51] = MSM_GPIO_TO_INT(77),
1052 [52] = MSM_GPIO_TO_INT(1),
1053 [53] = MSM_GPIO_TO_INT(5),
1054 [54] = MSM_GPIO_TO_INT(40),
1055 [55] = MSM_GPIO_TO_INT(27),
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001056};
1057
Praveen Chidambaram78499012011-11-01 17:15:17 -06001058static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001059 TLMM_MSM_SUMMARY_IRQ,
1060 RPM_APCC_CPU0_GP_HIGH_IRQ,
1061 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1062 RPM_APCC_CPU0_GP_LOW_IRQ,
1063 RPM_APCC_CPU0_WAKE_UP_IRQ,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -07001064 MSS_TO_APPS_IRQ_0,
1065 MSS_TO_APPS_IRQ_1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001066 LPASS_SCSS_GP_LOW_IRQ,
1067 LPASS_SCSS_GP_MEDIUM_IRQ,
1068 LPASS_SCSS_GP_HIGH_IRQ,
1069 SPS_MTI_31,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -07001070 A2_BAM_IRQ,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001071};
1072
Praveen Chidambaram78499012011-11-01 17:15:17 -06001073struct msm_mpm_device_data msm9615_mpm_dev_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001074 .irqs_m2a = msm_mpm_irqs_m2a,
1075 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1076 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1077 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1078 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1079 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1080 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1081 .mpm_apps_ipc_val = BIT(1),
1082 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001083};
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001084
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001085static uint8_t spm_wfi_cmd_sequence[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001086 0x00, 0x03, 0x00, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001087};
1088
1089static uint8_t spm_power_collapse_without_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001090 0x34, 0x24, 0x14, 0x04,
1091 0x54, 0x03, 0x54, 0x04,
1092 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001093};
1094
1095static uint8_t spm_power_collapse_with_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001096 0x34, 0x24, 0x14, 0x04,
1097 0x54, 0x07, 0x54, 0x04,
1098 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001099};
1100
1101static struct msm_spm_seq_entry msm_spm_seq_list[] __initdata = {
1102 [0] = {
1103 .mode = MSM_SPM_MODE_CLOCK_GATING,
1104 .notify_rpm = false,
1105 .cmd = spm_wfi_cmd_sequence,
1106 },
1107 [1] = {
1108 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1109 .notify_rpm = false,
1110 .cmd = spm_power_collapse_without_rpm,
1111 },
1112 [2] = {
1113 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1114 .notify_rpm = true,
1115 .cmd = spm_power_collapse_with_rpm,
1116 },
1117};
1118
1119static struct msm_spm_platform_data msm_spm_data[] __initdata = {
1120 [0] = {
1121 .reg_base_addr = MSM_SAW0_BASE,
1122 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001123 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1001,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001124 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1125 .modes = msm_spm_seq_list,
1126 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001127};
1128
1129static struct msm_rpmrs_level msm_rpmrs_levels[] __initdata = {
1130 {
1131 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
1132 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1133 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001134 100, 8000, 100000, 1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001135 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001136 {
1137 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
1138 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1139 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001140 2000, 5000, 60100000, 3000,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001141 },
1142 {
1143 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1144 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1145 false,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001146 6300, 5000, 60350000, 3500,
1147 },
1148 {
1149 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1150 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
1151 false,
1152 13300, 2000, 71850000, 6800,
1153 },
1154 {
1155 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1156 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
1157 false,
1158 28300, 0, 76350000, 9800,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001159 },
1160};
1161
Praveen Chidambaram78499012011-11-01 17:15:17 -06001162static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
1163 .levels = &msm_rpmrs_levels[0],
1164 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
1165 .vdd_mem_levels = {
1166 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
1167 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
1168 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
1169 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
1170 },
1171 .vdd_dig_levels = {
1172 [MSM_RPMRS_VDD_DIG_RET_LOW] = 500000,
1173 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 750000,
1174 [MSM_RPMRS_VDD_DIG_ACTIVE] = 950000,
1175 [MSM_RPMRS_VDD_DIG_MAX] = 1150000,
1176 },
1177 .vdd_mask = 0x7FFFFF,
1178 .rpmrs_target_id = {
1179 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_CXO_CLK,
1180 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
1181 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_PM8018_S1_0,
1182 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_PM8018_S1_1,
1183 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8018_L9_0,
1184 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8018_L9_1,
1185 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
1186 },
1187};
1188
1189static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1190 .phys_addr_base = 0x0010D204,
1191 .phys_size = SZ_8K,
1192};
1193
1194struct platform_device msm9615_rpm_stat_device = {
1195 .name = "msm_rpm_stat",
1196 .id = -1,
1197 .dev = {
1198 .platform_data = &msm_rpm_stat_pdata,
1199 },
1200};
1201
1202static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1203 .phys_addr_base = 0x0010AC00,
1204 .reg_offsets = {
1205 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1206 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1207 },
1208 .phys_size = SZ_8K,
1209 .log_len = 4096, /* log's buffer length in bytes */
1210 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1211};
1212
1213struct platform_device msm9615_rpm_log_device = {
1214 .name = "msm_rpm_log",
1215 .id = -1,
1216 .dev = {
1217 .platform_data = &msm_rpm_log_pdata,
1218 },
1219};
1220
Krishna Konda39f5b2c2012-03-14 12:55:22 -07001221uint32_t __init msm9615_rpm_get_swfi_latency(void)
1222{
1223 int i;
1224
1225 for (i = 0; i < ARRAY_SIZE(msm_rpmrs_levels); i++) {
1226 if (msm_rpmrs_levels[i].sleep_mode ==
1227 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)
1228 return msm_rpmrs_levels[i].latency_us;
1229 }
1230 return 0;
1231}
1232
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001233void __init msm9615_device_init(void)
1234{
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001235 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
Praveen Chidambaram78499012011-11-01 17:15:17 -06001236 BUG_ON(msm_rpm_init(&msm9615_rpm_data));
1237 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001238}
1239
Jeff Hugo56b933a2011-09-28 14:42:05 -06001240#define MSM_SHARED_RAM_PHYS 0x40000000
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001241void __init msm9615_map_io(void)
1242{
Jeff Hugo56b933a2011-09-28 14:42:05 -06001243 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001244 msm_map_msm9615_io();
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -07001245 l2x0_cache_init();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07001246 if (socinfo_init() < 0)
1247 pr_err("socinfo_init() failed!\n");
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001248}
1249
1250void __init msm9615_init_irq(void)
1251{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001252 struct msm_mpm_device_data *data = NULL;
1253
1254#ifdef CONFIG_MSM_MPM
1255 data = &msm9615_mpm_dev_data;
1256#endif
1257
1258 msm_mpm_irq_extn_init(data);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001259 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1260 (void *)MSM_QGIC_CPU_BASE);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001261}
Gagan Mac7a827642011-09-22 19:42:21 -06001262
1263struct platform_device msm_bus_9615_sys_fabric = {
1264 .name = "msm_bus_fabric",
1265 .id = MSM_BUS_FAB_SYSTEM,
1266};
1267
1268struct platform_device msm_bus_def_fab = {
1269 .name = "msm_bus_fabric",
1270 .id = MSM_BUS_FAB_DEFAULT,
1271};