blob: 8b0c9bd6c3662a0744c53562873c06cc969892d8 [file] [log] [blame]
Ofir Cohen06789f12012-01-16 09:43:13 +02001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/irq.h>
17#include <linux/io.h>
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -070018#include <linux/msm_tsens.h>
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -070019#include <linux/platform_data/qcom_crypto_device.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020020#include <linux/dma-mapping.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070021#include <asm/hardware/gic.h>
Sahitya Tummala38295432011-09-29 10:08:45 +053022#include <asm/mach/flash.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070023#include <mach/board.h>
24#include <mach/msm_iomap.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020025#include <mach/msm_hsusb.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070026#include <mach/irqs.h>
27#include <mach/socinfo.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060028#include <mach/rpm.h>
Gagan Mac7a827642011-09-22 19:42:21 -060029#include <mach/msm_bus_board.h>
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -070030#include <asm/hardware/cache-l2x0.h>
Yan He092b7272011-09-21 15:25:03 -070031#include <mach/msm_sps.h>
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070032#include <mach/dma.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060033#include <mach/pm.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070034#include "devices.h"
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060035#include "mpm.h"
36#include "spm.h"
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060037#include "rpm_resources.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070038#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060039#include "rpm_stats.h"
40#include "rpm_log.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070041
Harini Jayaramaneba52672011-09-08 15:13:00 -060042/* Address of GSBI blocks */
43#define MSM_GSBI1_PHYS 0x16000000
44#define MSM_GSBI2_PHYS 0x16100000
45#define MSM_GSBI3_PHYS 0x16200000
Rohit Vaswani09666872011-08-23 17:41:54 -070046#define MSM_GSBI4_PHYS 0x16300000
Harini Jayaramaneba52672011-09-08 15:13:00 -060047#define MSM_GSBI5_PHYS 0x16400000
48
Rohit Vaswani09666872011-08-23 17:41:54 -070049#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
50
Harini Jayaramaneba52672011-09-08 15:13:00 -060051/* GSBI QUP devices */
52#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
53#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
54#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
55#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
56#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
57#define MSM_QUP_SIZE SZ_4K
58
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -070059/* Address of SSBI CMD */
60#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
61#define MSM_PMIC_SSBI_SIZE SZ_4K
62
Jeff Ohlstein7e668552011-10-06 16:17:25 -070063static struct msm_watchdog_pdata msm_watchdog_pdata = {
64 .pet_time = 10000,
65 .bark_time = 11000,
66 .has_secure = true,
67};
68
69struct platform_device msm9615_device_watchdog = {
70 .name = "msm_watchdog",
71 .id = -1,
72 .dev = {
73 .platform_data = &msm_watchdog_pdata,
74 },
75};
76
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070077static struct resource msm_dmov_resource[] = {
78 {
79 .start = ADM_0_SCSS_1_IRQ,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070080 .flags = IORESOURCE_IRQ,
81 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070082 {
83 .start = 0x18320000,
84 .end = 0x18320000 + SZ_1M - 1,
85 .flags = IORESOURCE_MEM,
86 },
87};
88
89static struct msm_dmov_pdata msm_dmov_pdata = {
90 .sd = 1,
91 .sd_size = 0x800,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070092};
93
94struct platform_device msm9615_device_dmov = {
95 .name = "msm_dmov",
96 .id = -1,
97 .resource = msm_dmov_resource,
98 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070099 .dev = {
100 .platform_data = &msm_dmov_pdata,
101 },
Jeff Ohlsteind19bf442011-09-09 12:48:18 -0700102};
103
Ofir Cohen40a4e862011-12-08 15:17:52 +0200104#define MSM_USB_BAM_BASE 0x12502000
105#define MSM_USB_BAM_SIZE 0x3DFFF
106
Amit Blay5e4ec192011-10-20 09:16:54 +0200107static struct resource resources_otg[] = {
108 {
109 .start = MSM9615_HSUSB_PHYS,
110 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
111 .flags = IORESOURCE_MEM,
112 },
113 {
114 .start = USB1_HS_IRQ,
115 .end = USB1_HS_IRQ,
116 .flags = IORESOURCE_IRQ,
117 },
118};
119
120struct platform_device msm_device_otg = {
121 .name = "msm_otg",
122 .id = -1,
123 .num_resources = ARRAY_SIZE(resources_otg),
124 .resource = resources_otg,
125 .dev = {
126 .coherent_dma_mask = DMA_BIT_MASK(32),
127 },
128};
129
130static struct resource resources_hsusb[] = {
131 {
132 .start = MSM9615_HSUSB_PHYS,
133 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
134 .flags = IORESOURCE_MEM,
135 },
136 {
137 .start = USB1_HS_IRQ,
138 .end = USB1_HS_IRQ,
139 .flags = IORESOURCE_IRQ,
140 },
141};
142
Ofir Cohen40a4e862011-12-08 15:17:52 +0200143static struct resource resources_usb_bam[] = {
144 {
145 .name = "usb_bam_addr",
146 .start = MSM_USB_BAM_BASE,
147 .end = MSM_USB_BAM_BASE + MSM_USB_BAM_SIZE,
148 .flags = IORESOURCE_MEM,
149 },
150 {
151 .name = "usb_bam_irq",
152 .start = USB1_HS_BAM_IRQ,
153 .end = USB1_HS_BAM_IRQ,
154 .flags = IORESOURCE_IRQ,
155 },
156};
157
158struct platform_device msm_device_usb_bam = {
159 .name = "usb_bam",
160 .id = -1,
161 .num_resources = ARRAY_SIZE(resources_usb_bam),
162 .resource = resources_usb_bam,
163};
164
Amit Blay5e4ec192011-10-20 09:16:54 +0200165struct platform_device msm_device_gadget_peripheral = {
166 .name = "msm_hsusb",
167 .id = -1,
168 .num_resources = ARRAY_SIZE(resources_hsusb),
169 .resource = resources_hsusb,
170 .dev = {
171 .coherent_dma_mask = DMA_BIT_MASK(32),
172 },
173};
174
Ofir Cohen06789f12012-01-16 09:43:13 +0200175static struct resource resources_hsic_peripheral[] = {
176 {
177 .start = MSM9615_HSIC_PHYS,
178 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
179 .flags = IORESOURCE_MEM,
180 },
181 {
182 .start = USB_HSIC_IRQ,
183 .end = USB_HSIC_IRQ,
184 .flags = IORESOURCE_IRQ,
185 },
186};
187
188struct platform_device msm_device_hsic_peripheral = {
189 .name = "msm_hsic_peripheral",
190 .id = -1,
191 .num_resources = ARRAY_SIZE(resources_hsic_peripheral),
192 .resource = resources_hsic_peripheral,
193 .dev = {
194 .coherent_dma_mask = DMA_BIT_MASK(32),
195 },
196};
197
Amit Blay6a8d4f32011-11-21 10:36:25 +0200198static struct resource resources_hsusb_host[] = {
199 {
200 .start = MSM9615_HSUSB_PHYS,
201 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_PHYS - 1,
202 .flags = IORESOURCE_MEM,
203 },
204 {
205 .start = USB1_HS_IRQ,
206 .end = USB1_HS_IRQ,
207 .flags = IORESOURCE_IRQ,
208 },
209};
210
211static u64 dma_mask = DMA_BIT_MASK(32);
212struct platform_device msm_device_hsusb_host = {
213 .name = "msm_hsusb_host",
214 .id = -1,
215 .num_resources = ARRAY_SIZE(resources_hsusb_host),
216 .resource = resources_hsusb_host,
217 .dev = {
218 .dma_mask = &dma_mask,
219 .coherent_dma_mask = 0xffffffff,
220 },
221};
222
Rohit Vaswani09666872011-08-23 17:41:54 -0700223static struct resource resources_uart_gsbi4[] = {
224 {
225 .start = GSBI4_UARTDM_IRQ,
226 .end = GSBI4_UARTDM_IRQ,
227 .flags = IORESOURCE_IRQ,
228 },
229 {
230 .start = MSM_UART4DM_PHYS,
231 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
232 .name = "uartdm_resource",
233 .flags = IORESOURCE_MEM,
234 },
235 {
236 .start = MSM_GSBI4_PHYS,
237 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
238 .name = "gsbi_resource",
239 .flags = IORESOURCE_MEM,
240 },
241};
242
243struct platform_device msm9615_device_uart_gsbi4 = {
244 .name = "msm_serial_hsl",
245 .id = 0,
246 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
247 .resource = resources_uart_gsbi4,
248};
249
Harini Jayaramaneba52672011-09-08 15:13:00 -0600250static struct resource resources_qup_i2c_gsbi5[] = {
251 {
252 .name = "gsbi_qup_i2c_addr",
253 .start = MSM_GSBI5_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600254 .end = MSM_GSBI5_PHYS + 4 - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600255 .flags = IORESOURCE_MEM,
256 },
257 {
258 .name = "qup_phys_addr",
259 .start = MSM_GSBI5_QUP_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600260 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600261 .flags = IORESOURCE_MEM,
262 },
263 {
264 .name = "qup_err_intr",
265 .start = GSBI5_QUP_IRQ,
266 .end = GSBI5_QUP_IRQ,
267 .flags = IORESOURCE_IRQ,
268 },
269};
270
271struct platform_device msm9615_device_qup_i2c_gsbi5 = {
272 .name = "qup_i2c",
273 .id = 0,
274 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
275 .resource = resources_qup_i2c_gsbi5,
276};
277
Harini Jayaraman738c9312011-09-08 15:22:38 -0600278static struct resource resources_qup_spi_gsbi3[] = {
279 {
280 .name = "spi_base",
281 .start = MSM_GSBI3_QUP_PHYS,
282 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
283 .flags = IORESOURCE_MEM,
284 },
285 {
286 .name = "gsbi_base",
287 .start = MSM_GSBI3_PHYS,
288 .end = MSM_GSBI3_PHYS + 4 - 1,
289 .flags = IORESOURCE_MEM,
290 },
291 {
292 .name = "spi_irq_in",
293 .start = GSBI3_QUP_IRQ,
294 .end = GSBI3_QUP_IRQ,
295 .flags = IORESOURCE_IRQ,
296 },
297};
298
299struct platform_device msm9615_device_qup_spi_gsbi3 = {
300 .name = "spi_qsd",
301 .id = 0,
302 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi3),
303 .resource = resources_qup_spi_gsbi3,
304};
305
Sagar Dharia2a5378d2011-12-01 20:00:11 -0700306#define LPASS_SLIMBUS_PHYS 0x28080000
307#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
308#define LPASS_SLIMBUS_SLEW (MSM9615_TLMM_PHYS + 0x207C)
309/* Board info for the slimbus slave device */
310static struct resource slimbus_res[] = {
311 {
312 .start = LPASS_SLIMBUS_PHYS,
313 .end = LPASS_SLIMBUS_PHYS + 8191,
314 .flags = IORESOURCE_MEM,
315 .name = "slimbus_physical",
316 },
317 {
318 .start = LPASS_SLIMBUS_BAM_PHYS,
319 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
320 .flags = IORESOURCE_MEM,
321 .name = "slimbus_bam_physical",
322 },
323 {
324 .start = LPASS_SLIMBUS_SLEW,
325 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
326 .flags = IORESOURCE_MEM,
327 .name = "slimbus_slew_reg",
328 },
329 {
330 .start = SLIMBUS0_CORE_EE1_IRQ,
331 .end = SLIMBUS0_CORE_EE1_IRQ,
332 .flags = IORESOURCE_IRQ,
333 .name = "slimbus_irq",
334 },
335 {
336 .start = SLIMBUS0_BAM_EE1_IRQ,
337 .end = SLIMBUS0_BAM_EE1_IRQ,
338 .flags = IORESOURCE_IRQ,
339 .name = "slimbus_bam_irq",
340 },
341};
342
343struct platform_device msm9615_slim_ctrl = {
344 .name = "msm_slim_ctrl",
345 .id = 1,
346 .num_resources = ARRAY_SIZE(slimbus_res),
347 .resource = slimbus_res,
348 .dev = {
349 .coherent_dma_mask = 0xffffffffULL,
350 },
351};
352
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -0700353static struct resource resources_ssbi_pmic1[] = {
354 {
355 .start = MSM_PMIC1_SSBI_CMD_PHYS,
356 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
357 .flags = IORESOURCE_MEM,
358 },
359};
360
361struct platform_device msm9615_device_ssbi_pmic1 = {
362 .name = "msm_ssbi",
363 .id = 0,
364 .resource = resources_ssbi_pmic1,
365 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
366};
367
Yan He092b7272011-09-21 15:25:03 -0700368static struct resource resources_sps[] = {
369 {
370 .name = "pipe_mem",
371 .start = 0x12800000,
372 .end = 0x12800000 + 0x4000 - 1,
373 .flags = IORESOURCE_MEM,
374 },
375 {
376 .name = "bamdma_dma",
377 .start = 0x12240000,
378 .end = 0x12240000 + 0x1000 - 1,
379 .flags = IORESOURCE_MEM,
380 },
381 {
382 .name = "bamdma_bam",
383 .start = 0x12244000,
384 .end = 0x12244000 + 0x4000 - 1,
385 .flags = IORESOURCE_MEM,
386 },
387 {
388 .name = "bamdma_irq",
389 .start = SPS_BAM_DMA_IRQ,
390 .end = SPS_BAM_DMA_IRQ,
391 .flags = IORESOURCE_IRQ,
392 },
393};
394
395struct msm_sps_platform_data msm_sps_pdata = {
396 .bamdma_restricted_pipes = 0x06,
397};
398
399struct platform_device msm_device_sps = {
400 .name = "msm_sps",
401 .id = -1,
402 .num_resources = ARRAY_SIZE(resources_sps),
403 .resource = resources_sps,
404 .dev.platform_data = &msm_sps_pdata,
405};
406
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700407static struct tsens_platform_data msm_tsens_pdata = {
408 .slope = 910,
409 .tsens_factor = 1000,
410 .hw_type = MSM_9615,
411 .tsens_num_sensor = 5,
412};
413
Sahitya Tummala38295432011-09-29 10:08:45 +0530414struct platform_device msm9615_device_tsens = {
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700415 .name = "tsens8960-tm",
416 .id = -1,
Sahitya Tummala38295432011-09-29 10:08:45 +0530417 .dev = {
418 .platform_data = &msm_tsens_pdata,
419 },
420};
421
422#define MSM_NAND_PHYS 0x1B400000
423static struct resource resources_nand[] = {
424 [0] = {
425 .name = "msm_nand_dmac",
426 .start = DMOV_NAND_CHAN,
427 .end = DMOV_NAND_CHAN,
428 .flags = IORESOURCE_DMA,
429 },
430 [1] = {
431 .name = "msm_nand_phys",
432 .start = MSM_NAND_PHYS,
433 .end = MSM_NAND_PHYS + 0x7FF,
434 .flags = IORESOURCE_MEM,
435 },
436};
437
438struct flash_platform_data msm_nand_data = {
439 .parts = NULL,
440 .nr_parts = 0,
441};
442
443struct platform_device msm_device_nand = {
444 .name = "msm_nand",
445 .id = -1,
446 .num_resources = ARRAY_SIZE(resources_nand),
447 .resource = resources_nand,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700448 .dev = {
Sahitya Tummala38295432011-09-29 10:08:45 +0530449 .platform_data = &msm_nand_data,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700450 },
451};
452
Jeff Hugo56b933a2011-09-28 14:42:05 -0600453struct platform_device msm_device_smd = {
454 .name = "msm_smd",
455 .id = -1,
456};
457
Eric Holmberg0c96e702011-11-08 18:04:31 -0700458struct platform_device msm_device_bam_dmux = {
459 .name = "BAM_RMNT",
460 .id = -1,
461};
462
Ramesh Masavarapu5ad37392011-10-10 10:44:10 -0700463#ifdef CONFIG_HW_RANDOM_MSM
464/* PRNG device */
465#define MSM_PRNG_PHYS 0x1A500000
466static struct resource rng_resources = {
467 .flags = IORESOURCE_MEM,
468 .start = MSM_PRNG_PHYS,
469 .end = MSM_PRNG_PHYS + SZ_512 - 1,
470};
471
472struct platform_device msm_device_rng = {
473 .name = "msm_rng",
474 .id = 0,
475 .num_resources = 1,
476 .resource = &rng_resources,
477};
478#endif
Krishna Kondadd794462011-10-01 00:19:29 -0700479
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700480#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
481 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
482 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
483 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
484
485#define QCE_SIZE 0x10000
486#define QCE_0_BASE 0x18500000
487
488#define QCE_HW_KEY_SUPPORT 0
489#define QCE_SHA_HMAC_SUPPORT 1
490#define QCE_SHARE_CE_RESOURCE 1
491#define QCE_CE_SHARED 0
492
493static struct resource qcrypto_resources[] = {
494 [0] = {
495 .start = QCE_0_BASE,
496 .end = QCE_0_BASE + QCE_SIZE - 1,
497 .flags = IORESOURCE_MEM,
498 },
499 [1] = {
500 .name = "crypto_channels",
501 .start = DMOV_CE_IN_CHAN,
502 .end = DMOV_CE_OUT_CHAN,
503 .flags = IORESOURCE_DMA,
504 },
505 [2] = {
506 .name = "crypto_crci_in",
507 .start = DMOV_CE_IN_CRCI,
508 .end = DMOV_CE_IN_CRCI,
509 .flags = IORESOURCE_DMA,
510 },
511 [3] = {
512 .name = "crypto_crci_out",
513 .start = DMOV_CE_OUT_CRCI,
514 .end = DMOV_CE_OUT_CRCI,
515 .flags = IORESOURCE_DMA,
516 },
517};
518
519static struct resource qcedev_resources[] = {
520 [0] = {
521 .start = QCE_0_BASE,
522 .end = QCE_0_BASE + QCE_SIZE - 1,
523 .flags = IORESOURCE_MEM,
524 },
525 [1] = {
526 .name = "crypto_channels",
527 .start = DMOV_CE_IN_CHAN,
528 .end = DMOV_CE_OUT_CHAN,
529 .flags = IORESOURCE_DMA,
530 },
531 [2] = {
532 .name = "crypto_crci_in",
533 .start = DMOV_CE_IN_CRCI,
534 .end = DMOV_CE_IN_CRCI,
535 .flags = IORESOURCE_DMA,
536 },
537 [3] = {
538 .name = "crypto_crci_out",
539 .start = DMOV_CE_OUT_CRCI,
540 .end = DMOV_CE_OUT_CRCI,
541 .flags = IORESOURCE_DMA,
542 },
543};
544
545#endif
546
547#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
548 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
549
550static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
551 .ce_shared = QCE_CE_SHARED,
552 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
553 .hw_key_support = QCE_HW_KEY_SUPPORT,
554 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800555 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700556};
557
558struct platform_device msm9615_qcrypto_device = {
559 .name = "qcrypto",
560 .id = 0,
561 .num_resources = ARRAY_SIZE(qcrypto_resources),
562 .resource = qcrypto_resources,
563 .dev = {
564 .coherent_dma_mask = DMA_BIT_MASK(32),
565 .platform_data = &qcrypto_ce_hw_suppport,
566 },
567};
568#endif
569
570#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
571 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
572
573static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
574 .ce_shared = QCE_CE_SHARED,
575 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
576 .hw_key_support = QCE_HW_KEY_SUPPORT,
577 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800578 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700579};
580
581struct platform_device msm9615_qcedev_device = {
582 .name = "qce",
583 .id = 0,
584 .num_resources = ARRAY_SIZE(qcedev_resources),
585 .resource = qcedev_resources,
586 .dev = {
587 .coherent_dma_mask = DMA_BIT_MASK(32),
588 .platform_data = &qcedev_ce_hw_suppport,
589 },
590};
591#endif
592
Krishna Kondadd794462011-10-01 00:19:29 -0700593#define MSM_SDC1_BASE 0x12180000
594#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
595#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
Krishna Konda71aef182011-10-01 02:27:51 -0700596#define MSM_SDC2_BASE 0x12140000
597#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
598#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Krishna Kondadd794462011-10-01 00:19:29 -0700599
600static struct resource resources_sdc1[] = {
601 {
602 .name = "core_mem",
603 .flags = IORESOURCE_MEM,
604 .start = MSM_SDC1_BASE,
605 .end = MSM_SDC1_DML_BASE - 1,
606 },
607 {
608 .name = "core_irq",
609 .flags = IORESOURCE_IRQ,
610 .start = SDC1_IRQ_0,
611 .end = SDC1_IRQ_0
612 },
613#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
614 {
615 .name = "sdcc_dml_addr",
616 .start = MSM_SDC1_DML_BASE,
617 .end = MSM_SDC1_BAM_BASE - 1,
618 .flags = IORESOURCE_MEM,
619 },
620 {
621 .name = "sdcc_bam_addr",
622 .start = MSM_SDC1_BAM_BASE,
623 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
624 .flags = IORESOURCE_MEM,
625 },
626 {
627 .name = "sdcc_bam_irq",
628 .start = SDC1_BAM_IRQ,
629 .end = SDC1_BAM_IRQ,
630 .flags = IORESOURCE_IRQ,
631 },
632#endif
633};
634
Krishna Konda71aef182011-10-01 02:27:51 -0700635static struct resource resources_sdc2[] = {
636 {
637 .name = "core_mem",
638 .flags = IORESOURCE_MEM,
639 .start = MSM_SDC2_BASE,
640 .end = MSM_SDC2_DML_BASE - 1,
641 },
642 {
643 .name = "core_irq",
644 .flags = IORESOURCE_IRQ,
645 .start = SDC2_IRQ_0,
646 .end = SDC2_IRQ_0
647 },
648#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
649 {
650 .name = "sdcc_dml_addr",
651 .start = MSM_SDC2_DML_BASE,
652 .end = MSM_SDC2_BAM_BASE - 1,
653 .flags = IORESOURCE_MEM,
654 },
655 {
656 .name = "sdcc_bam_addr",
657 .start = MSM_SDC2_BAM_BASE,
658 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
659 .flags = IORESOURCE_MEM,
660 },
661 {
662 .name = "sdcc_bam_irq",
663 .start = SDC2_BAM_IRQ,
664 .end = SDC2_BAM_IRQ,
665 .flags = IORESOURCE_IRQ,
666 },
667#endif
668};
669
Krishna Kondadd794462011-10-01 00:19:29 -0700670struct platform_device msm_device_sdc1 = {
671 .name = "msm_sdcc",
672 .id = 1,
673 .num_resources = ARRAY_SIZE(resources_sdc1),
674 .resource = resources_sdc1,
675 .dev = {
676 .coherent_dma_mask = 0xffffffff,
677 },
678};
679
Krishna Konda71aef182011-10-01 02:27:51 -0700680struct platform_device msm_device_sdc2 = {
681 .name = "msm_sdcc",
682 .id = 2,
683 .num_resources = ARRAY_SIZE(resources_sdc2),
684 .resource = resources_sdc2,
685 .dev = {
686 .coherent_dma_mask = 0xffffffff,
687 },
688};
689
Krishna Kondadd794462011-10-01 00:19:29 -0700690static struct platform_device *msm_sdcc_devices[] __initdata = {
691 &msm_device_sdc1,
Krishna Konda71aef182011-10-01 02:27:51 -0700692 &msm_device_sdc2,
Krishna Kondadd794462011-10-01 00:19:29 -0700693};
694
695int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
696{
697 struct platform_device *pdev;
698
699 if (controller < 1 || controller > 2)
700 return -EINVAL;
701
702 pdev = msm_sdcc_devices[controller - 1];
703 pdev->dev.platform_data = plat;
704 return platform_device_register(pdev);
705}
706
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -0700707#ifdef CONFIG_CACHE_L2X0
708static int __init l2x0_cache_init(void)
709{
710 int aux_ctrl = 0;
711
712 /* Way Size 010(0x2) 32KB */
713 aux_ctrl = (0x1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) | \
714 (0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) | \
715 (0x1 << L2X0_AUX_CTRL_EVNT_MON_BUS_EN_SHIFT);
716
717 /* L2 Latency setting required by hardware. Default is 0x20
718 which is no good.
719 */
720 writel_relaxed(0x220, MSM_L2CC_BASE + L2X0_DATA_LATENCY_CTRL);
721 l2x0_init(MSM_L2CC_BASE, aux_ctrl, L2X0_AUX_CTRL_MASK);
722
723 return 0;
724}
725#else
726static int __init l2x0_cache_init(void){ return 0; }
727#endif
728
Praveen Chidambaram78499012011-11-01 17:15:17 -0600729struct msm_rpm_platform_data msm9615_rpm_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600730 .reg_base_addrs = {
731 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
732 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
733 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
734 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
735 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600736 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600737 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
738 .ipc_rpm_val = 4,
739 .target_id = {
740 MSM_RPM_MAP(9615, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
741 MSM_RPM_MAP(9615, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
742 MSM_RPM_MAP(9615, INVALIDATE_0, INVALIDATE, 8),
743 MSM_RPM_MAP(9615, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
744 MSM_RPM_MAP(9615, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
745 MSM_RPM_MAP(9615, RPM_CTL, RPM_CTL, 1),
746 MSM_RPM_MAP(9615, CXO_CLK, CXO_CLK, 1),
747 MSM_RPM_MAP(9615, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
748 MSM_RPM_MAP(9615, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
749 MSM_RPM_MAP(9615, SFPB_CLK, SFPB_CLK, 1),
750 MSM_RPM_MAP(9615, CFPB_CLK, CFPB_CLK, 1),
751 MSM_RPM_MAP(9615, EBI1_CLK, EBI1_CLK, 1),
752 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_HALT_0,
753 SYS_FABRIC_CFG_HALT, 2),
754 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_CLKMOD_0,
755 SYS_FABRIC_CFG_CLKMOD, 3),
756 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_IOCTL,
757 SYS_FABRIC_CFG_IOCTL, 1),
758 MSM_RPM_MAP(9615, SYSTEM_FABRIC_ARB_0,
759 SYSTEM_FABRIC_ARB, 27),
760 MSM_RPM_MAP(9615, PM8018_S1_0, PM8018_S1, 2),
761 MSM_RPM_MAP(9615, PM8018_S2_0, PM8018_S2, 2),
762 MSM_RPM_MAP(9615, PM8018_S3_0, PM8018_S3, 2),
763 MSM_RPM_MAP(9615, PM8018_S4_0, PM8018_S4, 2),
764 MSM_RPM_MAP(9615, PM8018_S5_0, PM8018_S5, 2),
765 MSM_RPM_MAP(9615, PM8018_L1_0, PM8018_L1, 2),
766 MSM_RPM_MAP(9615, PM8018_L2_0, PM8018_L2, 2),
767 MSM_RPM_MAP(9615, PM8018_L3_0, PM8018_L3, 2),
768 MSM_RPM_MAP(9615, PM8018_L4_0, PM8018_L4, 2),
769 MSM_RPM_MAP(9615, PM8018_L5_0, PM8018_L5, 2),
770 MSM_RPM_MAP(9615, PM8018_L6_0, PM8018_L6, 2),
771 MSM_RPM_MAP(9615, PM8018_L7_0, PM8018_L7, 2),
772 MSM_RPM_MAP(9615, PM8018_L8_0, PM8018_L8, 2),
773 MSM_RPM_MAP(9615, PM8018_L9_0, PM8018_L9, 2),
774 MSM_RPM_MAP(9615, PM8018_L10_0, PM8018_L10, 2),
775 MSM_RPM_MAP(9615, PM8018_L11_0, PM8018_L11, 2),
776 MSM_RPM_MAP(9615, PM8018_L12_0, PM8018_L12, 2),
777 MSM_RPM_MAP(9615, PM8018_L13_0, PM8018_L13, 2),
778 MSM_RPM_MAP(9615, PM8018_L14_0, PM8018_L14, 2),
779 MSM_RPM_MAP(9615, PM8018_LVS1, PM8018_LVS1, 1),
780 MSM_RPM_MAP(9615, NCP_0, NCP, 2),
781 MSM_RPM_MAP(9615, CXO_BUFFERS, CXO_BUFFERS, 1),
782 MSM_RPM_MAP(9615, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
783 MSM_RPM_MAP(9615, HDMI_SWITCH, HDMI_SWITCH, 1),
784 },
785 .target_status = {
786 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MAJOR),
787 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MINOR),
788 MSM_RPM_STATUS_ID_MAP(9615, VERSION_BUILD),
789 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_0),
790 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_1),
791 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_2),
792 MSM_RPM_STATUS_ID_MAP(9615, RESERVED_SUPPORTED_RESOURCES_0),
793 MSM_RPM_STATUS_ID_MAP(9615, SEQUENCE),
794 MSM_RPM_STATUS_ID_MAP(9615, RPM_CTL),
795 MSM_RPM_STATUS_ID_MAP(9615, CXO_CLK),
796 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_CLK),
797 MSM_RPM_STATUS_ID_MAP(9615, DAYTONA_FABRIC_CLK),
798 MSM_RPM_STATUS_ID_MAP(9615, SFPB_CLK),
799 MSM_RPM_STATUS_ID_MAP(9615, CFPB_CLK),
800 MSM_RPM_STATUS_ID_MAP(9615, EBI1_CLK),
801 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_HALT),
802 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_CLKMOD),
803 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_IOCTL),
804 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_ARB),
805 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_0),
806 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_1),
807 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_0),
808 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_1),
809 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_0),
810 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_1),
811 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_0),
812 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_1),
813 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_0),
814 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_1),
815 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_0),
816 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_1),
817 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_0),
818 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_1),
819 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_0),
820 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_1),
821 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_0),
822 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_1),
823 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_0),
824 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_1),
825 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_0),
826 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_1),
827 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_0),
828 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_1),
829 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_0),
830 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_1),
831 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_0),
832 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_1),
833 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_0),
834 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_1),
835 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_0),
836 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_1),
837 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_0),
838 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_1),
839 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_0),
840 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_1),
841 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_0),
842 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_1),
843 MSM_RPM_STATUS_ID_MAP(9615, PM8018_LVS1),
844 MSM_RPM_STATUS_ID_MAP(9615, NCP_0),
845 MSM_RPM_STATUS_ID_MAP(9615, NCP_1),
846 MSM_RPM_STATUS_ID_MAP(9615, CXO_BUFFERS),
847 MSM_RPM_STATUS_ID_MAP(9615, USB_OTG_SWITCH),
848 MSM_RPM_STATUS_ID_MAP(9615, HDMI_SWITCH),
849 },
850 .target_ctrl_id = {
851 MSM_RPM_CTRL_MAP(9615, VERSION_MAJOR),
852 MSM_RPM_CTRL_MAP(9615, VERSION_MINOR),
853 MSM_RPM_CTRL_MAP(9615, VERSION_BUILD),
854 MSM_RPM_CTRL_MAP(9615, REQ_CTX_0),
855 MSM_RPM_CTRL_MAP(9615, REQ_SEL_0),
856 MSM_RPM_CTRL_MAP(9615, ACK_CTX_0),
857 MSM_RPM_CTRL_MAP(9615, ACK_SEL_0),
858 },
859 .sel_invalidate = MSM_RPM_9615_SEL_INVALIDATE,
860 .sel_notification = MSM_RPM_9615_SEL_NOTIFICATION,
861 .sel_last = MSM_RPM_9615_SEL_LAST,
862 .ver = {3, 0, 0},
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600863};
864
Praveen Chidambaram78499012011-11-01 17:15:17 -0600865struct platform_device msm9615_rpm_device = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600866 .name = "msm_rpm",
867 .id = -1,
868};
869
Praveen Chidambaram78499012011-11-01 17:15:17 -0600870static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -0600871 [4] = MSM_GPIO_TO_INT(30),
872 [5] = MSM_GPIO_TO_INT(59),
873 [6] = MSM_GPIO_TO_INT(81),
874 [7] = MSM_GPIO_TO_INT(87),
875 [8] = MSM_GPIO_TO_INT(86),
876 [9] = MSM_GPIO_TO_INT(2),
877 [10] = MSM_GPIO_TO_INT(6),
878 [11] = MSM_GPIO_TO_INT(10),
879 [12] = MSM_GPIO_TO_INT(14),
880 [13] = MSM_GPIO_TO_INT(18),
881 [14] = MSM_GPIO_TO_INT(7),
882 [15] = MSM_GPIO_TO_INT(11),
883 [16] = MSM_GPIO_TO_INT(15),
884 [19] = MSM_GPIO_TO_INT(26),
885 [20] = MSM_GPIO_TO_INT(28),
886 [23] = MSM_GPIO_TO_INT(19),
887 [24] = MSM_GPIO_TO_INT(23),
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -0600888 [26] = MSM_GPIO_TO_INT(3),
889 [27] = MSM_GPIO_TO_INT(68),
890 [29] = MSM_GPIO_TO_INT(78),
891 [31] = MSM_GPIO_TO_INT(0),
892 [32] = MSM_GPIO_TO_INT(4),
893 [33] = MSM_GPIO_TO_INT(22),
894 [34] = MSM_GPIO_TO_INT(17),
895 [37] = MSM_GPIO_TO_INT(20),
896 [39] = MSM_GPIO_TO_INT(84),
Mahesh Sivasubramanian4ce82182012-01-04 14:34:42 -0700897 [40] = USB1_HS_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -0600898 [42] = MSM_GPIO_TO_INT(24),
899 [43] = MSM_GPIO_TO_INT(79),
900 [44] = MSM_GPIO_TO_INT(80),
901 [45] = MSM_GPIO_TO_INT(82),
902 [46] = MSM_GPIO_TO_INT(85),
903 [47] = MSM_GPIO_TO_INT(45),
904 [48] = MSM_GPIO_TO_INT(50),
905 [49] = MSM_GPIO_TO_INT(51),
906 [50] = MSM_GPIO_TO_INT(69),
907 [51] = MSM_GPIO_TO_INT(77),
908 [52] = MSM_GPIO_TO_INT(1),
909 [53] = MSM_GPIO_TO_INT(5),
910 [54] = MSM_GPIO_TO_INT(40),
911 [55] = MSM_GPIO_TO_INT(27),
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600912};
913
Praveen Chidambaram78499012011-11-01 17:15:17 -0600914static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600915 TLMM_MSM_SUMMARY_IRQ,
916 RPM_APCC_CPU0_GP_HIGH_IRQ,
917 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
918 RPM_APCC_CPU0_GP_LOW_IRQ,
919 RPM_APCC_CPU0_WAKE_UP_IRQ,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -0700920 MSS_TO_APPS_IRQ_0,
921 MSS_TO_APPS_IRQ_1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600922 LPASS_SCSS_GP_LOW_IRQ,
923 LPASS_SCSS_GP_MEDIUM_IRQ,
924 LPASS_SCSS_GP_HIGH_IRQ,
925 SPS_MTI_31,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -0700926 A2_BAM_IRQ,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600927};
928
Praveen Chidambaram78499012011-11-01 17:15:17 -0600929struct msm_mpm_device_data msm9615_mpm_dev_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600930 .irqs_m2a = msm_mpm_irqs_m2a,
931 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
932 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
933 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
934 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
935 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
936 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
937 .mpm_apps_ipc_val = BIT(1),
938 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -0600939};
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600940
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -0600941static uint8_t spm_wfi_cmd_sequence[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -0600942 0x00, 0x03, 0x00, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -0600943};
944
945static uint8_t spm_power_collapse_without_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -0600946 0x34, 0x24, 0x14, 0x04,
947 0x54, 0x03, 0x54, 0x04,
948 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -0600949};
950
951static uint8_t spm_power_collapse_with_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -0600952 0x34, 0x24, 0x14, 0x04,
953 0x54, 0x07, 0x54, 0x04,
954 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -0600955};
956
957static struct msm_spm_seq_entry msm_spm_seq_list[] __initdata = {
958 [0] = {
959 .mode = MSM_SPM_MODE_CLOCK_GATING,
960 .notify_rpm = false,
961 .cmd = spm_wfi_cmd_sequence,
962 },
963 [1] = {
964 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
965 .notify_rpm = false,
966 .cmd = spm_power_collapse_without_rpm,
967 },
968 [2] = {
969 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
970 .notify_rpm = true,
971 .cmd = spm_power_collapse_with_rpm,
972 },
973};
974
975static struct msm_spm_platform_data msm_spm_data[] __initdata = {
976 [0] = {
977 .reg_base_addr = MSM_SAW0_BASE,
978 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -0600979 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1001,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -0600980 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
981 .modes = msm_spm_seq_list,
982 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600983};
984
985static struct msm_rpmrs_level msm_rpmrs_levels[] __initdata = {
986 {
987 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
988 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
989 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -0600990 100, 8000, 100000, 1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600991 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600992 {
993 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
994 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
995 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -0600996 2000, 5000, 60100000, 3000,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600997 },
998 {
999 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1000 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1001 false,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001002 6300, 5000, 60350000, 3500,
1003 },
1004 {
1005 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1006 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
1007 false,
1008 13300, 2000, 71850000, 6800,
1009 },
1010 {
1011 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1012 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
1013 false,
1014 28300, 0, 76350000, 9800,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001015 },
1016};
1017
Praveen Chidambaram78499012011-11-01 17:15:17 -06001018static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
1019 .levels = &msm_rpmrs_levels[0],
1020 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
1021 .vdd_mem_levels = {
1022 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
1023 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
1024 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
1025 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
1026 },
1027 .vdd_dig_levels = {
1028 [MSM_RPMRS_VDD_DIG_RET_LOW] = 500000,
1029 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 750000,
1030 [MSM_RPMRS_VDD_DIG_ACTIVE] = 950000,
1031 [MSM_RPMRS_VDD_DIG_MAX] = 1150000,
1032 },
1033 .vdd_mask = 0x7FFFFF,
1034 .rpmrs_target_id = {
1035 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_CXO_CLK,
1036 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
1037 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_PM8018_S1_0,
1038 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_PM8018_S1_1,
1039 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8018_L9_0,
1040 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8018_L9_1,
1041 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
1042 },
1043};
1044
1045static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1046 .phys_addr_base = 0x0010D204,
1047 .phys_size = SZ_8K,
1048};
1049
1050struct platform_device msm9615_rpm_stat_device = {
1051 .name = "msm_rpm_stat",
1052 .id = -1,
1053 .dev = {
1054 .platform_data = &msm_rpm_stat_pdata,
1055 },
1056};
1057
1058static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1059 .phys_addr_base = 0x0010AC00,
1060 .reg_offsets = {
1061 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1062 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1063 },
1064 .phys_size = SZ_8K,
1065 .log_len = 4096, /* log's buffer length in bytes */
1066 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1067};
1068
1069struct platform_device msm9615_rpm_log_device = {
1070 .name = "msm_rpm_log",
1071 .id = -1,
1072 .dev = {
1073 .platform_data = &msm_rpm_log_pdata,
1074 },
1075};
1076
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001077void __init msm9615_device_init(void)
1078{
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001079 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
Praveen Chidambaram78499012011-11-01 17:15:17 -06001080 BUG_ON(msm_rpm_init(&msm9615_rpm_data));
1081 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001082}
1083
Jeff Hugo56b933a2011-09-28 14:42:05 -06001084#define MSM_SHARED_RAM_PHYS 0x40000000
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001085void __init msm9615_map_io(void)
1086{
Jeff Hugo56b933a2011-09-28 14:42:05 -06001087 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001088 msm_map_msm9615_io();
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -07001089 l2x0_cache_init();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07001090 if (socinfo_init() < 0)
1091 pr_err("socinfo_init() failed!\n");
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001092}
1093
1094void __init msm9615_init_irq(void)
1095{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001096 struct msm_mpm_device_data *data = NULL;
1097
1098#ifdef CONFIG_MSM_MPM
1099 data = &msm9615_mpm_dev_data;
1100#endif
1101
1102 msm_mpm_irq_extn_init(data);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001103 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1104 (void *)MSM_QGIC_CPU_BASE);
1105
1106 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
1107 writel_relaxed(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
1108
1109 writel_relaxed(0x0000FFFF, MSM_QGIC_DIST_BASE + GIC_DIST_ENABLE_SET);
1110 mb();
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001111}
Gagan Mac7a827642011-09-22 19:42:21 -06001112
1113struct platform_device msm_bus_9615_sys_fabric = {
1114 .name = "msm_bus_fabric",
1115 .id = MSM_BUS_FAB_SYSTEM,
1116};
1117
1118struct platform_device msm_bus_def_fab = {
1119 .name = "msm_bus_fabric",
1120 .id = MSM_BUS_FAB_DEFAULT,
1121};