blob: 48b23c5924061bca10a062c389ee5b70a3d652b3 [file] [log] [blame]
Brice Goglin0da34b62006-05-23 06:10:15 -04001/*************************************************************************
2 * myri10ge.c: Myricom Myri-10G Ethernet driver.
3 *
Brice Goglin4a2e6122007-02-27 17:18:40 +01004 * Copyright (C) 2005 - 2007 Myricom, Inc.
Brice Goglin0da34b62006-05-23 06:10:15 -04005 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. Neither the name of Myricom, Inc. nor the names of its contributors
16 * may be used to endorse or promote products derived from this software
17 * without specific prior written permission.
18 *
Brice Goglin4a2e6122007-02-27 17:18:40 +010019 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Brice Goglin0da34b62006-05-23 06:10:15 -040021 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
Brice Goglin4a2e6122007-02-27 17:18:40 +010022 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
Brice Goglin0da34b62006-05-23 06:10:15 -040030 *
31 *
32 * If the eeprom on your board is not recent enough, you will need to get a
33 * newer firmware image at:
34 * http://www.myri.com/scs/download-Myri10GE.html
35 *
36 * Contact Information:
37 * <help@myri.com>
38 * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
39 *************************************************************************/
40
41#include <linux/tcp.h>
42#include <linux/netdevice.h>
43#include <linux/skbuff.h>
44#include <linux/string.h>
45#include <linux/module.h>
46#include <linux/pci.h>
Brice Goglinb10c0662006-06-08 10:25:00 -040047#include <linux/dma-mapping.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040048#include <linux/etherdevice.h>
49#include <linux/if_ether.h>
50#include <linux/if_vlan.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070051#include <linux/inet_lro.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040052#include <linux/ip.h>
53#include <linux/inet.h>
54#include <linux/in.h>
55#include <linux/ethtool.h>
56#include <linux/firmware.h>
57#include <linux/delay.h>
58#include <linux/version.h>
59#include <linux/timer.h>
60#include <linux/vmalloc.h>
61#include <linux/crc32.h>
62#include <linux/moduleparam.h>
63#include <linux/io.h>
vignesh babu199126a2007-07-09 11:50:22 -070064#include <linux/log2.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040065#include <net/checksum.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070066#include <net/ip.h>
67#include <net/tcp.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040068#include <asm/byteorder.h>
69#include <asm/io.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040070#include <asm/processor.h>
71#ifdef CONFIG_MTRR
72#include <asm/mtrr.h>
73#endif
74
75#include "myri10ge_mcp.h"
76#include "myri10ge_mcp_gen_header.h"
77
Brice Goglin29728632007-08-24 08:57:54 +020078#define MYRI10GE_VERSION_STR "1.3.2-1.269"
Brice Goglin0da34b62006-05-23 06:10:15 -040079
80MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
81MODULE_AUTHOR("Maintainer: help@myri.com");
82MODULE_VERSION(MYRI10GE_VERSION_STR);
83MODULE_LICENSE("Dual BSD/GPL");
84
85#define MYRI10GE_MAX_ETHER_MTU 9014
86
87#define MYRI10GE_ETH_STOPPED 0
88#define MYRI10GE_ETH_STOPPING 1
89#define MYRI10GE_ETH_STARTING 2
90#define MYRI10GE_ETH_RUNNING 3
91#define MYRI10GE_ETH_OPEN_FAILED 4
92
93#define MYRI10GE_EEPROM_STRINGS_SIZE 256
94#define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070095#define MYRI10GE_MAX_LRO_DESCRIPTORS 8
96#define MYRI10GE_LRO_MAX_PKTS 64
Brice Goglin0da34b62006-05-23 06:10:15 -040097
Al Viro40f6cff2006-11-20 13:48:32 -050098#define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
Brice Goglin0da34b62006-05-23 06:10:15 -040099#define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
100
Brice Goglindd50f332006-12-11 11:25:09 +0100101#define MYRI10GE_ALLOC_ORDER 0
102#define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
103#define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
104
Brice Goglin0da34b62006-05-23 06:10:15 -0400105struct myri10ge_rx_buffer_state {
Brice Goglindd50f332006-12-11 11:25:09 +0100106 struct page *page;
107 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400108 DECLARE_PCI_UNMAP_ADDR(bus)
109 DECLARE_PCI_UNMAP_LEN(len)
110};
111
112struct myri10ge_tx_buffer_state {
113 struct sk_buff *skb;
114 int last;
115 DECLARE_PCI_UNMAP_ADDR(bus)
116 DECLARE_PCI_UNMAP_LEN(len)
117};
118
119struct myri10ge_cmd {
120 u32 data0;
121 u32 data1;
122 u32 data2;
123};
124
125struct myri10ge_rx_buf {
126 struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
127 u8 __iomem *wc_fifo; /* w/c rx dma addr fifo address */
128 struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
129 struct myri10ge_rx_buffer_state *info;
Brice Goglindd50f332006-12-11 11:25:09 +0100130 struct page *page;
131 dma_addr_t bus;
132 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400133 int cnt;
Brice Goglindd50f332006-12-11 11:25:09 +0100134 int fill_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -0400135 int alloc_fail;
136 int mask; /* number of rx slots -1 */
Brice Goglindd50f332006-12-11 11:25:09 +0100137 int watchdog_needed;
Brice Goglin0da34b62006-05-23 06:10:15 -0400138};
139
140struct myri10ge_tx_buf {
141 struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
142 u8 __iomem *wc_fifo; /* w/c send fifo address */
143 struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
144 char *req_bytes;
145 struct myri10ge_tx_buffer_state *info;
146 int mask; /* number of transmit slots -1 */
147 int boundary; /* boundary transmits cannot cross */
148 int req ____cacheline_aligned; /* transmit slots submitted */
149 int pkt_start; /* packets started */
150 int done ____cacheline_aligned; /* transmit slots completed */
151 int pkt_done; /* packets completed */
152};
153
154struct myri10ge_rx_done {
155 struct mcp_slot *entry;
156 dma_addr_t bus;
157 int cnt;
158 int idx;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700159 struct net_lro_mgr lro_mgr;
160 struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
Brice Goglin0da34b62006-05-23 06:10:15 -0400161};
162
163struct myri10ge_priv {
164 int running; /* running? */
165 int csum_flag; /* rx_csums? */
166 struct myri10ge_tx_buf tx; /* transmit ring */
167 struct myri10ge_rx_buf rx_small;
168 struct myri10ge_rx_buf rx_big;
169 struct myri10ge_rx_done rx_done;
170 int small_bytes;
Brice Goglindd50f332006-12-11 11:25:09 +0100171 int big_bytes;
Brice Goglin0da34b62006-05-23 06:10:15 -0400172 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700173 struct napi_struct napi;
Brice Goglin0da34b62006-05-23 06:10:15 -0400174 struct net_device_stats stats;
175 u8 __iomem *sram;
176 int sram_size;
177 unsigned long board_span;
178 unsigned long iomem_base;
Al Viro40f6cff2006-11-20 13:48:32 -0500179 __be32 __iomem *irq_claim;
180 __be32 __iomem *irq_deassert;
Brice Goglin0da34b62006-05-23 06:10:15 -0400181 char *mac_addr_string;
182 struct mcp_cmd_response *cmd;
183 dma_addr_t cmd_bus;
184 struct mcp_irq_data *fw_stats;
185 dma_addr_t fw_stats_bus;
186 struct pci_dev *pdev;
187 int msi_enabled;
Al Viro40f6cff2006-11-20 13:48:32 -0500188 __be32 link_state;
Brice Goglin0da34b62006-05-23 06:10:15 -0400189 unsigned int rdma_tags_available;
190 int intr_coal_delay;
Al Viro40f6cff2006-11-20 13:48:32 -0500191 __be32 __iomem *intr_coal_delay_ptr;
Brice Goglin0da34b62006-05-23 06:10:15 -0400192 int mtrr;
Brice Goglin276e26c2007-03-07 20:02:32 +0100193 int wc_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -0400194 int wake_queue;
195 int stop_queue;
196 int down_cnt;
197 wait_queue_head_t down_wq;
198 struct work_struct watchdog_work;
199 struct timer_list watchdog_timer;
200 int watchdog_tx_done;
Brice Goglinc54772e2006-07-30 00:14:15 -0400201 int watchdog_tx_req;
Brice Goglin626fda92007-08-09 09:02:14 +0200202 int watchdog_pause;
Brice Goglin0da34b62006-05-23 06:10:15 -0400203 int watchdog_resets;
204 int tx_linearized;
205 int pause;
206 char *fw_name;
207 char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
208 char fw_version[128];
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100209 int fw_ver_major;
210 int fw_ver_minor;
211 int fw_ver_tiny;
212 int adopted_rx_filter_bug;
Brice Goglin0da34b62006-05-23 06:10:15 -0400213 u8 mac_addr[6]; /* eeprom mac address */
214 unsigned long serial_number;
215 int vendor_specific_offset;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400216 int fw_multicast_support;
Brice Goglin0da34b62006-05-23 06:10:15 -0400217 u32 read_dma;
218 u32 write_dma;
219 u32 read_write_dma;
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400220 u32 link_changes;
221 u32 msg_enable;
Brice Goglin0da34b62006-05-23 06:10:15 -0400222};
223
224static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
225static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
226
227static char *myri10ge_fw_name = NULL;
228module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
229MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name\n");
230
231static int myri10ge_ecrc_enable = 1;
232module_param(myri10ge_ecrc_enable, int, S_IRUGO);
233MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E\n");
234
235static int myri10ge_max_intr_slots = 1024;
236module_param(myri10ge_max_intr_slots, int, S_IRUGO);
237MODULE_PARM_DESC(myri10ge_max_intr_slots, "Interrupt queue slots\n");
238
239static int myri10ge_small_bytes = -1; /* -1 == auto */
240module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
241MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets\n");
242
243static int myri10ge_msi = 1; /* enable msi by default */
Brice Goglin3621cec2006-12-18 11:51:22 +0100244module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
Brice Goglin0da34b62006-05-23 06:10:15 -0400245MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts\n");
246
Brice Goglinf761fae2007-03-21 19:45:56 +0100247static int myri10ge_intr_coal_delay = 75;
Brice Goglin0da34b62006-05-23 06:10:15 -0400248module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
249MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay\n");
250
251static int myri10ge_flow_control = 1;
252module_param(myri10ge_flow_control, int, S_IRUGO);
253MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter\n");
254
255static int myri10ge_deassert_wait = 1;
256module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
257MODULE_PARM_DESC(myri10ge_deassert_wait,
258 "Wait when deasserting legacy interrupts\n");
259
260static int myri10ge_force_firmware = 0;
261module_param(myri10ge_force_firmware, int, S_IRUGO);
262MODULE_PARM_DESC(myri10ge_force_firmware,
263 "Force firmware to assume aligned completions\n");
264
Brice Goglin0da34b62006-05-23 06:10:15 -0400265static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
266module_param(myri10ge_initial_mtu, int, S_IRUGO);
267MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU\n");
268
269static int myri10ge_napi_weight = 64;
270module_param(myri10ge_napi_weight, int, S_IRUGO);
271MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight\n");
272
273static int myri10ge_watchdog_timeout = 1;
274module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
275MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout\n");
276
277static int myri10ge_max_irq_loops = 1048576;
278module_param(myri10ge_max_irq_loops, int, S_IRUGO);
279MODULE_PARM_DESC(myri10ge_max_irq_loops,
280 "Set stuck legacy IRQ detection threshold\n");
281
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400282#define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
283
284static int myri10ge_debug = -1; /* defaults above */
285module_param(myri10ge_debug, int, 0);
286MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
287
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700288static int myri10ge_lro = 1;
289module_param(myri10ge_lro, int, S_IRUGO);
290MODULE_PARM_DESC(myri10ge_lro, "Enable large receive offload\n");
291
292static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
293module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
294MODULE_PARM_DESC(myri10ge_lro, "Number of LRO packets to be aggregated\n");
295
Brice Goglindd50f332006-12-11 11:25:09 +0100296static int myri10ge_fill_thresh = 256;
297module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
298MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed\n");
299
Brice Goglinf1811372007-06-11 20:26:31 +0200300static int myri10ge_reset_recover = 1;
301
Brice Goglinf761fae2007-03-21 19:45:56 +0100302static int myri10ge_wcfifo = 0;
Brice Goglin6ebc0872007-01-09 21:04:25 +0100303module_param(myri10ge_wcfifo, int, S_IRUGO);
304MODULE_PARM_DESC(myri10ge_wcfifo, "Enable WC Fifo when WC is enabled\n");
305
Brice Goglin0da34b62006-05-23 06:10:15 -0400306#define MYRI10GE_FW_OFFSET 1024*1024
307#define MYRI10GE_HIGHPART_TO_U32(X) \
308(sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
309#define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
310
311#define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
312
Brice Goglin2f762162007-05-07 23:50:37 +0200313static void myri10ge_set_multicast_list(struct net_device *dev);
314
Brice Goglin62502232006-12-11 11:24:37 +0100315static inline void put_be32(__be32 val, __be32 __iomem * p)
Al Viro40f6cff2006-11-20 13:48:32 -0500316{
Brice Goglin62502232006-12-11 11:24:37 +0100317 __raw_writel((__force __u32) val, (__force void __iomem *)p);
Al Viro40f6cff2006-11-20 13:48:32 -0500318}
319
Brice Goglin0da34b62006-05-23 06:10:15 -0400320static int
321myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
322 struct myri10ge_cmd *data, int atomic)
323{
324 struct mcp_cmd *buf;
325 char buf_bytes[sizeof(*buf) + 8];
326 struct mcp_cmd_response *response = mgp->cmd;
Brice Gogline700f9f2006-08-14 17:52:54 -0400327 char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
Brice Goglin0da34b62006-05-23 06:10:15 -0400328 u32 dma_low, dma_high, result, value;
329 int sleep_total = 0;
330
331 /* ensure buf is aligned to 8 bytes */
332 buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
333
334 buf->data0 = htonl(data->data0);
335 buf->data1 = htonl(data->data1);
336 buf->data2 = htonl(data->data2);
337 buf->cmd = htonl(cmd);
338 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
339 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
340
341 buf->response_addr.low = htonl(dma_low);
342 buf->response_addr.high = htonl(dma_high);
Al Viro40f6cff2006-11-20 13:48:32 -0500343 response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400344 mb();
345 myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
346
347 /* wait up to 15ms. Longest command is the DMA benchmark,
348 * which is capped at 5ms, but runs from a timeout handler
349 * that runs every 7.8ms. So a 15ms timeout leaves us with
350 * a 2.2ms margin
351 */
352 if (atomic) {
353 /* if atomic is set, do not sleep,
354 * and try to get the completion quickly
355 * (1ms will be enough for those commands) */
356 for (sleep_total = 0;
357 sleep_total < 1000
Al Viro40f6cff2006-11-20 13:48:32 -0500358 && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400359 sleep_total += 10)
360 udelay(10);
361 } else {
362 /* use msleep for most command */
363 for (sleep_total = 0;
364 sleep_total < 15
Al Viro40f6cff2006-11-20 13:48:32 -0500365 && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400366 sleep_total++)
367 msleep(1);
368 }
369
370 result = ntohl(response->result);
371 value = ntohl(response->data);
372 if (result != MYRI10GE_NO_RESPONSE_RESULT) {
373 if (result == 0) {
374 data->data0 = value;
375 return 0;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400376 } else if (result == MXGEFW_CMD_UNKNOWN) {
377 return -ENOSYS;
Brice Goglin5443e9e2007-05-07 23:52:22 +0200378 } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
379 return -E2BIG;
Brice Goglin0da34b62006-05-23 06:10:15 -0400380 } else {
381 dev_err(&mgp->pdev->dev,
382 "command %d failed, result = %d\n",
383 cmd, result);
384 return -ENXIO;
385 }
386 }
387
388 dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
389 cmd, result);
390 return -EAGAIN;
391}
392
393/*
394 * The eeprom strings on the lanaiX have the format
395 * SN=x\0
396 * MAC=x:x:x:x:x:x\0
397 * PT:ddd mmm xx xx:xx:xx xx\0
398 * PV:ddd mmm xx xx:xx:xx xx\0
399 */
400static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
401{
402 char *ptr, *limit;
403 int i;
404
405 ptr = mgp->eeprom_strings;
406 limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
407
408 while (*ptr != '\0' && ptr < limit) {
409 if (memcmp(ptr, "MAC=", 4) == 0) {
410 ptr += 4;
411 mgp->mac_addr_string = ptr;
412 for (i = 0; i < 6; i++) {
413 if ((ptr + 2) > limit)
414 goto abort;
415 mgp->mac_addr[i] =
416 simple_strtoul(ptr, &ptr, 16);
417 ptr += 1;
418 }
419 }
420 if (memcmp((const void *)ptr, "SN=", 3) == 0) {
421 ptr += 3;
422 mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
423 }
424 while (ptr < limit && *ptr++) ;
425 }
426
427 return 0;
428
429abort:
430 dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
431 return -ENXIO;
432}
433
434/*
435 * Enable or disable periodic RDMAs from the host to make certain
436 * chipsets resend dropped PCIe messages
437 */
438
439static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
440{
441 char __iomem *submit;
Al Viro40f6cff2006-11-20 13:48:32 -0500442 __be32 buf[16];
Brice Goglin0da34b62006-05-23 06:10:15 -0400443 u32 dma_low, dma_high;
444 int i;
445
446 /* clear confirmation addr */
447 mgp->cmd->data = 0;
448 mb();
449
450 /* send a rdma command to the PCIe engine, and wait for the
451 * response in the confirmation address. The firmware should
452 * write a -1 there to indicate it is alive and well
453 */
454 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
455 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
456
457 buf[0] = htonl(dma_high); /* confirm addr MSW */
458 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500459 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400460 buf[3] = htonl(dma_high); /* dummy addr MSW */
461 buf[4] = htonl(dma_low); /* dummy addr LSW */
462 buf[5] = htonl(enable); /* enable? */
463
Brice Gogline700f9f2006-08-14 17:52:54 -0400464 submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -0400465
466 myri10ge_pio_copy(submit, &buf, sizeof(buf));
467 for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
468 msleep(1);
469 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
470 dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
471 (enable ? "enable" : "disable"));
472}
473
474static int
475myri10ge_validate_firmware(struct myri10ge_priv *mgp,
476 struct mcp_gen_header *hdr)
477{
478 struct device *dev = &mgp->pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -0400479
480 /* check firmware type */
481 if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
482 dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
483 return -EINVAL;
484 }
485
486 /* save firmware version for ethtool */
487 strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
488
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100489 sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
490 &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
Brice Goglin0da34b62006-05-23 06:10:15 -0400491
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100492 if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR
493 && mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400494 dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
495 dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
496 MXGEFW_VERSION_MINOR);
497 return -EINVAL;
498 }
499 return 0;
500}
501
502static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
503{
504 unsigned crc, reread_crc;
505 const struct firmware *fw;
506 struct device *dev = &mgp->pdev->dev;
507 struct mcp_gen_header *hdr;
508 size_t hdr_offset;
509 int status;
Brice Gogline4543582006-07-30 00:14:09 -0400510 unsigned i;
Brice Goglin0da34b62006-05-23 06:10:15 -0400511
512 if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
513 dev_err(dev, "Unable to load %s firmware image via hotplug\n",
514 mgp->fw_name);
515 status = -EINVAL;
516 goto abort_with_nothing;
517 }
518
519 /* check size */
520
521 if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
522 fw->size < MCP_HEADER_PTR_OFFSET + 4) {
523 dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
524 status = -EINVAL;
525 goto abort_with_fw;
526 }
527
528 /* check id */
Al Viro40f6cff2006-11-20 13:48:32 -0500529 hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400530 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
531 dev_err(dev, "Bad firmware file\n");
532 status = -EINVAL;
533 goto abort_with_fw;
534 }
535 hdr = (void *)(fw->data + hdr_offset);
536
537 status = myri10ge_validate_firmware(mgp, hdr);
538 if (status != 0)
539 goto abort_with_fw;
540
541 crc = crc32(~0, fw->data, fw->size);
Brice Gogline4543582006-07-30 00:14:09 -0400542 for (i = 0; i < fw->size; i += 256) {
543 myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
544 fw->data + i,
545 min(256U, (unsigned)(fw->size - i)));
546 mb();
547 readb(mgp->sram);
Brice Goglinb10c0662006-06-08 10:25:00 -0400548 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400549 /* corruption checking is good for parity recovery and buggy chipset */
550 memcpy_fromio(fw->data, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
551 reread_crc = crc32(~0, fw->data, fw->size);
552 if (crc != reread_crc) {
553 dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
554 (unsigned)fw->size, reread_crc, crc);
555 status = -EIO;
556 goto abort_with_fw;
557 }
558 *size = (u32) fw->size;
559
560abort_with_fw:
561 release_firmware(fw);
562
563abort_with_nothing:
564 return status;
565}
566
567static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
568{
569 struct mcp_gen_header *hdr;
570 struct device *dev = &mgp->pdev->dev;
571 const size_t bytes = sizeof(struct mcp_gen_header);
572 size_t hdr_offset;
573 int status;
574
575 /* find running firmware header */
576 hdr_offset = ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
577
578 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
579 dev_err(dev, "Running firmware has bad header offset (%d)\n",
580 (int)hdr_offset);
581 return -EIO;
582 }
583
584 /* copy header of running firmware from SRAM to host memory to
585 * validate firmware */
586 hdr = kmalloc(bytes, GFP_KERNEL);
587 if (hdr == NULL) {
588 dev_err(dev, "could not malloc firmware hdr\n");
589 return -ENOMEM;
590 }
591 memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
592 status = myri10ge_validate_firmware(mgp, hdr);
593 kfree(hdr);
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100594
595 /* check to see if adopted firmware has bug where adopting
596 * it will cause broadcasts to be filtered unless the NIC
597 * is kept in ALLMULTI mode */
598 if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
599 mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
600 mgp->adopted_rx_filter_bug = 1;
601 dev_warn(dev, "Adopting fw %d.%d.%d: "
602 "working around rx filter bug\n",
603 mgp->fw_ver_major, mgp->fw_ver_minor,
604 mgp->fw_ver_tiny);
605 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400606 return status;
607}
608
609static int myri10ge_load_firmware(struct myri10ge_priv *mgp)
610{
611 char __iomem *submit;
Al Viro40f6cff2006-11-20 13:48:32 -0500612 __be32 buf[16];
Brice Goglin0da34b62006-05-23 06:10:15 -0400613 u32 dma_low, dma_high, size;
614 int status, i;
615
Brice Goglinb10c0662006-06-08 10:25:00 -0400616 size = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -0400617 status = myri10ge_load_hotplug_firmware(mgp, &size);
618 if (status) {
619 dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
620
621 /* Do not attempt to adopt firmware if there
622 * was a bad crc */
623 if (status == -EIO)
624 return status;
625
626 status = myri10ge_adopt_running_firmware(mgp);
627 if (status != 0) {
628 dev_err(&mgp->pdev->dev,
629 "failed to adopt running firmware\n");
630 return status;
631 }
632 dev_info(&mgp->pdev->dev,
633 "Successfully adopted running firmware\n");
634 if (mgp->tx.boundary == 4096) {
635 dev_warn(&mgp->pdev->dev,
636 "Using firmware currently running on NIC"
637 ". For optimal\n");
638 dev_warn(&mgp->pdev->dev,
639 "performance consider loading optimized "
640 "firmware\n");
641 dev_warn(&mgp->pdev->dev, "via hotplug\n");
642 }
643
644 mgp->fw_name = "adopted";
645 mgp->tx.boundary = 2048;
646 return status;
647 }
648
649 /* clear confirmation addr */
650 mgp->cmd->data = 0;
651 mb();
652
653 /* send a reload command to the bootstrap MCP, and wait for the
654 * response in the confirmation address. The firmware should
655 * write a -1 there to indicate it is alive and well
656 */
657 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
658 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
659
660 buf[0] = htonl(dma_high); /* confirm addr MSW */
661 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500662 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400663
664 /* FIX: All newest firmware should un-protect the bottom of
665 * the sram before handoff. However, the very first interfaces
666 * do not. Therefore the handoff copy must skip the first 8 bytes
667 */
668 buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
669 buf[4] = htonl(size - 8); /* length of code */
670 buf[5] = htonl(8); /* where to copy to */
671 buf[6] = htonl(0); /* where to jump to */
672
Brice Gogline700f9f2006-08-14 17:52:54 -0400673 submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
Brice Goglin0da34b62006-05-23 06:10:15 -0400674
675 myri10ge_pio_copy(submit, &buf, sizeof(buf));
676 mb();
677 msleep(1);
678 mb();
679 i = 0;
680 while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20) {
681 msleep(1);
682 i++;
683 }
684 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
685 dev_err(&mgp->pdev->dev, "handoff failed\n");
686 return -ENXIO;
687 }
688 dev_info(&mgp->pdev->dev, "handoff confirmed\n");
Brice Goglin9a71db72006-07-21 15:49:32 -0400689 myri10ge_dummy_rdma(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -0400690
691 return 0;
692}
693
694static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
695{
696 struct myri10ge_cmd cmd;
697 int status;
698
699 cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
700 | (addr[2] << 8) | addr[3]);
701
702 cmd.data1 = ((addr[4] << 8) | (addr[5]));
703
704 status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
705 return status;
706}
707
708static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
709{
710 struct myri10ge_cmd cmd;
711 int status, ctl;
712
713 ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
714 status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
715
716 if (status) {
717 printk(KERN_ERR
718 "myri10ge: %s: Failed to set flow control mode\n",
719 mgp->dev->name);
720 return status;
721 }
722 mgp->pause = pause;
723 return 0;
724}
725
726static void
727myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
728{
729 struct myri10ge_cmd cmd;
730 int status, ctl;
731
732 ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
733 status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
734 if (status)
735 printk(KERN_ERR "myri10ge: %s: Failed to set promisc mode\n",
736 mgp->dev->name);
737}
738
Brice Goglin0d6ac252007-05-07 23:51:45 +0200739static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
740{
741 struct myri10ge_cmd cmd;
742 int status;
743 u32 len;
744 struct page *dmatest_page;
745 dma_addr_t dmatest_bus;
746 char *test = " ";
747
748 dmatest_page = alloc_page(GFP_KERNEL);
749 if (!dmatest_page)
750 return -ENOMEM;
751 dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
752 DMA_BIDIRECTIONAL);
753
754 /* Run a small DMA test.
755 * The magic multipliers to the length tell the firmware
756 * to do DMA read, write, or read+write tests. The
757 * results are returned in cmd.data0. The upper 16
758 * bits or the return is the number of transfers completed.
759 * The lower 16 bits is the time in 0.5us ticks that the
760 * transfers took to complete.
761 */
762
763 len = mgp->tx.boundary;
764
765 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
766 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
767 cmd.data2 = len * 0x10000;
768 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
769 if (status != 0) {
770 test = "read";
771 goto abort;
772 }
773 mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
774 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
775 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
776 cmd.data2 = len * 0x1;
777 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
778 if (status != 0) {
779 test = "write";
780 goto abort;
781 }
782 mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
783
784 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
785 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
786 cmd.data2 = len * 0x10001;
787 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
788 if (status != 0) {
789 test = "read/write";
790 goto abort;
791 }
792 mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
793 (cmd.data0 & 0xffff);
794
795abort:
796 pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
797 put_page(dmatest_page);
798
799 if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
800 dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
801 test, status);
802
803 return status;
804}
805
Brice Goglin0da34b62006-05-23 06:10:15 -0400806static int myri10ge_reset(struct myri10ge_priv *mgp)
807{
808 struct myri10ge_cmd cmd;
809 int status;
810 size_t bytes;
Brice Goglin0da34b62006-05-23 06:10:15 -0400811
812 /* try to send a reset command to the card to see if it
813 * is alive */
814 memset(&cmd, 0, sizeof(cmd));
815 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
816 if (status != 0) {
817 dev_err(&mgp->pdev->dev, "failed reset\n");
818 return -ENXIO;
819 }
Brice Goglin0d6ac252007-05-07 23:51:45 +0200820
821 (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
Brice Goglin0da34b62006-05-23 06:10:15 -0400822
823 /* Now exchange information about interrupts */
824
825 bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
826 memset(mgp->rx_done.entry, 0, bytes);
827 cmd.data0 = (u32) bytes;
828 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
829 cmd.data0 = MYRI10GE_LOWPART_TO_U32(mgp->rx_done.bus);
830 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(mgp->rx_done.bus);
831 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA, &cmd, 0);
832
833 status |=
834 myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
Al Viro40f6cff2006-11-20 13:48:32 -0500835 mgp->irq_claim = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglindf30a742006-12-18 11:50:40 +0100836 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
837 &cmd, 0);
838 mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -0400839
Brice Goglin0da34b62006-05-23 06:10:15 -0400840 status |= myri10ge_send_cmd
841 (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
Al Viro40f6cff2006-11-20 13:48:32 -0500842 mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -0400843 if (status != 0) {
844 dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
845 return status;
846 }
Al Viro40f6cff2006-11-20 13:48:32 -0500847 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -0400848
Brice Goglin0da34b62006-05-23 06:10:15 -0400849 memset(mgp->rx_done.entry, 0, bytes);
850
851 /* reset mcp/driver shared state back to 0 */
852 mgp->tx.req = 0;
853 mgp->tx.done = 0;
854 mgp->tx.pkt_start = 0;
855 mgp->tx.pkt_done = 0;
856 mgp->rx_big.cnt = 0;
857 mgp->rx_small.cnt = 0;
858 mgp->rx_done.idx = 0;
859 mgp->rx_done.cnt = 0;
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400860 mgp->link_changes = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -0400861 status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
Brice Goglin0da34b62006-05-23 06:10:15 -0400862 myri10ge_change_pause(mgp, mgp->pause);
Brice Goglin2f762162007-05-07 23:50:37 +0200863 myri10ge_set_multicast_list(mgp->dev);
Brice Goglin0da34b62006-05-23 06:10:15 -0400864 return status;
865}
866
867static inline void
868myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
869 struct mcp_kreq_ether_recv *src)
870{
Al Viro40f6cff2006-11-20 13:48:32 -0500871 __be32 low;
Brice Goglin0da34b62006-05-23 06:10:15 -0400872
873 low = src->addr_low;
Al Viro40f6cff2006-11-20 13:48:32 -0500874 src->addr_low = htonl(DMA_32BIT_MASK);
Brice Gogline67bda52006-12-05 17:26:27 +0100875 myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
876 mb();
877 myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
Brice Goglin0da34b62006-05-23 06:10:15 -0400878 mb();
879 src->addr_low = low;
Al Viro40f6cff2006-11-20 13:48:32 -0500880 put_be32(low, &dst->addr_low);
Brice Goglin0da34b62006-05-23 06:10:15 -0400881 mb();
882}
883
Al Viro40f6cff2006-11-20 13:48:32 -0500884static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
Brice Goglin0da34b62006-05-23 06:10:15 -0400885{
886 struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
887
Al Viro40f6cff2006-11-20 13:48:32 -0500888 if ((skb->protocol == htons(ETH_P_8021Q)) &&
Brice Goglin0da34b62006-05-23 06:10:15 -0400889 (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
890 vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
891 skb->csum = hw_csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -0700892 skb->ip_summed = CHECKSUM_COMPLETE;
Brice Goglin0da34b62006-05-23 06:10:15 -0400893 }
894}
895
Brice Goglindd50f332006-12-11 11:25:09 +0100896static inline void
897myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
898 struct skb_frag_struct *rx_frags, int len, int hlen)
899{
900 struct skb_frag_struct *skb_frags;
901
902 skb->len = skb->data_len = len;
903 skb->truesize = len + sizeof(struct sk_buff);
904 /* attach the page(s) */
905
906 skb_frags = skb_shinfo(skb)->frags;
907 while (len > 0) {
908 memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
909 len -= rx_frags->size;
910 skb_frags++;
911 rx_frags++;
912 skb_shinfo(skb)->nr_frags++;
913 }
914
915 /* pskb_may_pull is not available in irq context, but
916 * skb_pull() (for ether_pad and eth_type_trans()) requires
917 * the beginning of the packet in skb_headlen(), move it
918 * manually */
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -0300919 skb_copy_to_linear_data(skb, va, hlen);
Brice Goglindd50f332006-12-11 11:25:09 +0100920 skb_shinfo(skb)->frags[0].page_offset += hlen;
921 skb_shinfo(skb)->frags[0].size -= hlen;
922 skb->data_len -= hlen;
923 skb->tail += hlen;
924 skb_pull(skb, MXGEFW_PAD);
925}
926
927static void
928myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
929 int bytes, int watchdog)
930{
931 struct page *page;
932 int idx;
933
934 if (unlikely(rx->watchdog_needed && !watchdog))
935 return;
936
937 /* try to refill entire ring */
938 while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
939 idx = rx->fill_cnt & rx->mask;
Brice Goglinae8509b2007-04-10 21:21:08 +0200940 if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
Brice Goglindd50f332006-12-11 11:25:09 +0100941 /* we can use part of previous page */
942 get_page(rx->page);
943 } else {
944 /* we need a new page */
945 page =
946 alloc_pages(GFP_ATOMIC | __GFP_COMP,
947 MYRI10GE_ALLOC_ORDER);
948 if (unlikely(page == NULL)) {
949 if (rx->fill_cnt - rx->cnt < 16)
950 rx->watchdog_needed = 1;
951 return;
952 }
953 rx->page = page;
954 rx->page_offset = 0;
955 rx->bus = pci_map_page(mgp->pdev, page, 0,
956 MYRI10GE_ALLOC_SIZE,
957 PCI_DMA_FROMDEVICE);
958 }
959 rx->info[idx].page = rx->page;
960 rx->info[idx].page_offset = rx->page_offset;
961 /* note that this is the address of the start of the
962 * page */
963 pci_unmap_addr_set(&rx->info[idx], bus, rx->bus);
964 rx->shadow[idx].addr_low =
965 htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
966 rx->shadow[idx].addr_high =
967 htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
968
969 /* start next packet on a cacheline boundary */
970 rx->page_offset += SKB_DATA_ALIGN(bytes);
Brice Goglinae8509b2007-04-10 21:21:08 +0200971
972#if MYRI10GE_ALLOC_SIZE > 4096
973 /* don't cross a 4KB boundary */
974 if ((rx->page_offset >> 12) !=
975 ((rx->page_offset + bytes - 1) >> 12))
976 rx->page_offset = (rx->page_offset + 4096) & ~4095;
977#endif
Brice Goglindd50f332006-12-11 11:25:09 +0100978 rx->fill_cnt++;
979
980 /* copy 8 descriptors to the firmware at a time */
981 if ((idx & 7) == 7) {
982 if (rx->wc_fifo == NULL)
983 myri10ge_submit_8rx(&rx->lanai[idx - 7],
984 &rx->shadow[idx - 7]);
985 else {
986 mb();
987 myri10ge_pio_copy(rx->wc_fifo,
988 &rx->shadow[idx - 7], 64);
989 }
990 }
991 }
992}
993
994static inline void
995myri10ge_unmap_rx_page(struct pci_dev *pdev,
996 struct myri10ge_rx_buffer_state *info, int bytes)
997{
998 /* unmap the recvd page if we're the only or last user of it */
999 if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
1000 (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
1001 pci_unmap_page(pdev, (pci_unmap_addr(info, bus)
1002 & ~(MYRI10GE_ALLOC_SIZE - 1)),
1003 MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
1004 }
1005}
1006
1007#define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
1008 * page into an skb */
1009
1010static inline int
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001011myri10ge_rx_done(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
1012 int bytes, int len, __wsum csum)
Brice Goglindd50f332006-12-11 11:25:09 +01001013{
1014 struct sk_buff *skb;
1015 struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
1016 int i, idx, hlen, remainder;
1017 struct pci_dev *pdev = mgp->pdev;
1018 struct net_device *dev = mgp->dev;
1019 u8 *va;
1020
1021 len += MXGEFW_PAD;
1022 idx = rx->cnt & rx->mask;
1023 va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
1024 prefetch(va);
1025 /* Fill skb_frag_struct(s) with data from our receive */
1026 for (i = 0, remainder = len; remainder > 0; i++) {
1027 myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1028 rx_frags[i].page = rx->info[idx].page;
1029 rx_frags[i].page_offset = rx->info[idx].page_offset;
1030 if (remainder < MYRI10GE_ALLOC_SIZE)
1031 rx_frags[i].size = remainder;
1032 else
1033 rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
1034 rx->cnt++;
1035 idx = rx->cnt & rx->mask;
1036 remainder -= MYRI10GE_ALLOC_SIZE;
1037 }
1038
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001039 if (mgp->csum_flag && myri10ge_lro) {
1040 rx_frags[0].page_offset += MXGEFW_PAD;
1041 rx_frags[0].size -= MXGEFW_PAD;
1042 len -= MXGEFW_PAD;
1043 lro_receive_frags(&mgp->rx_done.lro_mgr, rx_frags,
1044 len, len, (void *)(unsigned long)csum, csum);
1045 return 1;
1046 }
1047
Brice Goglindd50f332006-12-11 11:25:09 +01001048 hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
1049
1050 /* allocate an skb to attach the page(s) to. */
1051
1052 skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
1053 if (unlikely(skb == NULL)) {
1054 mgp->stats.rx_dropped++;
1055 do {
1056 i--;
1057 put_page(rx_frags[i].page);
1058 } while (i != 0);
1059 return 0;
1060 }
1061
1062 /* Attach the pages to the skb, and trim off any padding */
1063 myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
1064 if (skb_shinfo(skb)->frags[0].size <= 0) {
1065 put_page(skb_shinfo(skb)->frags[0].page);
1066 skb_shinfo(skb)->nr_frags = 0;
1067 }
1068 skb->protocol = eth_type_trans(skb, dev);
Brice Goglindd50f332006-12-11 11:25:09 +01001069
1070 if (mgp->csum_flag) {
1071 if ((skb->protocol == htons(ETH_P_IP)) ||
1072 (skb->protocol == htons(ETH_P_IPV6))) {
1073 skb->csum = csum;
1074 skb->ip_summed = CHECKSUM_COMPLETE;
1075 } else
1076 myri10ge_vlan_ip_csum(skb, csum);
1077 }
1078 netif_receive_skb(skb);
1079 dev->last_rx = jiffies;
1080 return 1;
1081}
1082
Brice Goglin0da34b62006-05-23 06:10:15 -04001083static inline void myri10ge_tx_done(struct myri10ge_priv *mgp, int mcp_index)
1084{
1085 struct pci_dev *pdev = mgp->pdev;
1086 struct myri10ge_tx_buf *tx = &mgp->tx;
1087 struct sk_buff *skb;
1088 int idx, len;
Brice Goglin0da34b62006-05-23 06:10:15 -04001089
1090 while (tx->pkt_done != mcp_index) {
1091 idx = tx->done & tx->mask;
1092 skb = tx->info[idx].skb;
1093
1094 /* Mark as free */
1095 tx->info[idx].skb = NULL;
1096 if (tx->info[idx].last) {
1097 tx->pkt_done++;
1098 tx->info[idx].last = 0;
1099 }
1100 tx->done++;
1101 len = pci_unmap_len(&tx->info[idx], len);
1102 pci_unmap_len_set(&tx->info[idx], len, 0);
1103 if (skb) {
1104 mgp->stats.tx_bytes += skb->len;
1105 mgp->stats.tx_packets++;
1106 dev_kfree_skb_irq(skb);
1107 if (len)
1108 pci_unmap_single(pdev,
1109 pci_unmap_addr(&tx->info[idx],
1110 bus), len,
1111 PCI_DMA_TODEVICE);
1112 } else {
1113 if (len)
1114 pci_unmap_page(pdev,
1115 pci_unmap_addr(&tx->info[idx],
1116 bus), len,
1117 PCI_DMA_TODEVICE);
1118 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001119 }
1120 /* start the queue if we've stopped it */
1121 if (netif_queue_stopped(mgp->dev)
1122 && tx->req - tx->done < (tx->mask >> 1)) {
1123 mgp->wake_queue++;
1124 netif_wake_queue(mgp->dev);
1125 }
1126}
1127
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001128static inline int myri10ge_clean_rx_done(struct myri10ge_priv *mgp, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001129{
1130 struct myri10ge_rx_done *rx_done = &mgp->rx_done;
1131 unsigned long rx_bytes = 0;
1132 unsigned long rx_packets = 0;
1133 unsigned long rx_ok;
1134
1135 int idx = rx_done->idx;
1136 int cnt = rx_done->cnt;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001137 int work_done = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04001138 u16 length;
Al Viro40f6cff2006-11-20 13:48:32 -05001139 __wsum checksum;
Brice Goglin0da34b62006-05-23 06:10:15 -04001140
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001141 while (rx_done->entry[idx].length != 0 && work_done++ < budget) {
Brice Goglin0da34b62006-05-23 06:10:15 -04001142 length = ntohs(rx_done->entry[idx].length);
1143 rx_done->entry[idx].length = 0;
Al Viro40f6cff2006-11-20 13:48:32 -05001144 checksum = csum_unfold(rx_done->entry[idx].checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001145 if (length <= mgp->small_bytes)
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001146 rx_ok = myri10ge_rx_done(mgp, &mgp->rx_small,
1147 mgp->small_bytes,
1148 length, checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001149 else
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001150 rx_ok = myri10ge_rx_done(mgp, &mgp->rx_big,
1151 mgp->big_bytes,
1152 length, checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001153 rx_packets += rx_ok;
1154 rx_bytes += rx_ok * (unsigned long)length;
1155 cnt++;
1156 idx = cnt & (myri10ge_max_intr_slots - 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04001157 }
1158 rx_done->idx = idx;
1159 rx_done->cnt = cnt;
1160 mgp->stats.rx_packets += rx_packets;
1161 mgp->stats.rx_bytes += rx_bytes;
Brice Goglinc7dab992006-12-11 11:25:42 +01001162
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001163 if (myri10ge_lro)
1164 lro_flush_all(&rx_done->lro_mgr);
1165
Brice Goglinc7dab992006-12-11 11:25:42 +01001166 /* restock receive rings if needed */
1167 if (mgp->rx_small.fill_cnt - mgp->rx_small.cnt < myri10ge_fill_thresh)
1168 myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
1169 mgp->small_bytes + MXGEFW_PAD, 0);
1170 if (mgp->rx_big.fill_cnt - mgp->rx_big.cnt < myri10ge_fill_thresh)
1171 myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 0);
1172
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001173 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001174}
1175
1176static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
1177{
1178 struct mcp_irq_data *stats = mgp->fw_stats;
1179
1180 if (unlikely(stats->stats_updated)) {
Brice Goglin798a95d2007-06-11 20:26:50 +02001181 unsigned link_up = ntohl(stats->link_up);
1182 if (mgp->link_state != link_up) {
1183 mgp->link_state = link_up;
1184
1185 if (mgp->link_state == MXGEFW_LINK_UP) {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001186 if (netif_msg_link(mgp))
1187 printk(KERN_INFO
1188 "myri10ge: %s: link up\n",
1189 mgp->dev->name);
Brice Goglin0da34b62006-05-23 06:10:15 -04001190 netif_carrier_on(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001191 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001192 } else {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001193 if (netif_msg_link(mgp))
1194 printk(KERN_INFO
Brice Goglin798a95d2007-06-11 20:26:50 +02001195 "myri10ge: %s: link %s\n",
1196 mgp->dev->name,
1197 (link_up == MXGEFW_LINK_MYRINET ?
1198 "mismatch (Myrinet detected)" :
1199 "down"));
Brice Goglin0da34b62006-05-23 06:10:15 -04001200 netif_carrier_off(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001201 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001202 }
1203 }
1204 if (mgp->rdma_tags_available !=
1205 ntohl(mgp->fw_stats->rdma_tags_available)) {
1206 mgp->rdma_tags_available =
1207 ntohl(mgp->fw_stats->rdma_tags_available);
1208 printk(KERN_WARNING "myri10ge: %s: RDMA timed out! "
1209 "%d tags left\n", mgp->dev->name,
1210 mgp->rdma_tags_available);
1211 }
1212 mgp->down_cnt += stats->link_down;
1213 if (stats->link_down)
1214 wake_up(&mgp->down_wq);
1215 }
1216}
1217
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001218static int myri10ge_poll(struct napi_struct *napi, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001219{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001220 struct myri10ge_priv *mgp = container_of(napi, struct myri10ge_priv, napi);
1221 struct net_device *netdev = mgp->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -04001222 struct myri10ge_rx_done *rx_done = &mgp->rx_done;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001223 int work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001224
1225 /* process as many rx events as NAPI will allow */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001226 work_done = myri10ge_clean_rx_done(mgp, budget);
Brice Goglin0da34b62006-05-23 06:10:15 -04001227
1228 if (rx_done->entry[rx_done->idx].length == 0 || !netif_running(netdev)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001229 netif_rx_complete(netdev, napi);
Al Viro40f6cff2006-11-20 13:48:32 -05001230 put_be32(htonl(3), mgp->irq_claim);
Brice Goglin0da34b62006-05-23 06:10:15 -04001231 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001232 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001233}
1234
David Howells7d12e782006-10-05 14:55:46 +01001235static irqreturn_t myri10ge_intr(int irq, void *arg)
Brice Goglin0da34b62006-05-23 06:10:15 -04001236{
1237 struct myri10ge_priv *mgp = arg;
1238 struct mcp_irq_data *stats = mgp->fw_stats;
1239 struct myri10ge_tx_buf *tx = &mgp->tx;
1240 u32 send_done_count;
1241 int i;
1242
1243 /* make sure it is our IRQ, and that the DMA has finished */
1244 if (unlikely(!stats->valid))
1245 return (IRQ_NONE);
1246
1247 /* low bit indicates receives are present, so schedule
1248 * napi poll handler */
1249 if (stats->valid & 1)
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001250 netif_rx_schedule(mgp->dev, &mgp->napi);
Brice Goglin0da34b62006-05-23 06:10:15 -04001251
1252 if (!mgp->msi_enabled) {
Al Viro40f6cff2006-11-20 13:48:32 -05001253 put_be32(0, mgp->irq_deassert);
Brice Goglin0da34b62006-05-23 06:10:15 -04001254 if (!myri10ge_deassert_wait)
1255 stats->valid = 0;
1256 mb();
1257 } else
1258 stats->valid = 0;
1259
1260 /* Wait for IRQ line to go low, if using INTx */
1261 i = 0;
1262 while (1) {
1263 i++;
1264 /* check for transmit completes and receives */
1265 send_done_count = ntohl(stats->send_done_count);
1266 if (send_done_count != tx->pkt_done)
1267 myri10ge_tx_done(mgp, (int)send_done_count);
1268 if (unlikely(i > myri10ge_max_irq_loops)) {
1269 printk(KERN_WARNING "myri10ge: %s: irq stuck?\n",
1270 mgp->dev->name);
1271 stats->valid = 0;
1272 schedule_work(&mgp->watchdog_work);
1273 }
1274 if (likely(stats->valid == 0))
1275 break;
1276 cpu_relax();
1277 barrier();
1278 }
1279
1280 myri10ge_check_statblock(mgp);
1281
Al Viro40f6cff2006-11-20 13:48:32 -05001282 put_be32(htonl(3), mgp->irq_claim + 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04001283 return (IRQ_HANDLED);
1284}
1285
1286static int
1287myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1288{
1289 cmd->autoneg = AUTONEG_DISABLE;
1290 cmd->speed = SPEED_10000;
1291 cmd->duplex = DUPLEX_FULL;
1292 return 0;
1293}
1294
1295static void
1296myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
1297{
1298 struct myri10ge_priv *mgp = netdev_priv(netdev);
1299
1300 strlcpy(info->driver, "myri10ge", sizeof(info->driver));
1301 strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
1302 strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
1303 strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
1304}
1305
1306static int
1307myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1308{
1309 struct myri10ge_priv *mgp = netdev_priv(netdev);
1310 coal->rx_coalesce_usecs = mgp->intr_coal_delay;
1311 return 0;
1312}
1313
1314static int
1315myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1316{
1317 struct myri10ge_priv *mgp = netdev_priv(netdev);
1318
1319 mgp->intr_coal_delay = coal->rx_coalesce_usecs;
Al Viro40f6cff2006-11-20 13:48:32 -05001320 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001321 return 0;
1322}
1323
1324static void
1325myri10ge_get_pauseparam(struct net_device *netdev,
1326 struct ethtool_pauseparam *pause)
1327{
1328 struct myri10ge_priv *mgp = netdev_priv(netdev);
1329
1330 pause->autoneg = 0;
1331 pause->rx_pause = mgp->pause;
1332 pause->tx_pause = mgp->pause;
1333}
1334
1335static int
1336myri10ge_set_pauseparam(struct net_device *netdev,
1337 struct ethtool_pauseparam *pause)
1338{
1339 struct myri10ge_priv *mgp = netdev_priv(netdev);
1340
1341 if (pause->tx_pause != mgp->pause)
1342 return myri10ge_change_pause(mgp, pause->tx_pause);
1343 if (pause->rx_pause != mgp->pause)
1344 return myri10ge_change_pause(mgp, pause->tx_pause);
1345 if (pause->autoneg != 0)
1346 return -EINVAL;
1347 return 0;
1348}
1349
1350static void
1351myri10ge_get_ringparam(struct net_device *netdev,
1352 struct ethtool_ringparam *ring)
1353{
1354 struct myri10ge_priv *mgp = netdev_priv(netdev);
1355
1356 ring->rx_mini_max_pending = mgp->rx_small.mask + 1;
1357 ring->rx_max_pending = mgp->rx_big.mask + 1;
1358 ring->rx_jumbo_max_pending = 0;
1359 ring->tx_max_pending = mgp->rx_small.mask + 1;
1360 ring->rx_mini_pending = ring->rx_mini_max_pending;
1361 ring->rx_pending = ring->rx_max_pending;
1362 ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
1363 ring->tx_pending = ring->tx_max_pending;
1364}
1365
1366static u32 myri10ge_get_rx_csum(struct net_device *netdev)
1367{
1368 struct myri10ge_priv *mgp = netdev_priv(netdev);
1369 if (mgp->csum_flag)
1370 return 1;
1371 else
1372 return 0;
1373}
1374
1375static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
1376{
1377 struct myri10ge_priv *mgp = netdev_priv(netdev);
1378 if (csum_enabled)
1379 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
1380 else
1381 mgp->csum_flag = 0;
1382 return 0;
1383}
1384
1385static const char myri10ge_gstrings_stats[][ETH_GSTRING_LEN] = {
1386 "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
1387 "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
1388 "rx_length_errors", "rx_over_errors", "rx_crc_errors",
1389 "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
1390 "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
1391 "tx_heartbeat_errors", "tx_window_errors",
1392 /* device-specific stats */
Brice Goglin2c1a1082006-07-03 18:16:46 -04001393 "tx_boundary", "WC", "irq", "MSI",
Brice Goglin0da34b62006-05-23 06:10:15 -04001394 "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
1395 "serial_number", "tx_pkt_start", "tx_pkt_done",
1396 "tx_req", "tx_done", "rx_small_cnt", "rx_big_cnt",
1397 "wake_queue", "stop_queue", "watchdog_resets", "tx_linearized",
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001398 "link_changes", "link_up", "dropped_link_overflow",
Brice Goglincee505d2007-05-07 23:49:25 +02001399 "dropped_link_error_or_filtered",
1400 "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
1401 "dropped_unicast_filtered", "dropped_multicast_filtered",
Brice Goglin0da34b62006-05-23 06:10:15 -04001402 "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001403 "dropped_no_big_buffer", "LRO aggregated", "LRO flushed",
1404 "LRO avg aggr", "LRO no_desc"
Brice Goglin0da34b62006-05-23 06:10:15 -04001405};
1406
1407#define MYRI10GE_NET_STATS_LEN 21
1408#define MYRI10GE_STATS_LEN sizeof(myri10ge_gstrings_stats) / ETH_GSTRING_LEN
1409
1410static void
1411myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
1412{
1413 switch (stringset) {
1414 case ETH_SS_STATS:
1415 memcpy(data, *myri10ge_gstrings_stats,
1416 sizeof(myri10ge_gstrings_stats));
1417 break;
1418 }
1419}
1420
1421static int myri10ge_get_stats_count(struct net_device *netdev)
1422{
1423 return MYRI10GE_STATS_LEN;
1424}
1425
1426static void
1427myri10ge_get_ethtool_stats(struct net_device *netdev,
1428 struct ethtool_stats *stats, u64 * data)
1429{
1430 struct myri10ge_priv *mgp = netdev_priv(netdev);
1431 int i;
1432
1433 for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
1434 data[i] = ((unsigned long *)&mgp->stats)[i];
1435
Brice Goglin2c1a1082006-07-03 18:16:46 -04001436 data[i++] = (unsigned int)mgp->tx.boundary;
Brice Goglin276e26c2007-03-07 20:02:32 +01001437 data[i++] = (unsigned int)mgp->wc_enabled;
Brice Goglin2c1a1082006-07-03 18:16:46 -04001438 data[i++] = (unsigned int)mgp->pdev->irq;
1439 data[i++] = (unsigned int)mgp->msi_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04001440 data[i++] = (unsigned int)mgp->read_dma;
1441 data[i++] = (unsigned int)mgp->write_dma;
1442 data[i++] = (unsigned int)mgp->read_write_dma;
1443 data[i++] = (unsigned int)mgp->serial_number;
1444 data[i++] = (unsigned int)mgp->tx.pkt_start;
1445 data[i++] = (unsigned int)mgp->tx.pkt_done;
1446 data[i++] = (unsigned int)mgp->tx.req;
1447 data[i++] = (unsigned int)mgp->tx.done;
1448 data[i++] = (unsigned int)mgp->rx_small.cnt;
1449 data[i++] = (unsigned int)mgp->rx_big.cnt;
1450 data[i++] = (unsigned int)mgp->wake_queue;
1451 data[i++] = (unsigned int)mgp->stop_queue;
1452 data[i++] = (unsigned int)mgp->watchdog_resets;
1453 data[i++] = (unsigned int)mgp->tx_linearized;
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001454 data[i++] = (unsigned int)mgp->link_changes;
Brice Goglin0da34b62006-05-23 06:10:15 -04001455 data[i++] = (unsigned int)ntohl(mgp->fw_stats->link_up);
1456 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_link_overflow);
1457 data[i++] =
1458 (unsigned int)ntohl(mgp->fw_stats->dropped_link_error_or_filtered);
Brice Goglincee505d2007-05-07 23:49:25 +02001459 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_pause);
1460 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_bad_phy);
1461 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_bad_crc32);
1462 data[i++] =
1463 (unsigned int)ntohl(mgp->fw_stats->dropped_unicast_filtered);
Brice Goglin85a7ea12006-08-21 17:36:56 -04001464 data[i++] =
1465 (unsigned int)ntohl(mgp->fw_stats->dropped_multicast_filtered);
Brice Goglin0da34b62006-05-23 06:10:15 -04001466 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_runt);
1467 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_overrun);
1468 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_no_small_buffer);
1469 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_no_big_buffer);
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001470 data[i++] = mgp->rx_done.lro_mgr.stats.aggregated;
1471 data[i++] = mgp->rx_done.lro_mgr.stats.flushed;
1472 if (mgp->rx_done.lro_mgr.stats.flushed)
1473 data[i++] = mgp->rx_done.lro_mgr.stats.aggregated /
1474 mgp->rx_done.lro_mgr.stats.flushed;
1475 else
1476 data[i++] = 0;
1477 data[i++] = mgp->rx_done.lro_mgr.stats.no_desc;
Brice Goglin0da34b62006-05-23 06:10:15 -04001478}
1479
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001480static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
1481{
1482 struct myri10ge_priv *mgp = netdev_priv(netdev);
1483 mgp->msg_enable = value;
1484}
1485
1486static u32 myri10ge_get_msglevel(struct net_device *netdev)
1487{
1488 struct myri10ge_priv *mgp = netdev_priv(netdev);
1489 return mgp->msg_enable;
1490}
1491
Jeff Garzik7282d492006-09-13 14:30:00 -04001492static const struct ethtool_ops myri10ge_ethtool_ops = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001493 .get_settings = myri10ge_get_settings,
1494 .get_drvinfo = myri10ge_get_drvinfo,
1495 .get_coalesce = myri10ge_get_coalesce,
1496 .set_coalesce = myri10ge_set_coalesce,
1497 .get_pauseparam = myri10ge_get_pauseparam,
1498 .set_pauseparam = myri10ge_set_pauseparam,
1499 .get_ringparam = myri10ge_get_ringparam,
1500 .get_rx_csum = myri10ge_get_rx_csum,
1501 .set_rx_csum = myri10ge_set_rx_csum,
1502 .get_tx_csum = ethtool_op_get_tx_csum,
Brice Goglinb10c0662006-06-08 10:25:00 -04001503 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Brice Goglin0da34b62006-05-23 06:10:15 -04001504 .get_sg = ethtool_op_get_sg,
1505 .set_sg = ethtool_op_set_sg,
Brice Goglin0da34b62006-05-23 06:10:15 -04001506 .get_tso = ethtool_op_get_tso,
1507 .set_tso = ethtool_op_set_tso,
Brice Goglin6ffdd072007-05-30 21:13:59 +02001508 .get_link = ethtool_op_get_link,
Brice Goglin0da34b62006-05-23 06:10:15 -04001509 .get_strings = myri10ge_get_strings,
1510 .get_stats_count = myri10ge_get_stats_count,
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001511 .get_ethtool_stats = myri10ge_get_ethtool_stats,
1512 .set_msglevel = myri10ge_set_msglevel,
1513 .get_msglevel = myri10ge_get_msglevel
Brice Goglin0da34b62006-05-23 06:10:15 -04001514};
1515
1516static int myri10ge_allocate_rings(struct net_device *dev)
1517{
1518 struct myri10ge_priv *mgp;
1519 struct myri10ge_cmd cmd;
1520 int tx_ring_size, rx_ring_size;
1521 int tx_ring_entries, rx_ring_entries;
1522 int i, status;
1523 size_t bytes;
1524
1525 mgp = netdev_priv(dev);
1526
1527 /* get ring sizes */
1528
1529 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
1530 tx_ring_size = cmd.data0;
1531 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
Brice Goglin355c7262007-03-07 19:59:52 +01001532 if (status != 0)
1533 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001534 rx_ring_size = cmd.data0;
1535
1536 tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
1537 rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
1538 mgp->tx.mask = tx_ring_entries - 1;
1539 mgp->rx_small.mask = mgp->rx_big.mask = rx_ring_entries - 1;
1540
Brice Goglin355c7262007-03-07 19:59:52 +01001541 status = -ENOMEM;
1542
Brice Goglin0da34b62006-05-23 06:10:15 -04001543 /* allocate the host shadow rings */
1544
1545 bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
1546 * sizeof(*mgp->tx.req_list);
1547 mgp->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
1548 if (mgp->tx.req_bytes == NULL)
1549 goto abort_with_nothing;
1550
1551 /* ensure req_list entries are aligned to 8 bytes */
1552 mgp->tx.req_list = (struct mcp_kreq_ether_send *)
1553 ALIGN((unsigned long)mgp->tx.req_bytes, 8);
1554
1555 bytes = rx_ring_entries * sizeof(*mgp->rx_small.shadow);
1556 mgp->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
1557 if (mgp->rx_small.shadow == NULL)
1558 goto abort_with_tx_req_bytes;
1559
1560 bytes = rx_ring_entries * sizeof(*mgp->rx_big.shadow);
1561 mgp->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
1562 if (mgp->rx_big.shadow == NULL)
1563 goto abort_with_rx_small_shadow;
1564
1565 /* allocate the host info rings */
1566
1567 bytes = tx_ring_entries * sizeof(*mgp->tx.info);
1568 mgp->tx.info = kzalloc(bytes, GFP_KERNEL);
1569 if (mgp->tx.info == NULL)
1570 goto abort_with_rx_big_shadow;
1571
1572 bytes = rx_ring_entries * sizeof(*mgp->rx_small.info);
1573 mgp->rx_small.info = kzalloc(bytes, GFP_KERNEL);
1574 if (mgp->rx_small.info == NULL)
1575 goto abort_with_tx_info;
1576
1577 bytes = rx_ring_entries * sizeof(*mgp->rx_big.info);
1578 mgp->rx_big.info = kzalloc(bytes, GFP_KERNEL);
1579 if (mgp->rx_big.info == NULL)
1580 goto abort_with_rx_small_info;
1581
1582 /* Fill the receive rings */
Brice Goglinc7dab992006-12-11 11:25:42 +01001583 mgp->rx_big.cnt = 0;
1584 mgp->rx_small.cnt = 0;
1585 mgp->rx_big.fill_cnt = 0;
1586 mgp->rx_small.fill_cnt = 0;
1587 mgp->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
1588 mgp->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
1589 mgp->rx_small.watchdog_needed = 0;
1590 mgp->rx_big.watchdog_needed = 0;
1591 myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
1592 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001593
Brice Goglinc7dab992006-12-11 11:25:42 +01001594 if (mgp->rx_small.fill_cnt < mgp->rx_small.mask + 1) {
1595 printk(KERN_ERR "myri10ge: %s: alloced only %d small bufs\n",
1596 dev->name, mgp->rx_small.fill_cnt);
1597 goto abort_with_rx_small_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04001598 }
1599
Brice Goglinc7dab992006-12-11 11:25:42 +01001600 myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 0);
1601 if (mgp->rx_big.fill_cnt < mgp->rx_big.mask + 1) {
1602 printk(KERN_ERR "myri10ge: %s: alloced only %d big bufs\n",
1603 dev->name, mgp->rx_big.fill_cnt);
1604 goto abort_with_rx_big_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04001605 }
1606
1607 return 0;
1608
1609abort_with_rx_big_ring:
Brice Goglinc7dab992006-12-11 11:25:42 +01001610 for (i = mgp->rx_big.cnt; i < mgp->rx_big.fill_cnt; i++) {
1611 int idx = i & mgp->rx_big.mask;
1612 myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_big.info[idx],
1613 mgp->big_bytes);
1614 put_page(mgp->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04001615 }
1616
1617abort_with_rx_small_ring:
Brice Goglinc7dab992006-12-11 11:25:42 +01001618 for (i = mgp->rx_small.cnt; i < mgp->rx_small.fill_cnt; i++) {
1619 int idx = i & mgp->rx_small.mask;
1620 myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_small.info[idx],
1621 mgp->small_bytes + MXGEFW_PAD);
1622 put_page(mgp->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04001623 }
Brice Goglinc7dab992006-12-11 11:25:42 +01001624
Brice Goglin0da34b62006-05-23 06:10:15 -04001625 kfree(mgp->rx_big.info);
1626
1627abort_with_rx_small_info:
1628 kfree(mgp->rx_small.info);
1629
1630abort_with_tx_info:
1631 kfree(mgp->tx.info);
1632
1633abort_with_rx_big_shadow:
1634 kfree(mgp->rx_big.shadow);
1635
1636abort_with_rx_small_shadow:
1637 kfree(mgp->rx_small.shadow);
1638
1639abort_with_tx_req_bytes:
1640 kfree(mgp->tx.req_bytes);
1641 mgp->tx.req_bytes = NULL;
1642 mgp->tx.req_list = NULL;
1643
1644abort_with_nothing:
1645 return status;
1646}
1647
1648static void myri10ge_free_rings(struct net_device *dev)
1649{
1650 struct myri10ge_priv *mgp;
1651 struct sk_buff *skb;
1652 struct myri10ge_tx_buf *tx;
1653 int i, len, idx;
1654
1655 mgp = netdev_priv(dev);
1656
Brice Goglinc7dab992006-12-11 11:25:42 +01001657 for (i = mgp->rx_big.cnt; i < mgp->rx_big.fill_cnt; i++) {
1658 idx = i & mgp->rx_big.mask;
1659 if (i == mgp->rx_big.fill_cnt - 1)
1660 mgp->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
1661 myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_big.info[idx],
1662 mgp->big_bytes);
1663 put_page(mgp->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04001664 }
1665
Brice Goglinc7dab992006-12-11 11:25:42 +01001666 for (i = mgp->rx_small.cnt; i < mgp->rx_small.fill_cnt; i++) {
1667 idx = i & mgp->rx_small.mask;
1668 if (i == mgp->rx_small.fill_cnt - 1)
1669 mgp->rx_small.info[idx].page_offset =
1670 MYRI10GE_ALLOC_SIZE;
1671 myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_small.info[idx],
1672 mgp->small_bytes + MXGEFW_PAD);
1673 put_page(mgp->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04001674 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001675 tx = &mgp->tx;
1676 while (tx->done != tx->req) {
1677 idx = tx->done & tx->mask;
1678 skb = tx->info[idx].skb;
1679
1680 /* Mark as free */
1681 tx->info[idx].skb = NULL;
1682 tx->done++;
1683 len = pci_unmap_len(&tx->info[idx], len);
1684 pci_unmap_len_set(&tx->info[idx], len, 0);
1685 if (skb) {
1686 mgp->stats.tx_dropped++;
1687 dev_kfree_skb_any(skb);
1688 if (len)
1689 pci_unmap_single(mgp->pdev,
1690 pci_unmap_addr(&tx->info[idx],
1691 bus), len,
1692 PCI_DMA_TODEVICE);
1693 } else {
1694 if (len)
1695 pci_unmap_page(mgp->pdev,
1696 pci_unmap_addr(&tx->info[idx],
1697 bus), len,
1698 PCI_DMA_TODEVICE);
1699 }
1700 }
1701 kfree(mgp->rx_big.info);
1702
1703 kfree(mgp->rx_small.info);
1704
1705 kfree(mgp->tx.info);
1706
1707 kfree(mgp->rx_big.shadow);
1708
1709 kfree(mgp->rx_small.shadow);
1710
1711 kfree(mgp->tx.req_bytes);
1712 mgp->tx.req_bytes = NULL;
1713 mgp->tx.req_list = NULL;
1714}
1715
Brice Goglindf30a742006-12-18 11:50:40 +01001716static int myri10ge_request_irq(struct myri10ge_priv *mgp)
1717{
1718 struct pci_dev *pdev = mgp->pdev;
1719 int status;
1720
1721 if (myri10ge_msi) {
1722 status = pci_enable_msi(pdev);
1723 if (status != 0)
1724 dev_err(&pdev->dev,
1725 "Error %d setting up MSI; falling back to xPIC\n",
1726 status);
1727 else
1728 mgp->msi_enabled = 1;
1729 } else {
1730 mgp->msi_enabled = 0;
1731 }
1732 status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
1733 mgp->dev->name, mgp);
1734 if (status != 0) {
1735 dev_err(&pdev->dev, "failed to allocate IRQ\n");
1736 if (mgp->msi_enabled)
1737 pci_disable_msi(pdev);
1738 }
1739 return status;
1740}
1741
1742static void myri10ge_free_irq(struct myri10ge_priv *mgp)
1743{
1744 struct pci_dev *pdev = mgp->pdev;
1745
1746 free_irq(pdev->irq, mgp);
1747 if (mgp->msi_enabled)
1748 pci_disable_msi(pdev);
1749}
1750
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001751static int
1752myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
1753 void **ip_hdr, void **tcpudp_hdr,
1754 u64 * hdr_flags, void *priv)
1755{
1756 struct ethhdr *eh;
1757 struct vlan_ethhdr *veh;
1758 struct iphdr *iph;
1759 u8 *va = page_address(frag->page) + frag->page_offset;
1760 unsigned long ll_hlen;
1761 __wsum csum = (__wsum) (unsigned long)priv;
1762
1763 /* find the mac header, aborting if not IPv4 */
1764
1765 eh = (struct ethhdr *)va;
1766 *mac_hdr = eh;
1767 ll_hlen = ETH_HLEN;
1768 if (eh->h_proto != htons(ETH_P_IP)) {
1769 if (eh->h_proto == htons(ETH_P_8021Q)) {
1770 veh = (struct vlan_ethhdr *)va;
1771 if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
1772 return -1;
1773
1774 ll_hlen += VLAN_HLEN;
1775
1776 /*
1777 * HW checksum starts ETH_HLEN bytes into
1778 * frame, so we must subtract off the VLAN
1779 * header's checksum before csum can be used
1780 */
1781 csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
1782 VLAN_HLEN, 0));
1783 } else {
1784 return -1;
1785 }
1786 }
1787 *hdr_flags = LRO_IPV4;
1788
1789 iph = (struct iphdr *)(va + ll_hlen);
1790 *ip_hdr = iph;
1791 if (iph->protocol != IPPROTO_TCP)
1792 return -1;
1793 *hdr_flags |= LRO_TCP;
1794 *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);
1795
1796 /* verify the IP checksum */
1797 if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
1798 return -1;
1799
1800 /* verify the checksum */
1801 if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
1802 ntohs(iph->tot_len) - (iph->ihl << 2),
1803 IPPROTO_TCP, csum)))
1804 return -1;
1805
1806 return 0;
1807}
1808
Brice Goglin0da34b62006-05-23 06:10:15 -04001809static int myri10ge_open(struct net_device *dev)
1810{
1811 struct myri10ge_priv *mgp;
1812 struct myri10ge_cmd cmd;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001813 struct net_lro_mgr *lro_mgr;
Brice Goglin0da34b62006-05-23 06:10:15 -04001814 int status, big_pow2;
1815
1816 mgp = netdev_priv(dev);
1817
1818 if (mgp->running != MYRI10GE_ETH_STOPPED)
1819 return -EBUSY;
1820
1821 mgp->running = MYRI10GE_ETH_STARTING;
1822 status = myri10ge_reset(mgp);
1823 if (status != 0) {
1824 printk(KERN_ERR "myri10ge: %s: failed reset\n", dev->name);
Brice Goglindf30a742006-12-18 11:50:40 +01001825 goto abort_with_nothing;
Brice Goglin0da34b62006-05-23 06:10:15 -04001826 }
1827
Brice Goglindf30a742006-12-18 11:50:40 +01001828 status = myri10ge_request_irq(mgp);
1829 if (status != 0)
1830 goto abort_with_nothing;
1831
Brice Goglin0da34b62006-05-23 06:10:15 -04001832 /* decide what small buffer size to use. For good TCP rx
1833 * performance, it is important to not receive 1514 byte
1834 * frames into jumbo buffers, as it confuses the socket buffer
1835 * accounting code, leading to drops and erratic performance.
1836 */
1837
1838 if (dev->mtu <= ETH_DATA_LEN)
Brice Goglinc7dab992006-12-11 11:25:42 +01001839 /* enough for a TCP header */
1840 mgp->small_bytes = (128 > SMP_CACHE_BYTES)
1841 ? (128 - MXGEFW_PAD)
1842 : (SMP_CACHE_BYTES - MXGEFW_PAD);
Brice Goglin0da34b62006-05-23 06:10:15 -04001843 else
Brice Goglinde3c4502006-12-11 11:26:38 +01001844 /* enough for a vlan encapsulated ETH_DATA_LEN frame */
1845 mgp->small_bytes = VLAN_ETH_FRAME_LEN;
Brice Goglin0da34b62006-05-23 06:10:15 -04001846
1847 /* Override the small buffer size? */
1848 if (myri10ge_small_bytes > 0)
1849 mgp->small_bytes = myri10ge_small_bytes;
1850
Brice Goglin0da34b62006-05-23 06:10:15 -04001851 /* get the lanai pointers to the send and receive rings */
1852
1853 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET, &cmd, 0);
1854 mgp->tx.lanai =
1855 (struct mcp_kreq_ether_send __iomem *)(mgp->sram + cmd.data0);
1856
1857 status |=
1858 myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET, &cmd, 0);
1859 mgp->rx_small.lanai =
1860 (struct mcp_kreq_ether_recv __iomem *)(mgp->sram + cmd.data0);
1861
1862 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
1863 mgp->rx_big.lanai =
1864 (struct mcp_kreq_ether_recv __iomem *)(mgp->sram + cmd.data0);
1865
1866 if (status != 0) {
1867 printk(KERN_ERR
1868 "myri10ge: %s: failed to get ring sizes or locations\n",
1869 dev->name);
1870 mgp->running = MYRI10GE_ETH_STOPPED;
Brice Goglindf30a742006-12-18 11:50:40 +01001871 goto abort_with_irq;
Brice Goglin0da34b62006-05-23 06:10:15 -04001872 }
1873
Brice Goglin276e26c2007-03-07 20:02:32 +01001874 if (myri10ge_wcfifo && mgp->wc_enabled) {
Brice Gogline700f9f2006-08-14 17:52:54 -04001875 mgp->tx.wc_fifo = (u8 __iomem *) mgp->sram + MXGEFW_ETH_SEND_4;
1876 mgp->rx_small.wc_fifo =
1877 (u8 __iomem *) mgp->sram + MXGEFW_ETH_RECV_SMALL;
1878 mgp->rx_big.wc_fifo =
1879 (u8 __iomem *) mgp->sram + MXGEFW_ETH_RECV_BIG;
Brice Goglin0da34b62006-05-23 06:10:15 -04001880 } else {
1881 mgp->tx.wc_fifo = NULL;
1882 mgp->rx_small.wc_fifo = NULL;
1883 mgp->rx_big.wc_fifo = NULL;
1884 }
1885
Brice Goglin0da34b62006-05-23 06:10:15 -04001886 /* Firmware needs the big buff size as a power of 2. Lie and
1887 * tell him the buffer is larger, because we only use 1
1888 * buffer/pkt, and the mtu will prevent overruns.
1889 */
Brice Goglin13348be2006-12-11 11:27:19 +01001890 big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01001891 if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
vignesh babu199126a2007-07-09 11:50:22 -07001892 while (!is_power_of_2(big_pow2))
Brice Goglinc7dab992006-12-11 11:25:42 +01001893 big_pow2++;
Brice Goglin13348be2006-12-11 11:27:19 +01001894 mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01001895 } else {
1896 big_pow2 = MYRI10GE_ALLOC_SIZE;
1897 mgp->big_bytes = big_pow2;
1898 }
1899
1900 status = myri10ge_allocate_rings(dev);
1901 if (status != 0)
Brice Goglindf30a742006-12-18 11:50:40 +01001902 goto abort_with_irq;
Brice Goglin0da34b62006-05-23 06:10:15 -04001903
1904 /* now give firmware buffers sizes, and MTU */
1905 cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
1906 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
1907 cmd.data0 = mgp->small_bytes;
1908 status |=
1909 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
1910 cmd.data0 = big_pow2;
1911 status |=
1912 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
1913 if (status) {
1914 printk(KERN_ERR "myri10ge: %s: Couldn't set buffer sizes\n",
1915 dev->name);
1916 goto abort_with_rings;
1917 }
1918
1919 cmd.data0 = MYRI10GE_LOWPART_TO_U32(mgp->fw_stats_bus);
1920 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(mgp->fw_stats_bus);
Brice Goglin85a7ea12006-08-21 17:36:56 -04001921 cmd.data2 = sizeof(struct mcp_irq_data);
1922 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
1923 if (status == -ENOSYS) {
1924 dma_addr_t bus = mgp->fw_stats_bus;
1925 bus += offsetof(struct mcp_irq_data, send_done_count);
1926 cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
1927 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
1928 status = myri10ge_send_cmd(mgp,
1929 MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
1930 &cmd, 0);
1931 /* Firmware cannot support multicast without STATS_DMA_V2 */
1932 mgp->fw_multicast_support = 0;
1933 } else {
1934 mgp->fw_multicast_support = 1;
1935 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001936 if (status) {
1937 printk(KERN_ERR "myri10ge: %s: Couldn't set stats DMA\n",
1938 dev->name);
1939 goto abort_with_rings;
1940 }
1941
Al Viro40f6cff2006-11-20 13:48:32 -05001942 mgp->link_state = htonl(~0U);
Brice Goglin0da34b62006-05-23 06:10:15 -04001943 mgp->rdma_tags_available = 15;
1944
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001945 lro_mgr = &mgp->rx_done.lro_mgr;
1946 lro_mgr->dev = dev;
1947 lro_mgr->features = LRO_F_NAPI;
1948 lro_mgr->ip_summed = CHECKSUM_COMPLETE;
1949 lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
1950 lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
1951 lro_mgr->lro_arr = mgp->rx_done.lro_desc;
1952 lro_mgr->get_frag_header = myri10ge_get_frag_header;
1953 lro_mgr->max_aggr = myri10ge_lro_max_pkts;
1954 if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
1955 lro_mgr->max_aggr = MAX_SKB_FRAGS;
1956
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001957 napi_enable(&mgp->napi); /* must happen prior to any irq */
Brice Goglin0da34b62006-05-23 06:10:15 -04001958
1959 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
1960 if (status) {
1961 printk(KERN_ERR "myri10ge: %s: Couldn't bring up link\n",
1962 dev->name);
1963 goto abort_with_rings;
1964 }
1965
1966 mgp->wake_queue = 0;
1967 mgp->stop_queue = 0;
1968 mgp->running = MYRI10GE_ETH_RUNNING;
1969 mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
1970 add_timer(&mgp->watchdog_timer);
1971 netif_wake_queue(dev);
1972 return 0;
1973
1974abort_with_rings:
1975 myri10ge_free_rings(dev);
1976
Brice Goglindf30a742006-12-18 11:50:40 +01001977abort_with_irq:
1978 myri10ge_free_irq(mgp);
1979
Brice Goglin0da34b62006-05-23 06:10:15 -04001980abort_with_nothing:
1981 mgp->running = MYRI10GE_ETH_STOPPED;
1982 return -ENOMEM;
1983}
1984
1985static int myri10ge_close(struct net_device *dev)
1986{
1987 struct myri10ge_priv *mgp;
1988 struct myri10ge_cmd cmd;
1989 int status, old_down_cnt;
1990
1991 mgp = netdev_priv(dev);
1992
1993 if (mgp->running != MYRI10GE_ETH_RUNNING)
1994 return 0;
1995
1996 if (mgp->tx.req_bytes == NULL)
1997 return 0;
1998
1999 del_timer_sync(&mgp->watchdog_timer);
2000 mgp->running = MYRI10GE_ETH_STOPPING;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002001 napi_disable(&mgp->napi);
Brice Goglin0da34b62006-05-23 06:10:15 -04002002 netif_carrier_off(dev);
2003 netif_stop_queue(dev);
2004 old_down_cnt = mgp->down_cnt;
2005 mb();
2006 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
2007 if (status)
2008 printk(KERN_ERR "myri10ge: %s: Couldn't bring down link\n",
2009 dev->name);
2010
2011 wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt, HZ);
2012 if (old_down_cnt == mgp->down_cnt)
2013 printk(KERN_ERR "myri10ge: %s never got down irq\n", dev->name);
2014
2015 netif_tx_disable(dev);
Brice Goglindf30a742006-12-18 11:50:40 +01002016 myri10ge_free_irq(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04002017 myri10ge_free_rings(dev);
2018
2019 mgp->running = MYRI10GE_ETH_STOPPED;
2020 return 0;
2021}
2022
2023/* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2024 * backwards one at a time and handle ring wraps */
2025
2026static inline void
2027myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
2028 struct mcp_kreq_ether_send *src, int cnt)
2029{
2030 int idx, starting_slot;
2031 starting_slot = tx->req;
2032 while (cnt > 1) {
2033 cnt--;
2034 idx = (starting_slot + cnt) & tx->mask;
2035 myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
2036 mb();
2037 }
2038}
2039
2040/*
2041 * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2042 * at most 32 bytes at a time, so as to avoid involving the software
2043 * pio handler in the nic. We re-write the first segment's flags
2044 * to mark them valid only after writing the entire chain.
2045 */
2046
2047static inline void
2048myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
2049 int cnt)
2050{
2051 int idx, i;
2052 struct mcp_kreq_ether_send __iomem *dstp, *dst;
2053 struct mcp_kreq_ether_send *srcp;
2054 u8 last_flags;
2055
2056 idx = tx->req & tx->mask;
2057
2058 last_flags = src->flags;
2059 src->flags = 0;
2060 mb();
2061 dst = dstp = &tx->lanai[idx];
2062 srcp = src;
2063
2064 if ((idx + cnt) < tx->mask) {
2065 for (i = 0; i < (cnt - 1); i += 2) {
2066 myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
2067 mb(); /* force write every 32 bytes */
2068 srcp += 2;
2069 dstp += 2;
2070 }
2071 } else {
2072 /* submit all but the first request, and ensure
2073 * that it is submitted below */
2074 myri10ge_submit_req_backwards(tx, src, cnt);
2075 i = 0;
2076 }
2077 if (i < cnt) {
2078 /* submit the first request */
2079 myri10ge_pio_copy(dstp, srcp, sizeof(*src));
2080 mb(); /* barrier before setting valid flag */
2081 }
2082
2083 /* re-write the last 32-bits with the valid flags */
2084 src->flags = last_flags;
Al Viro40f6cff2006-11-20 13:48:32 -05002085 put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
Brice Goglin0da34b62006-05-23 06:10:15 -04002086 tx->req += cnt;
2087 mb();
2088}
2089
2090static inline void
2091myri10ge_submit_req_wc(struct myri10ge_tx_buf *tx,
2092 struct mcp_kreq_ether_send *src, int cnt)
2093{
2094 tx->req += cnt;
2095 mb();
2096 while (cnt >= 4) {
2097 myri10ge_pio_copy(tx->wc_fifo, src, 64);
2098 mb();
2099 src += 4;
2100 cnt -= 4;
2101 }
2102 if (cnt > 0) {
2103 /* pad it to 64 bytes. The src is 64 bytes bigger than it
2104 * needs to be so that we don't overrun it */
Brice Gogline700f9f2006-08-14 17:52:54 -04002105 myri10ge_pio_copy(tx->wc_fifo + MXGEFW_ETH_SEND_OFFSET(cnt),
2106 src, 64);
Brice Goglin0da34b62006-05-23 06:10:15 -04002107 mb();
2108 }
2109}
2110
2111/*
2112 * Transmit a packet. We need to split the packet so that a single
2113 * segment does not cross myri10ge->tx.boundary, so this makes segment
2114 * counting tricky. So rather than try to count segments up front, we
2115 * just give up if there are too few segments to hold a reasonably
2116 * fragmented packet currently available. If we run
2117 * out of segments while preparing a packet for DMA, we just linearize
2118 * it and try again.
2119 */
2120
2121static int myri10ge_xmit(struct sk_buff *skb, struct net_device *dev)
2122{
2123 struct myri10ge_priv *mgp = netdev_priv(dev);
2124 struct mcp_kreq_ether_send *req;
2125 struct myri10ge_tx_buf *tx = &mgp->tx;
2126 struct skb_frag_struct *frag;
2127 dma_addr_t bus;
Al Viro40f6cff2006-11-20 13:48:32 -05002128 u32 low;
2129 __be32 high_swapped;
Brice Goglin0da34b62006-05-23 06:10:15 -04002130 unsigned int len;
2131 int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
2132 u16 pseudo_hdr_offset, cksum_offset;
2133 int cum_len, seglen, boundary, rdma_count;
2134 u8 flags, odd_flag;
2135
2136again:
2137 req = tx->req_list;
2138 avail = tx->mask - 1 - (tx->req - tx->done);
2139
2140 mss = 0;
2141 max_segments = MXGEFW_MAX_SEND_DESC;
2142
Brice Goglin917690c2007-03-27 21:54:53 +02002143 if (skb_is_gso(skb)) {
Herbert Xu79671682006-06-22 02:40:14 -07002144 mss = skb_shinfo(skb)->gso_size;
Brice Goglin917690c2007-03-27 21:54:53 +02002145 max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
Brice Goglin0da34b62006-05-23 06:10:15 -04002146 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002147
2148 if ((unlikely(avail < max_segments))) {
2149 /* we are out of transmit resources */
2150 mgp->stop_queue++;
2151 netif_stop_queue(dev);
2152 return 1;
2153 }
2154
2155 /* Setup checksum offloading, if needed */
2156 cksum_offset = 0;
2157 pseudo_hdr_offset = 0;
2158 odd_flag = 0;
2159 flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
Patrick McHardy84fa7932006-08-29 16:44:56 -07002160 if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07002161 cksum_offset = skb_transport_offset(skb);
Al Viroff1dcad2006-11-20 18:07:29 -08002162 pseudo_hdr_offset = cksum_offset + skb->csum_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -04002163 /* If the headers are excessively large, then we must
2164 * fall back to a software checksum */
2165 if (unlikely(cksum_offset > 255 || pseudo_hdr_offset > 127)) {
Patrick McHardy84fa7932006-08-29 16:44:56 -07002166 if (skb_checksum_help(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002167 goto drop;
2168 cksum_offset = 0;
2169 pseudo_hdr_offset = 0;
2170 } else {
Brice Goglin0da34b62006-05-23 06:10:15 -04002171 odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
2172 flags |= MXGEFW_FLAGS_CKSUM;
2173 }
2174 }
2175
2176 cum_len = 0;
2177
Brice Goglin0da34b62006-05-23 06:10:15 -04002178 if (mss) { /* TSO */
2179 /* this removes any CKSUM flag from before */
2180 flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
2181
2182 /* negative cum_len signifies to the
2183 * send loop that we are still in the
2184 * header portion of the TSO packet.
2185 * TSO header must be at most 134 bytes long */
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07002186 cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
Brice Goglin0da34b62006-05-23 06:10:15 -04002187
2188 /* for TSO, pseudo_hdr_offset holds mss.
2189 * The firmware figures out where to put
2190 * the checksum by parsing the header. */
Al Viro40f6cff2006-11-20 13:48:32 -05002191 pseudo_hdr_offset = mss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002192 } else
Brice Goglin0da34b62006-05-23 06:10:15 -04002193 /* Mark small packets, and pad out tiny packets */
2194 if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
2195 flags |= MXGEFW_FLAGS_SMALL;
2196
2197 /* pad frames to at least ETH_ZLEN bytes */
2198 if (unlikely(skb->len < ETH_ZLEN)) {
Herbert Xu5b057c62006-06-23 02:06:41 -07002199 if (skb_padto(skb, ETH_ZLEN)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002200 /* The packet is gone, so we must
2201 * return 0 */
2202 mgp->stats.tx_dropped += 1;
2203 return 0;
2204 }
2205 /* adjust the len to account for the zero pad
2206 * so that the nic can know how long it is */
2207 skb->len = ETH_ZLEN;
2208 }
2209 }
2210
2211 /* map the skb for DMA */
2212 len = skb->len - skb->data_len;
2213 idx = tx->req & tx->mask;
2214 tx->info[idx].skb = skb;
2215 bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
2216 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2217 pci_unmap_len_set(&tx->info[idx], len, len);
2218
2219 frag_cnt = skb_shinfo(skb)->nr_frags;
2220 frag_idx = 0;
2221 count = 0;
2222 rdma_count = 0;
2223
2224 /* "rdma_count" is the number of RDMAs belonging to the
2225 * current packet BEFORE the current send request. For
2226 * non-TSO packets, this is equal to "count".
2227 * For TSO packets, rdma_count needs to be reset
2228 * to 0 after a segment cut.
2229 *
2230 * The rdma_count field of the send request is
2231 * the number of RDMAs of the packet starting at
2232 * that request. For TSO send requests with one ore more cuts
2233 * in the middle, this is the number of RDMAs starting
2234 * after the last cut in the request. All previous
2235 * segments before the last cut implicitly have 1 RDMA.
2236 *
2237 * Since the number of RDMAs is not known beforehand,
2238 * it must be filled-in retroactively - after each
2239 * segmentation cut or at the end of the entire packet.
2240 */
2241
2242 while (1) {
2243 /* Break the SKB or Fragment up into pieces which
2244 * do not cross mgp->tx.boundary */
2245 low = MYRI10GE_LOWPART_TO_U32(bus);
2246 high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
2247 while (len) {
2248 u8 flags_next;
2249 int cum_len_next;
2250
2251 if (unlikely(count == max_segments))
2252 goto abort_linearize;
2253
2254 boundary = (low + tx->boundary) & ~(tx->boundary - 1);
2255 seglen = boundary - low;
2256 if (seglen > len)
2257 seglen = len;
2258 flags_next = flags & ~MXGEFW_FLAGS_FIRST;
2259 cum_len_next = cum_len + seglen;
Brice Goglin0da34b62006-05-23 06:10:15 -04002260 if (mss) { /* TSO */
2261 (req - rdma_count)->rdma_count = rdma_count + 1;
2262
2263 if (likely(cum_len >= 0)) { /* payload */
2264 int next_is_first, chop;
2265
2266 chop = (cum_len_next > mss);
2267 cum_len_next = cum_len_next % mss;
2268 next_is_first = (cum_len_next == 0);
2269 flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
2270 flags_next |= next_is_first *
2271 MXGEFW_FLAGS_FIRST;
2272 rdma_count |= -(chop | next_is_first);
2273 rdma_count += chop & !next_is_first;
2274 } else if (likely(cum_len_next >= 0)) { /* header ends */
2275 int small;
2276
2277 rdma_count = -1;
2278 cum_len_next = 0;
2279 seglen = -cum_len;
2280 small = (mss <= MXGEFW_SEND_SMALL_SIZE);
2281 flags_next = MXGEFW_FLAGS_TSO_PLD |
2282 MXGEFW_FLAGS_FIRST |
2283 (small * MXGEFW_FLAGS_SMALL);
2284 }
2285 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002286 req->addr_high = high_swapped;
2287 req->addr_low = htonl(low);
Al Viro40f6cff2006-11-20 13:48:32 -05002288 req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
Brice Goglin0da34b62006-05-23 06:10:15 -04002289 req->pad = 0; /* complete solid 16-byte block; does this matter? */
2290 req->rdma_count = 1;
2291 req->length = htons(seglen);
2292 req->cksum_offset = cksum_offset;
2293 req->flags = flags | ((cum_len & 1) * odd_flag);
2294
2295 low += seglen;
2296 len -= seglen;
2297 cum_len = cum_len_next;
2298 flags = flags_next;
2299 req++;
2300 count++;
2301 rdma_count++;
2302 if (unlikely(cksum_offset > seglen))
2303 cksum_offset -= seglen;
2304 else
2305 cksum_offset = 0;
2306 }
2307 if (frag_idx == frag_cnt)
2308 break;
2309
2310 /* map next fragment for DMA */
2311 idx = (count + tx->req) & tx->mask;
2312 frag = &skb_shinfo(skb)->frags[frag_idx];
2313 frag_idx++;
2314 len = frag->size;
2315 bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
2316 len, PCI_DMA_TODEVICE);
2317 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2318 pci_unmap_len_set(&tx->info[idx], len, len);
2319 }
2320
2321 (req - rdma_count)->rdma_count = rdma_count;
Brice Goglin0da34b62006-05-23 06:10:15 -04002322 if (mss)
2323 do {
2324 req--;
2325 req->flags |= MXGEFW_FLAGS_TSO_LAST;
2326 } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
2327 MXGEFW_FLAGS_FIRST)));
Brice Goglin0da34b62006-05-23 06:10:15 -04002328 idx = ((count - 1) + tx->req) & tx->mask;
2329 tx->info[idx].last = 1;
2330 if (tx->wc_fifo == NULL)
2331 myri10ge_submit_req(tx, tx->req_list, count);
2332 else
2333 myri10ge_submit_req_wc(tx, tx->req_list, count);
2334 tx->pkt_start++;
2335 if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
2336 mgp->stop_queue++;
2337 netif_stop_queue(dev);
2338 }
2339 dev->trans_start = jiffies;
2340 return 0;
2341
2342abort_linearize:
2343 /* Free any DMA resources we've alloced and clear out the skb
2344 * slot so as to not trip up assertions, and to avoid a
2345 * double-free if linearizing fails */
2346
2347 last_idx = (idx + 1) & tx->mask;
2348 idx = tx->req & tx->mask;
2349 tx->info[idx].skb = NULL;
2350 do {
2351 len = pci_unmap_len(&tx->info[idx], len);
2352 if (len) {
2353 if (tx->info[idx].skb != NULL)
2354 pci_unmap_single(mgp->pdev,
2355 pci_unmap_addr(&tx->info[idx],
2356 bus), len,
2357 PCI_DMA_TODEVICE);
2358 else
2359 pci_unmap_page(mgp->pdev,
2360 pci_unmap_addr(&tx->info[idx],
2361 bus), len,
2362 PCI_DMA_TODEVICE);
2363 pci_unmap_len_set(&tx->info[idx], len, 0);
2364 tx->info[idx].skb = NULL;
2365 }
2366 idx = (idx + 1) & tx->mask;
2367 } while (idx != last_idx);
Herbert Xu89114af2006-07-08 13:34:32 -07002368 if (skb_is_gso(skb)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002369 printk(KERN_ERR
2370 "myri10ge: %s: TSO but wanted to linearize?!?!?\n",
2371 mgp->dev->name);
2372 goto drop;
2373 }
2374
Andrew Mortonbec0e852006-06-22 14:47:19 -07002375 if (skb_linearize(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002376 goto drop;
2377
2378 mgp->tx_linearized++;
2379 goto again;
2380
2381drop:
2382 dev_kfree_skb_any(skb);
2383 mgp->stats.tx_dropped += 1;
2384 return 0;
2385
2386}
2387
2388static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
2389{
2390 struct myri10ge_priv *mgp = netdev_priv(dev);
2391 return &mgp->stats;
2392}
2393
2394static void myri10ge_set_multicast_list(struct net_device *dev)
2395{
Brice Goglin85a7ea12006-08-21 17:36:56 -04002396 struct myri10ge_cmd cmd;
2397 struct myri10ge_priv *mgp;
2398 struct dev_mc_list *mc_list;
Brice Goglin62502232006-12-11 11:24:37 +01002399 __be32 data[2] = { 0, 0 };
Brice Goglin85a7ea12006-08-21 17:36:56 -04002400 int err;
2401
2402 mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002403 /* can be called from atomic contexts,
2404 * pass 1 to force atomicity in myri10ge_send_cmd() */
Brice Goglin85a7ea12006-08-21 17:36:56 -04002405 myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
2406
2407 /* This firmware is known to not support multicast */
Brice Goglin2f762162007-05-07 23:50:37 +02002408 if (!mgp->fw_multicast_support)
Brice Goglin85a7ea12006-08-21 17:36:56 -04002409 return;
2410
2411 /* Disable multicast filtering */
2412
2413 err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
2414 if (err != 0) {
2415 printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_ENABLE_ALLMULTI,"
2416 " error status: %d\n", dev->name, err);
2417 goto abort;
2418 }
2419
Brice Goglin2f762162007-05-07 23:50:37 +02002420 if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
Brice Goglin85a7ea12006-08-21 17:36:56 -04002421 /* request to disable multicast filtering, so quit here */
2422 return;
2423 }
2424
2425 /* Flush the filters */
2426
2427 err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
2428 &cmd, 1);
2429 if (err != 0) {
2430 printk(KERN_ERR
2431 "myri10ge: %s: Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS"
2432 ", error status: %d\n", dev->name, err);
2433 goto abort;
2434 }
2435
2436 /* Walk the multicast list, and add each address */
2437 for (mc_list = dev->mc_list; mc_list != NULL; mc_list = mc_list->next) {
Al Viro40f6cff2006-11-20 13:48:32 -05002438 memcpy(data, &mc_list->dmi_addr, 6);
2439 cmd.data0 = ntohl(data[0]);
2440 cmd.data1 = ntohl(data[1]);
Brice Goglin85a7ea12006-08-21 17:36:56 -04002441 err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
2442 &cmd, 1);
2443
2444 if (err != 0) {
2445 printk(KERN_ERR "myri10ge: %s: Failed "
2446 "MXGEFW_JOIN_MULTICAST_GROUP, error status:"
2447 "%d\t", dev->name, err);
2448 printk(KERN_ERR "MAC %02x:%02x:%02x:%02x:%02x:%02x\n",
2449 ((unsigned char *)&mc_list->dmi_addr)[0],
2450 ((unsigned char *)&mc_list->dmi_addr)[1],
2451 ((unsigned char *)&mc_list->dmi_addr)[2],
2452 ((unsigned char *)&mc_list->dmi_addr)[3],
2453 ((unsigned char *)&mc_list->dmi_addr)[4],
2454 ((unsigned char *)&mc_list->dmi_addr)[5]
2455 );
2456 goto abort;
2457 }
2458 }
2459 /* Enable multicast filtering */
2460 err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
2461 if (err != 0) {
2462 printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_DISABLE_ALLMULTI,"
2463 "error status: %d\n", dev->name, err);
2464 goto abort;
2465 }
2466
2467 return;
2468
2469abort:
2470 return;
Brice Goglin0da34b62006-05-23 06:10:15 -04002471}
2472
2473static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
2474{
2475 struct sockaddr *sa = addr;
2476 struct myri10ge_priv *mgp = netdev_priv(dev);
2477 int status;
2478
2479 if (!is_valid_ether_addr(sa->sa_data))
2480 return -EADDRNOTAVAIL;
2481
2482 status = myri10ge_update_mac_address(mgp, sa->sa_data);
2483 if (status != 0) {
2484 printk(KERN_ERR
2485 "myri10ge: %s: changing mac address failed with %d\n",
2486 dev->name, status);
2487 return status;
2488 }
2489
2490 /* change the dev structure */
2491 memcpy(dev->dev_addr, sa->sa_data, 6);
2492 return 0;
2493}
2494
2495static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
2496{
2497 struct myri10ge_priv *mgp = netdev_priv(dev);
2498 int error = 0;
2499
2500 if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
2501 printk(KERN_ERR "myri10ge: %s: new mtu (%d) is not valid\n",
2502 dev->name, new_mtu);
2503 return -EINVAL;
2504 }
2505 printk(KERN_INFO "%s: changing mtu from %d to %d\n",
2506 dev->name, dev->mtu, new_mtu);
2507 if (mgp->running) {
2508 /* if we change the mtu on an active device, we must
2509 * reset the device so the firmware sees the change */
2510 myri10ge_close(dev);
2511 dev->mtu = new_mtu;
2512 myri10ge_open(dev);
2513 } else
2514 dev->mtu = new_mtu;
2515
2516 return error;
2517}
2518
2519/*
2520 * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
2521 * Only do it if the bridge is a root port since we don't want to disturb
2522 * any other device, except if forced with myri10ge_ecrc_enable > 1.
2523 */
2524
Brice Goglin0da34b62006-05-23 06:10:15 -04002525static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
2526{
2527 struct pci_dev *bridge = mgp->pdev->bus->self;
2528 struct device *dev = &mgp->pdev->dev;
2529 unsigned cap;
2530 unsigned err_cap;
2531 u16 val;
2532 u8 ext_type;
2533 int ret;
2534
2535 if (!myri10ge_ecrc_enable || !bridge)
2536 return;
2537
2538 /* check that the bridge is a root port */
2539 cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
2540 pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
2541 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
2542 if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
2543 if (myri10ge_ecrc_enable > 1) {
2544 struct pci_dev *old_bridge = bridge;
2545
2546 /* Walk the hierarchy up to the root port
2547 * where ECRC has to be enabled */
2548 do {
2549 bridge = bridge->bus->self;
2550 if (!bridge) {
2551 dev_err(dev,
2552 "Failed to find root port"
2553 " to force ECRC\n");
2554 return;
2555 }
2556 cap =
2557 pci_find_capability(bridge, PCI_CAP_ID_EXP);
2558 pci_read_config_word(bridge,
2559 cap + PCI_CAP_FLAGS, &val);
2560 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
2561 } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
2562
2563 dev_info(dev,
2564 "Forcing ECRC on non-root port %s"
2565 " (enabling on root port %s)\n",
2566 pci_name(old_bridge), pci_name(bridge));
2567 } else {
2568 dev_err(dev,
2569 "Not enabling ECRC on non-root port %s\n",
2570 pci_name(bridge));
2571 return;
2572 }
2573 }
2574
2575 cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
Brice Goglin0da34b62006-05-23 06:10:15 -04002576 if (!cap)
2577 return;
2578
2579 ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
2580 if (ret) {
2581 dev_err(dev, "failed reading ext-conf-space of %s\n",
2582 pci_name(bridge));
2583 dev_err(dev, "\t pci=nommconf in use? "
2584 "or buggy/incomplete/absent ACPI MCFG attr?\n");
2585 return;
2586 }
2587 if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
2588 return;
2589
2590 err_cap |= PCI_ERR_CAP_ECRC_GENE;
2591 pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
2592 dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
Brice Goglin0da34b62006-05-23 06:10:15 -04002593}
2594
2595/*
2596 * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
2597 * when the PCI-E Completion packets are aligned on an 8-byte
2598 * boundary. Some PCI-E chip sets always align Completion packets; on
2599 * the ones that do not, the alignment can be enforced by enabling
2600 * ECRC generation (if supported).
2601 *
2602 * When PCI-E Completion packets are not aligned, it is actually more
2603 * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
2604 *
2605 * If the driver can neither enable ECRC nor verify that it has
2606 * already been enabled, then it must use a firmware image which works
2607 * around unaligned completion packets (myri10ge_ethp_z8e.dat), and it
2608 * should also ensure that it never gives the device a Read-DMA which is
2609 * larger than 2KB by setting the tx.boundary to 2KB. If ECRC is
2610 * enabled, then the driver should use the aligned (myri10ge_eth_z8e.dat)
2611 * firmware image, and set tx.boundary to 4KB.
2612 */
2613
Brice Goglin5443e9e2007-05-07 23:52:22 +02002614static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
Brice Goglin0da34b62006-05-23 06:10:15 -04002615{
Brice Goglin5443e9e2007-05-07 23:52:22 +02002616 struct pci_dev *pdev = mgp->pdev;
2617 struct device *dev = &pdev->dev;
Brice Goglin302d2422007-08-24 08:57:17 +02002618 int status;
Brice Goglin0da34b62006-05-23 06:10:15 -04002619
Brice Goglin5443e9e2007-05-07 23:52:22 +02002620 mgp->tx.boundary = 4096;
2621 /*
2622 * Verify the max read request size was set to 4KB
2623 * before trying the test with 4KB.
2624 */
Brice Goglin302d2422007-08-24 08:57:17 +02002625 status = pcie_get_readrq(pdev);
2626 if (status < 0) {
Brice Goglin5443e9e2007-05-07 23:52:22 +02002627 dev_err(dev, "Couldn't read max read req size: %d\n", status);
2628 goto abort;
2629 }
Brice Goglin302d2422007-08-24 08:57:17 +02002630 if (status != 4096) {
2631 dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
Brice Goglin5443e9e2007-05-07 23:52:22 +02002632 mgp->tx.boundary = 2048;
2633 }
2634 /*
2635 * load the optimized firmware (which assumes aligned PCIe
2636 * completions) in order to see if it works on this host.
2637 */
2638 mgp->fw_name = myri10ge_fw_aligned;
2639 status = myri10ge_load_firmware(mgp);
2640 if (status != 0) {
2641 goto abort;
2642 }
2643
2644 /*
2645 * Enable ECRC if possible
2646 */
2647 myri10ge_enable_ecrc(mgp);
2648
2649 /*
2650 * Run a DMA test which watches for unaligned completions and
2651 * aborts on the first one seen.
2652 */
2653
2654 status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
2655 if (status == 0)
2656 return; /* keep the aligned firmware */
2657
2658 if (status != -E2BIG)
2659 dev_warn(dev, "DMA test failed: %d\n", status);
2660 if (status == -ENOSYS)
2661 dev_warn(dev, "Falling back to ethp! "
2662 "Please install up to date fw\n");
2663abort:
2664 /* fall back to using the unaligned firmware */
Brice Goglin0da34b62006-05-23 06:10:15 -04002665 mgp->tx.boundary = 2048;
2666 mgp->fw_name = myri10ge_fw_unaligned;
2667
Brice Goglin5443e9e2007-05-07 23:52:22 +02002668}
2669
2670static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
2671{
Brice Goglin0da34b62006-05-23 06:10:15 -04002672 if (myri10ge_force_firmware == 0) {
Brice Goglince7f9362006-08-31 01:32:59 -04002673 int link_width, exp_cap;
2674 u16 lnk;
2675
2676 exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
2677 pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
2678 link_width = (lnk >> 4) & 0x3f;
2679
Brice Goglince7f9362006-08-31 01:32:59 -04002680 /* Check to see if Link is less than 8 or if the
2681 * upstream bridge is known to provide aligned
2682 * completions */
2683 if (link_width < 8) {
2684 dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
2685 link_width);
2686 mgp->tx.boundary = 4096;
2687 mgp->fw_name = myri10ge_fw_aligned;
Brice Goglin5443e9e2007-05-07 23:52:22 +02002688 } else {
2689 myri10ge_firmware_probe(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04002690 }
2691 } else {
2692 if (myri10ge_force_firmware == 1) {
2693 dev_info(&mgp->pdev->dev,
2694 "Assuming aligned completions (forced)\n");
2695 mgp->tx.boundary = 4096;
2696 mgp->fw_name = myri10ge_fw_aligned;
2697 } else {
2698 dev_info(&mgp->pdev->dev,
2699 "Assuming unaligned completions (forced)\n");
2700 mgp->tx.boundary = 2048;
2701 mgp->fw_name = myri10ge_fw_unaligned;
2702 }
2703 }
2704 if (myri10ge_fw_name != NULL) {
2705 dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
2706 myri10ge_fw_name);
2707 mgp->fw_name = myri10ge_fw_name;
2708 }
2709}
2710
Brice Goglin0da34b62006-05-23 06:10:15 -04002711#ifdef CONFIG_PM
2712
2713static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
2714{
2715 struct myri10ge_priv *mgp;
2716 struct net_device *netdev;
2717
2718 mgp = pci_get_drvdata(pdev);
2719 if (mgp == NULL)
2720 return -EINVAL;
2721 netdev = mgp->dev;
2722
2723 netif_device_detach(netdev);
2724 if (netif_running(netdev)) {
2725 printk(KERN_INFO "myri10ge: closing %s\n", netdev->name);
2726 rtnl_lock();
2727 myri10ge_close(netdev);
2728 rtnl_unlock();
2729 }
2730 myri10ge_dummy_rdma(mgp, 0);
Brice Goglin83f6e152006-12-18 11:52:02 +01002731 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002732 pci_disable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01002733
2734 return pci_set_power_state(pdev, pci_choose_state(pdev, state));
Brice Goglin0da34b62006-05-23 06:10:15 -04002735}
2736
2737static int myri10ge_resume(struct pci_dev *pdev)
2738{
2739 struct myri10ge_priv *mgp;
2740 struct net_device *netdev;
2741 int status;
2742 u16 vendor;
2743
2744 mgp = pci_get_drvdata(pdev);
2745 if (mgp == NULL)
2746 return -EINVAL;
2747 netdev = mgp->dev;
2748 pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
2749 msleep(5); /* give card time to respond */
2750 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
2751 if (vendor == 0xffff) {
2752 printk(KERN_ERR "myri10ge: %s: device disappeared!\n",
2753 mgp->dev->name);
2754 return -EIO;
2755 }
Brice Goglin83f6e152006-12-18 11:52:02 +01002756
Brice Goglin1a63e842006-12-18 11:52:34 +01002757 status = pci_restore_state(pdev);
2758 if (status)
2759 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04002760
2761 status = pci_enable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01002762 if (status) {
Brice Goglin4c2248c2006-07-09 21:10:18 -04002763 dev_err(&pdev->dev, "failed to enable device\n");
Brice Goglin1a63e842006-12-18 11:52:34 +01002764 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04002765 }
2766
Brice Goglin0da34b62006-05-23 06:10:15 -04002767 pci_set_master(pdev);
2768
Brice Goglin0da34b62006-05-23 06:10:15 -04002769 myri10ge_reset(mgp);
Brice Goglin013b68b2006-08-09 00:07:53 -04002770 myri10ge_dummy_rdma(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04002771
2772 /* Save configuration space to be restored if the
2773 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01002774 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002775
2776 if (netif_running(netdev)) {
2777 rtnl_lock();
Brice Goglindf30a742006-12-18 11:50:40 +01002778 status = myri10ge_open(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002779 rtnl_unlock();
Brice Goglindf30a742006-12-18 11:50:40 +01002780 if (status != 0)
2781 goto abort_with_enabled;
2782
Brice Goglin0da34b62006-05-23 06:10:15 -04002783 }
2784 netif_device_attach(netdev);
2785
2786 return 0;
2787
Brice Goglin4c2248c2006-07-09 21:10:18 -04002788abort_with_enabled:
2789 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002790 return -EIO;
2791
2792}
2793
2794#endif /* CONFIG_PM */
2795
2796static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
2797{
2798 struct pci_dev *pdev = mgp->pdev;
2799 int vs = mgp->vendor_specific_offset;
2800 u32 reboot;
2801
2802 /*enter read32 mode */
2803 pci_write_config_byte(pdev, vs + 0x10, 0x3);
2804
2805 /*read REBOOT_STATUS (0xfffffff0) */
2806 pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
2807 pci_read_config_dword(pdev, vs + 0x14, &reboot);
2808 return reboot;
2809}
2810
2811/*
2812 * This watchdog is used to check whether the board has suffered
2813 * from a parity error and needs to be recovered.
2814 */
David Howellsc4028952006-11-22 14:57:56 +00002815static void myri10ge_watchdog(struct work_struct *work)
Brice Goglin0da34b62006-05-23 06:10:15 -04002816{
David Howellsc4028952006-11-22 14:57:56 +00002817 struct myri10ge_priv *mgp =
Brice Goglin62502232006-12-11 11:24:37 +01002818 container_of(work, struct myri10ge_priv, watchdog_work);
Brice Goglin0da34b62006-05-23 06:10:15 -04002819 u32 reboot;
2820 int status;
2821 u16 cmd, vendor;
2822
2823 mgp->watchdog_resets++;
2824 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
2825 if ((cmd & PCI_COMMAND_MASTER) == 0) {
2826 /* Bus master DMA disabled? Check to see
2827 * if the card rebooted due to a parity error
2828 * For now, just report it */
2829 reboot = myri10ge_read_reboot(mgp);
2830 printk(KERN_ERR
Brice Goglinf1811372007-06-11 20:26:31 +02002831 "myri10ge: %s: NIC rebooted (0x%x),%s resetting\n",
2832 mgp->dev->name, reboot,
2833 myri10ge_reset_recover ? " " : " not");
2834 if (myri10ge_reset_recover == 0)
2835 return;
2836
2837 myri10ge_reset_recover--;
2838
Brice Goglin0da34b62006-05-23 06:10:15 -04002839 /*
2840 * A rebooted nic will come back with config space as
2841 * it was after power was applied to PCIe bus.
2842 * Attempt to restore config space which was saved
2843 * when the driver was loaded, or the last time the
2844 * nic was resumed from power saving mode.
2845 */
Brice Goglin83f6e152006-12-18 11:52:02 +01002846 pci_restore_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01002847
2848 /* save state again for accounting reasons */
Brice Goglin83f6e152006-12-18 11:52:02 +01002849 pci_save_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01002850
Brice Goglin0da34b62006-05-23 06:10:15 -04002851 } else {
2852 /* if we get back -1's from our slot, perhaps somebody
2853 * powered off our card. Don't try to reset it in
2854 * this case */
2855 if (cmd == 0xffff) {
2856 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
2857 if (vendor == 0xffff) {
2858 printk(KERN_ERR
2859 "myri10ge: %s: device disappeared!\n",
2860 mgp->dev->name);
2861 return;
2862 }
2863 }
2864 /* Perhaps it is a software error. Try to reset */
2865
2866 printk(KERN_ERR "myri10ge: %s: device timeout, resetting\n",
2867 mgp->dev->name);
2868 printk(KERN_INFO "myri10ge: %s: %d %d %d %d %d\n",
2869 mgp->dev->name, mgp->tx.req, mgp->tx.done,
2870 mgp->tx.pkt_start, mgp->tx.pkt_done,
2871 (int)ntohl(mgp->fw_stats->send_done_count));
2872 msleep(2000);
2873 printk(KERN_INFO "myri10ge: %s: %d %d %d %d %d\n",
2874 mgp->dev->name, mgp->tx.req, mgp->tx.done,
2875 mgp->tx.pkt_start, mgp->tx.pkt_done,
2876 (int)ntohl(mgp->fw_stats->send_done_count));
2877 }
2878 rtnl_lock();
2879 myri10ge_close(mgp->dev);
2880 status = myri10ge_load_firmware(mgp);
2881 if (status != 0)
2882 printk(KERN_ERR "myri10ge: %s: failed to load firmware\n",
2883 mgp->dev->name);
2884 else
2885 myri10ge_open(mgp->dev);
2886 rtnl_unlock();
2887}
2888
2889/*
2890 * We use our own timer routine rather than relying upon
2891 * netdev->tx_timeout because we have a very large hardware transmit
2892 * queue. Due to the large queue, the netdev->tx_timeout function
2893 * cannot detect a NIC with a parity error in a timely fashion if the
2894 * NIC is lightly loaded.
2895 */
2896static void myri10ge_watchdog_timer(unsigned long arg)
2897{
2898 struct myri10ge_priv *mgp;
Brice Goglin626fda92007-08-09 09:02:14 +02002899 u32 rx_pause_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -04002900
2901 mgp = (struct myri10ge_priv *)arg;
Brice Goglinc7dab992006-12-11 11:25:42 +01002902
2903 if (mgp->rx_small.watchdog_needed) {
2904 myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
2905 mgp->small_bytes + MXGEFW_PAD, 1);
2906 if (mgp->rx_small.fill_cnt - mgp->rx_small.cnt >=
2907 myri10ge_fill_thresh)
2908 mgp->rx_small.watchdog_needed = 0;
2909 }
2910 if (mgp->rx_big.watchdog_needed) {
2911 myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 1);
2912 if (mgp->rx_big.fill_cnt - mgp->rx_big.cnt >=
2913 myri10ge_fill_thresh)
2914 mgp->rx_big.watchdog_needed = 0;
2915 }
Brice Goglin626fda92007-08-09 09:02:14 +02002916 rx_pause_cnt = ntohl(mgp->fw_stats->dropped_pause);
Brice Goglinc7dab992006-12-11 11:25:42 +01002917
Brice Goglin0da34b62006-05-23 06:10:15 -04002918 if (mgp->tx.req != mgp->tx.done &&
Brice Goglinc54772e2006-07-30 00:14:15 -04002919 mgp->tx.done == mgp->watchdog_tx_done &&
Brice Goglin626fda92007-08-09 09:02:14 +02002920 mgp->watchdog_tx_req != mgp->watchdog_tx_done) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002921 /* nic seems like it might be stuck.. */
Brice Goglin626fda92007-08-09 09:02:14 +02002922 if (rx_pause_cnt != mgp->watchdog_pause) {
2923 if (net_ratelimit())
2924 printk(KERN_WARNING "myri10ge %s:"
2925 "TX paused, check link partner\n",
2926 mgp->dev->name);
2927 } else {
2928 schedule_work(&mgp->watchdog_work);
2929 return;
2930 }
2931 }
2932 /* rearm timer */
2933 mod_timer(&mgp->watchdog_timer,
2934 jiffies + myri10ge_watchdog_timeout * HZ);
Brice Goglin0da34b62006-05-23 06:10:15 -04002935 mgp->watchdog_tx_done = mgp->tx.done;
Brice Goglinc54772e2006-07-30 00:14:15 -04002936 mgp->watchdog_tx_req = mgp->tx.req;
Brice Goglin626fda92007-08-09 09:02:14 +02002937 mgp->watchdog_pause = rx_pause_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -04002938}
2939
2940static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
2941{
2942 struct net_device *netdev;
2943 struct myri10ge_priv *mgp;
2944 struct device *dev = &pdev->dev;
2945 size_t bytes;
2946 int i;
2947 int status = -ENXIO;
Brice Goglin0da34b62006-05-23 06:10:15 -04002948 int dac_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04002949
2950 netdev = alloc_etherdev(sizeof(*mgp));
2951 if (netdev == NULL) {
2952 dev_err(dev, "Could not allocate ethernet device\n");
2953 return -ENOMEM;
2954 }
2955
Maik Hampelb245fb62007-06-28 17:07:26 +02002956 SET_NETDEV_DEV(netdev, &pdev->dev);
2957
Brice Goglin0da34b62006-05-23 06:10:15 -04002958 mgp = netdev_priv(netdev);
2959 memset(mgp, 0, sizeof(*mgp));
2960 mgp->dev = netdev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002961 netif_napi_add(netdev, &mgp->napi,
2962 myri10ge_poll, myri10ge_napi_weight);
Brice Goglin0da34b62006-05-23 06:10:15 -04002963 mgp->pdev = pdev;
2964 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
2965 mgp->pause = myri10ge_flow_control;
2966 mgp->intr_coal_delay = myri10ge_intr_coal_delay;
Brice Goglinc58ac5c2006-08-21 17:36:49 -04002967 mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
Brice Goglin0da34b62006-05-23 06:10:15 -04002968 init_waitqueue_head(&mgp->down_wq);
2969
2970 if (pci_enable_device(pdev)) {
2971 dev_err(&pdev->dev, "pci_enable_device call failed\n");
2972 status = -ENODEV;
2973 goto abort_with_netdev;
2974 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002975
2976 /* Find the vendor-specific cap so we can check
2977 * the reboot register later on */
2978 mgp->vendor_specific_offset
2979 = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
2980
2981 /* Set our max read request to 4KB */
Brice Goglin302d2422007-08-24 08:57:17 +02002982 status = pcie_set_readrq(pdev, 4096);
Brice Goglin0da34b62006-05-23 06:10:15 -04002983 if (status != 0) {
2984 dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
2985 status);
2986 goto abort_with_netdev;
2987 }
2988
2989 pci_set_master(pdev);
2990 dac_enabled = 1;
2991 status = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
2992 if (status != 0) {
2993 dac_enabled = 0;
2994 dev_err(&pdev->dev,
2995 "64-bit pci address mask was refused, trying 32-bit");
2996 status = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2997 }
2998 if (status != 0) {
2999 dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
3000 goto abort_with_netdev;
3001 }
Brice Goglinb10c0662006-06-08 10:25:00 -04003002 mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
3003 &mgp->cmd_bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04003004 if (mgp->cmd == NULL)
3005 goto abort_with_netdev;
3006
Brice Goglinb10c0662006-06-08 10:25:00 -04003007 mgp->fw_stats = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
3008 &mgp->fw_stats_bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04003009 if (mgp->fw_stats == NULL)
3010 goto abort_with_cmd;
3011
3012 mgp->board_span = pci_resource_len(pdev, 0);
3013 mgp->iomem_base = pci_resource_start(pdev, 0);
3014 mgp->mtrr = -1;
Brice Goglin276e26c2007-03-07 20:02:32 +01003015 mgp->wc_enabled = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003016#ifdef CONFIG_MTRR
3017 mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
3018 MTRR_TYPE_WRCOMB, 1);
Brice Goglin276e26c2007-03-07 20:02:32 +01003019 if (mgp->mtrr >= 0)
3020 mgp->wc_enabled = 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04003021#endif
3022 /* Hack. need to get rid of these magic numbers */
3023 mgp->sram_size =
3024 2 * 1024 * 1024 - (2 * (48 * 1024) + (32 * 1024)) - 0x100;
3025 if (mgp->sram_size > mgp->board_span) {
3026 dev_err(&pdev->dev, "board span %ld bytes too small\n",
3027 mgp->board_span);
3028 goto abort_with_wc;
3029 }
3030 mgp->sram = ioremap(mgp->iomem_base, mgp->board_span);
3031 if (mgp->sram == NULL) {
3032 dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
3033 mgp->board_span, mgp->iomem_base);
3034 status = -ENXIO;
3035 goto abort_with_wc;
3036 }
3037 memcpy_fromio(mgp->eeprom_strings,
3038 mgp->sram + mgp->sram_size - MYRI10GE_EEPROM_STRINGS_SIZE,
3039 MYRI10GE_EEPROM_STRINGS_SIZE);
3040 memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
3041 status = myri10ge_read_mac_addr(mgp);
3042 if (status)
3043 goto abort_with_ioremap;
3044
3045 for (i = 0; i < ETH_ALEN; i++)
3046 netdev->dev_addr[i] = mgp->mac_addr[i];
3047
3048 /* allocate rx done ring */
3049 bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
Brice Goglinb10c0662006-06-08 10:25:00 -04003050 mgp->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
3051 &mgp->rx_done.bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04003052 if (mgp->rx_done.entry == NULL)
3053 goto abort_with_ioremap;
3054 memset(mgp->rx_done.entry, 0, bytes);
3055
Brice Goglin5443e9e2007-05-07 23:52:22 +02003056 myri10ge_select_firmware(mgp);
3057
Brice Goglin0da34b62006-05-23 06:10:15 -04003058 status = myri10ge_load_firmware(mgp);
3059 if (status != 0) {
3060 dev_err(&pdev->dev, "failed to load firmware\n");
3061 goto abort_with_rx_done;
3062 }
3063
3064 status = myri10ge_reset(mgp);
3065 if (status != 0) {
3066 dev_err(&pdev->dev, "failed reset\n");
3067 goto abort_with_firmware;
3068 }
3069
Brice Goglin0da34b62006-05-23 06:10:15 -04003070 pci_set_drvdata(pdev, mgp);
3071 if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
3072 myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
3073 if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
3074 myri10ge_initial_mtu = 68;
3075 netdev->mtu = myri10ge_initial_mtu;
3076 netdev->open = myri10ge_open;
3077 netdev->stop = myri10ge_close;
3078 netdev->hard_start_xmit = myri10ge_xmit;
3079 netdev->get_stats = myri10ge_get_stats;
3080 netdev->base_addr = mgp->iomem_base;
Brice Goglin0da34b62006-05-23 06:10:15 -04003081 netdev->change_mtu = myri10ge_change_mtu;
3082 netdev->set_multicast_list = myri10ge_set_multicast_list;
3083 netdev->set_mac_address = myri10ge_set_mac_address;
3084 netdev->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
3085 if (dac_enabled)
3086 netdev->features |= NETIF_F_HIGHDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -04003087
Brice Goglin21d05db2007-01-09 21:05:04 +01003088 /* make sure we can get an irq, and that MSI can be
3089 * setup (if available). Also ensure netdev->irq
3090 * is set to correct value if MSI is enabled */
3091 status = myri10ge_request_irq(mgp);
3092 if (status != 0)
3093 goto abort_with_firmware;
3094 netdev->irq = pdev->irq;
3095 myri10ge_free_irq(mgp);
3096
Brice Goglin0da34b62006-05-23 06:10:15 -04003097 /* Save configuration space to be restored if the
3098 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01003099 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003100
3101 /* Setup the watchdog timer */
3102 setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
3103 (unsigned long)mgp);
3104
3105 SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
David Howellsc4028952006-11-22 14:57:56 +00003106 INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
Brice Goglin0da34b62006-05-23 06:10:15 -04003107 status = register_netdev(netdev);
3108 if (status != 0) {
3109 dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
Brice Goglin7adda302006-12-18 11:50:00 +01003110 goto abort_with_state;
Brice Goglin0da34b62006-05-23 06:10:15 -04003111 }
Brice Goglin21d05db2007-01-09 21:05:04 +01003112 dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
3113 (mgp->msi_enabled ? "MSI" : "xPIC"),
3114 netdev->irq, mgp->tx.boundary, mgp->fw_name,
Brice Goglin276e26c2007-03-07 20:02:32 +01003115 (mgp->wc_enabled ? "Enabled" : "Disabled"));
Brice Goglin0da34b62006-05-23 06:10:15 -04003116
3117 return 0;
3118
Brice Goglin7adda302006-12-18 11:50:00 +01003119abort_with_state:
Brice Goglin83f6e152006-12-18 11:52:02 +01003120 pci_restore_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003121
3122abort_with_firmware:
3123 myri10ge_dummy_rdma(mgp, 0);
3124
3125abort_with_rx_done:
3126 bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
Brice Goglinb10c0662006-06-08 10:25:00 -04003127 dma_free_coherent(&pdev->dev, bytes,
3128 mgp->rx_done.entry, mgp->rx_done.bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003129
3130abort_with_ioremap:
3131 iounmap(mgp->sram);
3132
3133abort_with_wc:
3134#ifdef CONFIG_MTRR
3135 if (mgp->mtrr >= 0)
3136 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
3137#endif
Brice Goglinb10c0662006-06-08 10:25:00 -04003138 dma_free_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
3139 mgp->fw_stats, mgp->fw_stats_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003140
3141abort_with_cmd:
Brice Goglinb10c0662006-06-08 10:25:00 -04003142 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3143 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003144
3145abort_with_netdev:
3146
3147 free_netdev(netdev);
3148 return status;
3149}
3150
3151/*
3152 * myri10ge_remove
3153 *
3154 * Does what is necessary to shutdown one Myrinet device. Called
3155 * once for each Myrinet card by the kernel when a module is
3156 * unloaded.
3157 */
3158static void myri10ge_remove(struct pci_dev *pdev)
3159{
3160 struct myri10ge_priv *mgp;
3161 struct net_device *netdev;
3162 size_t bytes;
3163
3164 mgp = pci_get_drvdata(pdev);
3165 if (mgp == NULL)
3166 return;
3167
3168 flush_scheduled_work();
3169 netdev = mgp->dev;
3170 unregister_netdev(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003171
3172 myri10ge_dummy_rdma(mgp, 0);
3173
Brice Goglin7adda302006-12-18 11:50:00 +01003174 /* avoid a memory leak */
Brice Goglin83f6e152006-12-18 11:52:02 +01003175 pci_restore_state(pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003176
Brice Goglin0da34b62006-05-23 06:10:15 -04003177 bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
Brice Goglinb10c0662006-06-08 10:25:00 -04003178 dma_free_coherent(&pdev->dev, bytes,
3179 mgp->rx_done.entry, mgp->rx_done.bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003180
3181 iounmap(mgp->sram);
3182
3183#ifdef CONFIG_MTRR
3184 if (mgp->mtrr >= 0)
3185 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
3186#endif
Brice Goglinb10c0662006-06-08 10:25:00 -04003187 dma_free_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
3188 mgp->fw_stats, mgp->fw_stats_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003189
Brice Goglinb10c0662006-06-08 10:25:00 -04003190 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3191 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003192
3193 free_netdev(netdev);
3194 pci_set_drvdata(pdev, NULL);
3195}
3196
Brice Goglinb10c0662006-06-08 10:25:00 -04003197#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
Brice Goglina07bc1f2007-09-14 00:40:14 +02003198#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
Brice Goglin0da34b62006-05-23 06:10:15 -04003199
3200static struct pci_device_id myri10ge_pci_tbl[] = {
Brice Goglinb10c0662006-06-08 10:25:00 -04003201 {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
Brice Goglina07bc1f2007-09-14 00:40:14 +02003202 {PCI_DEVICE
3203 (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
Brice Goglin0da34b62006-05-23 06:10:15 -04003204 {0},
3205};
3206
3207static struct pci_driver myri10ge_driver = {
3208 .name = "myri10ge",
3209 .probe = myri10ge_probe,
3210 .remove = myri10ge_remove,
3211 .id_table = myri10ge_pci_tbl,
3212#ifdef CONFIG_PM
3213 .suspend = myri10ge_suspend,
3214 .resume = myri10ge_resume,
3215#endif
3216};
3217
3218static __init int myri10ge_init_module(void)
3219{
3220 printk(KERN_INFO "%s: Version %s\n", myri10ge_driver.name,
3221 MYRI10GE_VERSION_STR);
3222 return pci_register_driver(&myri10ge_driver);
3223}
3224
3225module_init(myri10ge_init_module);
3226
3227static __exit void myri10ge_cleanup_module(void)
3228{
3229 pci_unregister_driver(&myri10ge_driver);
3230}
3231
3232module_exit(myri10ge_cleanup_module);