blob: 4e84d09c9c1b6cec27dd16f6e0883a7a79c638f5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/assembler.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996-2000 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This file contains arm architecture specific defines
11 * for the different processors.
12 *
13 * Do not include any C declarations in this file - it is included by
14 * assembler source.
15 */
16#ifndef __ASSEMBLY__
17#error "Only include this from assembly code"
18#endif
19
20#include <asm/ptrace.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010021#include <asm/domain.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23/*
24 * Endian independent macros for shifting bytes within registers.
25 */
26#ifndef __ARMEB__
27#define pull lsr
28#define push lsl
29#define get_byte_0 lsl #0
30#define get_byte_1 lsr #8
31#define get_byte_2 lsr #16
32#define get_byte_3 lsr #24
33#define put_byte_0 lsl #0
34#define put_byte_1 lsl #8
35#define put_byte_2 lsl #16
36#define put_byte_3 lsl #24
37#else
38#define pull lsl
39#define push lsr
40#define get_byte_0 lsr #24
41#define get_byte_1 lsr #16
42#define get_byte_2 lsr #8
43#define get_byte_3 lsl #0
44#define put_byte_0 lsl #24
45#define put_byte_1 lsl #16
46#define put_byte_2 lsl #8
47#define put_byte_3 lsl #0
48#endif
49
50/*
51 * Data preload for architectures that support it
52 */
53#if __LINUX_ARM_ARCH__ >= 5
54#define PLD(code...) code
55#else
56#define PLD(code...)
57#endif
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/*
Nicolas Pitre2239aff2008-03-31 12:38:31 -040060 * This can be used to enable code to cacheline align the destination
61 * pointer when bulk writing to memory. Experiments on StrongARM and
62 * XScale didn't show this a worthwhile thing to do when the cache is not
63 * set to write-allocate (this would need further testing on XScale when WA
64 * is used).
65 *
66 * On Feroceon there is much to gain however, regardless of cache mode.
67 */
68#ifdef CONFIG_CPU_FEROCEON
69#define CALGN(code...) code
70#else
71#define CALGN(code...)
72#endif
73
74/*
Russell King9c429542006-03-23 16:59:37 +000075 * Enable and disable interrupts
76 */
77#if __LINUX_ARM_ARCH__ >= 6
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020078 .macro disable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000079 cpsid i
80 .endm
81
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020082 .macro enable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000083 cpsie i
84 .endm
85#else
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020086 .macro disable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000087 msr cpsr_c, #PSR_I_BIT | SVC_MODE
88 .endm
89
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020090 .macro enable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000091 msr cpsr_c, #SVC_MODE
92 .endm
93#endif
94
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020095 .macro asm_trace_hardirqs_off
96#if defined(CONFIG_TRACE_IRQFLAGS)
97 stmdb sp!, {r0-r3, ip, lr}
98 bl trace_hardirqs_off
99 ldmia sp!, {r0-r3, ip, lr}
100#endif
101 .endm
102
103 .macro asm_trace_hardirqs_on_cond, cond
104#if defined(CONFIG_TRACE_IRQFLAGS)
105 /*
106 * actually the registers should be pushed and pop'd conditionally, but
107 * after bl the flags are certainly clobbered
108 */
109 stmdb sp!, {r0-r3, ip, lr}
110 bl\cond trace_hardirqs_on
111 ldmia sp!, {r0-r3, ip, lr}
112#endif
113 .endm
114
115 .macro asm_trace_hardirqs_on
116 asm_trace_hardirqs_on_cond al
117 .endm
118
119 .macro disable_irq
120 disable_irq_notrace
121 asm_trace_hardirqs_off
122 .endm
123
124 .macro enable_irq
125 asm_trace_hardirqs_on
126 enable_irq_notrace
127 .endm
Russell King9c429542006-03-23 16:59:37 +0000128/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 * Save the current IRQ state and disable IRQs. Note that this macro
130 * assumes FIQs are enabled, and that the processor is in SVC mode.
131 */
Russell King59d1ff32005-11-09 15:04:22 +0000132 .macro save_and_disable_irqs, oldcpsr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 mrs \oldcpsr, cpsr
Russell King9c429542006-03-23 16:59:37 +0000134 disable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 .endm
136
137/*
138 * Restore interrupt state previously stored in a register. We don't
139 * guarantee that this will preserve the flags.
140 */
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200141 .macro restore_irqs_notrace, oldcpsr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 msr cpsr_c, \oldcpsr
143 .endm
144
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200145 .macro restore_irqs, oldcpsr
146 tst \oldcpsr, #PSR_I_BIT
147 asm_trace_hardirqs_on_cond eq
148 restore_irqs_notrace \oldcpsr
149 .endm
150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151#define USER(x...) \
1529999: x; \
Russell King42604152010-04-19 10:15:03 +0100153 .pushsection __ex_table,"a"; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 .align 3; \
155 .long 9999b,9001f; \
Russell King42604152010-04-19 10:15:03 +0100156 .popsection
Russell Kingbac4e962009-05-25 20:58:00 +0100157
Russell Kingf00ec482010-09-04 10:47:48 +0100158#ifdef CONFIG_SMP
159#define ALT_SMP(instr...) \
1609998: instr
161#define ALT_UP(instr...) \
162 .pushsection ".alt.smp.init", "a" ;\
163 .long 9998b ;\
164 instr ;\
165 .popsection
166#define ALT_UP_B(label) \
167 .equ up_b_offset, label - 9998b ;\
168 .pushsection ".alt.smp.init", "a" ;\
169 .long 9998b ;\
170 b . + up_b_offset ;\
171 .popsection
172#else
173#define ALT_SMP(instr...)
174#define ALT_UP(instr...) instr
175#define ALT_UP_B(label) b label
176#endif
177
Russell Kingbac4e962009-05-25 20:58:00 +0100178/*
179 * SMP data memory barrier
180 */
181 .macro smp_dmb
182#ifdef CONFIG_SMP
183#if __LINUX_ARM_ARCH__ >= 7
Russell Kingf00ec482010-09-04 10:47:48 +0100184 ALT_SMP(dmb)
Russell Kingbac4e962009-05-25 20:58:00 +0100185#elif __LINUX_ARM_ARCH__ == 6
Russell Kingf00ec482010-09-04 10:47:48 +0100186 ALT_SMP(mcr p15, 0, r0, c7, c10, 5) @ dmb
187#else
188#error Incompatible SMP platform
Russell Kingbac4e962009-05-25 20:58:00 +0100189#endif
Russell Kingf00ec482010-09-04 10:47:48 +0100190 ALT_UP(nop)
Russell Kingbac4e962009-05-25 20:58:00 +0100191#endif
192 .endm
Catalin Marinasb86040a2009-07-24 12:32:54 +0100193
194#ifdef CONFIG_THUMB2_KERNEL
195 .macro setmode, mode, reg
196 mov \reg, #\mode
197 msr cpsr_c, \reg
198 .endm
199#else
200 .macro setmode, mode, reg
201 msr cpsr_c, #\mode
202 .endm
203#endif
Catalin Marinas8b592782009-07-24 12:32:57 +0100204
205/*
206 * STRT/LDRT access macros with ARM and Thumb-2 variants
207 */
208#ifdef CONFIG_THUMB2_KERNEL
209
Catalin Marinas247055a2010-09-13 16:03:21 +0100210 .macro usraccoff, instr, reg, ptr, inc, off, cond, abort, t=T()
Catalin Marinas8b592782009-07-24 12:32:57 +01002119999:
212 .if \inc == 1
Catalin Marinas247055a2010-09-13 16:03:21 +0100213 \instr\cond\()b\()\t\().w \reg, [\ptr, #\off]
Catalin Marinas8b592782009-07-24 12:32:57 +0100214 .elseif \inc == 4
Catalin Marinas247055a2010-09-13 16:03:21 +0100215 \instr\cond\()\t\().w \reg, [\ptr, #\off]
Catalin Marinas8b592782009-07-24 12:32:57 +0100216 .else
217 .error "Unsupported inc macro argument"
218 .endif
219
Russell King42604152010-04-19 10:15:03 +0100220 .pushsection __ex_table,"a"
Catalin Marinas8b592782009-07-24 12:32:57 +0100221 .align 3
222 .long 9999b, \abort
Russell King42604152010-04-19 10:15:03 +0100223 .popsection
Catalin Marinas8b592782009-07-24 12:32:57 +0100224 .endm
225
226 .macro usracc, instr, reg, ptr, inc, cond, rept, abort
227 @ explicit IT instruction needed because of the label
228 @ introduced by the USER macro
229 .ifnc \cond,al
230 .if \rept == 1
231 itt \cond
232 .elseif \rept == 2
233 ittt \cond
234 .else
235 .error "Unsupported rept macro argument"
236 .endif
237 .endif
238
239 @ Slightly optimised to avoid incrementing the pointer twice
240 usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort
241 .if \rept == 2
242 usraccoff \instr, \reg, \ptr, \inc, 4, \cond, \abort
243 .endif
244
245 add\cond \ptr, #\rept * \inc
246 .endm
247
248#else /* !CONFIG_THUMB2_KERNEL */
249
Catalin Marinas247055a2010-09-13 16:03:21 +0100250 .macro usracc, instr, reg, ptr, inc, cond, rept, abort, t=T()
Catalin Marinas8b592782009-07-24 12:32:57 +0100251 .rept \rept
2529999:
253 .if \inc == 1
Catalin Marinas247055a2010-09-13 16:03:21 +0100254 \instr\cond\()b\()\t \reg, [\ptr], #\inc
Catalin Marinas8b592782009-07-24 12:32:57 +0100255 .elseif \inc == 4
Catalin Marinas247055a2010-09-13 16:03:21 +0100256 \instr\cond\()\t \reg, [\ptr], #\inc
Catalin Marinas8b592782009-07-24 12:32:57 +0100257 .else
258 .error "Unsupported inc macro argument"
259 .endif
260
Russell King42604152010-04-19 10:15:03 +0100261 .pushsection __ex_table,"a"
Catalin Marinas8b592782009-07-24 12:32:57 +0100262 .align 3
263 .long 9999b, \abort
Russell King42604152010-04-19 10:15:03 +0100264 .popsection
Catalin Marinas8b592782009-07-24 12:32:57 +0100265 .endr
266 .endm
267
268#endif /* CONFIG_THUMB2_KERNEL */
269
270 .macro strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
271 usracc str, \reg, \ptr, \inc, \cond, \rept, \abort
272 .endm
273
274 .macro ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
275 usracc ldr, \reg, \ptr, \inc, \cond, \rept, \abort
276 .endm