Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1 | /* |
| 2 | * pata_pdc202xx_old.c - Promise PDC202xx PATA for new ATA layer |
| 3 | * (C) 2005 Red Hat Inc |
| 4 | * Alan Cox <alan@redhat.com> |
Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 5 | * (C) 2007 Bartlomiej Zolnierkiewicz |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 6 | * |
| 7 | * Based in part on linux/drivers/ide/pci/pdc202xx_old.c |
| 8 | * |
| 9 | * First cut with LBA48/ATAPI |
| 10 | * |
| 11 | * TODO: |
Alan Cox | 06b74dd | 2007-09-26 15:23:17 +0100 | [diff] [blame] | 12 | * Channel interlock/reset on both required ? |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 13 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 14 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 15 | #include <linux/kernel.h> |
| 16 | #include <linux/module.h> |
| 17 | #include <linux/pci.h> |
| 18 | #include <linux/init.h> |
| 19 | #include <linux/blkdev.h> |
| 20 | #include <linux/delay.h> |
| 21 | #include <scsi/scsi_host.h> |
| 22 | #include <linux/libata.h> |
| 23 | |
| 24 | #define DRV_NAME "pata_pdc202xx_old" |
Alan Cox | 06b74dd | 2007-09-26 15:23:17 +0100 | [diff] [blame] | 25 | #define DRV_VERSION "0.4.3" |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 26 | |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 27 | static int pdc2026x_cable_detect(struct ata_port *ap) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 28 | { |
| 29 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 30 | u16 cis; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 31 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 32 | pci_read_config_word(pdev, 0x50, &cis); |
| 33 | if (cis & (1 << (10 + ap->port_no))) |
Alan Cox | a0ac38f | 2007-07-03 15:15:13 +0100 | [diff] [blame] | 34 | return ATA_CBL_PATA40; |
| 35 | return ATA_CBL_PATA80; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 36 | } |
| 37 | |
| 38 | /** |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 39 | * pdc202xx_configure_piomode - set chip PIO timing |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 40 | * @ap: ATA interface |
| 41 | * @adev: ATA device |
| 42 | * @pio: PIO mode |
| 43 | * |
| 44 | * Called to do the PIO mode setup. Our timing registers are shared |
| 45 | * so a configure_dmamode call will undo any work we do here and vice |
| 46 | * versa |
| 47 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 48 | |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 49 | static void pdc202xx_configure_piomode(struct ata_port *ap, struct ata_device *adev, int pio) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 50 | { |
| 51 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 52 | int port = 0x60 + 8 * ap->port_no + 4 * adev->devno; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 53 | static u16 pio_timing[5] = { |
| 54 | 0x0913, 0x050C , 0x0308, 0x0206, 0x0104 |
| 55 | }; |
| 56 | u8 r_ap, r_bp; |
| 57 | |
| 58 | pci_read_config_byte(pdev, port, &r_ap); |
| 59 | pci_read_config_byte(pdev, port + 1, &r_bp); |
| 60 | r_ap &= ~0x3F; /* Preserve ERRDY_EN, SYNC_IN */ |
Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 61 | r_bp &= ~0x1F; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 62 | r_ap |= (pio_timing[pio] >> 8); |
| 63 | r_bp |= (pio_timing[pio] & 0xFF); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 64 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 65 | if (ata_pio_need_iordy(adev)) |
| 66 | r_ap |= 0x20; /* IORDY enable */ |
| 67 | if (adev->class == ATA_DEV_ATA) |
| 68 | r_ap |= 0x10; /* FIFO enable */ |
| 69 | pci_write_config_byte(pdev, port, r_ap); |
| 70 | pci_write_config_byte(pdev, port + 1, r_bp); |
| 71 | } |
| 72 | |
| 73 | /** |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 74 | * pdc202xx_set_piomode - set initial PIO mode data |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 75 | * @ap: ATA interface |
| 76 | * @adev: ATA device |
| 77 | * |
| 78 | * Called to do the PIO mode setup. Our timing registers are shared |
| 79 | * but we want to set the PIO timing by default. |
| 80 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 81 | |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 82 | static void pdc202xx_set_piomode(struct ata_port *ap, struct ata_device *adev) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 83 | { |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 84 | pdc202xx_configure_piomode(ap, adev, adev->pio_mode - XFER_PIO_0); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 85 | } |
| 86 | |
| 87 | /** |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 88 | * pdc202xx_configure_dmamode - set DMA mode in chip |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 89 | * @ap: ATA interface |
| 90 | * @adev: ATA device |
| 91 | * |
| 92 | * Load DMA cycle times into the chip ready for a DMA transfer |
| 93 | * to occur. |
| 94 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 95 | |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 96 | static void pdc202xx_set_dmamode(struct ata_port *ap, struct ata_device *adev) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 97 | { |
| 98 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 99 | int port = 0x60 + 8 * ap->port_no + 4 * adev->devno; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 100 | static u8 udma_timing[6][2] = { |
| 101 | { 0x60, 0x03 }, /* 33 Mhz Clock */ |
| 102 | { 0x40, 0x02 }, |
| 103 | { 0x20, 0x01 }, |
| 104 | { 0x40, 0x02 }, /* 66 Mhz Clock */ |
| 105 | { 0x20, 0x01 }, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 106 | { 0x20, 0x01 } |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 107 | }; |
Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 108 | static u8 mdma_timing[3][2] = { |
Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 109 | { 0xe0, 0x0f }, |
Alan Cox | 06b74dd | 2007-09-26 15:23:17 +0100 | [diff] [blame] | 110 | { 0x60, 0x04 }, |
| 111 | { 0x60, 0x03 }, |
Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 112 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 113 | u8 r_bp, r_cp; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 114 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 115 | pci_read_config_byte(pdev, port + 1, &r_bp); |
| 116 | pci_read_config_byte(pdev, port + 2, &r_cp); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 117 | |
Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 118 | r_bp &= ~0xE0; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 119 | r_cp &= ~0x0F; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 120 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 121 | if (adev->dma_mode >= XFER_UDMA_0) { |
| 122 | int speed = adev->dma_mode - XFER_UDMA_0; |
| 123 | r_bp |= udma_timing[speed][0]; |
| 124 | r_cp |= udma_timing[speed][1]; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 125 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 126 | } else { |
| 127 | int speed = adev->dma_mode - XFER_MW_DMA_0; |
Bartlomiej Zolnierkiewicz | 63ed710 | 2007-03-04 04:48:08 +0100 | [diff] [blame] | 128 | r_bp |= mdma_timing[speed][0]; |
| 129 | r_cp |= mdma_timing[speed][1]; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 130 | } |
| 131 | pci_write_config_byte(pdev, port + 1, r_bp); |
| 132 | pci_write_config_byte(pdev, port + 2, r_cp); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 133 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 134 | } |
| 135 | |
| 136 | /** |
| 137 | * pdc2026x_bmdma_start - DMA engine begin |
| 138 | * @qc: ATA command |
| 139 | * |
| 140 | * In UDMA3 or higher we have to clock switch for the duration of the |
| 141 | * DMA transfer sequence. |
Alan Cox | 06b74dd | 2007-09-26 15:23:17 +0100 | [diff] [blame] | 142 | * |
| 143 | * Note: The host lock held by the libata layer protects |
| 144 | * us from two channels both trying to set DMA bits at once |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 145 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 146 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 147 | static void pdc2026x_bmdma_start(struct ata_queued_cmd *qc) |
| 148 | { |
| 149 | struct ata_port *ap = qc->ap; |
| 150 | struct ata_device *adev = qc->dev; |
| 151 | struct ata_taskfile *tf = &qc->tf; |
| 152 | int sel66 = ap->port_no ? 0x08: 0x02; |
| 153 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 154 | void __iomem *master = ap->host->ports[0]->ioaddr.bmdma_addr; |
| 155 | void __iomem *clock = master + 0x11; |
| 156 | void __iomem *atapi_reg = master + 0x20 + (4 * ap->port_no); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 157 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 158 | u32 len; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 159 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 160 | /* Check we keep host level locking here */ |
| 161 | if (adev->dma_mode >= XFER_UDMA_2) |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 162 | iowrite8(ioread8(clock) | sel66, clock); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 163 | else |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 164 | iowrite8(ioread8(clock) & ~sel66, clock); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 165 | |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 166 | /* The DMA clocks may have been trashed by a reset. FIXME: make conditional |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 167 | and move to qc_issue ? */ |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 168 | pdc202xx_set_dmamode(ap, qc->dev); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 169 | |
| 170 | /* Cases the state machine will not complete correctly without help */ |
| 171 | if ((tf->flags & ATA_TFLAG_LBA48) || tf->protocol == ATA_PROT_ATAPI_DMA) |
| 172 | { |
Alan Cox | 5e51881 | 2007-03-23 18:57:23 +0000 | [diff] [blame] | 173 | len = qc->nbytes / 2; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 174 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 175 | if (tf->flags & ATA_TFLAG_WRITE) |
| 176 | len |= 0x06000000; |
| 177 | else |
| 178 | len |= 0x05000000; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 179 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 180 | iowrite32(len, atapi_reg); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 181 | } |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 182 | |
| 183 | /* Activate DMA */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 184 | ata_bmdma_start(qc); |
| 185 | } |
| 186 | |
| 187 | /** |
| 188 | * pdc2026x_bmdma_end - DMA engine stop |
| 189 | * @qc: ATA command |
| 190 | * |
| 191 | * After a DMA completes we need to put the clock back to 33MHz for |
| 192 | * PIO timings. |
Alan Cox | 06b74dd | 2007-09-26 15:23:17 +0100 | [diff] [blame] | 193 | * |
| 194 | * Note: The host lock held by the libata layer protects |
| 195 | * us from two channels both trying to set DMA bits at once |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 196 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 197 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 198 | static void pdc2026x_bmdma_stop(struct ata_queued_cmd *qc) |
| 199 | { |
| 200 | struct ata_port *ap = qc->ap; |
| 201 | struct ata_device *adev = qc->dev; |
| 202 | struct ata_taskfile *tf = &qc->tf; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 203 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 204 | int sel66 = ap->port_no ? 0x08: 0x02; |
| 205 | /* The clock bits are in the same register for both channels */ |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 206 | void __iomem *master = ap->host->ports[0]->ioaddr.bmdma_addr; |
| 207 | void __iomem *clock = master + 0x11; |
| 208 | void __iomem *atapi_reg = master + 0x20 + (4 * ap->port_no); |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 209 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 210 | /* Cases the state machine will not complete correctly */ |
| 211 | if (tf->protocol == ATA_PROT_ATAPI_DMA || ( tf->flags & ATA_TFLAG_LBA48)) { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 212 | iowrite32(0, atapi_reg); |
| 213 | iowrite8(ioread8(clock) & ~sel66, clock); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 214 | } |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 215 | /* Flip back to 33Mhz for PIO */ |
| 216 | if (adev->dma_mode >= XFER_UDMA_2) |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 217 | iowrite8(ioread8(clock) & ~sel66, clock); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 218 | |
| 219 | ata_bmdma_stop(qc); |
| 220 | } |
| 221 | |
| 222 | /** |
| 223 | * pdc2026x_dev_config - device setup hook |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 224 | * @adev: newly found device |
| 225 | * |
| 226 | * Perform chip specific early setup. We need to lock the transfer |
| 227 | * sizes to 8bit to avoid making the state engine on the 2026x cards |
| 228 | * barf. |
| 229 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 230 | |
Alan | cd0d3bb | 2007-03-02 00:56:15 +0000 | [diff] [blame] | 231 | static void pdc2026x_dev_config(struct ata_device *adev) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 232 | { |
| 233 | adev->max_sectors = 256; |
| 234 | } |
| 235 | |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 236 | static struct scsi_host_template pdc202xx_sht = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 237 | .module = THIS_MODULE, |
| 238 | .name = DRV_NAME, |
| 239 | .ioctl = ata_scsi_ioctl, |
| 240 | .queuecommand = ata_scsi_queuecmd, |
| 241 | .can_queue = ATA_DEF_QUEUE, |
| 242 | .this_id = ATA_SHT_THIS_ID, |
| 243 | .sg_tablesize = LIBATA_MAX_PRD, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 244 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
| 245 | .emulated = ATA_SHT_EMULATED, |
| 246 | .use_clustering = ATA_SHT_USE_CLUSTERING, |
| 247 | .proc_name = DRV_NAME, |
| 248 | .dma_boundary = ATA_DMA_BOUNDARY, |
| 249 | .slave_configure = ata_scsi_slave_config, |
Tejun Heo | afdfe89 | 2006-11-29 11:26:47 +0900 | [diff] [blame] | 250 | .slave_destroy = ata_scsi_slave_destroy, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 251 | .bios_param = ata_std_bios_param, |
| 252 | }; |
| 253 | |
| 254 | static struct ata_port_operations pdc2024x_port_ops = { |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 255 | .set_piomode = pdc202xx_set_piomode, |
| 256 | .set_dmamode = pdc202xx_set_dmamode, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 257 | .mode_filter = ata_pci_default_filter, |
| 258 | .tf_load = ata_tf_load, |
| 259 | .tf_read = ata_tf_read, |
| 260 | .check_status = ata_check_status, |
| 261 | .exec_command = ata_exec_command, |
| 262 | .dev_select = ata_std_dev_select, |
| 263 | |
| 264 | .freeze = ata_bmdma_freeze, |
| 265 | .thaw = ata_bmdma_thaw, |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 266 | .error_handler = ata_bmdma_error_handler, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 267 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 268 | .cable_detect = ata_cable_40wire, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 269 | |
| 270 | .bmdma_setup = ata_bmdma_setup, |
| 271 | .bmdma_start = ata_bmdma_start, |
| 272 | .bmdma_stop = ata_bmdma_stop, |
| 273 | .bmdma_status = ata_bmdma_status, |
| 274 | |
| 275 | .qc_prep = ata_qc_prep, |
| 276 | .qc_issue = ata_qc_issue_prot, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 277 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 278 | |
| 279 | .irq_handler = ata_interrupt, |
| 280 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 281 | .irq_on = ata_irq_on, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 282 | |
Alan Cox | 81ad183 | 2007-08-22 22:55:41 +0100 | [diff] [blame] | 283 | .port_start = ata_sff_port_start, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 284 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 285 | |
| 286 | static struct ata_port_operations pdc2026x_port_ops = { |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 287 | .set_piomode = pdc202xx_set_piomode, |
| 288 | .set_dmamode = pdc202xx_set_dmamode, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 289 | .mode_filter = ata_pci_default_filter, |
| 290 | .tf_load = ata_tf_load, |
| 291 | .tf_read = ata_tf_read, |
| 292 | .check_status = ata_check_status, |
| 293 | .exec_command = ata_exec_command, |
| 294 | .dev_select = ata_std_dev_select, |
| 295 | .dev_config = pdc2026x_dev_config, |
| 296 | |
| 297 | .freeze = ata_bmdma_freeze, |
| 298 | .thaw = ata_bmdma_thaw, |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 299 | .error_handler = ata_bmdma_error_handler, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 300 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 301 | .cable_detect = pdc2026x_cable_detect, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 302 | |
| 303 | .bmdma_setup = ata_bmdma_setup, |
| 304 | .bmdma_start = pdc2026x_bmdma_start, |
| 305 | .bmdma_stop = pdc2026x_bmdma_stop, |
| 306 | .bmdma_status = ata_bmdma_status, |
| 307 | |
| 308 | .qc_prep = ata_qc_prep, |
| 309 | .qc_issue = ata_qc_issue_prot, |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 310 | .data_xfer = ata_data_xfer, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 311 | |
| 312 | .irq_handler = ata_interrupt, |
| 313 | .irq_clear = ata_bmdma_irq_clear, |
Akira Iguchi | 246ce3b | 2007-01-26 16:27:58 +0900 | [diff] [blame] | 314 | .irq_on = ata_irq_on, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 315 | |
Alan Cox | 81ad183 | 2007-08-22 22:55:41 +0100 | [diff] [blame] | 316 | .port_start = ata_sff_port_start, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 317 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 318 | |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 319 | static int pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 320 | { |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 321 | static const struct ata_port_info info[3] = { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 322 | { |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 323 | .sht = &pdc202xx_sht, |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 324 | .flags = ATA_FLAG_SLAVE_POSS, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 325 | .pio_mask = 0x1f, |
| 326 | .mwdma_mask = 0x07, |
| 327 | .udma_mask = ATA_UDMA2, |
| 328 | .port_ops = &pdc2024x_port_ops |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 329 | }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 330 | { |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 331 | .sht = &pdc202xx_sht, |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 332 | .flags = ATA_FLAG_SLAVE_POSS, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 333 | .pio_mask = 0x1f, |
| 334 | .mwdma_mask = 0x07, |
| 335 | .udma_mask = ATA_UDMA4, |
| 336 | .port_ops = &pdc2026x_port_ops |
| 337 | }, |
| 338 | { |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 339 | .sht = &pdc202xx_sht, |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 340 | .flags = ATA_FLAG_SLAVE_POSS, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 341 | .pio_mask = 0x1f, |
| 342 | .mwdma_mask = 0x07, |
| 343 | .udma_mask = ATA_UDMA5, |
| 344 | .port_ops = &pdc2026x_port_ops |
| 345 | } |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 346 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 347 | }; |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 348 | const struct ata_port_info *ppi[] = { &info[id->driver_data], NULL }; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 349 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 350 | if (dev->device == PCI_DEVICE_ID_PROMISE_20265) { |
| 351 | struct pci_dev *bridge = dev->bus->self; |
| 352 | /* Don't grab anything behind a Promise I2O RAID */ |
| 353 | if (bridge && bridge->vendor == PCI_VENDOR_ID_INTEL) { |
Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 354 | if (bridge->device == PCI_DEVICE_ID_INTEL_I960) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 355 | return -ENODEV; |
Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 356 | if (bridge->device == PCI_DEVICE_ID_INTEL_I960RM) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 357 | return -ENODEV; |
| 358 | } |
| 359 | } |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 360 | return ata_pci_init_one(dev, ppi); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 361 | } |
| 362 | |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 363 | static const struct pci_device_id pdc202xx[] = { |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 364 | { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20246), 0 }, |
| 365 | { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20262), 1 }, |
| 366 | { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20263), 1 }, |
| 367 | { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20265), 2 }, |
| 368 | { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20267), 2 }, |
| 369 | |
| 370 | { }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 371 | }; |
| 372 | |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 373 | static struct pci_driver pdc202xx_pci_driver = { |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 374 | .name = DRV_NAME, |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 375 | .id_table = pdc202xx, |
| 376 | .probe = pdc202xx_init_one, |
Alan | 62d64ae | 2006-11-27 16:27:20 +0000 | [diff] [blame] | 377 | .remove = ata_pci_remove_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 378 | #ifdef CONFIG_PM |
Alan | 62d64ae | 2006-11-27 16:27:20 +0000 | [diff] [blame] | 379 | .suspend = ata_pci_device_suspend, |
| 380 | .resume = ata_pci_device_resume, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 381 | #endif |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 382 | }; |
| 383 | |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 384 | static int __init pdc202xx_init(void) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 385 | { |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 386 | return pci_register_driver(&pdc202xx_pci_driver); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 387 | } |
| 388 | |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 389 | static void __exit pdc202xx_exit(void) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 390 | { |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 391 | pci_unregister_driver(&pdc202xx_pci_driver); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 392 | } |
| 393 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 394 | MODULE_AUTHOR("Alan Cox"); |
| 395 | MODULE_DESCRIPTION("low-level driver for Promise 2024x and 20262-20267"); |
| 396 | MODULE_LICENSE("GPL"); |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 397 | MODULE_DEVICE_TABLE(pci, pdc202xx); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 398 | MODULE_VERSION(DRV_VERSION); |
| 399 | |
Alan Cox | ada406c | 2006-11-03 13:18:06 +0000 | [diff] [blame] | 400 | module_init(pdc202xx_init); |
| 401 | module_exit(pdc202xx_exit); |