blob: 4fdf5abefffd8384fb24dcfa1724e8350e472acc [file] [log] [blame]
Andy Flemingc2882bb2007-02-09 17:28:31 -06001/*
2 * Copyright (C) Freescale Semicondutor, Inc. 2006-2007. All rights reserved.
3 *
4 * Author: Andy Fleming <afleming@freescale.com>
5 *
6 * Based on 83xx/mpc8360e_pb.c by:
7 * Li Yang <LeoLi@freescale.com>
8 * Yin Olivia <Hong-hua.Yin@freescale.com>
9 *
10 * Description:
Kumar Gala23f510b2007-02-17 16:29:36 -060011 * MPC85xx MDS board specific routines.
Andy Flemingc2882bb2007-02-09 17:28:31 -060012 *
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
17 */
18
19#include <linux/stddef.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/reboot.h>
24#include <linux/pci.h>
25#include <linux/kdev_t.h>
26#include <linux/major.h>
27#include <linux/console.h>
28#include <linux/delay.h>
29#include <linux/seq_file.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060030#include <linux/initrd.h>
31#include <linux/module.h>
32#include <linux/fsl_devices.h>
Jon Loeliger882407b2007-11-06 12:11:13 -060033#include <linux/of_platform.h>
34#include <linux/of_device.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060035
Andy Flemingc2882bb2007-02-09 17:28:31 -060036#include <asm/system.h>
37#include <asm/atomic.h>
38#include <asm/time.h>
39#include <asm/io.h>
40#include <asm/machdep.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060041#include <asm/pci-bridge.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060042#include <asm/irq.h>
43#include <mm/mmu_decl.h>
44#include <asm/prom.h>
45#include <asm/udbg.h>
46#include <sysdev/fsl_soc.h>
Roy Zang3f6c5da2007-07-10 18:47:06 +080047#include <sysdev/fsl_pci.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060048#include <asm/qe.h>
49#include <asm/qe_ic.h>
50#include <asm/mpic.h>
51
Andy Flemingc2882bb2007-02-09 17:28:31 -060052#undef DEBUG
53#ifdef DEBUG
54#define DBG(fmt...) udbg_printf(fmt)
55#else
56#define DBG(fmt...)
57#endif
58
Andy Flemingc2882bb2007-02-09 17:28:31 -060059/* ************************************************************************
60 *
61 * Setup the architecture
62 *
63 */
Kumar Gala23f510b2007-02-17 16:29:36 -060064static void __init mpc85xx_mds_setup_arch(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -060065{
66 struct device_node *np;
67 static u8 *bcsr_regs = NULL;
68
Andy Flemingc2882bb2007-02-09 17:28:31 -060069 if (ppc_md.progress)
Kumar Gala23f510b2007-02-17 16:29:36 -060070 ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
Andy Flemingc2882bb2007-02-09 17:28:31 -060071
Andy Flemingc2882bb2007-02-09 17:28:31 -060072 /* Map BCSR area */
73 np = of_find_node_by_name(NULL, "bcsr");
74 if (np != NULL) {
75 struct resource res;
76
77 of_address_to_resource(np, 0, &res);
78 bcsr_regs = ioremap(res.start, res.end - res.start +1);
79 of_node_put(np);
80 }
81
82#ifdef CONFIG_PCI
Kumar Galac9438af2007-10-04 00:28:43 -050083 for_each_node_by_type(np, "pci") {
84 if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
85 of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
86 struct resource rsrc;
87 of_address_to_resource(np, 0, &rsrc);
88 if ((rsrc.start & 0xfffff) == 0x8000)
89 fsl_add_bridge(np, 1);
90 else
91 fsl_add_bridge(np, 0);
92 }
93 }
Andy Flemingc2882bb2007-02-09 17:28:31 -060094#endif
95
96#ifdef CONFIG_QUICC_ENGINE
97 if ((np = of_find_node_by_name(NULL, "qe")) != NULL) {
98 qe_reset();
99 of_node_put(np);
100 }
101
102 if ((np = of_find_node_by_name(NULL, "par_io")) != NULL) {
103 struct device_node *ucc = NULL;
104
105 par_io_init(np);
106 of_node_put(np);
107
108 for ( ;(ucc = of_find_node_by_name(ucc, "ucc")) != NULL;)
109 par_io_of_config(ucc);
110
111 of_node_put(ucc);
112 }
113
114 if (bcsr_regs) {
Anton Vorontsov803dedb2007-10-05 21:46:47 +0400115#define BCSR_UCC1_GETH_EN (0x1 << 7)
116#define BCSR_UCC2_GETH_EN (0x1 << 7)
117#define BCSR_UCC1_MODE_MSK (0x3 << 4)
118#define BCSR_UCC2_MODE_MSK (0x3 << 0)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600119
Anton Vorontsov803dedb2007-10-05 21:46:47 +0400120 /* Turn off UCC1 & UCC2 */
121 clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
122 clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600123
Anton Vorontsov803dedb2007-10-05 21:46:47 +0400124 /* Mode is RGMII, all bits clear */
125 clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
126 BCSR_UCC2_MODE_MSK);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600127
Anton Vorontsov803dedb2007-10-05 21:46:47 +0400128 /* Turn UCC1 & UCC2 on */
129 setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
130 setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600131
132 iounmap(bcsr_regs);
133 }
134
135#endif /* CONFIG_QUICC_ENGINE */
136}
137
Kumar Gala23f510b2007-02-17 16:29:36 -0600138static struct of_device_id mpc85xx_ids[] = {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600139 { .type = "soc", },
140 { .compatible = "soc", },
141 { .type = "qe", },
142 {},
143};
144
Kumar Gala23f510b2007-02-17 16:29:36 -0600145static int __init mpc85xx_publish_devices(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600146{
Andy Flemingc2882bb2007-02-09 17:28:31 -0600147 /* Publish the QE devices */
Kumar Gala277982e2008-01-15 09:42:36 -0600148 of_platform_bus_probe(NULL, mpc85xx_ids, NULL);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600149
150 return 0;
151}
Kumar Gala277982e2008-01-15 09:42:36 -0600152machine_device_initcall(mpc85xx_mds, mpc85xx_publish_devices);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600153
Kumar Gala23f510b2007-02-17 16:29:36 -0600154static void __init mpc85xx_mds_pic_init(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600155{
156 struct mpic *mpic;
157 struct resource r;
158 struct device_node *np = NULL;
159
160 np = of_find_node_by_type(NULL, "open-pic");
161 if (!np)
162 return;
163
164 if (of_address_to_resource(np, 0, &r)) {
165 printk(KERN_ERR "Failed to map mpic register space\n");
166 of_node_put(np);
167 return;
168 }
169
170 mpic = mpic_alloc(np, r.start,
171 MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
Kumar Galab533f8a2007-07-03 02:35:35 -0500172 0, 256, " OpenPIC ");
Andy Flemingc2882bb2007-02-09 17:28:31 -0600173 BUG_ON(mpic == NULL);
174 of_node_put(np);
175
Andy Flemingc2882bb2007-02-09 17:28:31 -0600176 mpic_init(mpic);
177
Andy Flemingc2882bb2007-02-09 17:28:31 -0600178#ifdef CONFIG_QUICC_ENGINE
179 np = of_find_node_by_type(NULL, "qeic");
180 if (!np)
181 return;
182
Anton Vorontsovcccd2102007-10-05 21:47:29 +0400183 qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600184 of_node_put(np);
185#endif /* CONFIG_QUICC_ENGINE */
186}
187
Kumar Gala23f510b2007-02-17 16:29:36 -0600188static int __init mpc85xx_mds_probe(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600189{
Kumar Gala6936c622007-02-17 16:19:34 -0600190 unsigned long root = of_get_flat_dt_root();
Andy Flemingc2882bb2007-02-09 17:28:31 -0600191
Kumar Gala6936c622007-02-17 16:19:34 -0600192 return of_flat_dt_is_compatible(root, "MPC85xxMDS");
Andy Flemingc2882bb2007-02-09 17:28:31 -0600193}
194
Kumar Gala23f510b2007-02-17 16:29:36 -0600195define_machine(mpc85xx_mds) {
Kumar Gala6936c622007-02-17 16:19:34 -0600196 .name = "MPC85xx MDS",
Kumar Gala23f510b2007-02-17 16:29:36 -0600197 .probe = mpc85xx_mds_probe,
198 .setup_arch = mpc85xx_mds_setup_arch,
199 .init_IRQ = mpc85xx_mds_pic_init,
Andy Flemingc2882bb2007-02-09 17:28:31 -0600200 .get_irq = mpic_get_irq,
Kumar Galae1c15752007-10-04 01:04:57 -0500201 .restart = fsl_rstcr_restart,
Andy Flemingc2882bb2007-02-09 17:28:31 -0600202 .calibrate_decr = generic_calibrate_decr,
203 .progress = udbg_progress,
Kumar Gala2af85692007-09-10 14:30:33 -0500204#ifdef CONFIG_PCI
Kumar Galaaa3c1122007-07-16 10:45:07 -0500205 .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
Kumar Gala2af85692007-09-10 14:30:33 -0500206#endif
Andy Flemingc2882bb2007-02-09 17:28:31 -0600207};