blob: b69e0b473de69e595d8a0fa32de8188e00d94406 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_SPINLOCK_H
2#define _ASM_X86_SPINLOCK_H
Glauber de Oliveira Costa2fed0c52008-01-30 13:30:33 +01003
Arun Sharma60063492011-07-26 16:09:06 -07004#include <linux/atomic.h>
Thomas Gleixner1075cf72008-01-30 13:30:34 +01005#include <asm/page.h>
6#include <asm/processor.h>
Nick Piggin314cdbe2008-01-30 13:31:21 +01007#include <linux/compiler.h>
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -07008#include <asm/paravirt.h>
Thomas Gleixner1075cf72008-01-30 13:30:34 +01009/*
10 * Your basic SMP spinlocks, allowing only a single CPU anywhere
11 *
12 * Simple spin lock operations. There are two variants, one clears IRQ's
13 * on the local processor, one does not.
14 *
Nick Piggin314cdbe2008-01-30 13:31:21 +010015 * These are fair FIFO ticket locks, which are currently limited to 256
16 * CPUs.
Thomas Gleixner1075cf72008-01-30 13:30:34 +010017 *
18 * (the type definitions are in asm/spinlock_types.h)
19 */
20
Thomas Gleixner96a388d2007-10-11 11:20:03 +020021#ifdef CONFIG_X86_32
Thomas Gleixner1075cf72008-01-30 13:30:34 +010022# define LOCK_PTR_REG "a"
Jan Beulich74e91602008-09-05 13:27:45 +010023# define REG_PTR_MODE "k"
Thomas Gleixner96a388d2007-10-11 11:20:03 +020024#else
Thomas Gleixner1075cf72008-01-30 13:30:34 +010025# define LOCK_PTR_REG "D"
Jan Beulich74e91602008-09-05 13:27:45 +010026# define REG_PTR_MODE "q"
Thomas Gleixner96a388d2007-10-11 11:20:03 +020027#endif
Glauber de Oliveira Costa2fed0c52008-01-30 13:30:33 +010028
Nick Piggin3a556b22008-01-30 13:33:00 +010029#if defined(CONFIG_X86_32) && \
30 (defined(CONFIG_X86_OOSTORE) || defined(CONFIG_X86_PPRO_FENCE))
31/*
32 * On PPro SMP or if we are using OOSTORE, we use a locked operation to unlock
33 * (PPro errata 66, 92)
34 */
35# define UNLOCK_LOCK_PREFIX LOCK_PREFIX
36#else
37# define UNLOCK_LOCK_PREFIX
Nick Piggin314cdbe2008-01-30 13:31:21 +010038#endif
39
Nick Piggin3a556b22008-01-30 13:33:00 +010040/*
41 * Ticket locks are conceptually two parts, one indicating the current head of
42 * the queue, and the other indicating the current tail. The lock is acquired
43 * by atomically noting the tail and incrementing it by one (thus adding
44 * ourself to the queue and noting our position), then waiting until the head
45 * becomes equal to the the initial value of the tail.
46 *
47 * We use an xadd covering *both* parts of the lock, to increment the tail and
48 * also load the position of the head, which takes care of memory ordering
49 * issues and should be optimal for the uncontended case. Note the tail must be
50 * in the high part, because a wide xadd increment of the low part would carry
51 * up and contaminate the high part.
52 *
53 * With fewer than 2^8 possible CPUs, we can use x86's partial registers to
54 * save some instructions and make the code more elegant. There really isn't
55 * much between them in performance though, especially as locks are out of line.
56 */
Thomas Gleixner445c8952009-12-02 19:49:50 +010057static __always_inline void __ticket_spin_lock(arch_spinlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +010058{
Jeremy Fitzhardinge29944882010-07-13 14:07:45 -070059 register struct __raw_tickets inc = { .tail = 1 };
Nick Piggin314cdbe2008-01-30 13:31:21 +010060
Jeremy Fitzhardinge29944882010-07-13 14:07:45 -070061 inc = xadd(&lock->tickets, inc);
Jeremy Fitzhardingec576a3e2010-07-03 01:06:04 +010062
63 for (;;) {
Jeremy Fitzhardinge29944882010-07-13 14:07:45 -070064 if (inc.head == inc.tail)
Jeremy Fitzhardingec576a3e2010-07-03 01:06:04 +010065 break;
66 cpu_relax();
Jeremy Fitzhardinge29944882010-07-13 14:07:45 -070067 inc.head = ACCESS_ONCE(lock->tickets.head);
Jeremy Fitzhardingec576a3e2010-07-03 01:06:04 +010068 }
69 barrier(); /* make sure nothing creeps before the lock is taken */
Thomas Gleixner1075cf72008-01-30 13:30:34 +010070}
71
Jeremy Fitzhardinge29944882010-07-13 14:07:45 -070072#if (NR_CPUS < 256)
Thomas Gleixner445c8952009-12-02 19:49:50 +010073static __always_inline int __ticket_spin_trylock(arch_spinlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +010074{
Jeremy Fitzhardinge84eb9502010-07-02 23:26:36 +010075 unsigned int tmp, new;
Thomas Gleixner1075cf72008-01-30 13:30:34 +010076
Jan Beulich74e91602008-09-05 13:27:45 +010077 asm volatile("movzwl %2, %0\n\t"
Joe Perchesd3bf60a2008-03-23 01:03:31 -070078 "cmpb %h0,%b0\n\t"
Jan Beulich74e91602008-09-05 13:27:45 +010079 "leal 0x100(%" REG_PTR_MODE "0), %1\n\t"
Joe Perchesd3bf60a2008-03-23 01:03:31 -070080 "jne 1f\n\t"
Mathieu Desnoyers5bbd4c32008-08-15 12:56:59 -040081 LOCK_PREFIX "cmpxchgw %w1,%2\n\t"
Joe Perchesd3bf60a2008-03-23 01:03:31 -070082 "1:"
83 "sete %b1\n\t"
84 "movzbl %b1,%0\n\t"
Jan Beulich74e91602008-09-05 13:27:45 +010085 : "=&a" (tmp), "=&q" (new), "+m" (lock->slock)
Joe Perchesd3bf60a2008-03-23 01:03:31 -070086 :
87 : "memory", "cc");
Thomas Gleixner1075cf72008-01-30 13:30:34 +010088
Nick Piggin314cdbe2008-01-30 13:31:21 +010089 return tmp;
Thomas Gleixner1075cf72008-01-30 13:30:34 +010090}
91
Thomas Gleixner445c8952009-12-02 19:49:50 +010092static __always_inline void __ticket_spin_unlock(arch_spinlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +010093{
Joe Perchesd3bf60a2008-03-23 01:03:31 -070094 asm volatile(UNLOCK_LOCK_PREFIX "incb %0"
95 : "+m" (lock->slock)
96 :
97 : "memory", "cc");
Thomas Gleixner1075cf72008-01-30 13:30:34 +010098}
Nick Piggin3a556b22008-01-30 13:33:00 +010099#else
Thomas Gleixner445c8952009-12-02 19:49:50 +0100100static __always_inline int __ticket_spin_trylock(arch_spinlock_t *lock)
Nick Piggin3a556b22008-01-30 13:33:00 +0100101{
Jeremy Fitzhardinge84eb9502010-07-02 23:26:36 +0100102 unsigned tmp;
103 unsigned new;
Nick Piggin3a556b22008-01-30 13:33:00 +0100104
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700105 asm volatile("movl %2,%0\n\t"
106 "movl %0,%1\n\t"
107 "roll $16, %0\n\t"
108 "cmpl %0,%1\n\t"
Jan Beulich74e91602008-09-05 13:27:45 +0100109 "leal 0x00010000(%" REG_PTR_MODE "0), %1\n\t"
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700110 "jne 1f\n\t"
Mathieu Desnoyers5bbd4c32008-08-15 12:56:59 -0400111 LOCK_PREFIX "cmpxchgl %1,%2\n\t"
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700112 "1:"
113 "sete %b1\n\t"
114 "movzbl %b1,%0\n\t"
Jan Beulichef1f3412008-09-05 13:26:39 +0100115 : "=&a" (tmp), "=&q" (new), "+m" (lock->slock)
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700116 :
117 : "memory", "cc");
Nick Piggin3a556b22008-01-30 13:33:00 +0100118
119 return tmp;
120}
121
Thomas Gleixner445c8952009-12-02 19:49:50 +0100122static __always_inline void __ticket_spin_unlock(arch_spinlock_t *lock)
Nick Piggin3a556b22008-01-30 13:33:00 +0100123{
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700124 asm volatile(UNLOCK_LOCK_PREFIX "incw %0"
125 : "+m" (lock->slock)
126 :
127 : "memory", "cc");
Nick Piggin3a556b22008-01-30 13:33:00 +0100128}
129#endif
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100130
Thomas Gleixner445c8952009-12-02 19:49:50 +0100131static inline int __ticket_spin_is_locked(arch_spinlock_t *lock)
Jan Beulich08f5fcb2008-09-05 13:26:39 +0100132{
Jeremy Fitzhardinge84eb9502010-07-02 23:26:36 +0100133 struct __raw_tickets tmp = ACCESS_ONCE(lock->tickets);
Jan Beulich08f5fcb2008-09-05 13:26:39 +0100134
Jeremy Fitzhardinge84eb9502010-07-02 23:26:36 +0100135 return !!(tmp.tail ^ tmp.head);
Jan Beulich08f5fcb2008-09-05 13:26:39 +0100136}
137
Thomas Gleixner445c8952009-12-02 19:49:50 +0100138static inline int __ticket_spin_is_contended(arch_spinlock_t *lock)
Jan Beulich08f5fcb2008-09-05 13:26:39 +0100139{
Jeremy Fitzhardinge84eb9502010-07-02 23:26:36 +0100140 struct __raw_tickets tmp = ACCESS_ONCE(lock->tickets);
Jan Beulich08f5fcb2008-09-05 13:26:39 +0100141
Jeremy Fitzhardinge84eb9502010-07-02 23:26:36 +0100142 return ((tmp.tail - tmp.head) & TICKET_MASK) > 1;
Jan Beulich08f5fcb2008-09-05 13:26:39 +0100143}
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700144
Jeremy Fitzhardingeb4ecc122009-05-13 17:16:55 -0700145#ifndef CONFIG_PARAVIRT_SPINLOCKS
Jeremy Fitzhardinge8efcbab2008-07-07 12:07:51 -0700146
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100147static inline int arch_spin_is_locked(arch_spinlock_t *lock)
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700148{
149 return __ticket_spin_is_locked(lock);
150}
151
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100152static inline int arch_spin_is_contended(arch_spinlock_t *lock)
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700153{
154 return __ticket_spin_is_contended(lock);
155}
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100156#define arch_spin_is_contended arch_spin_is_contended
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700157
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100158static __always_inline void arch_spin_lock(arch_spinlock_t *lock)
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700159{
160 __ticket_spin_lock(lock);
161}
162
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100163static __always_inline int arch_spin_trylock(arch_spinlock_t *lock)
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700164{
165 return __ticket_spin_trylock(lock);
166}
167
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100168static __always_inline void arch_spin_unlock(arch_spinlock_t *lock)
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700169{
170 __ticket_spin_unlock(lock);
171}
Jeremy Fitzhardinge63d3a752008-08-19 13:19:36 -0700172
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100173static __always_inline void arch_spin_lock_flags(arch_spinlock_t *lock,
Jeremy Fitzhardinge63d3a752008-08-19 13:19:36 -0700174 unsigned long flags)
175{
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100176 arch_spin_lock(lock);
Jeremy Fitzhardinge63d3a752008-08-19 13:19:36 -0700177}
178
Jeremy Fitzhardingeb4ecc122009-05-13 17:16:55 -0700179#endif /* CONFIG_PARAVIRT_SPINLOCKS */
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700180
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100181static inline void arch_spin_unlock_wait(arch_spinlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100182{
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100183 while (arch_spin_is_locked(lock))
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100184 cpu_relax();
185}
186
187/*
188 * Read-write spinlocks, allowing multiple readers
189 * but only one writer.
190 *
191 * NOTE! it is quite common to have readers in interrupts
192 * but no interrupt writers. For those circumstances we
193 * can "mix" irq-safe locks - any writer needs to get a
194 * irq-safe write-lock, but readers can get non-irqsafe
195 * read-locks.
196 *
197 * On x86, we implement read-write locks as a 32-bit counter
198 * with the high bit (sign) being the "contended" bit.
199 */
200
Nick Piggin314cdbe2008-01-30 13:31:21 +0100201/**
202 * read_can_lock - would read_trylock() succeed?
203 * @lock: the rwlock in question.
204 */
Thomas Gleixnere5931942009-12-03 20:08:46 +0100205static inline int arch_read_can_lock(arch_rwlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100206{
Jan Beulicha7500362011-07-19 13:00:45 +0100207 return lock->lock > 0;
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100208}
209
Nick Piggin314cdbe2008-01-30 13:31:21 +0100210/**
211 * write_can_lock - would write_trylock() succeed?
212 * @lock: the rwlock in question.
213 */
Thomas Gleixnere5931942009-12-03 20:08:46 +0100214static inline int arch_write_can_lock(arch_rwlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100215{
Jan Beulicha7500362011-07-19 13:00:45 +0100216 return lock->write == WRITE_LOCK_CMP;
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100217}
218
Thomas Gleixnere5931942009-12-03 20:08:46 +0100219static inline void arch_read_lock(arch_rwlock_t *rw)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100220{
Jan Beulicha7500362011-07-19 13:00:45 +0100221 asm volatile(LOCK_PREFIX READ_LOCK_SIZE(dec) " (%0)\n\t"
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100222 "jns 1f\n"
223 "call __read_lock_failed\n\t"
224 "1:\n"
225 ::LOCK_PTR_REG (rw) : "memory");
226}
227
Thomas Gleixnere5931942009-12-03 20:08:46 +0100228static inline void arch_write_lock(arch_rwlock_t *rw)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100229{
Jan Beulicha7500362011-07-19 13:00:45 +0100230 asm volatile(LOCK_PREFIX WRITE_LOCK_SUB(%1) "(%0)\n\t"
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100231 "jz 1f\n"
232 "call __write_lock_failed\n\t"
233 "1:\n"
Jan Beulicha7500362011-07-19 13:00:45 +0100234 ::LOCK_PTR_REG (&rw->write), "i" (RW_LOCK_BIAS)
235 : "memory");
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100236}
237
Thomas Gleixnere5931942009-12-03 20:08:46 +0100238static inline int arch_read_trylock(arch_rwlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100239{
Jan Beulicha7500362011-07-19 13:00:45 +0100240 READ_LOCK_ATOMIC(t) *count = (READ_LOCK_ATOMIC(t) *)lock;
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100241
Jan Beulicha7500362011-07-19 13:00:45 +0100242 if (READ_LOCK_ATOMIC(dec_return)(count) >= 0)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100243 return 1;
Jan Beulicha7500362011-07-19 13:00:45 +0100244 READ_LOCK_ATOMIC(inc)(count);
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100245 return 0;
246}
247
Thomas Gleixnere5931942009-12-03 20:08:46 +0100248static inline int arch_write_trylock(arch_rwlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100249{
Jan Beulicha7500362011-07-19 13:00:45 +0100250 atomic_t *count = (atomic_t *)&lock->write;
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100251
Jan Beulicha7500362011-07-19 13:00:45 +0100252 if (atomic_sub_and_test(WRITE_LOCK_CMP, count))
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100253 return 1;
Jan Beulicha7500362011-07-19 13:00:45 +0100254 atomic_add(WRITE_LOCK_CMP, count);
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100255 return 0;
256}
257
Thomas Gleixnere5931942009-12-03 20:08:46 +0100258static inline void arch_read_unlock(arch_rwlock_t *rw)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100259{
Jan Beulicha7500362011-07-19 13:00:45 +0100260 asm volatile(LOCK_PREFIX READ_LOCK_SIZE(inc) " %0"
261 :"+m" (rw->lock) : : "memory");
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100262}
263
Thomas Gleixnere5931942009-12-03 20:08:46 +0100264static inline void arch_write_unlock(arch_rwlock_t *rw)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100265{
Jan Beulicha7500362011-07-19 13:00:45 +0100266 asm volatile(LOCK_PREFIX WRITE_LOCK_ADD(%1) "%0"
267 : "+m" (rw->write) : "i" (RW_LOCK_BIAS) : "memory");
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100268}
269
Thomas Gleixnere5931942009-12-03 20:08:46 +0100270#define arch_read_lock_flags(lock, flags) arch_read_lock(lock)
271#define arch_write_lock_flags(lock, flags) arch_write_lock(lock)
Robin Holtf5f7eac2009-04-02 16:59:46 -0700272
Jan Beulicha7500362011-07-19 13:00:45 +0100273#undef READ_LOCK_SIZE
274#undef READ_LOCK_ATOMIC
275#undef WRITE_LOCK_ADD
276#undef WRITE_LOCK_SUB
277#undef WRITE_LOCK_CMP
278
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100279#define arch_spin_relax(lock) cpu_relax()
280#define arch_read_relax(lock) cpu_relax()
281#define arch_write_relax(lock) cpu_relax()
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100282
Jiri Olsaad462762009-07-08 12:10:31 +0000283/* The {read|write|spin}_lock() on x86 are full memory barriers. */
284static inline void smp_mb__after_lock(void) { }
285#define ARCH_HAS_SMP_MB_AFTER_LOCK
286
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700287#endif /* _ASM_X86_SPINLOCK_H */